powerpc/powernv: Infrastructure to read opal messages in generic format.
[deliverable/linux.git] / arch / powerpc / include / asm / opal.h
CommitLineData
27f44888
BH
1/*
2 * PowerNV OPAL definitions.
3 *
4 * Copyright 2011 IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#ifndef __OPAL_H
13#define __OPAL_H
14
15/****** Takeover interface ********/
16
17/* PAPR H-Call used to querty the HAL existence and/or instanciate
18 * it from within pHyp (tech preview only).
19 *
20 * This is exclusively used in prom_init.c
21 */
22
23#ifndef __ASSEMBLY__
24
25struct opal_takeover_args {
26 u64 k_image; /* r4 */
27 u64 k_size; /* r5 */
28 u64 k_entry; /* r6 */
29 u64 k_entry2; /* r7 */
30 u64 hal_addr; /* r8 */
31 u64 rd_image; /* r9 */
32 u64 rd_size; /* r10 */
33 u64 rd_loc; /* r11 */
34};
35
36extern long opal_query_takeover(u64 *hal_size, u64 *hal_align);
37
38extern long opal_do_takeover(struct opal_takeover_args *args);
39
14a43e69 40struct rtas_args;
27f44888
BH
41extern int opal_enter_rtas(struct rtas_args *args,
42 unsigned long data,
43 unsigned long entry);
44
27f44888
BH
45#endif /* __ASSEMBLY__ */
46
47/****** OPAL APIs ******/
48
14a43e69
BH
49/* Return codes */
50#define OPAL_SUCCESS 0
51#define OPAL_PARAMETER -1
52#define OPAL_BUSY -2
53#define OPAL_PARTIAL -3
54#define OPAL_CONSTRAINED -4
55#define OPAL_CLOSED -5
56#define OPAL_HARDWARE -6
57#define OPAL_UNSUPPORTED -7
58#define OPAL_PERMISSION -8
59#define OPAL_NO_MEM -9
60#define OPAL_RESOURCE -10
61#define OPAL_INTERNAL_ERROR -11
62#define OPAL_BUSY_EVENT -12
63#define OPAL_HARDWARE_FROZEN -13
64
65/* API Tokens (in r0) */
66#define OPAL_CONSOLE_WRITE 1
67#define OPAL_CONSOLE_READ 2
68#define OPAL_RTC_READ 3
69#define OPAL_RTC_WRITE 4
70#define OPAL_CEC_POWER_DOWN 5
71#define OPAL_CEC_REBOOT 6
72#define OPAL_READ_NVRAM 7
73#define OPAL_WRITE_NVRAM 8
74#define OPAL_HANDLE_INTERRUPT 9
75#define OPAL_POLL_EVENTS 10
76#define OPAL_PCI_SET_HUB_TCE_MEMORY 11
77#define OPAL_PCI_SET_PHB_TCE_MEMORY 12
78#define OPAL_PCI_CONFIG_READ_BYTE 13
79#define OPAL_PCI_CONFIG_READ_HALF_WORD 14
80#define OPAL_PCI_CONFIG_READ_WORD 15
81#define OPAL_PCI_CONFIG_WRITE_BYTE 16
82#define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
83#define OPAL_PCI_CONFIG_WRITE_WORD 18
84#define OPAL_SET_XIVE 19
85#define OPAL_GET_XIVE 20
86#define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
87#define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
88#define OPAL_PCI_EEH_FREEZE_STATUS 23
89#define OPAL_PCI_SHPC 24
90#define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
91#define OPAL_PCI_EEH_FREEZE_CLEAR 26
92#define OPAL_PCI_PHB_MMIO_ENABLE 27
93#define OPAL_PCI_SET_PHB_MEM_WINDOW 28
94#define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
95#define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
96#define OPAL_PCI_SET_PE 31
97#define OPAL_PCI_SET_PELTV 32
98#define OPAL_PCI_SET_MVE 33
99#define OPAL_PCI_SET_MVE_ENABLE 34
100#define OPAL_PCI_GET_XIVE_REISSUE 35
101#define OPAL_PCI_SET_XIVE_REISSUE 36
102#define OPAL_PCI_SET_XIVE_PE 37
103#define OPAL_GET_XIVE_SOURCE 38
104#define OPAL_GET_MSI_32 39
105#define OPAL_GET_MSI_64 40
106#define OPAL_START_CPU 41
107#define OPAL_QUERY_CPU_STATUS 42
108#define OPAL_WRITE_OPPANEL 43
109#define OPAL_PCI_MAP_PE_DMA_WINDOW 44
110#define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
111#define OPAL_PCI_RESET 49
f11fe552
BH
112#define OPAL_PCI_GET_HUB_DIAG_DATA 50
113#define OPAL_PCI_GET_PHB_DIAG_DATA 51
114#define OPAL_PCI_FENCE_PHB 52
115#define OPAL_PCI_REINIT 53
116#define OPAL_PCI_MASK_PE_ERROR 54
117#define OPAL_SET_SLOT_LED_STATUS 55
118#define OPAL_GET_EPOW_STATUS 56
119#define OPAL_SET_SYSTEM_ATTENTION_LED 57
23773230
GS
120#define OPAL_RESERVED1 58
121#define OPAL_RESERVED2 59
122#define OPAL_PCI_NEXT_ERROR 60
123#define OPAL_PCI_EEH_FREEZE_STATUS2 61
124#define OPAL_PCI_POLL 62
137436c9 125#define OPAL_PCI_MSI_EOI 63
23773230 126#define OPAL_PCI_GET_PHB_DIAG_DATA2 64
cc0efb57
BH
127#define OPAL_XSCOM_READ 65
128#define OPAL_XSCOM_WRITE 66
129#define OPAL_LPC_READ 67
130#define OPAL_LPC_WRITE 68
13906db6 131#define OPAL_RETURN_CPU 69
50bd6153
VH
132#define OPAL_FLASH_VALIDATE 76
133#define OPAL_FLASH_MANAGE 77
134#define OPAL_FLASH_UPDATE 78
24366360
MS
135#define OPAL_GET_MSG 85
136#define OPAL_CHECK_ASYNC_COMPLETION 86
14a43e69
BH
137
138#ifndef __ASSEMBLY__
139
140/* Other enums */
141enum OpalVendorApiTokens {
142 OPAL_START_VENDOR_API_RANGE = 1000, OPAL_END_VENDOR_API_RANGE = 1999
143};
23773230 144
14a43e69
BH
145enum OpalFreezeState {
146 OPAL_EEH_STOPPED_NOT_FROZEN = 0,
147 OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
148 OPAL_EEH_STOPPED_DMA_FREEZE = 2,
149 OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
150 OPAL_EEH_STOPPED_RESET = 4,
151 OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
152 OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
153};
23773230 154
14a43e69
BH
155enum OpalEehFreezeActionToken {
156 OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
157 OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
158 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3
159};
23773230 160
14a43e69 161enum OpalPciStatusToken {
23773230
GS
162 OPAL_EEH_NO_ERROR = 0,
163 OPAL_EEH_IOC_ERROR = 1,
164 OPAL_EEH_PHB_ERROR = 2,
165 OPAL_EEH_PE_ERROR = 3,
166 OPAL_EEH_PE_MMIO_ERROR = 4,
167 OPAL_EEH_PE_DMA_ERROR = 5
14a43e69 168};
23773230
GS
169
170enum OpalPciErrorSeverity {
171 OPAL_EEH_SEV_NO_ERROR = 0,
172 OPAL_EEH_SEV_IOC_DEAD = 1,
173 OPAL_EEH_SEV_PHB_DEAD = 2,
174 OPAL_EEH_SEV_PHB_FENCED = 3,
175 OPAL_EEH_SEV_PE_ER = 4,
176 OPAL_EEH_SEV_INF = 5
177};
178
14a43e69
BH
179enum OpalShpcAction {
180 OPAL_SHPC_GET_LINK_STATE = 0,
181 OPAL_SHPC_GET_SLOT_STATE = 1
182};
23773230 183
14a43e69
BH
184enum OpalShpcLinkState {
185 OPAL_SHPC_LINK_DOWN = 0,
186 OPAL_SHPC_LINK_UP = 1
187};
23773230 188
14a43e69
BH
189enum OpalMmioWindowType {
190 OPAL_M32_WINDOW_TYPE = 1,
191 OPAL_M64_WINDOW_TYPE = 2,
192 OPAL_IO_WINDOW_TYPE = 3
193};
23773230 194
14a43e69
BH
195enum OpalShpcSlotState {
196 OPAL_SHPC_DEV_NOT_PRESENT = 0,
197 OPAL_SHPC_DEV_PRESENT = 1
198};
23773230 199
14a43e69
BH
200enum OpalExceptionHandler {
201 OPAL_MACHINE_CHECK_HANDLER = 1,
202 OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
203 OPAL_SOFTPATCH_HANDLER = 3
204};
23773230 205
14a43e69 206enum OpalPendingState {
23773230
GS
207 OPAL_EVENT_OPAL_INTERNAL = 0x1,
208 OPAL_EVENT_NVRAM = 0x2,
209 OPAL_EVENT_RTC = 0x4,
210 OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
211 OPAL_EVENT_CONSOLE_INPUT = 0x10,
212 OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
213 OPAL_EVENT_ERROR_LOG = 0x40,
214 OPAL_EVENT_EPOW = 0x80,
215 OPAL_EVENT_LED_STATUS = 0x100,
24366360
MS
216 OPAL_EVENT_PCI_ERROR = 0x200,
217 OPAL_EVENT_MSG_PENDING = 0x800,
218};
219
220enum OpalMessageType {
221 OPAL_MSG_ASYNC_COMP = 0,
222 OPAL_MSG_MEM_ERR,
223 OPAL_MSG_EPOW,
224 OPAL_MSG_SHUTDOWN,
225 OPAL_MSG_TYPE_MAX,
14a43e69
BH
226};
227
228/* Machine check related definitions */
229enum OpalMCE_Version {
230 OpalMCE_V1 = 1,
231};
232
233enum OpalMCE_Severity {
234 OpalMCE_SEV_NO_ERROR = 0,
235 OpalMCE_SEV_WARNING = 1,
236 OpalMCE_SEV_ERROR_SYNC = 2,
237 OpalMCE_SEV_FATAL = 3,
238};
239
240enum OpalMCE_Disposition {
241 OpalMCE_DISPOSITION_RECOVERED = 0,
242 OpalMCE_DISPOSITION_NOT_RECOVERED = 1,
243};
244
245enum OpalMCE_Initiator {
246 OpalMCE_INITIATOR_UNKNOWN = 0,
247 OpalMCE_INITIATOR_CPU = 1,
248};
249
250enum OpalMCE_ErrorType {
251 OpalMCE_ERROR_TYPE_UNKNOWN = 0,
252 OpalMCE_ERROR_TYPE_UE = 1,
253 OpalMCE_ERROR_TYPE_SLB = 2,
254 OpalMCE_ERROR_TYPE_ERAT = 3,
255 OpalMCE_ERROR_TYPE_TLB = 4,
256};
257
258enum OpalMCE_UeErrorType {
259 OpalMCE_UE_ERROR_INDETERMINATE = 0,
260 OpalMCE_UE_ERROR_IFETCH = 1,
261 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_IFETCH = 2,
262 OpalMCE_UE_ERROR_LOAD_STORE = 3,
263 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_LOAD_STORE = 4,
264};
265
266enum OpalMCE_SlbErrorType {
267 OpalMCE_SLB_ERROR_INDETERMINATE = 0,
268 OpalMCE_SLB_ERROR_PARITY = 1,
269 OpalMCE_SLB_ERROR_MULTIHIT = 2,
270};
271
272enum OpalMCE_EratErrorType {
273 OpalMCE_ERAT_ERROR_INDETERMINATE = 0,
274 OpalMCE_ERAT_ERROR_PARITY = 1,
275 OpalMCE_ERAT_ERROR_MULTIHIT = 2,
276};
277
278enum OpalMCE_TlbErrorType {
279 OpalMCE_TLB_ERROR_INDETERMINATE = 0,
280 OpalMCE_TLB_ERROR_PARITY = 1,
281 OpalMCE_TLB_ERROR_MULTIHIT = 2,
282};
283
284enum OpalThreadStatus {
285 OPAL_THREAD_INACTIVE = 0x0,
75b93da4
BH
286 OPAL_THREAD_STARTED = 0x1,
287 OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
14a43e69
BH
288};
289
290enum OpalPciBusCompare {
291 OpalPciBusAny = 0, /* Any bus number match */
292 OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
293 OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
294 OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
295 OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
296 OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
297 OpalPciBusAll = 7, /* Match bus number exactly */
298};
299
300enum OpalDeviceCompare {
301 OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
302 OPAL_COMPARE_RID_DEVICE_NUMBER = 1
303};
304
305enum OpalFuncCompare {
306 OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
307 OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
308};
309
310enum OpalPeAction {
311 OPAL_UNMAP_PE = 0,
312 OPAL_MAP_PE = 1
313};
314
f11fe552
BH
315enum OpalPeltvAction {
316 OPAL_REMOVE_PE_FROM_DOMAIN = 0,
317 OPAL_ADD_PE_TO_DOMAIN = 1
318};
319
320enum OpalMveEnableAction {
321 OPAL_DISABLE_MVE = 0,
322 OPAL_ENABLE_MVE = 1
323};
324
14a43e69
BH
325enum OpalPciResetAndReinitScope {
326 OPAL_PHB_COMPLETE = 1, OPAL_PCI_LINK = 2, OPAL_PHB_ERROR = 3,
327 OPAL_PCI_HOT_RESET = 4, OPAL_PCI_FUNDAMENTAL_RESET = 5,
f11fe552
BH
328 OPAL_PCI_IODA_TABLE_RESET = 6,
329};
330
331enum OpalPciResetState {
332 OPAL_DEASSERT_RESET = 0,
333 OPAL_ASSERT_RESET = 1
14a43e69
BH
334};
335
f11fe552
BH
336enum OpalPciMaskAction {
337 OPAL_UNMASK_ERROR_TYPE = 0,
338 OPAL_MASK_ERROR_TYPE = 1
339};
340
341enum OpalSlotLedType {
342 OPAL_SLOT_LED_ID_TYPE = 0,
343 OPAL_SLOT_LED_FAULT_TYPE = 1
344};
345
346enum OpalLedAction {
347 OPAL_TURN_OFF_LED = 0,
348 OPAL_TURN_ON_LED = 1,
349 OPAL_QUERY_LED_STATE_AFTER_BUSY = 2
350};
351
352enum OpalEpowStatus {
353 OPAL_EPOW_NONE = 0,
354 OPAL_EPOW_UPS = 1,
355 OPAL_EPOW_OVER_AMBIENT_TEMP = 2,
356 OPAL_EPOW_OVER_INTERNAL_TEMP = 3
357};
14a43e69 358
cc0efb57
BH
359/*
360 * Address cycle types for LPC accesses. These also correspond
361 * to the content of the first cell of the "reg" property for
362 * device nodes on the LPC bus
363 */
364enum OpalLPCAddressType {
365 OPAL_LPC_MEM = 0,
366 OPAL_LPC_IO = 1,
367 OPAL_LPC_FW = 2,
368};
369
24366360
MS
370struct opal_msg {
371 uint32_t msg_type;
372 uint32_t reserved;
373 uint64_t params[8];
374};
375
14a43e69
BH
376struct opal_machine_check_event {
377 enum OpalMCE_Version version:8; /* 0x00 */
378 uint8_t in_use; /* 0x01 */
379 enum OpalMCE_Severity severity:8; /* 0x02 */
380 enum OpalMCE_Initiator initiator:8; /* 0x03 */
381 enum OpalMCE_ErrorType error_type:8; /* 0x04 */
382 enum OpalMCE_Disposition disposition:8; /* 0x05 */
383 uint8_t reserved_1[2]; /* 0x06 */
384 uint64_t gpr3; /* 0x08 */
385 uint64_t srr0; /* 0x10 */
386 uint64_t srr1; /* 0x18 */
387 union { /* 0x20 */
388 struct {
389 enum OpalMCE_UeErrorType ue_error_type:8;
390 uint8_t effective_address_provided;
391 uint8_t physical_address_provided;
392 uint8_t reserved_1[5];
393 uint64_t effective_address;
394 uint64_t physical_address;
395 uint8_t reserved_2[8];
396 } ue_error;
397
398 struct {
399 enum OpalMCE_SlbErrorType slb_error_type:8;
400 uint8_t effective_address_provided;
401 uint8_t reserved_1[6];
402 uint64_t effective_address;
403 uint8_t reserved_2[16];
404 } slb_error;
405
406 struct {
407 enum OpalMCE_EratErrorType erat_error_type:8;
408 uint8_t effective_address_provided;
409 uint8_t reserved_1[6];
410 uint64_t effective_address;
411 uint8_t reserved_2[16];
412 } erat_error;
413
414 struct {
415 enum OpalMCE_TlbErrorType tlb_error_type:8;
416 uint8_t effective_address_provided;
417 uint8_t reserved_1[6];
418 uint64_t effective_address;
419 uint8_t reserved_2[16];
420 } tlb_error;
421 } u;
422};
423
23773230
GS
424enum {
425 OPAL_P7IOC_DIAG_TYPE_NONE = 0,
426 OPAL_P7IOC_DIAG_TYPE_RGC = 1,
427 OPAL_P7IOC_DIAG_TYPE_BI = 2,
428 OPAL_P7IOC_DIAG_TYPE_CI = 3,
429 OPAL_P7IOC_DIAG_TYPE_MISC = 4,
430 OPAL_P7IOC_DIAG_TYPE_I2C = 5,
431 OPAL_P7IOC_DIAG_TYPE_LAST = 6
432};
433
434struct OpalIoP7IOCErrorData {
435 uint16_t type;
436
437 /* GEM */
438 uint64_t gemXfir;
439 uint64_t gemRfir;
440 uint64_t gemRirqfir;
441 uint64_t gemMask;
442 uint64_t gemRwof;
443
444 /* LEM */
445 uint64_t lemFir;
446 uint64_t lemErrMask;
447 uint64_t lemAction0;
448 uint64_t lemAction1;
449 uint64_t lemWof;
450
451 union {
452 struct OpalIoP7IOCRgcErrorData {
453 uint64_t rgcStatus; /* 3E1C10 */
454 uint64_t rgcLdcp; /* 3E1C18 */
455 }rgc;
456 struct OpalIoP7IOCBiErrorData {
457 uint64_t biLdcp0; /* 3C0100, 3C0118 */
458 uint64_t biLdcp1; /* 3C0108, 3C0120 */
459 uint64_t biLdcp2; /* 3C0110, 3C0128 */
460 uint64_t biFenceStatus; /* 3C0130, 3C0130 */
461
462 uint8_t biDownbound; /* BI Downbound or Upbound */
463 }bi;
464 struct OpalIoP7IOCCiErrorData {
465 uint64_t ciPortStatus; /* 3Dn008 */
466 uint64_t ciPortLdcp; /* 3Dn010 */
467
468 uint8_t ciPort; /* Index of CI port: 0/1 */
469 }ci;
470 };
471};
472
f11fe552
BH
473/**
474 * This structure defines the overlay which will be used to store PHB error
475 * data upon request.
476 */
23773230
GS
477enum {
478 OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
479};
480
481enum {
482 OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
8c6852e0 483 OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
23773230
GS
484};
485
f11fe552
BH
486enum {
487 OPAL_P7IOC_NUM_PEST_REGS = 128,
8c6852e0 488 OPAL_PHB3_NUM_PEST_REGS = 256
f11fe552
BH
489};
490
23773230
GS
491struct OpalIoPhbErrorCommon {
492 uint32_t version;
493 uint32_t ioType;
494 uint32_t len;
495};
496
f11fe552 497struct OpalIoP7IOCPhbErrorData {
23773230
GS
498 struct OpalIoPhbErrorCommon common;
499
f11fe552
BH
500 uint32_t brdgCtl;
501
502 // P7IOC utl regs
503 uint32_t portStatusReg;
504 uint32_t rootCmplxStatus;
505 uint32_t busAgentStatus;
506
507 // P7IOC cfg regs
508 uint32_t deviceStatus;
509 uint32_t slotStatus;
510 uint32_t linkStatus;
511 uint32_t devCmdStatus;
512 uint32_t devSecStatus;
513
514 // cfg AER regs
515 uint32_t rootErrorStatus;
516 uint32_t uncorrErrorStatus;
517 uint32_t corrErrorStatus;
518 uint32_t tlpHdr1;
519 uint32_t tlpHdr2;
520 uint32_t tlpHdr3;
521 uint32_t tlpHdr4;
522 uint32_t sourceId;
523
524 uint32_t rsv3;
525
526 // Record data about the call to allocate a buffer.
527 uint64_t errorClass;
528 uint64_t correlator;
529
530 //P7IOC MMIO Error Regs
531 uint64_t p7iocPlssr; // n120
532 uint64_t p7iocCsr; // n110
533 uint64_t lemFir; // nC00
534 uint64_t lemErrorMask; // nC18
535 uint64_t lemWOF; // nC40
536 uint64_t phbErrorStatus; // nC80
537 uint64_t phbFirstErrorStatus; // nC88
538 uint64_t phbErrorLog0; // nCC0
539 uint64_t phbErrorLog1; // nCC8
540 uint64_t mmioErrorStatus; // nD00
541 uint64_t mmioFirstErrorStatus; // nD08
542 uint64_t mmioErrorLog0; // nD40
543 uint64_t mmioErrorLog1; // nD48
544 uint64_t dma0ErrorStatus; // nD80
545 uint64_t dma0FirstErrorStatus; // nD88
546 uint64_t dma0ErrorLog0; // nDC0
547 uint64_t dma0ErrorLog1; // nDC8
548 uint64_t dma1ErrorStatus; // nE00
549 uint64_t dma1FirstErrorStatus; // nE08
550 uint64_t dma1ErrorLog0; // nE40
551 uint64_t dma1ErrorLog1; // nE48
552 uint64_t pestA[OPAL_P7IOC_NUM_PEST_REGS];
553 uint64_t pestB[OPAL_P7IOC_NUM_PEST_REGS];
554};
555
8c6852e0
GS
556struct OpalIoPhb3ErrorData {
557 struct OpalIoPhbErrorCommon common;
558
559 uint32_t brdgCtl;
560
561 /* PHB3 UTL regs */
562 uint32_t portStatusReg;
563 uint32_t rootCmplxStatus;
564 uint32_t busAgentStatus;
565
566 /* PHB3 cfg regs */
567 uint32_t deviceStatus;
568 uint32_t slotStatus;
569 uint32_t linkStatus;
570 uint32_t devCmdStatus;
571 uint32_t devSecStatus;
572
573 /* cfg AER regs */
574 uint32_t rootErrorStatus;
575 uint32_t uncorrErrorStatus;
576 uint32_t corrErrorStatus;
577 uint32_t tlpHdr1;
578 uint32_t tlpHdr2;
579 uint32_t tlpHdr3;
580 uint32_t tlpHdr4;
581 uint32_t sourceId;
582
583 uint32_t rsv3;
584
585 /* Record data about the call to allocate a buffer */
586 uint64_t errorClass;
587 uint64_t correlator;
588
589 uint64_t nFir; /* 000 */
590 uint64_t nFirMask; /* 003 */
591 uint64_t nFirWOF; /* 008 */
592
593 /* PHB3 MMIO Error Regs */
594 uint64_t phbPlssr; /* 120 */
595 uint64_t phbCsr; /* 110 */
596 uint64_t lemFir; /* C00 */
597 uint64_t lemErrorMask; /* C18 */
598 uint64_t lemWOF; /* C40 */
599 uint64_t phbErrorStatus; /* C80 */
600 uint64_t phbFirstErrorStatus; /* C88 */
601 uint64_t phbErrorLog0; /* CC0 */
602 uint64_t phbErrorLog1; /* CC8 */
603 uint64_t mmioErrorStatus; /* D00 */
604 uint64_t mmioFirstErrorStatus; /* D08 */
605 uint64_t mmioErrorLog0; /* D40 */
606 uint64_t mmioErrorLog1; /* D48 */
607 uint64_t dma0ErrorStatus; /* D80 */
608 uint64_t dma0FirstErrorStatus; /* D88 */
609 uint64_t dma0ErrorLog0; /* DC0 */
610 uint64_t dma0ErrorLog1; /* DC8 */
611 uint64_t dma1ErrorStatus; /* E00 */
612 uint64_t dma1FirstErrorStatus; /* E08 */
613 uint64_t dma1ErrorLog0; /* E40 */
614 uint64_t dma1ErrorLog1; /* E48 */
615 uint64_t pestA[OPAL_PHB3_NUM_PEST_REGS];
616 uint64_t pestB[OPAL_PHB3_NUM_PEST_REGS];
617};
618
14a43e69 619typedef struct oppanel_line {
f11fe552
BH
620 const char * line;
621 uint64_t line_len;
14a43e69
BH
622} oppanel_line_t;
623
6f68b5e2
VH
624/* /sys/firmware/opal */
625extern struct kobject *opal_kobj;
626
14a43e69 627/* API functions */
4f89363b 628int64_t opal_console_write(int64_t term_number, __be64 *length,
14a43e69 629 const uint8_t *buffer);
4f89363b 630int64_t opal_console_read(int64_t term_number, __be64 *length,
14a43e69
BH
631 uint8_t *buffer);
632int64_t opal_console_write_buffer_space(int64_t term_number,
4f89363b 633 __be64 *length);
6feff6d4
AB
634int64_t opal_rtc_read(__be32 *year_month_day,
635 __be64 *hour_minute_second_millisecond);
14a43e69
BH
636int64_t opal_rtc_write(uint32_t year_month_day,
637 uint64_t hour_minute_second_millisecond);
638int64_t opal_cec_power_down(uint64_t request);
639int64_t opal_cec_reboot(void);
640int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
641int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
5e4da530 642int64_t opal_handle_interrupt(uint64_t isn, __be64 *outstanding_event_mask);
4f89363b 643int64_t opal_poll_events(__be64 *outstanding_event_mask);
14a43e69
BH
644int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
645 uint64_t tce_mem_size);
646int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
647 uint64_t tce_mem_size);
648int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
649 uint64_t offset, uint8_t *data);
650int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
5e4da530 651 uint64_t offset, __be16 *data);
14a43e69 652int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
5e4da530 653 uint64_t offset, __be32 *data);
14a43e69
BH
654int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
655 uint64_t offset, uint8_t data);
656int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
657 uint64_t offset, uint16_t data);
658int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
659 uint64_t offset, uint32_t data);
660int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
5e4da530 661int64_t opal_get_xive(uint32_t isn, __be16 *server, uint8_t *priority);
14a43e69
BH
662int64_t opal_register_exception_handler(uint64_t opal_exception,
663 uint64_t handler_address,
664 uint64_t glue_cache_line);
665int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
666 uint8_t *freeze_state,
5e4da530
AB
667 __be16 *pci_error_type,
668 __be64 *phb_status);
14a43e69
BH
669int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
670 uint64_t eeh_action_token);
671int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
672
673
674
675int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
676 uint16_t window_num, uint16_t enable);
677int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
678 uint16_t window_num,
679 uint64_t starting_real_address,
680 uint64_t starting_pci_address,
681 uint16_t segment_size);
682int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
683 uint16_t window_type, uint16_t window_num,
684 uint16_t segment_num);
685int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
686 uint64_t ivt_addr, uint64_t ivt_len,
687 uint64_t reject_array_addr,
688 uint64_t peltv_addr);
689int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
690 uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
691 uint8_t pe_action);
692int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
693 uint8_t state);
694int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
695int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
696 uint32_t state);
697int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
698 uint8_t *p_bit, uint8_t *q_bit);
699int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
700 uint8_t p_bit, uint8_t q_bit);
137436c9 701int64_t opal_pci_msi_eoi(uint64_t phb_id, uint32_t hw_irq);
14a43e69
BH
702int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
703 uint32_t xive_num);
704int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
5e4da530 705 __be32 *interrupt_source_number);
14a43e69 706int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
5e4da530
AB
707 uint8_t msi_range, __be32 *msi_address,
708 __be32 *message_data);
14a43e69
BH
709int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
710 uint32_t xive_num, uint8_t msi_range,
5e4da530 711 __be64 *msi_address, __be32 *message_data);
14a43e69
BH
712int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
713int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
714int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
715int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
716 uint16_t tce_levels, uint64_t tce_table_addr,
717 uint64_t tce_table_size, uint64_t tce_page_size);
718int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
719 uint16_t dma_window_number, uint64_t pci_start_addr,
720 uint64_t pci_mem_size);
721int64_t opal_pci_reset(uint64_t phb_id, uint8_t reset_scope, uint8_t assert_state);
722
23773230
GS
723int64_t opal_pci_get_hub_diag_data(uint64_t hub_id, void *diag_buffer,
724 uint64_t diag_buffer_len);
725int64_t opal_pci_get_phb_diag_data(uint64_t phb_id, void *diag_buffer,
726 uint64_t diag_buffer_len);
727int64_t opal_pci_get_phb_diag_data2(uint64_t phb_id, void *diag_buffer,
728 uint64_t diag_buffer_len);
f11fe552
BH
729int64_t opal_pci_fence_phb(uint64_t phb_id);
730int64_t opal_pci_reinit(uint64_t phb_id, uint8_t reinit_scope);
731int64_t opal_pci_mask_pe_error(uint64_t phb_id, uint16_t pe_number, uint8_t error_type, uint8_t mask_action);
732int64_t opal_set_slot_led_status(uint64_t phb_id, uint64_t slot_id, uint8_t led_type, uint8_t led_action);
5e4da530 733int64_t opal_get_epow_status(__be64 *status);
f11fe552 734int64_t opal_set_system_attention_led(uint8_t led_action);
23773230
GS
735int64_t opal_pci_next_error(uint64_t phb_id, uint64_t *first_frozen_pe,
736 uint16_t *pci_error_type, uint16_t *severity);
737int64_t opal_pci_poll(uint64_t phb_id);
13906db6 738int64_t opal_return_cpu(void);
f11fe552 739
cc0efb57
BH
740int64_t opal_xscom_read(uint32_t gcid, uint32_t pcb_addr, uint64_t *val);
741int64_t opal_xscom_write(uint32_t gcid, uint32_t pcb_addr, uint64_t val);
742
743int64_t opal_lpc_write(uint32_t chip_id, enum OpalLPCAddressType addr_type,
744 uint32_t addr, uint32_t data, uint32_t sz);
745int64_t opal_lpc_read(uint32_t chip_id, enum OpalLPCAddressType addr_type,
746 uint32_t addr, uint32_t *data, uint32_t sz);
50bd6153
VH
747int64_t opal_validate_flash(uint64_t buffer, uint32_t *size, uint32_t *result);
748int64_t opal_manage_flash(uint8_t op);
749int64_t opal_update_flash(uint64_t blk_list);
cc0efb57 750
24366360
MS
751int64_t opal_get_msg(uint64_t buffer, size_t size);
752int64_t opal_check_completion(uint64_t buffer, size_t size, uint64_t token);
753
14a43e69
BH
754/* Internal functions */
755extern int early_init_dt_scan_opal(unsigned long node, const char *uname, int depth, void *data);
756
757extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
758extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
759
760extern void hvc_opal_init_early(void);
761
762/* Internal functions */
763extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
764 int depth, void *data);
765
1bc98de2 766extern int opal_notifier_register(struct notifier_block *nb);
24366360
MS
767extern int opal_message_notifier_register(enum OpalMessageType msg_type,
768 struct notifier_block *nb);
1bc98de2
GS
769extern void opal_notifier_enable(void);
770extern void opal_notifier_disable(void);
771extern void opal_notifier_update_evt(uint64_t evt_mask, uint64_t evt_val);
772
daea1175
BH
773extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
774extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
775
776extern void hvc_opal_init_early(void);
777
628daa8d
BH
778struct rtc_time;
779extern int opal_set_rtc_time(struct rtc_time *tm);
780extern void opal_get_rtc_time(struct rtc_time *tm);
781extern unsigned long opal_get_boot_time(void);
782extern void opal_nvram_init(void);
50bd6153 783extern void opal_flash_init(void);
628daa8d 784
ed79ba9e
BH
785extern int opal_machine_check(struct pt_regs *regs);
786
73ed148a
BH
787extern void opal_shutdown(void);
788
3fafe9c2
BH
789extern void opal_lpc_init(void);
790
14a43e69 791#endif /* __ASSEMBLY__ */
27f44888
BH
792
793#endif /* __OPAL_H */
This page took 0.183438 seconds and 5 git commands to generate.