powerpc/amigaone: Convert amigaone_init() to a machine_device_initcall()
[deliverable/linux.git] / arch / powerpc / sysdev / mpic.c
CommitLineData
14cf11af
PM
1/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
9 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file COPYING in the main directory of this archive
12 * for more details.
13 */
14
15#undef DEBUG
1beb6a7d
BH
16#undef DEBUG_IPI
17#undef DEBUG_IRQ
18#undef DEBUG_LOW
14cf11af 19
14cf11af
PM
20#include <linux/types.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/irq.h>
24#include <linux/smp.h>
25#include <linux/interrupt.h>
26#include <linux/bootmem.h>
27#include <linux/spinlock.h>
28#include <linux/pci.h>
29
30#include <asm/ptrace.h>
31#include <asm/signal.h>
32#include <asm/io.h>
33#include <asm/pgtable.h>
34#include <asm/irq.h>
35#include <asm/machdep.h>
36#include <asm/mpic.h>
37#include <asm/smp.h>
38
a7de7c74
ME
39#include "mpic.h"
40
14cf11af
PM
41#ifdef DEBUG
42#define DBG(fmt...) printk(fmt)
43#else
44#define DBG(fmt...)
45#endif
46
47static struct mpic *mpics;
48static struct mpic *mpic_primary;
49static DEFINE_SPINLOCK(mpic_lock);
50
c0c0d996 51#ifdef CONFIG_PPC32 /* XXX for now */
e40c7f02
AW
52#ifdef CONFIG_IRQ_ALL_CPUS
53#define distribute_irqs (1)
54#else
55#define distribute_irqs (0)
56#endif
c0c0d996 57#endif
14cf11af 58
7233593b
ZR
59#ifdef CONFIG_MPIC_WEIRD
60static u32 mpic_infos[][MPIC_IDX_END] = {
61 [0] = { /* Original OpenPIC compatible MPIC */
62 MPIC_GREG_BASE,
63 MPIC_GREG_FEATURE_0,
64 MPIC_GREG_GLOBAL_CONF_0,
65 MPIC_GREG_VENDOR_ID,
66 MPIC_GREG_IPI_VECTOR_PRI_0,
67 MPIC_GREG_IPI_STRIDE,
68 MPIC_GREG_SPURIOUS,
69 MPIC_GREG_TIMER_FREQ,
70
71 MPIC_TIMER_BASE,
72 MPIC_TIMER_STRIDE,
73 MPIC_TIMER_CURRENT_CNT,
74 MPIC_TIMER_BASE_CNT,
75 MPIC_TIMER_VECTOR_PRI,
76 MPIC_TIMER_DESTINATION,
77
78 MPIC_CPU_BASE,
79 MPIC_CPU_STRIDE,
80 MPIC_CPU_IPI_DISPATCH_0,
81 MPIC_CPU_IPI_DISPATCH_STRIDE,
82 MPIC_CPU_CURRENT_TASK_PRI,
83 MPIC_CPU_WHOAMI,
84 MPIC_CPU_INTACK,
85 MPIC_CPU_EOI,
f365355e 86 MPIC_CPU_MCACK,
7233593b
ZR
87
88 MPIC_IRQ_BASE,
89 MPIC_IRQ_STRIDE,
90 MPIC_IRQ_VECTOR_PRI,
91 MPIC_VECPRI_VECTOR_MASK,
92 MPIC_VECPRI_POLARITY_POSITIVE,
93 MPIC_VECPRI_POLARITY_NEGATIVE,
94 MPIC_VECPRI_SENSE_LEVEL,
95 MPIC_VECPRI_SENSE_EDGE,
96 MPIC_VECPRI_POLARITY_MASK,
97 MPIC_VECPRI_SENSE_MASK,
98 MPIC_IRQ_DESTINATION
99 },
100 [1] = { /* Tsi108/109 PIC */
101 TSI108_GREG_BASE,
102 TSI108_GREG_FEATURE_0,
103 TSI108_GREG_GLOBAL_CONF_0,
104 TSI108_GREG_VENDOR_ID,
105 TSI108_GREG_IPI_VECTOR_PRI_0,
106 TSI108_GREG_IPI_STRIDE,
107 TSI108_GREG_SPURIOUS,
108 TSI108_GREG_TIMER_FREQ,
109
110 TSI108_TIMER_BASE,
111 TSI108_TIMER_STRIDE,
112 TSI108_TIMER_CURRENT_CNT,
113 TSI108_TIMER_BASE_CNT,
114 TSI108_TIMER_VECTOR_PRI,
115 TSI108_TIMER_DESTINATION,
116
117 TSI108_CPU_BASE,
118 TSI108_CPU_STRIDE,
119 TSI108_CPU_IPI_DISPATCH_0,
120 TSI108_CPU_IPI_DISPATCH_STRIDE,
121 TSI108_CPU_CURRENT_TASK_PRI,
122 TSI108_CPU_WHOAMI,
123 TSI108_CPU_INTACK,
124 TSI108_CPU_EOI,
f365355e 125 TSI108_CPU_MCACK,
7233593b
ZR
126
127 TSI108_IRQ_BASE,
128 TSI108_IRQ_STRIDE,
129 TSI108_IRQ_VECTOR_PRI,
130 TSI108_VECPRI_VECTOR_MASK,
131 TSI108_VECPRI_POLARITY_POSITIVE,
132 TSI108_VECPRI_POLARITY_NEGATIVE,
133 TSI108_VECPRI_SENSE_LEVEL,
134 TSI108_VECPRI_SENSE_EDGE,
135 TSI108_VECPRI_POLARITY_MASK,
136 TSI108_VECPRI_SENSE_MASK,
137 TSI108_IRQ_DESTINATION
138 },
139};
140
141#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
142
143#else /* CONFIG_MPIC_WEIRD */
144
145#define MPIC_INFO(name) MPIC_##name
146
147#endif /* CONFIG_MPIC_WEIRD */
148
14cf11af
PM
149/*
150 * Register accessor functions
151 */
152
153
fbf0274e
BH
154static inline u32 _mpic_read(enum mpic_reg_type type,
155 struct mpic_reg_bank *rb,
156 unsigned int reg)
14cf11af 157{
fbf0274e
BH
158 switch(type) {
159#ifdef CONFIG_PPC_DCR
160 case mpic_access_dcr:
83f34df4 161 return dcr_read(rb->dhost, reg);
fbf0274e
BH
162#endif
163 case mpic_access_mmio_be:
164 return in_be32(rb->base + (reg >> 2));
165 case mpic_access_mmio_le:
166 default:
167 return in_le32(rb->base + (reg >> 2));
168 }
14cf11af
PM
169}
170
fbf0274e
BH
171static inline void _mpic_write(enum mpic_reg_type type,
172 struct mpic_reg_bank *rb,
173 unsigned int reg, u32 value)
14cf11af 174{
fbf0274e
BH
175 switch(type) {
176#ifdef CONFIG_PPC_DCR
177 case mpic_access_dcr:
d9d1063d
JB
178 dcr_write(rb->dhost, reg, value);
179 break;
fbf0274e
BH
180#endif
181 case mpic_access_mmio_be:
d9d1063d
JB
182 out_be32(rb->base + (reg >> 2), value);
183 break;
fbf0274e
BH
184 case mpic_access_mmio_le:
185 default:
d9d1063d
JB
186 out_le32(rb->base + (reg >> 2), value);
187 break;
fbf0274e 188 }
14cf11af
PM
189}
190
191static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
192{
fbf0274e 193 enum mpic_reg_type type = mpic->reg_type;
7233593b
ZR
194 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
195 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
14cf11af 196
fbf0274e
BH
197 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
198 type = mpic_access_mmio_be;
199 return _mpic_read(type, &mpic->gregs, offset);
14cf11af
PM
200}
201
202static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
203{
7233593b
ZR
204 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
205 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
14cf11af 206
fbf0274e 207 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
14cf11af
PM
208}
209
210static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
211{
212 unsigned int cpu = 0;
213
214 if (mpic->flags & MPIC_PRIMARY)
215 cpu = hard_smp_processor_id();
fbf0274e 216 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
14cf11af
PM
217}
218
219static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
220{
221 unsigned int cpu = 0;
222
223 if (mpic->flags & MPIC_PRIMARY)
224 cpu = hard_smp_processor_id();
225
fbf0274e 226 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
14cf11af
PM
227}
228
229static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
230{
231 unsigned int isu = src_no >> mpic->isu_shift;
232 unsigned int idx = src_no & mpic->isu_mask;
233
0d72ba93
OJ
234#ifdef CONFIG_MPIC_BROKEN_REGREAD
235 if (reg == 0)
236 return mpic->isu_reg0_shadow[idx];
237 else
238#endif
239 return _mpic_read(mpic->reg_type, &mpic->isus[isu],
240 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
14cf11af
PM
241}
242
243static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
244 unsigned int reg, u32 value)
245{
246 unsigned int isu = src_no >> mpic->isu_shift;
247 unsigned int idx = src_no & mpic->isu_mask;
248
fbf0274e 249 _mpic_write(mpic->reg_type, &mpic->isus[isu],
7233593b 250 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
0d72ba93
OJ
251
252#ifdef CONFIG_MPIC_BROKEN_REGREAD
253 if (reg == 0)
254 mpic->isu_reg0_shadow[idx] = value;
255#endif
14cf11af
PM
256}
257
fbf0274e
BH
258#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
259#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
14cf11af
PM
260#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
261#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
262#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
263#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
264#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
265#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
266
267
268/*
269 * Low level utility functions
270 */
271
272
c51a3fdc 273static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
fbf0274e
BH
274 struct mpic_reg_bank *rb, unsigned int offset,
275 unsigned int size)
276{
277 rb->base = ioremap(phys_addr + offset, size);
278 BUG_ON(rb->base == NULL);
279}
280
281#ifdef CONFIG_PPC_DCR
5a2642f6
BH
282static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
283 struct mpic_reg_bank *rb,
fbf0274e
BH
284 unsigned int offset, unsigned int size)
285{
0411a5e2
ME
286 const u32 *dbasep;
287
5a2642f6 288 dbasep = of_get_property(node, "dcr-reg", NULL);
0411a5e2 289
5a2642f6 290 rb->dhost = dcr_map(node, *dbasep + offset, size);
fbf0274e
BH
291 BUG_ON(!DCR_MAP_OK(rb->dhost));
292}
293
5a2642f6
BH
294static inline void mpic_map(struct mpic *mpic, struct device_node *node,
295 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
296 unsigned int offset, unsigned int size)
fbf0274e
BH
297{
298 if (mpic->flags & MPIC_USES_DCR)
5a2642f6 299 _mpic_map_dcr(mpic, node, rb, offset, size);
fbf0274e
BH
300 else
301 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
302}
303#else /* CONFIG_PPC_DCR */
5a2642f6 304#define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
fbf0274e
BH
305#endif /* !CONFIG_PPC_DCR */
306
307
14cf11af
PM
308
309/* Check if we have one of those nice broken MPICs with a flipped endian on
310 * reads from IPI registers
311 */
312static void __init mpic_test_broken_ipi(struct mpic *mpic)
313{
314 u32 r;
315
7233593b
ZR
316 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
317 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
14cf11af
PM
318
319 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
320 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
321 mpic->flags |= MPIC_BROKEN_IPI;
322 }
323}
324
6cfef5b2 325#ifdef CONFIG_MPIC_U3_HT_IRQS
14cf11af
PM
326
327/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
328 * to force the edge setting on the MPIC and do the ack workaround.
329 */
1beb6a7d 330static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
14cf11af 331{
1beb6a7d 332 if (source >= 128 || !mpic->fixups)
14cf11af 333 return 0;
1beb6a7d 334 return mpic->fixups[source].base != NULL;
14cf11af
PM
335}
336
c4b22f26 337
1beb6a7d 338static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
14cf11af 339{
1beb6a7d 340 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
14cf11af 341
1beb6a7d
BH
342 if (fixup->applebase) {
343 unsigned int soff = (fixup->index >> 3) & ~3;
344 unsigned int mask = 1U << (fixup->index & 0x1f);
345 writel(mask, fixup->applebase + soff);
346 } else {
347 spin_lock(&mpic->fixup_lock);
348 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
349 writel(fixup->data, fixup->base + 4);
350 spin_unlock(&mpic->fixup_lock);
351 }
14cf11af
PM
352}
353
1beb6a7d
BH
354static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
355 unsigned int irqflags)
356{
357 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
358 unsigned long flags;
359 u32 tmp;
360
361 if (fixup->base == NULL)
362 return;
363
06fe98e6 364 DBG("startup_ht_interrupt(0x%x, 0x%x) index: %d\n",
1beb6a7d
BH
365 source, irqflags, fixup->index);
366 spin_lock_irqsave(&mpic->fixup_lock, flags);
367 /* Enable and configure */
368 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
369 tmp = readl(fixup->base + 4);
370 tmp &= ~(0x23U);
371 if (irqflags & IRQ_LEVEL)
372 tmp |= 0x22;
373 writel(tmp, fixup->base + 4);
374 spin_unlock_irqrestore(&mpic->fixup_lock, flags);
3669e930
JB
375
376#ifdef CONFIG_PM
377 /* use the lowest bit inverted to the actual HW,
378 * set if this fixup was enabled, clear otherwise */
379 mpic->save_data[source].fixup_data = tmp | 1;
380#endif
1beb6a7d
BH
381}
382
383static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
384 unsigned int irqflags)
385{
386 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
387 unsigned long flags;
388 u32 tmp;
389
390 if (fixup->base == NULL)
391 return;
392
06fe98e6 393 DBG("shutdown_ht_interrupt(0x%x, 0x%x)\n", source, irqflags);
1beb6a7d
BH
394
395 /* Disable */
396 spin_lock_irqsave(&mpic->fixup_lock, flags);
397 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
398 tmp = readl(fixup->base + 4);
72b13819 399 tmp |= 1;
1beb6a7d
BH
400 writel(tmp, fixup->base + 4);
401 spin_unlock_irqrestore(&mpic->fixup_lock, flags);
3669e930
JB
402
403#ifdef CONFIG_PM
404 /* use the lowest bit inverted to the actual HW,
405 * set if this fixup was enabled, clear otherwise */
406 mpic->save_data[source].fixup_data = tmp & ~1;
407#endif
1beb6a7d 408}
14cf11af 409
812fd1fd
ME
410#ifdef CONFIG_PCI_MSI
411static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
412 unsigned int devfn)
413{
414 u8 __iomem *base;
415 u8 pos, flags;
416 u64 addr = 0;
417
418 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
419 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
420 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
421 if (id == PCI_CAP_ID_HT) {
422 id = readb(devbase + pos + 3);
423 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
424 break;
425 }
426 }
427
428 if (pos == 0)
429 return;
430
431 base = devbase + pos;
432
433 flags = readb(base + HT_MSI_FLAGS);
434 if (!(flags & HT_MSI_FLAGS_FIXED)) {
435 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
436 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
437 }
438
fe333321 439 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
812fd1fd
ME
440 PCI_SLOT(devfn), PCI_FUNC(devfn),
441 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
442
443 if (!(flags & HT_MSI_FLAGS_ENABLE))
444 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
445}
446#else
447static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
448 unsigned int devfn)
449{
450 return;
451}
452#endif
453
1beb6a7d
BH
454static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
455 unsigned int devfn, u32 vdid)
14cf11af 456{
c4b22f26 457 int i, irq, n;
1beb6a7d 458 u8 __iomem *base;
14cf11af 459 u32 tmp;
c4b22f26 460 u8 pos;
14cf11af 461
1beb6a7d
BH
462 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
463 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
464 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
46ff3463 465 if (id == PCI_CAP_ID_HT) {
c4b22f26 466 id = readb(devbase + pos + 3);
beb7cc82 467 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
c4b22f26
SB
468 break;
469 }
14cf11af 470 }
c4b22f26
SB
471 if (pos == 0)
472 return;
473
1beb6a7d
BH
474 base = devbase + pos;
475 writeb(0x01, base + 2);
476 n = (readl(base + 4) >> 16) & 0xff;
14cf11af 477
1beb6a7d
BH
478 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
479 " has %d irqs\n",
480 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
c4b22f26
SB
481
482 for (i = 0; i <= n; i++) {
1beb6a7d
BH
483 writeb(0x10 + 2 * i, base + 2);
484 tmp = readl(base + 4);
14cf11af 485 irq = (tmp >> 16) & 0xff;
1beb6a7d
BH
486 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
487 /* mask it , will be unmasked later */
488 tmp |= 0x1;
489 writel(tmp, base + 4);
490 mpic->fixups[irq].index = i;
491 mpic->fixups[irq].base = base;
492 /* Apple HT PIC has a non-standard way of doing EOIs */
493 if ((vdid & 0xffff) == 0x106b)
494 mpic->fixups[irq].applebase = devbase + 0x60;
495 else
496 mpic->fixups[irq].applebase = NULL;
497 writeb(0x11 + 2 * i, base + 2);
498 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
14cf11af
PM
499 }
500}
501
c4b22f26 502
1beb6a7d 503static void __init mpic_scan_ht_pics(struct mpic *mpic)
14cf11af
PM
504{
505 unsigned int devfn;
506 u8 __iomem *cfgspace;
507
1beb6a7d 508 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
14cf11af
PM
509
510 /* Allocate fixups array */
ea96025a 511 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
14cf11af 512 BUG_ON(mpic->fixups == NULL);
14cf11af
PM
513
514 /* Init spinlock */
515 spin_lock_init(&mpic->fixup_lock);
516
c4b22f26
SB
517 /* Map U3 config space. We assume all IO-APICs are on the primary bus
518 * so we only need to map 64kB.
14cf11af 519 */
c4b22f26 520 cfgspace = ioremap(0xf2000000, 0x10000);
14cf11af
PM
521 BUG_ON(cfgspace == NULL);
522
1beb6a7d
BH
523 /* Now we scan all slots. We do a very quick scan, we read the header
524 * type, vendor ID and device ID only, that's plenty enough
14cf11af 525 */
c4b22f26 526 for (devfn = 0; devfn < 0x100; devfn++) {
14cf11af
PM
527 u8 __iomem *devbase = cfgspace + (devfn << 8);
528 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
529 u32 l = readl(devbase + PCI_VENDOR_ID);
1beb6a7d 530 u16 s;
14cf11af
PM
531
532 DBG("devfn %x, l: %x\n", devfn, l);
533
534 /* If no device, skip */
535 if (l == 0xffffffff || l == 0x00000000 ||
536 l == 0x0000ffff || l == 0xffff0000)
537 goto next;
1beb6a7d
BH
538 /* Check if is supports capability lists */
539 s = readw(devbase + PCI_STATUS);
540 if (!(s & PCI_STATUS_CAP_LIST))
541 goto next;
14cf11af 542
1beb6a7d 543 mpic_scan_ht_pic(mpic, devbase, devfn, l);
812fd1fd 544 mpic_scan_ht_msi(mpic, devbase, devfn);
c4b22f26 545
14cf11af
PM
546 next:
547 /* next device, if function 0 */
c4b22f26 548 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
14cf11af
PM
549 devfn += 7;
550 }
551}
552
6cfef5b2 553#else /* CONFIG_MPIC_U3_HT_IRQS */
6e99e458
BH
554
555static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
556{
557 return 0;
558}
559
560static void __init mpic_scan_ht_pics(struct mpic *mpic)
561{
562}
563
6cfef5b2 564#endif /* CONFIG_MPIC_U3_HT_IRQS */
14cf11af 565
3c10c9c4
KG
566#ifdef CONFIG_SMP
567static int irq_choose_cpu(unsigned int virt_irq)
568{
e65e49d0 569 cpumask_t mask;
3c10c9c4
KG
570 int cpuid;
571
e65e49d0 572 cpumask_copy(&mask, irq_desc[virt_irq].affinity);
3c10c9c4
KG
573 if (cpus_equal(mask, CPU_MASK_ALL)) {
574 static int irq_rover;
575 static DEFINE_SPINLOCK(irq_rover_lock);
576 unsigned long flags;
577
578 /* Round-robin distribution... */
579 do_round_robin:
580 spin_lock_irqsave(&irq_rover_lock, flags);
581
582 while (!cpu_online(irq_rover)) {
583 if (++irq_rover >= NR_CPUS)
584 irq_rover = 0;
585 }
586 cpuid = irq_rover;
587 do {
588 if (++irq_rover >= NR_CPUS)
589 irq_rover = 0;
590 } while (!cpu_online(irq_rover));
591
592 spin_unlock_irqrestore(&irq_rover_lock, flags);
593 } else {
594 cpumask_t tmp;
595
596 cpus_and(tmp, cpu_online_map, mask);
597
598 if (cpus_empty(tmp))
599 goto do_round_robin;
600
601 cpuid = first_cpu(tmp);
602 }
603
7a0d7940 604 return get_hard_smp_processor_id(cpuid);
3c10c9c4
KG
605}
606#else
607static int irq_choose_cpu(unsigned int virt_irq)
608{
609 return hard_smp_processor_id();
610}
611#endif
14cf11af 612
0ebfff14
BH
613#define mpic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
614
14cf11af 615/* Find an mpic associated with a given linux interrupt */
d69a78d7 616static struct mpic *mpic_find(unsigned int irq)
14cf11af 617{
0ebfff14
BH
618 if (irq < NUM_ISA_INTERRUPTS)
619 return NULL;
7df2457d 620
d69a78d7
TB
621 return irq_desc[irq].chip_data;
622}
7df2457d 623
d69a78d7
TB
624/* Determine if the linux irq is an IPI */
625static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
626{
627 unsigned int src = mpic_irq_to_hw(irq);
0ebfff14 628
d69a78d7 629 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
14cf11af
PM
630}
631
d69a78d7 632
14cf11af
PM
633/* Convert a cpu mask from logical to physical cpu numbers. */
634static inline u32 mpic_physmask(u32 cpumask)
635{
636 int i;
637 u32 mask = 0;
638
639 for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
640 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
641 return mask;
642}
643
644#ifdef CONFIG_SMP
645/* Get the mpic structure from the IPI number */
646static inline struct mpic * mpic_from_ipi(unsigned int ipi)
647{
b9e5b4e6 648 return irq_desc[ipi].chip_data;
14cf11af
PM
649}
650#endif
651
652/* Get the mpic structure from the irq number */
653static inline struct mpic * mpic_from_irq(unsigned int irq)
654{
b9e5b4e6 655 return irq_desc[irq].chip_data;
14cf11af
PM
656}
657
658/* Send an EOI */
659static inline void mpic_eoi(struct mpic *mpic)
660{
7233593b
ZR
661 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
662 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
14cf11af
PM
663}
664
14cf11af
PM
665/*
666 * Linux descriptor level callbacks
667 */
668
669
05af7bd2 670void mpic_unmask_irq(unsigned int irq)
14cf11af
PM
671{
672 unsigned int loops = 100000;
673 struct mpic *mpic = mpic_from_irq(irq);
0ebfff14 674 unsigned int src = mpic_irq_to_hw(irq);
14cf11af 675
bd561c79 676 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
14cf11af 677
7233593b
ZR
678 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
679 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
e5356640 680 ~MPIC_VECPRI_MASK);
14cf11af
PM
681 /* make sure mask gets to controller before we return to user */
682 do {
683 if (!loops--) {
684 printk(KERN_ERR "mpic_enable_irq timeout\n");
685 break;
686 }
7233593b 687 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
14cf11af
PM
688}
689
05af7bd2 690void mpic_mask_irq(unsigned int irq)
14cf11af
PM
691{
692 unsigned int loops = 100000;
693 struct mpic *mpic = mpic_from_irq(irq);
0ebfff14 694 unsigned int src = mpic_irq_to_hw(irq);
14cf11af
PM
695
696 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
697
7233593b
ZR
698 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
699 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
e5356640 700 MPIC_VECPRI_MASK);
14cf11af
PM
701
702 /* make sure mask gets to controller before we return to user */
703 do {
704 if (!loops--) {
705 printk(KERN_ERR "mpic_enable_irq timeout\n");
706 break;
707 }
7233593b 708 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
14cf11af
PM
709}
710
05af7bd2 711void mpic_end_irq(unsigned int irq)
1beb6a7d 712{
b9e5b4e6
BH
713 struct mpic *mpic = mpic_from_irq(irq);
714
715#ifdef DEBUG_IRQ
716 DBG("%s: end_irq: %d\n", mpic->name, irq);
717#endif
718 /* We always EOI on end_irq() even for edge interrupts since that
719 * should only lower the priority, the MPIC should have properly
720 * latched another edge interrupt coming in anyway
721 */
722
723 mpic_eoi(mpic);
724}
725
6cfef5b2 726#ifdef CONFIG_MPIC_U3_HT_IRQS
b9e5b4e6
BH
727
728static void mpic_unmask_ht_irq(unsigned int irq)
729{
1beb6a7d 730 struct mpic *mpic = mpic_from_irq(irq);
0ebfff14 731 unsigned int src = mpic_irq_to_hw(irq);
1beb6a7d 732
b9e5b4e6 733 mpic_unmask_irq(irq);
1beb6a7d 734
b9e5b4e6
BH
735 if (irq_desc[irq].status & IRQ_LEVEL)
736 mpic_ht_end_irq(mpic, src);
737}
738
739static unsigned int mpic_startup_ht_irq(unsigned int irq)
740{
741 struct mpic *mpic = mpic_from_irq(irq);
0ebfff14 742 unsigned int src = mpic_irq_to_hw(irq);
1beb6a7d 743
b9e5b4e6
BH
744 mpic_unmask_irq(irq);
745 mpic_startup_ht_interrupt(mpic, src, irq_desc[irq].status);
746
747 return 0;
1beb6a7d
BH
748}
749
b9e5b4e6
BH
750static void mpic_shutdown_ht_irq(unsigned int irq)
751{
752 struct mpic *mpic = mpic_from_irq(irq);
0ebfff14 753 unsigned int src = mpic_irq_to_hw(irq);
b9e5b4e6
BH
754
755 mpic_shutdown_ht_interrupt(mpic, src, irq_desc[irq].status);
756 mpic_mask_irq(irq);
757}
758
759static void mpic_end_ht_irq(unsigned int irq)
14cf11af
PM
760{
761 struct mpic *mpic = mpic_from_irq(irq);
0ebfff14 762 unsigned int src = mpic_irq_to_hw(irq);
14cf11af 763
1beb6a7d 764#ifdef DEBUG_IRQ
14cf11af 765 DBG("%s: end_irq: %d\n", mpic->name, irq);
1beb6a7d 766#endif
14cf11af
PM
767 /* We always EOI on end_irq() even for edge interrupts since that
768 * should only lower the priority, the MPIC should have properly
769 * latched another edge interrupt coming in anyway
770 */
771
b9e5b4e6
BH
772 if (irq_desc[irq].status & IRQ_LEVEL)
773 mpic_ht_end_irq(mpic, src);
14cf11af
PM
774 mpic_eoi(mpic);
775}
6cfef5b2 776#endif /* !CONFIG_MPIC_U3_HT_IRQS */
b9e5b4e6 777
14cf11af
PM
778#ifdef CONFIG_SMP
779
b9e5b4e6 780static void mpic_unmask_ipi(unsigned int irq)
14cf11af
PM
781{
782 struct mpic *mpic = mpic_from_ipi(irq);
7df2457d 783 unsigned int src = mpic_irq_to_hw(irq) - mpic->ipi_vecs[0];
14cf11af
PM
784
785 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
786 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
787}
788
b9e5b4e6 789static void mpic_mask_ipi(unsigned int irq)
14cf11af
PM
790{
791 /* NEVER disable an IPI... that's just plain wrong! */
792}
793
794static void mpic_end_ipi(unsigned int irq)
795{
796 struct mpic *mpic = mpic_from_ipi(irq);
797
798 /*
799 * IPIs are marked IRQ_PER_CPU. This has the side effect of
800 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
801 * applying to them. We EOI them late to avoid re-entering.
6714465e 802 * We mark IPI's with IRQF_DISABLED as they must run with
14cf11af
PM
803 * irqs disabled.
804 */
805 mpic_eoi(mpic);
806}
807
808#endif /* CONFIG_SMP */
809
d5dedd45 810int mpic_set_affinity(unsigned int irq, const struct cpumask *cpumask)
14cf11af
PM
811{
812 struct mpic *mpic = mpic_from_irq(irq);
0ebfff14 813 unsigned int src = mpic_irq_to_hw(irq);
14cf11af 814
3c10c9c4
KG
815 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
816 int cpuid = irq_choose_cpu(irq);
14cf11af 817
3c10c9c4
KG
818 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
819 } else {
820 cpumask_t tmp;
14cf11af 821
0de26520 822 cpumask_and(&tmp, cpumask, cpu_online_mask);
3c10c9c4
KG
823
824 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
825 mpic_physmask(cpus_addr(tmp)[0]));
826 }
d5dedd45
YL
827
828 return 0;
14cf11af
PM
829}
830
7233593b 831static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
0ebfff14 832{
0ebfff14 833 /* Now convert sense value */
6e99e458 834 switch(type & IRQ_TYPE_SENSE_MASK) {
0ebfff14 835 case IRQ_TYPE_EDGE_RISING:
7233593b
ZR
836 return MPIC_INFO(VECPRI_SENSE_EDGE) |
837 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
0ebfff14 838 case IRQ_TYPE_EDGE_FALLING:
6e99e458 839 case IRQ_TYPE_EDGE_BOTH:
7233593b
ZR
840 return MPIC_INFO(VECPRI_SENSE_EDGE) |
841 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
0ebfff14 842 case IRQ_TYPE_LEVEL_HIGH:
7233593b
ZR
843 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
844 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
0ebfff14
BH
845 case IRQ_TYPE_LEVEL_LOW:
846 default:
7233593b
ZR
847 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
848 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
0ebfff14 849 }
6e99e458
BH
850}
851
05af7bd2 852int mpic_set_irq_type(unsigned int virq, unsigned int flow_type)
6e99e458
BH
853{
854 struct mpic *mpic = mpic_from_irq(virq);
855 unsigned int src = mpic_irq_to_hw(virq);
856 struct irq_desc *desc = get_irq_desc(virq);
857 unsigned int vecpri, vold, vnew;
858
06fe98e6
BH
859 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
860 mpic, virq, src, flow_type);
6e99e458
BH
861
862 if (src >= mpic->irq_count)
863 return -EINVAL;
864
865 if (flow_type == IRQ_TYPE_NONE)
866 if (mpic->senses && src < mpic->senses_count)
867 flow_type = mpic->senses[src];
868 if (flow_type == IRQ_TYPE_NONE)
869 flow_type = IRQ_TYPE_LEVEL_LOW;
870
871 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
872 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
873 if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
874 desc->status |= IRQ_LEVEL;
875
876 if (mpic_is_ht_interrupt(mpic, src))
877 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
878 MPIC_VECPRI_SENSE_EDGE;
879 else
7233593b 880 vecpri = mpic_type_to_vecpri(mpic, flow_type);
6e99e458 881
7233593b
ZR
882 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
883 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
884 MPIC_INFO(VECPRI_SENSE_MASK));
6e99e458
BH
885 vnew |= vecpri;
886 if (vold != vnew)
7233593b 887 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
6e99e458
BH
888
889 return 0;
0ebfff14
BH
890}
891
38958dd9
OJ
892void mpic_set_vector(unsigned int virq, unsigned int vector)
893{
894 struct mpic *mpic = mpic_from_irq(virq);
895 unsigned int src = mpic_irq_to_hw(virq);
896 unsigned int vecpri;
897
898 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
899 mpic, virq, src, vector);
900
901 if (src >= mpic->irq_count)
902 return;
903
904 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
905 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
906 vecpri |= vector;
907 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
908}
909
b9e5b4e6 910static struct irq_chip mpic_irq_chip = {
6e99e458
BH
911 .mask = mpic_mask_irq,
912 .unmask = mpic_unmask_irq,
913 .eoi = mpic_end_irq,
914 .set_type = mpic_set_irq_type,
b9e5b4e6
BH
915};
916
917#ifdef CONFIG_SMP
918static struct irq_chip mpic_ipi_chip = {
6e99e458
BH
919 .mask = mpic_mask_ipi,
920 .unmask = mpic_unmask_ipi,
921 .eoi = mpic_end_ipi,
b9e5b4e6
BH
922};
923#endif /* CONFIG_SMP */
924
6cfef5b2 925#ifdef CONFIG_MPIC_U3_HT_IRQS
b9e5b4e6
BH
926static struct irq_chip mpic_irq_ht_chip = {
927 .startup = mpic_startup_ht_irq,
928 .shutdown = mpic_shutdown_ht_irq,
929 .mask = mpic_mask_irq,
930 .unmask = mpic_unmask_ht_irq,
931 .eoi = mpic_end_ht_irq,
6e99e458 932 .set_type = mpic_set_irq_type,
b9e5b4e6 933};
6cfef5b2 934#endif /* CONFIG_MPIC_U3_HT_IRQS */
b9e5b4e6 935
14cf11af 936
0ebfff14
BH
937static int mpic_host_match(struct irq_host *h, struct device_node *node)
938{
0ebfff14 939 /* Exact match, unless mpic node is NULL */
52964f87 940 return h->of_node == NULL || h->of_node == node;
0ebfff14
BH
941}
942
943static int mpic_host_map(struct irq_host *h, unsigned int virq,
6e99e458 944 irq_hw_number_t hw)
0ebfff14 945{
0ebfff14 946 struct mpic *mpic = h->host_data;
6e99e458 947 struct irq_chip *chip;
0ebfff14 948
06fe98e6 949 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
0ebfff14 950
7df2457d 951 if (hw == mpic->spurious_vec)
0ebfff14 952 return -EINVAL;
7fd72186
BH
953 if (mpic->protected && test_bit(hw, mpic->protected))
954 return -EINVAL;
06fe98e6 955
0ebfff14 956#ifdef CONFIG_SMP
7df2457d 957 else if (hw >= mpic->ipi_vecs[0]) {
0ebfff14
BH
958 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
959
06fe98e6 960 DBG("mpic: mapping as IPI\n");
0ebfff14
BH
961 set_irq_chip_data(virq, mpic);
962 set_irq_chip_and_handler(virq, &mpic->hc_ipi,
963 handle_percpu_irq);
964 return 0;
965 }
966#endif /* CONFIG_SMP */
967
968 if (hw >= mpic->irq_count)
969 return -EINVAL;
970
a7de7c74
ME
971 mpic_msi_reserve_hwirq(mpic, hw);
972
6e99e458 973 /* Default chip */
0ebfff14
BH
974 chip = &mpic->hc_irq;
975
6cfef5b2 976#ifdef CONFIG_MPIC_U3_HT_IRQS
0ebfff14 977 /* Check for HT interrupts, override vecpri */
6e99e458 978 if (mpic_is_ht_interrupt(mpic, hw))
0ebfff14 979 chip = &mpic->hc_ht_irq;
6cfef5b2 980#endif /* CONFIG_MPIC_U3_HT_IRQS */
0ebfff14 981
06fe98e6 982 DBG("mpic: mapping to irq chip @%p\n", chip);
0ebfff14
BH
983
984 set_irq_chip_data(virq, mpic);
985 set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq);
6e99e458
BH
986
987 /* Set default irq type */
988 set_irq_type(virq, IRQ_TYPE_NONE);
989
0ebfff14
BH
990 return 0;
991}
992
993static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
994 u32 *intspec, unsigned int intsize,
995 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
996
997{
998 static unsigned char map_mpic_senses[4] = {
999 IRQ_TYPE_EDGE_RISING,
1000 IRQ_TYPE_LEVEL_LOW,
1001 IRQ_TYPE_LEVEL_HIGH,
1002 IRQ_TYPE_EDGE_FALLING,
1003 };
1004
1005 *out_hwirq = intspec[0];
06fe98e6
BH
1006 if (intsize > 1) {
1007 u32 mask = 0x3;
1008
1009 /* Apple invented a new race of encoding on machines with
1010 * an HT APIC. They encode, among others, the index within
1011 * the HT APIC. We don't care about it here since thankfully,
1012 * it appears that they have the APIC already properly
1013 * configured, and thus our current fixup code that reads the
1014 * APIC config works fine. However, we still need to mask out
1015 * bits in the specifier to make sure we only get bit 0 which
1016 * is the level/edge bit (the only sense bit exposed by Apple),
1017 * as their bit 1 means something else.
1018 */
1019 if (machine_is(powermac))
1020 mask = 0x1;
1021 *out_flags = map_mpic_senses[intspec[1] & mask];
1022 } else
0ebfff14
BH
1023 *out_flags = IRQ_TYPE_NONE;
1024
06fe98e6
BH
1025 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1026 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1027
0ebfff14
BH
1028 return 0;
1029}
1030
1031static struct irq_host_ops mpic_host_ops = {
1032 .match = mpic_host_match,
1033 .map = mpic_host_map,
1034 .xlate = mpic_host_xlate,
1035};
1036
14cf11af
PM
1037/*
1038 * Exported functions
1039 */
1040
0ebfff14 1041struct mpic * __init mpic_alloc(struct device_node *node,
a959ff56 1042 phys_addr_t phys_addr,
14cf11af
PM
1043 unsigned int flags,
1044 unsigned int isu_size,
14cf11af 1045 unsigned int irq_count,
14cf11af
PM
1046 const char *name)
1047{
1048 struct mpic *mpic;
d9d1063d 1049 u32 greg_feature;
14cf11af
PM
1050 const char *vers;
1051 int i;
7df2457d 1052 int intvec_top;
a959ff56 1053 u64 paddr = phys_addr;
14cf11af 1054
85355bb2 1055 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
14cf11af
PM
1056 if (mpic == NULL)
1057 return NULL;
85355bb2 1058
14cf11af
PM
1059 mpic->name = name;
1060
b9e5b4e6 1061 mpic->hc_irq = mpic_irq_chip;
14cf11af 1062 mpic->hc_irq.typename = name;
14cf11af
PM
1063 if (flags & MPIC_PRIMARY)
1064 mpic->hc_irq.set_affinity = mpic_set_affinity;
6cfef5b2 1065#ifdef CONFIG_MPIC_U3_HT_IRQS
b9e5b4e6
BH
1066 mpic->hc_ht_irq = mpic_irq_ht_chip;
1067 mpic->hc_ht_irq.typename = name;
1068 if (flags & MPIC_PRIMARY)
1069 mpic->hc_ht_irq.set_affinity = mpic_set_affinity;
6cfef5b2 1070#endif /* CONFIG_MPIC_U3_HT_IRQS */
fbf0274e 1071
14cf11af 1072#ifdef CONFIG_SMP
b9e5b4e6 1073 mpic->hc_ipi = mpic_ipi_chip;
0ebfff14 1074 mpic->hc_ipi.typename = name;
14cf11af
PM
1075#endif /* CONFIG_SMP */
1076
1077 mpic->flags = flags;
1078 mpic->isu_size = isu_size;
14cf11af 1079 mpic->irq_count = irq_count;
14cf11af 1080 mpic->num_sources = 0; /* so far */
14cf11af 1081
7df2457d
OJ
1082 if (flags & MPIC_LARGE_VECTORS)
1083 intvec_top = 2047;
1084 else
1085 intvec_top = 255;
1086
1087 mpic->timer_vecs[0] = intvec_top - 8;
1088 mpic->timer_vecs[1] = intvec_top - 7;
1089 mpic->timer_vecs[2] = intvec_top - 6;
1090 mpic->timer_vecs[3] = intvec_top - 5;
1091 mpic->ipi_vecs[0] = intvec_top - 4;
1092 mpic->ipi_vecs[1] = intvec_top - 3;
1093 mpic->ipi_vecs[2] = intvec_top - 2;
1094 mpic->ipi_vecs[3] = intvec_top - 1;
1095 mpic->spurious_vec = intvec_top;
1096
a959ff56 1097 /* Check for "big-endian" in device-tree */
e2eb6392 1098 if (node && of_get_property(node, "big-endian", NULL) != NULL)
a959ff56
BH
1099 mpic->flags |= MPIC_BIG_ENDIAN;
1100
7fd72186
BH
1101 /* Look for protected sources */
1102 if (node) {
d9d1063d
JB
1103 int psize;
1104 unsigned int bits, mapsize;
7fd72186
BH
1105 const u32 *psrc =
1106 of_get_property(node, "protected-sources", &psize);
1107 if (psrc) {
1108 psize /= 4;
1109 bits = intvec_top + 1;
1110 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
ea96025a 1111 mpic->protected = kzalloc(mapsize, GFP_KERNEL);
7fd72186 1112 BUG_ON(mpic->protected == NULL);
7fd72186
BH
1113 for (i = 0; i < psize; i++) {
1114 if (psrc[i] > intvec_top)
1115 continue;
1116 __set_bit(psrc[i], mpic->protected);
1117 }
1118 }
1119 }
a959ff56 1120
7233593b
ZR
1121#ifdef CONFIG_MPIC_WEIRD
1122 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1123#endif
1124
fbf0274e
BH
1125 /* default register type */
1126 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
1127 mpic_access_mmio_be : mpic_access_mmio_le;
1128
a959ff56
BH
1129 /* If no physical address is passed in, a device-node is mandatory */
1130 BUG_ON(paddr == 0 && node == NULL);
1131
1132 /* If no physical address passed in, check if it's dcr based */
0411a5e2 1133 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
fbf0274e 1134#ifdef CONFIG_PPC_DCR
0411a5e2 1135 mpic->flags |= MPIC_USES_DCR;
fbf0274e 1136 mpic->reg_type = mpic_access_dcr;
fbf0274e 1137#else
0411a5e2 1138 BUG();
fbf0274e 1139#endif /* CONFIG_PPC_DCR */
0411a5e2 1140 }
fbf0274e 1141
a959ff56
BH
1142 /* If the MPIC is not DCR based, and no physical address was passed
1143 * in, try to obtain one
1144 */
1145 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
d9d1063d 1146 const u32 *reg = of_get_property(node, "reg", NULL);
a959ff56
BH
1147 BUG_ON(reg == NULL);
1148 paddr = of_translate_address(node, reg);
1149 BUG_ON(paddr == OF_BAD_ADDR);
1150 }
1151
14cf11af 1152 /* Map the global registers */
5a2642f6
BH
1153 mpic_map(mpic, node, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1154 mpic_map(mpic, node, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
14cf11af
PM
1155
1156 /* Reset */
1157 if (flags & MPIC_WANTS_RESET) {
7233593b
ZR
1158 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1159 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
14cf11af 1160 | MPIC_GREG_GCONF_RESET);
7233593b 1161 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
14cf11af
PM
1162 & MPIC_GREG_GCONF_RESET)
1163 mb();
1164 }
1165
d91e4ea7
KG
1166 /* CoreInt */
1167 if (flags & MPIC_ENABLE_COREINT)
1168 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1169 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1170 | MPIC_GREG_GCONF_COREINT);
1171
f365355e
OJ
1172 if (flags & MPIC_ENABLE_MCK)
1173 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1174 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1175 | MPIC_GREG_GCONF_MCK);
1176
14cf11af
PM
1177 /* Read feature register, calculate num CPUs and, for non-ISU
1178 * MPICs, num sources as well. On ISU MPICs, sources are counted
1179 * as ISUs are added
1180 */
d9d1063d
JB
1181 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1182 mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
14cf11af 1183 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
5073e7ee 1184 if (isu_size == 0) {
475ca391
KG
1185 if (flags & MPIC_BROKEN_FRR_NIRQS)
1186 mpic->num_sources = mpic->irq_count;
1187 else
1188 mpic->num_sources =
1189 ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1190 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
5073e7ee 1191 }
14cf11af
PM
1192
1193 /* Map the per-CPU registers */
1194 for (i = 0; i < mpic->num_cpus; i++) {
5a2642f6 1195 mpic_map(mpic, node, paddr, &mpic->cpuregs[i],
fbf0274e
BH
1196 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
1197 0x1000);
14cf11af
PM
1198 }
1199
1200 /* Initialize main ISU if none provided */
1201 if (mpic->isu_size == 0) {
1202 mpic->isu_size = mpic->num_sources;
5a2642f6 1203 mpic_map(mpic, node, paddr, &mpic->isus[0],
fbf0274e 1204 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
14cf11af
PM
1205 }
1206 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1207 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1208
31207dab
KG
1209 mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
1210 isu_size ? isu_size : mpic->num_sources,
1211 &mpic_host_ops,
1212 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
1213 if (mpic->irqhost == NULL)
1214 return NULL;
1215
1216 mpic->irqhost->host_data = mpic;
1217
14cf11af 1218 /* Display version */
d9d1063d 1219 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
14cf11af
PM
1220 case 1:
1221 vers = "1.0";
1222 break;
1223 case 2:
1224 vers = "1.2";
1225 break;
1226 case 3:
1227 vers = "1.3";
1228 break;
1229 default:
1230 vers = "<unknown>";
1231 break;
1232 }
a959ff56
BH
1233 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1234 " max %d CPUs\n",
1235 name, vers, (unsigned long long)paddr, mpic->num_cpus);
1236 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1237 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
14cf11af
PM
1238
1239 mpic->next = mpics;
1240 mpics = mpic;
1241
0ebfff14 1242 if (flags & MPIC_PRIMARY) {
14cf11af 1243 mpic_primary = mpic;
0ebfff14
BH
1244 irq_set_default_host(mpic->irqhost);
1245 }
14cf11af
PM
1246
1247 return mpic;
1248}
1249
1250void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
a959ff56 1251 phys_addr_t paddr)
14cf11af
PM
1252{
1253 unsigned int isu_first = isu_num * mpic->isu_size;
1254
1255 BUG_ON(isu_num >= MPIC_MAX_ISU);
1256
5a2642f6
BH
1257 mpic_map(mpic, mpic->irqhost->of_node,
1258 paddr, &mpic->isus[isu_num], 0,
fbf0274e 1259 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
5a2642f6 1260
14cf11af
PM
1261 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1262 mpic->num_sources = isu_first + mpic->isu_size;
1263}
1264
0ebfff14
BH
1265void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1266{
1267 mpic->senses = senses;
1268 mpic->senses_count = count;
1269}
1270
14cf11af
PM
1271void __init mpic_init(struct mpic *mpic)
1272{
1273 int i;
cc353c30 1274 int cpu;
14cf11af
PM
1275
1276 BUG_ON(mpic->num_sources == 0);
1277
1278 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1279
1280 /* Set current processor priority to max */
7233593b 1281 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
14cf11af
PM
1282
1283 /* Initialize timers: just disable them all */
1284 for (i = 0; i < 4; i++) {
1285 mpic_write(mpic->tmregs,
7233593b
ZR
1286 i * MPIC_INFO(TIMER_STRIDE) +
1287 MPIC_INFO(TIMER_DESTINATION), 0);
14cf11af 1288 mpic_write(mpic->tmregs,
7233593b
ZR
1289 i * MPIC_INFO(TIMER_STRIDE) +
1290 MPIC_INFO(TIMER_VECTOR_PRI),
14cf11af 1291 MPIC_VECPRI_MASK |
7df2457d 1292 (mpic->timer_vecs[0] + i));
14cf11af
PM
1293 }
1294
1295 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1296 mpic_test_broken_ipi(mpic);
1297 for (i = 0; i < 4; i++) {
1298 mpic_ipi_write(i,
1299 MPIC_VECPRI_MASK |
1300 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
7df2457d 1301 (mpic->ipi_vecs[0] + i));
14cf11af
PM
1302 }
1303
1304 /* Initialize interrupt sources */
1305 if (mpic->irq_count == 0)
1306 mpic->irq_count = mpic->num_sources;
1307
1beb6a7d 1308 /* Do the HT PIC fixups on U3 broken mpic */
14cf11af 1309 DBG("MPIC flags: %x\n", mpic->flags);
05af7bd2 1310 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
3669e930 1311 mpic_scan_ht_pics(mpic);
05af7bd2
ME
1312 mpic_u3msi_init(mpic);
1313 }
14cf11af 1314
38958dd9
OJ
1315 mpic_pasemi_msi_init(mpic);
1316
cc353c30
AB
1317 if (mpic->flags & MPIC_PRIMARY)
1318 cpu = hard_smp_processor_id();
1319 else
1320 cpu = 0;
1321
14cf11af
PM
1322 for (i = 0; i < mpic->num_sources; i++) {
1323 /* start with vector = source number, and masked */
6e99e458
BH
1324 u32 vecpri = MPIC_VECPRI_MASK | i |
1325 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
14cf11af 1326
7fd72186
BH
1327 /* check if protected */
1328 if (mpic->protected && test_bit(i, mpic->protected))
1329 continue;
14cf11af 1330 /* init hw */
7233593b 1331 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
cc353c30 1332 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
14cf11af
PM
1333 }
1334
7df2457d
OJ
1335 /* Init spurious vector */
1336 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
14cf11af 1337
7233593b
ZR
1338 /* Disable 8259 passthrough, if supported */
1339 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1340 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1341 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1342 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
14cf11af 1343
d87bf3be
OJ
1344 if (mpic->flags & MPIC_NO_BIAS)
1345 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1346 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1347 | MPIC_GREG_GCONF_NO_BIAS);
1348
14cf11af 1349 /* Set current processor priority to 0 */
7233593b 1350 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
3669e930
JB
1351
1352#ifdef CONFIG_PM
1353 /* allocate memory to save mpic state */
ea96025a
AV
1354 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1355 GFP_KERNEL);
3669e930
JB
1356 BUG_ON(mpic->save_data == NULL);
1357#endif
14cf11af
PM
1358}
1359
868ea0c9
MG
1360void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1361{
1362 u32 v;
1363
1364 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1365 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1366 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1367 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1368}
14cf11af 1369
868ea0c9
MG
1370void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1371{
ba1826e5 1372 unsigned long flags;
868ea0c9
MG
1373 u32 v;
1374
ba1826e5 1375 spin_lock_irqsave(&mpic_lock, flags);
868ea0c9
MG
1376 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1377 if (enable)
1378 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1379 else
1380 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1381 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
ba1826e5 1382 spin_unlock_irqrestore(&mpic_lock, flags);
868ea0c9 1383}
14cf11af
PM
1384
1385void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1386{
d69a78d7 1387 struct mpic *mpic = mpic_find(irq);
0ebfff14 1388 unsigned int src = mpic_irq_to_hw(irq);
14cf11af
PM
1389 unsigned long flags;
1390 u32 reg;
1391
06a901c5
SR
1392 if (!mpic)
1393 return;
1394
14cf11af 1395 spin_lock_irqsave(&mpic_lock, flags);
d69a78d7 1396 if (mpic_is_ipi(mpic, irq)) {
7df2457d 1397 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
e5356640 1398 ~MPIC_VECPRI_PRIORITY_MASK;
7df2457d 1399 mpic_ipi_write(src - mpic->ipi_vecs[0],
14cf11af
PM
1400 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1401 } else {
7233593b 1402 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
e5356640 1403 & ~MPIC_VECPRI_PRIORITY_MASK;
7233593b 1404 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
14cf11af
PM
1405 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1406 }
1407 spin_unlock_irqrestore(&mpic_lock, flags);
1408}
1409
14cf11af
PM
1410void mpic_setup_this_cpu(void)
1411{
1412#ifdef CONFIG_SMP
1413 struct mpic *mpic = mpic_primary;
1414 unsigned long flags;
1415 u32 msk = 1 << hard_smp_processor_id();
1416 unsigned int i;
1417
1418 BUG_ON(mpic == NULL);
1419
1420 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1421
1422 spin_lock_irqsave(&mpic_lock, flags);
1423
1424 /* let the mpic know we want intrs. default affinity is 0xffffffff
1425 * until changed via /proc. That's how it's done on x86. If we want
1426 * it differently, then we should make sure we also change the default
a53da52f 1427 * values of irq_desc[].affinity in irq.c.
14cf11af
PM
1428 */
1429 if (distribute_irqs) {
1430 for (i = 0; i < mpic->num_sources ; i++)
7233593b
ZR
1431 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1432 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
14cf11af
PM
1433 }
1434
1435 /* Set current processor priority to 0 */
7233593b 1436 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
14cf11af
PM
1437
1438 spin_unlock_irqrestore(&mpic_lock, flags);
1439#endif /* CONFIG_SMP */
1440}
1441
1442int mpic_cpu_get_priority(void)
1443{
1444 struct mpic *mpic = mpic_primary;
1445
7233593b 1446 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
14cf11af
PM
1447}
1448
1449void mpic_cpu_set_priority(int prio)
1450{
1451 struct mpic *mpic = mpic_primary;
1452
1453 prio &= MPIC_CPU_TASKPRI_MASK;
7233593b 1454 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
14cf11af
PM
1455}
1456
14cf11af
PM
1457void mpic_teardown_this_cpu(int secondary)
1458{
1459 struct mpic *mpic = mpic_primary;
1460 unsigned long flags;
1461 u32 msk = 1 << hard_smp_processor_id();
1462 unsigned int i;
1463
1464 BUG_ON(mpic == NULL);
1465
1466 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1467 spin_lock_irqsave(&mpic_lock, flags);
1468
1469 /* let the mpic know we don't want intrs. */
1470 for (i = 0; i < mpic->num_sources ; i++)
7233593b
ZR
1471 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1472 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
14cf11af
PM
1473
1474 /* Set current processor priority to max */
7233593b 1475 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
7132799b
VB
1476 /* We need to EOI the IPI since not all platforms reset the MPIC
1477 * on boot and new interrupts wouldn't get delivered otherwise.
1478 */
1479 mpic_eoi(mpic);
14cf11af
PM
1480
1481 spin_unlock_irqrestore(&mpic_lock, flags);
1482}
1483
1484
1485void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
1486{
1487 struct mpic *mpic = mpic_primary;
1488
1489 BUG_ON(mpic == NULL);
1490
1beb6a7d 1491#ifdef DEBUG_IPI
14cf11af 1492 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
1beb6a7d 1493#endif
14cf11af 1494
7233593b
ZR
1495 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1496 ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE),
14cf11af
PM
1497 mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
1498}
1499
f365355e 1500static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
14cf11af 1501{
0ebfff14 1502 u32 src;
14cf11af 1503
f365355e 1504 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
1beb6a7d 1505#ifdef DEBUG_LOW
f365355e 1506 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
1beb6a7d 1507#endif
5cddd2e3
JB
1508 if (unlikely(src == mpic->spurious_vec)) {
1509 if (mpic->flags & MPIC_SPV_EOI)
1510 mpic_eoi(mpic);
0ebfff14 1511 return NO_IRQ;
5cddd2e3 1512 }
7fd72186
BH
1513 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1514 if (printk_ratelimit())
1515 printk(KERN_WARNING "%s: Got protected source %d !\n",
1516 mpic->name, (int)src);
1517 mpic_eoi(mpic);
1518 return NO_IRQ;
1519 }
1520
0ebfff14 1521 return irq_linear_revmap(mpic->irqhost, src);
14cf11af
PM
1522}
1523
f365355e
OJ
1524unsigned int mpic_get_one_irq(struct mpic *mpic)
1525{
1526 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1527}
1528
35a84c2f 1529unsigned int mpic_get_irq(void)
14cf11af
PM
1530{
1531 struct mpic *mpic = mpic_primary;
1532
1533 BUG_ON(mpic == NULL);
1534
35a84c2f 1535 return mpic_get_one_irq(mpic);
14cf11af
PM
1536}
1537
d91e4ea7
KG
1538unsigned int mpic_get_coreint_irq(void)
1539{
1540#ifdef CONFIG_BOOKE
1541 struct mpic *mpic = mpic_primary;
1542 u32 src;
1543
1544 BUG_ON(mpic == NULL);
1545
1546 src = mfspr(SPRN_EPR);
1547
1548 if (unlikely(src == mpic->spurious_vec)) {
1549 if (mpic->flags & MPIC_SPV_EOI)
1550 mpic_eoi(mpic);
1551 return NO_IRQ;
1552 }
1553 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1554 if (printk_ratelimit())
1555 printk(KERN_WARNING "%s: Got protected source %d !\n",
1556 mpic->name, (int)src);
1557 return NO_IRQ;
1558 }
1559
1560 return irq_linear_revmap(mpic->irqhost, src);
1561#else
1562 return NO_IRQ;
1563#endif
1564}
1565
f365355e
OJ
1566unsigned int mpic_get_mcirq(void)
1567{
1568 struct mpic *mpic = mpic_primary;
1569
1570 BUG_ON(mpic == NULL);
1571
1572 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1573}
14cf11af
PM
1574
1575#ifdef CONFIG_SMP
1576void mpic_request_ipis(void)
1577{
1578 struct mpic *mpic = mpic_primary;
78608dd3 1579 int i;
14cf11af 1580 BUG_ON(mpic == NULL);
14cf11af 1581
0ebfff14
BH
1582 printk(KERN_INFO "mpic: requesting IPIs ... \n");
1583
1584 for (i = 0; i < 4; i++) {
1585 unsigned int vipi = irq_create_mapping(mpic->irqhost,
7df2457d 1586 mpic->ipi_vecs[0] + i);
0ebfff14 1587 if (vipi == NO_IRQ) {
78608dd3
MM
1588 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1589 continue;
d16f1b64 1590 }
78608dd3 1591 smp_request_message_ipi(vipi, i);
0ebfff14 1592 }
14cf11af 1593}
a9c59264
PM
1594
1595void smp_mpic_message_pass(int target, int msg)
1596{
1597 /* make sure we're sending something that translates to an IPI */
1598 if ((unsigned int)msg > 3) {
1599 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1600 smp_processor_id(), msg);
1601 return;
1602 }
1603 switch (target) {
1604 case MSG_ALL:
1605 mpic_send_ipi(msg, 0xffffffff);
1606 break;
1607 case MSG_ALL_BUT_SELF:
1608 mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
1609 break;
1610 default:
1611 mpic_send_ipi(msg, 1 << target);
1612 break;
1613 }
1614}
775aeff4
ME
1615
1616int __init smp_mpic_probe(void)
1617{
1618 int nr_cpus;
1619
1620 DBG("smp_mpic_probe()...\n");
1621
1622 nr_cpus = cpus_weight(cpu_possible_map);
1623
1624 DBG("nr_cpus: %d\n", nr_cpus);
1625
1626 if (nr_cpus > 1)
1627 mpic_request_ipis();
1628
1629 return nr_cpus;
1630}
1631
1632void __devinit smp_mpic_setup_cpu(int cpu)
1633{
1634 mpic_setup_this_cpu();
1635}
14cf11af 1636#endif /* CONFIG_SMP */
3669e930
JB
1637
1638#ifdef CONFIG_PM
1639static int mpic_suspend(struct sys_device *dev, pm_message_t state)
1640{
1641 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1642 int i;
1643
1644 for (i = 0; i < mpic->num_sources; i++) {
1645 mpic->save_data[i].vecprio =
1646 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1647 mpic->save_data[i].dest =
1648 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1649 }
1650
1651 return 0;
1652}
1653
1654static int mpic_resume(struct sys_device *dev)
1655{
1656 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1657 int i;
1658
1659 for (i = 0; i < mpic->num_sources; i++) {
1660 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1661 mpic->save_data[i].vecprio);
1662 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1663 mpic->save_data[i].dest);
1664
1665#ifdef CONFIG_MPIC_U3_HT_IRQS
1666 {
1667 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1668
1669 if (fixup->base) {
1670 /* we use the lowest bit in an inverted meaning */
1671 if ((mpic->save_data[i].fixup_data & 1) == 0)
1672 continue;
1673
1674 /* Enable and configure */
1675 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1676
1677 writel(mpic->save_data[i].fixup_data & ~1,
1678 fixup->base + 4);
1679 }
1680 }
1681#endif
1682 } /* end for loop */
1683
1684 return 0;
1685}
1686#endif
1687
1688static struct sysdev_class mpic_sysclass = {
1689#ifdef CONFIG_PM
1690 .resume = mpic_resume,
1691 .suspend = mpic_suspend,
1692#endif
af5ca3f4 1693 .name = "mpic",
3669e930
JB
1694};
1695
1696static int mpic_init_sys(void)
1697{
1698 struct mpic *mpic = mpics;
1699 int error, id = 0;
1700
1701 error = sysdev_class_register(&mpic_sysclass);
1702
1703 while (mpic && !error) {
1704 mpic->sysdev.cls = &mpic_sysclass;
1705 mpic->sysdev.id = id++;
1706 error = sysdev_register(&mpic->sysdev);
1707 mpic = mpic->next;
1708 }
1709 return error;
1710}
1711
1712device_initcall(mpic_init_sys);
This page took 0.597053 seconds and 5 git commands to generate.