s390/watchdog: Fix module name in Kconfig help text
[deliverable/linux.git] / arch / s390 / kernel / irq.c
CommitLineData
1da177e4 1/*
a53c8fab 2 * Copyright IBM Corp. 2004, 2011
d7b250e2
HC
3 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>,
4 * Holger Smolinski <Holger.Smolinski@de.ibm.com>,
5 * Thomas Spatzier <tspat@de.ibm.com>,
1da177e4
LT
6 *
7 * This file contains interrupt related functions.
8 */
9
1da177e4
LT
10#include <linux/kernel_stat.h>
11#include <linux/interrupt.h>
12#include <linux/seq_file.h>
55dff522
HC
13#include <linux/proc_fs.h>
14#include <linux/profile.h>
d7b250e2
HC
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/ftrace.h>
18#include <linux/errno.h>
19#include <linux/slab.h>
20#include <linux/cpu.h>
257ceab7 21#include <linux/irq.h>
d7b250e2
HC
22#include <asm/irq_regs.h>
23#include <asm/cputime.h>
24#include <asm/lowcore.h>
25#include <asm/irq.h>
1f44a225 26#include <asm/hw_irq.h>
d7b250e2 27#include "entry.h"
1da177e4 28
420f42ec
HC
29DEFINE_PER_CPU_SHARED_ALIGNED(struct irq_stat, irq_stat);
30EXPORT_PER_CPU_SYMBOL_GPL(irq_stat);
31
052ff461
HC
32struct irq_class {
33 char *name;
34 char *desc;
35};
36
420f42ec 37/*
cf2fbdd2 38 * The list of "main" irq classes on s390. This is the list of interrupts
420f42ec
HC
39 * that appear both in /proc/stat ("intr" line) and /proc/interrupts.
40 * Historically only external and I/O interrupts have been part of /proc/stat.
41 * We can't add the split external and I/O sub classes since the first field
42 * in the "intr" line in /proc/stat is supposed to be the sum of all other
43 * fields.
44 * Since the external and I/O interrupt fields are already sums we would end
45 * up with having a sum which accounts each interrupt twice.
46 */
1f44a225
MS
47static const struct irq_class irqclass_main_desc[NR_IRQS_BASE] = {
48 [EXT_INTERRUPT] = {.name = "EXT"},
49 [IO_INTERRUPT] = {.name = "I/O"},
50 [THIN_INTERRUPT] = {.name = "AIO"},
420f42ec
HC
51};
52
53/*
54 * The list of split external and I/O interrupts that appear only in
55 * /proc/interrupts.
56 * In addition this list contains non external / I/O events like NMIs.
57 */
58static const struct irq_class irqclass_sub_desc[NR_ARCH_IRQS] = {
59 [IRQEXT_CLK] = {.name = "CLK", .desc = "[EXT] Clock Comparator"},
60 [IRQEXT_EXC] = {.name = "EXC", .desc = "[EXT] External Call"},
61 [IRQEXT_EMS] = {.name = "EMS", .desc = "[EXT] Emergency Signal"},
62 [IRQEXT_TMR] = {.name = "TMR", .desc = "[EXT] CPU Timer"},
63 [IRQEXT_TLA] = {.name = "TAL", .desc = "[EXT] Timing Alert"},
64 [IRQEXT_PFL] = {.name = "PFL", .desc = "[EXT] Pseudo Page Fault"},
65 [IRQEXT_DSD] = {.name = "DSD", .desc = "[EXT] DASD Diag"},
66 [IRQEXT_VRT] = {.name = "VRT", .desc = "[EXT] Virtio"},
67 [IRQEXT_SCP] = {.name = "SCP", .desc = "[EXT] Service Call"},
68 [IRQEXT_IUC] = {.name = "IUC", .desc = "[EXT] IUCV"},
69 [IRQEXT_CMS] = {.name = "CMS", .desc = "[EXT] CPU-Measurement: Sampling"},
70 [IRQEXT_CMC] = {.name = "CMC", .desc = "[EXT] CPU-Measurement: Counter"},
71 [IRQEXT_CMR] = {.name = "CMR", .desc = "[EXT] CPU-Measurement: RI"},
72 [IRQIO_CIO] = {.name = "CIO", .desc = "[I/O] Common I/O Layer Interrupt"},
73 [IRQIO_QAI] = {.name = "QAI", .desc = "[I/O] QDIO Adapter Interrupt"},
74 [IRQIO_DAS] = {.name = "DAS", .desc = "[I/O] DASD"},
75 [IRQIO_C15] = {.name = "C15", .desc = "[I/O] 3215"},
76 [IRQIO_C70] = {.name = "C70", .desc = "[I/O] 3270"},
77 [IRQIO_TAP] = {.name = "TAP", .desc = "[I/O] Tape"},
78 [IRQIO_VMR] = {.name = "VMR", .desc = "[I/O] Unit Record Devices"},
79 [IRQIO_LCS] = {.name = "LCS", .desc = "[I/O] LCS"},
80 [IRQIO_CLW] = {.name = "CLW", .desc = "[I/O] CLAW"},
81 [IRQIO_CTC] = {.name = "CTC", .desc = "[I/O] CTC"},
82 [IRQIO_APB] = {.name = "APB", .desc = "[I/O] AP Bus"},
83 [IRQIO_ADM] = {.name = "ADM", .desc = "[I/O] EADM Subchannel"},
84 [IRQIO_CSC] = {.name = "CSC", .desc = "[I/O] CHSC Subchannel"},
85 [IRQIO_PCI] = {.name = "PCI", .desc = "[I/O] PCI Interrupt" },
86 [IRQIO_MSI] = {.name = "MSI", .desc = "[I/O] MSI Interrupt" },
89f88337 87 [IRQIO_VIR] = {.name = "VIR", .desc = "[I/O] Virtual I/O Devices"},
96b14536 88 [IRQIO_VAI] = {.name = "VAI", .desc = "[I/O] Virtual I/O Devices AI"},
708c39db 89 [NMI_NMI] = {.name = "NMI", .desc = "[NMI] Machine Check"},
93f3b2ee 90 [CPU_RST] = {.name = "RST", .desc = "[CPU] CPU Restart"},
052ff461
HC
91};
92
1f44a225
MS
93void __init init_IRQ(void)
94{
1f44a225
MS
95 init_cio_interrupts();
96 init_airq_interrupts();
97 init_ext_interrupts();
98}
99
100void do_IRQ(struct pt_regs *regs, int irq)
101{
102 struct pt_regs *old_regs;
103
104 old_regs = set_irq_regs(regs);
105 irq_enter();
106 if (S390_lowcore.int_clock >= S390_lowcore.clock_comparator)
107 /* Serve timer interrupts first. */
108 clock_comparator_work();
109 generic_handle_irq(irq);
110 irq_exit();
111 set_irq_regs(old_regs);
112}
113
1da177e4
LT
114/*
115 * show_interrupts is needed by /proc/interrupts.
116 */
117int show_interrupts(struct seq_file *p, void *v)
118{
420f42ec
HC
119 int irq = *(loff_t *) v;
120 int cpu;
1da177e4 121
8dd79cb1 122 get_online_cpus();
420f42ec 123 if (irq == 0) {
1da177e4 124 seq_puts(p, " ");
420f42ec
HC
125 for_each_online_cpu(cpu)
126 seq_printf(p, "CPU%d ", cpu);
1da177e4 127 seq_putc(p, '\n');
1f44a225 128 goto out;
1da177e4 129 }
420f42ec 130 if (irq < NR_IRQS) {
1f44a225
MS
131 if (irq >= NR_IRQS_BASE)
132 goto out;
420f42ec
HC
133 seq_printf(p, "%s: ", irqclass_main_desc[irq].name);
134 for_each_online_cpu(cpu)
1f44a225 135 seq_printf(p, "%10u ", kstat_irqs_cpu(irq, cpu));
420f42ec 136 seq_putc(p, '\n');
1f44a225 137 goto out;
420f42ec
HC
138 }
139 for (irq = 0; irq < NR_ARCH_IRQS; irq++) {
140 seq_printf(p, "%s: ", irqclass_sub_desc[irq].name);
141 for_each_online_cpu(cpu)
1f44a225
MS
142 seq_printf(p, "%10u ",
143 per_cpu(irq_stat, cpu).irqs[irq]);
420f42ec
HC
144 if (irqclass_sub_desc[irq].desc)
145 seq_printf(p, " %s", irqclass_sub_desc[irq].desc);
146 seq_putc(p, '\n');
147 }
1f44a225 148out:
8dd79cb1 149 put_online_cpus();
420f42ec 150 return 0;
1da177e4
LT
151}
152
be403401
TG
153unsigned int arch_dynirq_lower_bound(unsigned int from)
154{
155 return from < THIN_INTERRUPT ? THIN_INTERRUPT : from;
156}
157
1da177e4
LT
158/*
159 * Switch to the asynchronous interrupt stack for softirq execution.
160 */
7d65f4a6 161void do_softirq_own_stack(void)
1da177e4 162{
7d65f4a6
FW
163 unsigned long old, new;
164
165 /* Get current stack pointer. */
166 asm volatile("la %0,0(15)" : "=a" (old));
167 /* Check against async. stack address range. */
168 new = S390_lowcore.async_stack;
169 if (((new - old) >> (PAGE_SHIFT + THREAD_ORDER)) != 0) {
170 /* Need to switch to the async. stack. */
171 new -= STACK_FRAME_OVERHEAD;
172 ((struct stack_frame *) new)->back_chain = old;
173 asm volatile(" la 15,0(%0)\n"
174 " basr 14,%2\n"
175 " la 15,0(%1)\n"
176 : : "a" (new), "a" (old),
177 "a" (__do_softirq)
178 : "0", "1", "2", "3", "4", "5", "14",
179 "cc", "memory" );
180 } else {
181 /* We are already on the async stack. */
182 __do_softirq();
1da177e4 183 }
1da177e4 184}
55dff522 185
d7b250e2 186/*
89c9b66b
JG
187 * ext_int_hash[index] is the list head for all external interrupts that hash
188 * to this index.
d7b250e2 189 */
9e75c627 190static struct hlist_head ext_int_hash[32] ____cacheline_aligned;
d7b250e2
HC
191
192struct ext_int_info {
d7b250e2 193 ext_int_handler_t handler;
50ce749d 194 struct hlist_node entry;
89c9b66b 195 struct rcu_head rcu;
50ce749d 196 u16 code;
d7b250e2
HC
197};
198
89c9b66b 199/* ext_int_hash_lock protects the handler lists for external interrupts */
63df41d6 200static DEFINE_SPINLOCK(ext_int_hash_lock);
89c9b66b 201
d7b250e2
HC
202static inline int ext_hash(u16 code)
203{
9e75c627
HC
204 BUILD_BUG_ON(!is_power_of_2(ARRAY_SIZE(ext_int_hash)));
205
206 return (code + (code >> 9)) & (ARRAY_SIZE(ext_int_hash) - 1);
d7b250e2
HC
207}
208
1dad093b 209int register_external_irq(u16 code, ext_int_handler_t handler)
d7b250e2
HC
210{
211 struct ext_int_info *p;
89c9b66b 212 unsigned long flags;
d7b250e2
HC
213 int index;
214
215 p = kmalloc(sizeof(*p), GFP_ATOMIC);
216 if (!p)
217 return -ENOMEM;
218 p->code = code;
219 p->handler = handler;
220 index = ext_hash(code);
89c9b66b
JG
221
222 spin_lock_irqsave(&ext_int_hash_lock, flags);
50ce749d 223 hlist_add_head_rcu(&p->entry, &ext_int_hash[index]);
89c9b66b 224 spin_unlock_irqrestore(&ext_int_hash_lock, flags);
d7b250e2
HC
225 return 0;
226}
1dad093b 227EXPORT_SYMBOL(register_external_irq);
d7b250e2 228
1dad093b 229int unregister_external_irq(u16 code, ext_int_handler_t handler)
d7b250e2 230{
89c9b66b
JG
231 struct ext_int_info *p;
232 unsigned long flags;
233 int index = ext_hash(code);
d7b250e2 234
89c9b66b 235 spin_lock_irqsave(&ext_int_hash_lock, flags);
50ce749d 236 hlist_for_each_entry_rcu(p, &ext_int_hash[index], entry) {
89c9b66b 237 if (p->code == code && p->handler == handler) {
50ce749d 238 hlist_del_rcu(&p->entry);
bc399d6e 239 kfree_rcu(p, rcu);
89c9b66b 240 }
7968ca81 241 }
89c9b66b 242 spin_unlock_irqrestore(&ext_int_hash_lock, flags);
d7b250e2
HC
243 return 0;
244}
1dad093b 245EXPORT_SYMBOL(unregister_external_irq);
d7b250e2 246
1f44a225 247static irqreturn_t do_ext_interrupt(int irq, void *dummy)
d7b250e2 248{
1f44a225 249 struct pt_regs *regs = get_irq_regs();
48f6b00c 250 struct ext_code ext_code;
d7b250e2
HC
251 struct ext_int_info *p;
252 int index;
253
48f6b00c 254 ext_code = *(struct ext_code *) &regs->int_code;
1dad093b 255 if (ext_code.code != EXT_IRQ_CLK_COMP)
d7b250e2 256 __get_cpu_var(s390_idle).nohz_delay = 1;
89c9b66b 257
fde15c3a 258 index = ext_hash(ext_code.code);
89c9b66b 259 rcu_read_lock();
50ce749d
HC
260 hlist_for_each_entry_rcu(p, &ext_int_hash[index], entry) {
261 if (unlikely(p->code != ext_code.code))
262 continue;
263 p->handler(ext_code, regs->int_parm, regs->int_parm_long);
264 }
89c9b66b 265 rcu_read_unlock();
1f44a225 266 return IRQ_HANDLED;
d7b250e2
HC
267}
268
1f44a225
MS
269static struct irqaction external_interrupt = {
270 .name = "EXT",
271 .handler = do_ext_interrupt,
272};
273
274void __init init_ext_interrupts(void)
89c9b66b 275{
1f44a225
MS
276 int idx;
277
278 for (idx = 0; idx < ARRAY_SIZE(ext_int_hash); idx++)
50ce749d 279 INIT_HLIST_HEAD(&ext_int_hash[idx]);
1f44a225
MS
280
281 irq_set_chip_and_handler(EXT_INTERRUPT,
282 &dummy_irq_chip, handle_percpu_irq);
283 setup_irq(EXT_INTERRUPT, &external_interrupt);
89c9b66b
JG
284}
285
82003c3e
HC
286static DEFINE_SPINLOCK(irq_subclass_lock);
287static unsigned char irq_subclass_refcount[64];
d7b250e2 288
82003c3e 289void irq_subclass_register(enum irq_subclass subclass)
d7b250e2 290{
82003c3e
HC
291 spin_lock(&irq_subclass_lock);
292 if (!irq_subclass_refcount[subclass])
293 ctl_set_bit(0, subclass);
294 irq_subclass_refcount[subclass]++;
295 spin_unlock(&irq_subclass_lock);
d7b250e2 296}
82003c3e 297EXPORT_SYMBOL(irq_subclass_register);
d7b250e2 298
82003c3e 299void irq_subclass_unregister(enum irq_subclass subclass)
d7b250e2 300{
82003c3e
HC
301 spin_lock(&irq_subclass_lock);
302 irq_subclass_refcount[subclass]--;
303 if (!irq_subclass_refcount[subclass])
304 ctl_clear_bit(0, subclass);
305 spin_unlock(&irq_subclass_lock);
d7b250e2 306}
82003c3e 307EXPORT_SYMBOL(irq_subclass_unregister);
This page took 0.65837 seconds and 5 git commands to generate.