Merge 3.16-rc5 into char-misc-next
[deliverable/linux.git] / arch / sparc / include / asm / pgtable_32.h
CommitLineData
f5e706ad
SR
1#ifndef _SPARC_PGTABLE_H
2#define _SPARC_PGTABLE_H
3
a439fe51 4/* asm/pgtable.h: Defines and functions used to work
f5e706ad
SR
5 * with Sparc page tables.
6 *
7 * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
8 * Copyright (C) 1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
9 */
10
eb485d64
SR
11#include <linux/const.h>
12
f5e706ad
SR
13#ifndef __ASSEMBLY__
14#include <asm-generic/4level-fixup.h>
15
16#include <linux/spinlock.h>
17#include <linux/swap.h>
18#include <asm/types.h>
f5e706ad 19#include <asm/pgtsrmmu.h>
9701b264 20#include <asm/vaddrs.h>
f5e706ad 21#include <asm/oplib.h>
d550bbd4 22#include <asm/cpu_type.h>
f5e706ad
SR
23
24
25struct vm_area_struct;
26struct page;
27
f05a6865
SR
28void load_mmu(void);
29unsigned long calc_highpages(void);
4c9660f7 30unsigned long __init bootmem_init(unsigned long *pages_avail);
f5e706ad 31
f5e706ad
SR
32#define pte_ERROR(e) __builtin_trap()
33#define pmd_ERROR(e) __builtin_trap()
34#define pgd_ERROR(e) __builtin_trap()
35
1ee0e144 36#define PMD_SHIFT 22
f5e706ad
SR
37#define PMD_SIZE (1UL << PMD_SHIFT)
38#define PMD_MASK (~(PMD_SIZE-1))
39#define PMD_ALIGN(__addr) (((__addr) + ~PMD_MASK) & PMD_MASK)
3d386c0e
DM
40#define PGDIR_SHIFT SRMMU_PGDIR_SHIFT
41#define PGDIR_SIZE SRMMU_PGDIR_SIZE
42#define PGDIR_MASK SRMMU_PGDIR_MASK
f5e706ad 43#define PTRS_PER_PTE 1024
3d386c0e
DM
44#define PTRS_PER_PMD SRMMU_PTRS_PER_PMD
45#define PTRS_PER_PGD SRMMU_PTRS_PER_PGD
46#define USER_PTRS_PER_PGD PAGE_OFFSET / SRMMU_PGDIR_SIZE
f5e706ad
SR
47#define FIRST_USER_ADDRESS 0
48#define PTE_SIZE (PTRS_PER_PTE*4)
49
6439d1c6
DM
50#define PAGE_NONE SRMMU_PAGE_NONE
51#define PAGE_SHARED SRMMU_PAGE_SHARED
52#define PAGE_COPY SRMMU_PAGE_COPY
53#define PAGE_READONLY SRMMU_PAGE_RDONLY
54#define PAGE_KERNEL SRMMU_PAGE_KERNEL
f5e706ad 55
881e02d2
SR
56/* Top-level page directory - dummy used by init-mm.
57 * srmmu.c will assign the real one (which is dynamically sized) */
58#define swapper_pg_dir NULL
f5e706ad 59
f05a6865 60void paging_init(void);
f5e706ad 61
f5e706ad
SR
62extern unsigned long ptr_in_current_pgd;
63
6439d1c6
DM
64/* xwr */
65#define __P000 PAGE_NONE
66#define __P001 PAGE_READONLY
67#define __P010 PAGE_COPY
68#define __P011 PAGE_COPY
69#define __P100 PAGE_READONLY
70#define __P101 PAGE_READONLY
71#define __P110 PAGE_COPY
72#define __P111 PAGE_COPY
73
74#define __S000 PAGE_NONE
75#define __S001 PAGE_READONLY
76#define __S010 PAGE_SHARED
77#define __S011 PAGE_SHARED
78#define __S100 PAGE_READONLY
79#define __S101 PAGE_READONLY
80#define __S110 PAGE_SHARED
81#define __S111 PAGE_SHARED
f5e706ad 82
f5e706ad
SR
83/* First physical page can be anywhere, the following is needed so that
84 * va-->pa and vice versa conversions work properly without performance
85 * hit for all __pa()/__va() operations.
86 */
87extern unsigned long phys_base;
88extern unsigned long pfn_base;
89
90/*
f5e706ad
SR
91 * ZERO_PAGE is a global shared page that is always zero: used
92 * for zero-mapped memory areas etc..
93 */
f5e706ad
SR
94extern unsigned long empty_zero_page;
95
f5e706ad
SR
96#define ZERO_PAGE(vaddr) (virt_to_page(&empty_zero_page))
97
a46d6056
DM
98/*
99 * In general all page table modifications should use the V8 atomic
100 * swap instruction. This insures the mmu and the cpu are in sync
101 * with respect to ref/mod bits in the page tables.
102 */
103static inline unsigned long srmmu_swap(unsigned long *addr, unsigned long value)
104{
105 __asm__ __volatile__("swap [%2], %0" : "=&r" (value) : "0" (value), "r" (addr));
106 return value;
107}
108
62875cff
DM
109/* Certain architectures need to do special things when pte's
110 * within a page table are directly modified. Thus, the following
111 * hook is made available.
112 */
113
114static inline void set_pte(pte_t *ptep, pte_t pteval)
a46d6056
DM
115{
116 srmmu_swap((unsigned long *)ptep, pte_val(pteval));
117}
118
62875cff
DM
119#define set_pte_at(mm,addr,ptep,pteval) set_pte(ptep,pteval)
120
3d827367
DM
121static inline int srmmu_device_memory(unsigned long x)
122{
123 return ((x & 0xF0000000) != 0);
124}
125
126static inline struct page *pmd_page(pmd_t pmd)
127{
128 if (srmmu_device_memory(pmd_val(pmd)))
129 BUG();
130 return pfn_to_page((pmd_val(pmd) & SRMMU_PTD_PMASK) >> (PAGE_SHIFT-4));
131}
132
9701b264
SR
133static inline unsigned long pgd_page_vaddr(pgd_t pgd)
134{
135 if (srmmu_device_memory(pgd_val(pgd))) {
136 return ~0;
137 } else {
138 unsigned long v = pgd_val(pgd) & SRMMU_PTD_PMASK;
139 return (unsigned long)__nocache_va(v << 4);
140 }
141}
f5e706ad 142
62875cff
DM
143static inline int pte_present(pte_t pte)
144{
145 return ((pte_val(pte) & SRMMU_ET_MASK) == SRMMU_ET_PTE);
146}
f5e706ad
SR
147
148static inline int pte_none(pte_t pte)
149{
c87fe1c0 150 return !pte_val(pte);
f5e706ad
SR
151}
152
a46d6056
DM
153static inline void __pte_clear(pte_t *ptep)
154{
62875cff 155 set_pte(ptep, __pte(0));
a46d6056
DM
156}
157
158static inline void pte_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
159{
160 __pte_clear(ptep);
161}
f5e706ad 162
f167edae
DM
163static inline int pmd_bad(pmd_t pmd)
164{
165 return (pmd_val(pmd) & SRMMU_ET_MASK) != SRMMU_ET_PTD;
166}
167
168static inline int pmd_present(pmd_t pmd)
169{
170 return ((pmd_val(pmd) & SRMMU_ET_MASK) == SRMMU_ET_PTD);
171}
f5e706ad
SR
172
173static inline int pmd_none(pmd_t pmd)
174{
c87fe1c0 175 return !pmd_val(pmd);
f5e706ad
SR
176}
177
a46d6056
DM
178static inline void pmd_clear(pmd_t *pmdp)
179{
180 int i;
181 for (i = 0; i < PTRS_PER_PTE/SRMMU_REAL_PTRS_PER_PTE; i++)
62875cff 182 set_pte((pte_t *)&pmdp->pmdv[i], __pte(0));
a46d6056 183}
f5e706ad 184
7d9fa4aa
DM
185static inline int pgd_none(pgd_t pgd)
186{
187 return !(pgd_val(pgd) & 0xFFFFFFF);
188}
f5e706ad 189
7d9fa4aa
DM
190static inline int pgd_bad(pgd_t pgd)
191{
192 return (pgd_val(pgd) & SRMMU_ET_MASK) != SRMMU_ET_PTD;
193}
194
195static inline int pgd_present(pgd_t pgd)
196{
197 return ((pgd_val(pgd) & SRMMU_ET_MASK) == SRMMU_ET_PTD);
198}
a46d6056
DM
199
200static inline void pgd_clear(pgd_t *pgdp)
201{
62875cff 202 set_pte((pte_t *)pgdp, __pte(0));
a46d6056 203}
f5e706ad
SR
204
205/*
206 * The following only work if pte_present() is true.
207 * Undefined behaviour if not..
208 */
f5e706ad
SR
209static inline int pte_write(pte_t pte)
210{
f755f77a 211 return pte_val(pte) & SRMMU_WRITE;
f5e706ad
SR
212}
213
f5e706ad
SR
214static inline int pte_dirty(pte_t pte)
215{
f755f77a 216 return pte_val(pte) & SRMMU_DIRTY;
f5e706ad
SR
217}
218
f5e706ad
SR
219static inline int pte_young(pte_t pte)
220{
f755f77a 221 return pte_val(pte) & SRMMU_REF;
f5e706ad
SR
222}
223
224/*
225 * The following only work if pte_present() is not true.
226 */
f5e706ad
SR
227static inline int pte_file(pte_t pte)
228{
301d5bbb 229 return pte_val(pte) & SRMMU_FILE;
f5e706ad
SR
230}
231
232static inline int pte_special(pte_t pte)
233{
234 return 0;
235}
236
f5e706ad
SR
237static inline pte_t pte_wrprotect(pte_t pte)
238{
301d5bbb 239 return __pte(pte_val(pte) & ~SRMMU_WRITE);
f5e706ad
SR
240}
241
f5e706ad
SR
242static inline pte_t pte_mkclean(pte_t pte)
243{
301d5bbb 244 return __pte(pte_val(pte) & ~SRMMU_DIRTY);
f5e706ad
SR
245}
246
f5e706ad
SR
247static inline pte_t pte_mkold(pte_t pte)
248{
301d5bbb 249 return __pte(pte_val(pte) & ~SRMMU_REF);
f5e706ad
SR
250}
251
301d5bbb
DM
252static inline pte_t pte_mkwrite(pte_t pte)
253{
254 return __pte(pte_val(pte) | SRMMU_WRITE);
255}
f5e706ad 256
301d5bbb
DM
257static inline pte_t pte_mkdirty(pte_t pte)
258{
259 return __pte(pte_val(pte) | SRMMU_DIRTY);
260}
261
262static inline pte_t pte_mkyoung(pte_t pte)
263{
264 return __pte(pte_val(pte) | SRMMU_REF);
265}
f5e706ad
SR
266
267#define pte_mkspecial(pte) (pte)
268
269#define pfn_pte(pfn, prot) mk_pte(pfn_to_page(pfn), prot)
270
3d827367
DM
271static inline unsigned long pte_pfn(pte_t pte)
272{
273 if (srmmu_device_memory(pte_val(pte))) {
274 /* Just return something that will cause
275 * pfn_valid() to return false. This makes
276 * copy_one_pte() to just directly copy to
277 * PTE over.
278 */
279 return ~0UL;
280 }
281 return (pte_val(pte) & SRMMU_PTE_PMASK) >> (PAGE_SHIFT-4);
282}
283
f5e706ad
SR
284#define pte_page(pte) pfn_to_page(pte_pfn(pte))
285
286/*
287 * Conversion functions: convert a page and protection to a page entry,
288 * and a page entry and page directory to the page they refer to.
289 */
62875cff
DM
290static inline pte_t mk_pte(struct page *page, pgprot_t pgprot)
291{
292 return __pte((page_to_pfn(page) << (PAGE_SHIFT-4)) | pgprot_val(pgprot));
293}
f5e706ad 294
62875cff
DM
295static inline pte_t mk_pte_phys(unsigned long page, pgprot_t pgprot)
296{
297 return __pte(((page) >> 4) | pgprot_val(pgprot));
298}
f5e706ad 299
62875cff
DM
300static inline pte_t mk_pte_io(unsigned long page, pgprot_t pgprot, int space)
301{
302 return __pte(((page) >> 4) | (space << 28) | pgprot_val(pgprot));
303}
f5e706ad 304
afaedde7
SR
305#define pgprot_noncached pgprot_noncached
306static inline pgprot_t pgprot_noncached(pgprot_t prot)
307{
308 prot &= ~__pgprot(SRMMU_CACHE);
309 return prot;
310}
f5e706ad 311
f5e706ad
SR
312static pte_t pte_modify(pte_t pte, pgprot_t newprot) __attribute_const__;
313static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
314{
9701b264 315 return __pte((pte_val(pte) & SRMMU_CHG_MASK) |
f5e706ad
SR
316 pgprot_val(newprot));
317}
318
319#define pgd_index(address) ((address) >> PGDIR_SHIFT)
320
321/* to find an entry in a page-table-directory */
322#define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
323
324/* to find an entry in a kernel page-table-directory */
325#define pgd_offset_k(address) pgd_offset(&init_mm, address)
326
327/* Find an entry in the second-level page table.. */
9701b264
SR
328static inline pmd_t *pmd_offset(pgd_t * dir, unsigned long address)
329{
330 return (pmd_t *) pgd_page_vaddr(*dir) +
331 ((address >> PMD_SHIFT) & (PTRS_PER_PMD - 1));
332}
f5e706ad
SR
333
334/* Find an entry in the third-level page table.. */
9701b264 335pte_t *pte_offset_kernel(pmd_t * dir, unsigned long address);
f5e706ad
SR
336
337/*
ee906c9e 338 * This shortcut works on sun4m (and sun4d) because the nocache area is static.
f5e706ad
SR
339 */
340#define pte_offset_map(d, a) pte_offset_kernel(d,a)
f5e706ad 341#define pte_unmap(pte) do{}while(0)
f5e706ad 342
f5e706ad 343struct seq_file;
9701b264 344void mmu_info(struct seq_file *m);
f5e706ad
SR
345
346/* Fault handler stuff... */
347#define FAULT_CODE_PROT 0x1
348#define FAULT_CODE_WRITE 0x2
349#define FAULT_CODE_USER 0x4
350
f613914e 351#define update_mmu_cache(vma, address, ptep) do { } while (0)
f5e706ad 352
9701b264
SR
353void srmmu_mapiorange(unsigned int bus, unsigned long xpa,
354 unsigned long xva, unsigned int len);
355void srmmu_unmapiorange(unsigned long virt_addr, unsigned int len);
f5e706ad 356
f5e706ad 357/* Encode and de-code a swap entry */
9701b264
SR
358static inline unsigned long __swp_type(swp_entry_t entry)
359{
360 return (entry.val >> SRMMU_SWP_TYPE_SHIFT) & SRMMU_SWP_TYPE_MASK;
361}
f5e706ad 362
9701b264
SR
363static inline unsigned long __swp_offset(swp_entry_t entry)
364{
365 return (entry.val >> SRMMU_SWP_OFF_SHIFT) & SRMMU_SWP_OFF_MASK;
366}
367
368static inline swp_entry_t __swp_entry(unsigned long type, unsigned long offset)
369{
370 return (swp_entry_t) {
371 (type & SRMMU_SWP_TYPE_MASK) << SRMMU_SWP_TYPE_SHIFT
372 | (offset & SRMMU_SWP_OFF_MASK) << SRMMU_SWP_OFF_SHIFT };
373}
f5e706ad
SR
374
375#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
376#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
377
378/* file-offset-in-pte helpers */
afaedde7
SR
379static inline unsigned long pte_to_pgoff(pte_t pte)
380{
381 return pte_val(pte) >> SRMMU_PTE_FILE_SHIFT;
382}
f5e706ad 383
afaedde7
SR
384static inline pte_t pgoff_to_pte(unsigned long pgoff)
385{
386 return __pte((pgoff << SRMMU_PTE_FILE_SHIFT) | SRMMU_FILE);
387}
f5e706ad
SR
388
389/*
390 * This is made a constant because mm/fremap.c required a constant.
f5e706ad
SR
391 */
392#define PTE_FILE_MAX_BITS 24
393
f5e706ad
SR
394static inline unsigned long
395__get_phys (unsigned long addr)
396{
397 switch (sparc_cpu_model){
f5e706ad
SR
398 case sun4m:
399 case sun4d:
400 return ((srmmu_get_pte (addr) & 0xffffff00) << 4);
401 default:
402 return 0;
403 }
404}
405
406static inline int
407__get_iospace (unsigned long addr)
408{
409 switch (sparc_cpu_model){
f5e706ad
SR
410 case sun4m:
411 case sun4d:
412 return (srmmu_get_pte (addr) >> 28);
413 default:
414 return -1;
415 }
416}
417
418extern unsigned long *sparc_valid_addr_bitmap;
419
420/* Needs to be defined here and not in linux/mm.h, as it is arch dependent */
421#define kern_addr_valid(addr) \
422 (test_bit(__pa((unsigned long)(addr))>>20, sparc_valid_addr_bitmap))
423
f5e706ad
SR
424/*
425 * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
426 * its high 4 bits. These macros/functions put it there or get it from there.
427 */
428#define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
429#define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
430#define GET_PFN(pfn) (pfn & 0x0fffffffUL)
431
f05a6865
SR
432int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
433 unsigned long, pgprot_t);
3e37fd31
DM
434
435static inline int io_remap_pfn_range(struct vm_area_struct *vma,
436 unsigned long from, unsigned long pfn,
437 unsigned long size, pgprot_t prot)
438{
439 unsigned long long offset, space, phys_base;
440
441 offset = ((unsigned long long) GET_PFN(pfn)) << PAGE_SHIFT;
442 space = GET_IOSPACE(pfn);
443 phys_base = offset | (space << 32ULL);
444
445 return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
446}
40d158e6 447#define io_remap_pfn_range io_remap_pfn_range
3e37fd31 448
f5e706ad
SR
449#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
450#define ptep_set_access_flags(__vma, __address, __ptep, __entry, __dirty) \
451({ \
452 int __changed = !pte_same(*(__ptep), __entry); \
453 if (__changed) { \
454 set_pte_at((__vma)->vm_mm, (__address), __ptep, __entry); \
455 flush_tlb_page(__vma, __address); \
456 } \
1ee0e144 457 __changed; \
f5e706ad
SR
458})
459
460#include <asm-generic/pgtable.h>
461
462#endif /* !(__ASSEMBLY__) */
463
eb485d64 464#define VMALLOC_START _AC(0xfe600000,UL)
eb485d64 465#define VMALLOC_END _AC(0xffc00000,UL)
f5e706ad 466
f5e706ad
SR
467/* We provide our own get_unmapped_area to cope with VA holes for userland */
468#define HAVE_ARCH_UNMAPPED_AREA
469
470/*
471 * No page table caches to initialise
472 */
473#define pgtable_cache_init() do { } while (0)
474
475#endif /* !(_SPARC_PGTABLE_H) */
This page took 3.061452 seconds and 5 git commands to generate.