x86/amd-iommu: Flush device IOTLB if ATS is enabled
[deliverable/linux.git] / arch / x86 / include / asm / amd_iommu_types.h
CommitLineData
8d283c35 1/*
5d0d7156 2 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
8d283c35
JR
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
1965aae3
PA
20#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
8d283c35
JR
22
23#include <linux/types.h>
5d214fe6 24#include <linux/mutex.h>
8d283c35
JR
25#include <linux/list.h>
26#include <linux/spinlock.h>
27
bb52777e
JR
28/*
29 * Maximum number of IOMMUs supported
30 */
31#define MAX_IOMMUS 32
32
8d283c35
JR
33/*
34 * some size calculation constants
35 */
83f5aac1 36#define DEV_TABLE_ENTRY_SIZE 32
8d283c35
JR
37#define ALIAS_TABLE_ENTRY_SIZE 2
38#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
39
8d283c35
JR
40/* Length of the MMIO region for the AMD IOMMU */
41#define MMIO_REGION_LENGTH 0x4000
42
43/* Capability offsets used by the driver */
44#define MMIO_CAP_HDR_OFFSET 0x00
45#define MMIO_RANGE_OFFSET 0x0c
a80dc3e0 46#define MMIO_MISC_OFFSET 0x10
8d283c35
JR
47
48/* Masks, shifts and macros to parse the device range capability */
49#define MMIO_RANGE_LD_MASK 0xff000000
50#define MMIO_RANGE_FD_MASK 0x00ff0000
51#define MMIO_RANGE_BUS_MASK 0x0000ff00
52#define MMIO_RANGE_LD_SHIFT 24
53#define MMIO_RANGE_FD_SHIFT 16
54#define MMIO_RANGE_BUS_SHIFT 8
55#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
56#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
57#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
a80dc3e0 58#define MMIO_MSI_NUM(x) ((x) & 0x1f)
8d283c35
JR
59
60/* Flag masks for the AMD IOMMU exclusion range */
61#define MMIO_EXCL_ENABLE_MASK 0x01ULL
62#define MMIO_EXCL_ALLOW_MASK 0x02ULL
63
64/* Used offsets into the MMIO space */
65#define MMIO_DEV_TABLE_OFFSET 0x0000
66#define MMIO_CMD_BUF_OFFSET 0x0008
67#define MMIO_EVT_BUF_OFFSET 0x0010
68#define MMIO_CONTROL_OFFSET 0x0018
69#define MMIO_EXCL_BASE_OFFSET 0x0020
70#define MMIO_EXCL_LIMIT_OFFSET 0x0028
71#define MMIO_CMD_HEAD_OFFSET 0x2000
72#define MMIO_CMD_TAIL_OFFSET 0x2008
73#define MMIO_EVT_HEAD_OFFSET 0x2010
74#define MMIO_EVT_TAIL_OFFSET 0x2018
75#define MMIO_STATUS_OFFSET 0x2020
76
519c31ba
JR
77/* MMIO status bits */
78#define MMIO_STATUS_COM_WAIT_INT_MASK 0x04
79
90008ee4
JR
80/* event logging constants */
81#define EVENT_ENTRY_SIZE 0x10
82#define EVENT_TYPE_SHIFT 28
83#define EVENT_TYPE_MASK 0xf
84#define EVENT_TYPE_ILL_DEV 0x1
85#define EVENT_TYPE_IO_FAULT 0x2
86#define EVENT_TYPE_DEV_TAB_ERR 0x3
87#define EVENT_TYPE_PAGE_TAB_ERR 0x4
88#define EVENT_TYPE_ILL_CMD 0x5
89#define EVENT_TYPE_CMD_HARD_ERR 0x6
90#define EVENT_TYPE_IOTLB_INV_TO 0x7
91#define EVENT_TYPE_INV_DEV_REQ 0x8
92#define EVENT_DEVID_MASK 0xffff
93#define EVENT_DEVID_SHIFT 0
94#define EVENT_DOMID_MASK 0xffff
95#define EVENT_DOMID_SHIFT 0
96#define EVENT_FLAGS_MASK 0xfff
97#define EVENT_FLAGS_SHIFT 0x10
98
8d283c35
JR
99/* feature control bits */
100#define CONTROL_IOMMU_EN 0x00ULL
101#define CONTROL_HT_TUN_EN 0x01ULL
102#define CONTROL_EVT_LOG_EN 0x02ULL
103#define CONTROL_EVT_INT_EN 0x03ULL
104#define CONTROL_COMWAIT_EN 0x04ULL
105#define CONTROL_PASSPW_EN 0x08ULL
106#define CONTROL_RESPASSPW_EN 0x09ULL
107#define CONTROL_COHERENT_EN 0x0aULL
108#define CONTROL_ISOC_EN 0x0bULL
109#define CONTROL_CMDBUF_EN 0x0cULL
110#define CONTROL_PPFLOG_EN 0x0dULL
111#define CONTROL_PPFINT_EN 0x0eULL
112
113/* command specific defines */
114#define CMD_COMPL_WAIT 0x01
115#define CMD_INV_DEV_ENTRY 0x02
cb41ed85
JR
116#define CMD_INV_IOMMU_PAGES 0x03
117#define CMD_INV_IOTLB_PAGES 0x04
8d283c35
JR
118
119#define CMD_COMPL_WAIT_STORE_MASK 0x01
519c31ba 120#define CMD_COMPL_WAIT_INT_MASK 0x02
8d283c35
JR
121#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
122#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
123
999ba417
JR
124#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
125
8d283c35
JR
126/* macros and definitions for device table entries */
127#define DEV_ENTRY_VALID 0x00
128#define DEV_ENTRY_TRANSLATION 0x01
129#define DEV_ENTRY_IR 0x3d
130#define DEV_ENTRY_IW 0x3e
9f5f5fb3 131#define DEV_ENTRY_NO_PAGE_FAULT 0x62
8d283c35
JR
132#define DEV_ENTRY_EX 0x67
133#define DEV_ENTRY_SYSMGT1 0x68
134#define DEV_ENTRY_SYSMGT2 0x69
135#define DEV_ENTRY_INIT_PASS 0xb8
136#define DEV_ENTRY_EINT_PASS 0xb9
137#define DEV_ENTRY_NMI_PASS 0xba
138#define DEV_ENTRY_LINT0_PASS 0xbe
139#define DEV_ENTRY_LINT1_PASS 0xbf
38ddf41b
JR
140#define DEV_ENTRY_MODE_MASK 0x07
141#define DEV_ENTRY_MODE_SHIFT 0x09
8d283c35
JR
142
143/* constants to configure the command buffer */
144#define CMD_BUFFER_SIZE 8192
549c90dc 145#define CMD_BUFFER_UNINITIALIZED 1
8d283c35
JR
146#define CMD_BUFFER_ENTRIES 512
147#define MMIO_CMD_SIZE_SHIFT 56
148#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
149
335503e5
JR
150/* constants for event buffer handling */
151#define EVT_BUFFER_SIZE 8192 /* 512 entries */
152#define EVT_LEN_MASK (0x9ULL << 56)
153
0feae533 154#define PAGE_MODE_NONE 0x00
8d283c35
JR
155#define PAGE_MODE_1_LEVEL 0x01
156#define PAGE_MODE_2_LEVEL 0x02
157#define PAGE_MODE_3_LEVEL 0x03
9355a081
JR
158#define PAGE_MODE_4_LEVEL 0x04
159#define PAGE_MODE_5_LEVEL 0x05
160#define PAGE_MODE_6_LEVEL 0x06
8d283c35 161
9355a081
JR
162#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
163#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
164 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
165 (0xffffffffffffffffULL))
166#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
50020fb6
JR
167#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
168#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
169 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
a6b256b4 170#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
50020fb6 171
abdc5eb3
JR
172#define PM_MAP_4k 0
173#define PM_ADDR_MASK 0x000ffffffffff000ULL
174#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
175 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
176#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
8d283c35 177
cbb9d729
JR
178/*
179 * Returns the page table level to use for a given page size
180 * Pagesize is expected to be a power-of-two
181 */
182#define PAGE_SIZE_LEVEL(pagesize) \
183 ((__ffs(pagesize) - 12) / 9)
184/*
185 * Returns the number of ptes to use for a given page size
186 * Pagesize is expected to be a power-of-two
187 */
188#define PAGE_SIZE_PTE_COUNT(pagesize) \
189 (1ULL << ((__ffs(pagesize) - 12) % 9))
190
191/*
192 * Aligns a given io-virtual address to a given page size
193 * Pagesize is expected to be a power-of-two
194 */
195#define PAGE_SIZE_ALIGN(address, pagesize) \
196 ((address) & ~((pagesize) - 1))
197/*
198 * Creates an IOMMU PTE for an address an a given pagesize
199 * The PTE has no permission bits set
200 * Pagesize is expected to be a power-of-two larger than 4096
201 */
202#define PAGE_SIZE_PTE(address, pagesize) \
203 (((address) | ((pagesize) - 1)) & \
204 (~(pagesize >> 1)) & PM_ADDR_MASK)
205
24cd7723
JR
206/*
207 * Takes a PTE value with mode=0x07 and returns the page size it maps
208 */
209#define PTE_PAGE_SIZE(pte) \
210 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
211
8d283c35 212#define IOMMU_PTE_P (1ULL << 0)
38ddf41b 213#define IOMMU_PTE_TV (1ULL << 1)
8d283c35
JR
214#define IOMMU_PTE_U (1ULL << 59)
215#define IOMMU_PTE_FC (1ULL << 60)
216#define IOMMU_PTE_IR (1ULL << 61)
217#define IOMMU_PTE_IW (1ULL << 62)
218
8d283c35
JR
219#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
220#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
221#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
222#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
223
224#define IOMMU_PROT_MASK 0x03
225#define IOMMU_PROT_IR 0x01
226#define IOMMU_PROT_IW 0x02
227
228/* IOMMU capabilities */
229#define IOMMU_CAP_IOTLB 24
230#define IOMMU_CAP_NPCACHE 26
231
232#define MAX_DOMAIN_ID 65536
233
90008ee4
JR
234/* FIXME: move this macro to <linux/pci.h> */
235#define PCI_BUS(x) (((x) >> 8) & 0xff)
236
9fdb19d6
JR
237/* Protection domain flags */
238#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
e2dc14a2
JR
239#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
240 domain for an IOMMU */
0feae533
JR
241#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
242 translation */
243
fefda117
JR
244extern bool amd_iommu_dump;
245#define DUMP_printk(format, arg...) \
246 do { \
247 if (amd_iommu_dump) \
4c6f40d4 248 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
fefda117 249 } while(0);
9fdb19d6 250
318afd41
JR
251/* global flag if IOMMUs cache non-present entries */
252extern bool amd_iommu_np_cache;
253
3bd22172
JR
254/*
255 * Make iterating over all IOMMUs easier
256 */
257#define for_each_iommu(iommu) \
258 list_for_each_entry((iommu), &amd_iommu_list, list)
259#define for_each_iommu_safe(iommu, next) \
260 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
261
384de729
JR
262#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
263#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
264#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
265#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
266#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
267#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
9fdb19d6 268
5694703f
JR
269/*
270 * This structure contains generic data for IOMMU protection domains
271 * independent of their use.
272 */
8d283c35 273struct protection_domain {
aeb26f55 274 struct list_head list; /* for list of all protection domains */
7c392cbe 275 struct list_head dev_list; /* List of all devices in this domain */
9fdb19d6 276 spinlock_t lock; /* mostly used to lock the page table*/
5d214fe6 277 struct mutex api_lock; /* protect page tables in the iommu-api path */
9fdb19d6
JR
278 u16 id; /* the domain id written to the device table */
279 int mode; /* paging mode (0-6 levels) */
280 u64 *pt_root; /* page table root pointer */
281 unsigned long flags; /* flags to find out type of domain */
04bfdd84 282 bool updated; /* complete domain flush required */
863c74eb 283 unsigned dev_cnt; /* devices assigned to this domain */
c4596114 284 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
9fdb19d6 285 void *priv; /* private data */
c4596114 286
8d283c35
JR
287};
288
657cbb6b
JR
289/*
290 * This struct contains device specific data for the IOMMU
291 */
292struct iommu_dev_data {
7c392cbe 293 struct list_head list; /* For domain->dev_list */
b00d3bcf 294 struct device *dev; /* Device this data belong to */
657cbb6b
JR
295 struct device *alias; /* The Alias Device */
296 struct protection_domain *domain; /* Domain the device is bound to */
24100055 297 atomic_t bind; /* Domain attach reverent count */
657cbb6b
JR
298};
299
c3239567
JR
300/*
301 * For dynamic growth the aperture size is split into ranges of 128MB of
302 * DMA address space each. This struct represents one such range.
303 */
304struct aperture_range {
305
306 /* address allocation bitmap */
307 unsigned long *bitmap;
308
309 /*
310 * Array of PTE pages for the aperture. In this array we save all the
311 * leaf pages of the domain page table used for the aperture. This way
312 * we don't need to walk the page table to find a specific PTE. We can
313 * just calculate its address in constant time.
314 */
315 u64 *pte_pages[64];
384de729
JR
316
317 unsigned long offset;
c3239567
JR
318};
319
5694703f
JR
320/*
321 * Data container for a dma_ops specific protection domain
322 */
8d283c35
JR
323struct dma_ops_domain {
324 struct list_head list;
5694703f
JR
325
326 /* generic protection domain information */
8d283c35 327 struct protection_domain domain;
5694703f
JR
328
329 /* size of the aperture for the mappings */
8d283c35 330 unsigned long aperture_size;
5694703f
JR
331
332 /* address we start to search for free addresses */
803b8cb4 333 unsigned long next_address;
5694703f 334
c3239567 335 /* address space relevant data */
384de729 336 struct aperture_range *aperture[APERTURE_MAX_RANGES];
1c655773
JR
337
338 /* This will be set to true when TLB needs to be flushed */
339 bool need_flush;
bd60b735
JR
340
341 /*
342 * if this is a preallocated domain, keep the device for which it was
343 * preallocated in this variable
344 */
345 u16 target_dev;
8d283c35
JR
346};
347
5694703f
JR
348/*
349 * Structure where we save information about one hardware AMD IOMMU in the
350 * system.
351 */
8d283c35
JR
352struct amd_iommu {
353 struct list_head list;
5694703f 354
bb52777e
JR
355 /* Index within the IOMMU array */
356 int index;
357
5694703f 358 /* locks the accesses to the hardware */
8d283c35
JR
359 spinlock_t lock;
360
3eaf28a1
JR
361 /* Pointer to PCI device of this IOMMU */
362 struct pci_dev *dev;
363
5694703f 364 /* physical address of MMIO space */
8d283c35 365 u64 mmio_phys;
5694703f 366 /* virtual address of MMIO space */
8d283c35 367 u8 *mmio_base;
5694703f
JR
368
369 /* capabilities of that IOMMU read from ACPI */
8d283c35 370 u32 cap;
5694703f 371
e9bf5197
JR
372 /* flags read from acpi table */
373 u8 acpi_flags;
374
eac9fbc6
RK
375 /*
376 * Capability pointer. There could be more than one IOMMU per PCI
377 * device function if there are more than one AMD IOMMU capability
378 * pointers.
379 */
380 u16 cap_ptr;
381
ee893c24
JR
382 /* pci domain of this IOMMU */
383 u16 pci_seg;
384
5694703f 385 /* first device this IOMMU handles. read from PCI */
8d283c35 386 u16 first_device;
5694703f 387 /* last device this IOMMU handles. read from PCI */
8d283c35 388 u16 last_device;
5694703f
JR
389
390 /* start of exclusion range of that IOMMU */
8d283c35 391 u64 exclusion_start;
5694703f 392 /* length of exclusion range of that IOMMU */
8d283c35
JR
393 u64 exclusion_length;
394
5694703f 395 /* command buffer virtual address */
8d283c35 396 u8 *cmd_buf;
5694703f 397 /* size of command buffer */
8d283c35
JR
398 u32 cmd_buf_size;
399
335503e5
JR
400 /* size of event buffer */
401 u32 evt_buf_size;
eac9fbc6
RK
402 /* event buffer virtual address */
403 u8 *evt_buf;
a80dc3e0
JR
404 /* MSI number for event interrupt */
405 u16 evt_msi_num;
335503e5 406
a80dc3e0
JR
407 /* true if interrupts for this IOMMU are already enabled */
408 bool int_enabled;
409
eac9fbc6 410 /* if one, we need to send a completion wait command */
0cfd7aa9 411 bool need_sync;
eac9fbc6 412
5694703f 413 /* default dma_ops domain for that IOMMU */
8d283c35 414 struct dma_ops_domain *default_dom;
4c894f47
JR
415
416 /*
5bcd757f
MG
417 * We can't rely on the BIOS to restore all values on reinit, so we
418 * need to stash them
4c894f47 419 */
5bcd757f
MG
420
421 /* The iommu BAR */
422 u32 stored_addr_lo;
423 u32 stored_addr_hi;
424
425 /*
426 * Each iommu has 6 l1s, each of which is documented as having 0x12
427 * registers
428 */
429 u32 stored_l1[6][0x12];
430
431 /* The l2 indirect registers */
432 u32 stored_l2[0x83];
8d283c35
JR
433};
434
5694703f
JR
435/*
436 * List with all IOMMUs in the system. This list is not locked because it is
437 * only written and read at driver initialization or suspend time
438 */
8d283c35
JR
439extern struct list_head amd_iommu_list;
440
bb52777e
JR
441/*
442 * Array with pointers to each IOMMU struct
443 * The indices are referenced in the protection domains
444 */
445extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
446
447/* Number of IOMMUs present in the system */
448extern int amd_iommus_present;
449
aeb26f55
JR
450/*
451 * Declarations for the global list of all protection domains
452 */
453extern spinlock_t amd_iommu_pd_lock;
454extern struct list_head amd_iommu_pd_list;
455
5694703f
JR
456/*
457 * Structure defining one entry in the device table
458 */
8d283c35
JR
459struct dev_table_entry {
460 u32 data[8];
461};
462
5694703f
JR
463/*
464 * One entry for unity mappings parsed out of the ACPI table.
465 */
8d283c35
JR
466struct unity_map_entry {
467 struct list_head list;
5694703f
JR
468
469 /* starting device id this entry is used for (including) */
8d283c35 470 u16 devid_start;
5694703f 471 /* end device id this entry is used for (including) */
8d283c35 472 u16 devid_end;
5694703f
JR
473
474 /* start address to unity map (including) */
8d283c35 475 u64 address_start;
5694703f 476 /* end address to unity map (including) */
8d283c35 477 u64 address_end;
5694703f
JR
478
479 /* required protection */
8d283c35
JR
480 int prot;
481};
482
5694703f
JR
483/*
484 * List of all unity mappings. It is not locked because as runtime it is only
485 * read. It is created at ACPI table parsing time.
486 */
8d283c35
JR
487extern struct list_head amd_iommu_unity_map;
488
5694703f
JR
489/*
490 * Data structures for device handling
491 */
492
493/*
494 * Device table used by hardware. Read and write accesses by software are
495 * locked with the amd_iommu_pd_table lock.
496 */
8d283c35 497extern struct dev_table_entry *amd_iommu_dev_table;
5694703f
JR
498
499/*
500 * Alias table to find requestor ids to device ids. Not locked because only
501 * read on runtime.
502 */
8d283c35 503extern u16 *amd_iommu_alias_table;
5694703f
JR
504
505/*
506 * Reverse lookup table to find the IOMMU which translates a specific device.
507 */
8d283c35
JR
508extern struct amd_iommu **amd_iommu_rlookup_table;
509
5694703f 510/* size of the dma_ops aperture as power of 2 */
8d283c35
JR
511extern unsigned amd_iommu_aperture_order;
512
5694703f 513/* largest PCI device id we expect translation requests for */
8d283c35
JR
514extern u16 amd_iommu_last_bdf;
515
5694703f 516/* allocation bitmap for domain ids */
8d283c35
JR
517extern unsigned long *amd_iommu_pd_alloc_bitmap;
518
afa9fdc2
FT
519/*
520 * If true, the addresses will be flushed on unmap time, not when
521 * they are reused
522 */
523extern bool amd_iommu_unmap_flush;
524
d591b0a3
JR
525/* takes bus and device/function and returns the device id
526 * FIXME: should that be in generic PCI code? */
527static inline u16 calc_devid(u8 bus, u8 devfn)
528{
529 return (((u16)bus) << 8) | devfn;
530}
531
a9dddbe0
JR
532#ifdef CONFIG_AMD_IOMMU_STATS
533
534struct __iommu_counter {
535 char *name;
536 struct dentry *dent;
537 u64 value;
538};
539
540#define DECLARE_STATS_COUNTER(nm) \
541 static struct __iommu_counter nm = { \
542 .name = #nm, \
543 }
544
545#define INC_STATS_COUNTER(name) name.value += 1
546#define ADD_STATS_COUNTER(name, x) name.value += (x)
547#define SUB_STATS_COUNTER(name, x) name.value -= (x)
548
549#else /* CONFIG_AMD_IOMMU_STATS */
550
551#define DECLARE_STATS_COUNTER(name)
552#define INC_STATS_COUNTER(name)
553#define ADD_STATS_COUNTER(name, x)
554#define SUB_STATS_COUNTER(name, x)
555
556#endif /* CONFIG_AMD_IOMMU_STATS */
557
1965aae3 558#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */
This page took 0.236356 seconds and 5 git commands to generate.