x86/apic: Factor out default target_cpus() operation
[deliverable/linux.git] / arch / x86 / include / asm / apic.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
67c5fc5c 3
e2780a68 4#include <linux/cpumask.h>
e2780a68 5#include <linux/pm.h>
593f4a78
MR
6
7#include <asm/alternative.h>
e2780a68 8#include <asm/cpufeature.h>
67c5fc5c 9#include <asm/processor.h>
e2780a68 10#include <asm/apicdef.h>
60063497 11#include <linux/atomic.h>
e2780a68
IM
12#include <asm/fixmap.h>
13#include <asm/mpspec.h>
13c88fb5 14#include <asm/msr.h>
67c5fc5c
TG
15
16#define ARCH_APICTIMER_STOPS_ON_C3 1
17
67c5fc5c
TG
18/*
19 * Debugging macros
20 */
21#define APIC_QUIET 0
22#define APIC_VERBOSE 1
23#define APIC_DEBUG 2
24
25/*
26 * Define the default level of output to be very little
27 * This can be turned up by using apic=verbose for more
28 * information and apic=debug for _lots_ of information.
29 * apic_verbosity is defined in apic.c
30 */
31#define apic_printk(v, s, a...) do { \
32 if ((v) <= apic_verbosity) \
33 printk(s, ##a); \
34 } while (0)
35
36
160d8dac 37#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
67c5fc5c 38extern void generic_apic_probe(void);
160d8dac
IM
39#else
40static inline void generic_apic_probe(void)
41{
42}
43#endif
67c5fc5c
TG
44
45#ifdef CONFIG_X86_LOCAL_APIC
46
baa13188 47extern unsigned int apic_verbosity;
67c5fc5c 48extern int local_apic_timer_c2_ok;
67c5fc5c 49
3c999f14 50extern int disable_apic;
1ade93ef 51extern unsigned int lapic_timer_frequency;
0939e4fd
IM
52
53#ifdef CONFIG_SMP
54extern void __inquire_remote_apic(int apicid);
55#else /* CONFIG_SMP */
56static inline void __inquire_remote_apic(int apicid)
57{
58}
59#endif /* CONFIG_SMP */
60
61static inline void default_inquire_remote_apic(int apicid)
62{
63 if (apic_verbosity >= APIC_DEBUG)
64 __inquire_remote_apic(apicid);
65}
66
8312136f
CG
67/*
68 * With 82489DX we can't rely on apic feature bit
69 * retrieved via cpuid but still have to deal with
70 * such an apic chip so we assume that SMP configuration
71 * is found from MP table (64bit case uses ACPI mostly
72 * which set smp presence flag as well so we are safe
73 * to use this helper too).
74 */
75static inline bool apic_from_smp_config(void)
76{
77 return smp_found_config && !disable_apic;
78}
79
67c5fc5c
TG
80/*
81 * Basic functions accessing APICs.
82 */
83#ifdef CONFIG_PARAVIRT
84#include <asm/paravirt.h>
96a388de 85#endif
67c5fc5c 86
70511134 87#ifdef CONFIG_X86_64
aa7d8e25 88extern int is_vsmp_box(void);
129d8bc8
YL
89#else
90static inline int is_vsmp_box(void)
91{
92 return 0;
93}
94#endif
2b97df06
JS
95extern void xapic_wait_icr_idle(void);
96extern u32 safe_xapic_wait_icr_idle(void);
2b97df06
JS
97extern void xapic_icr_write(u32, u32);
98extern int setup_profiling_timer(unsigned int);
aa7d8e25 99
1b374e4d 100static inline void native_apic_mem_write(u32 reg, u32 v)
67c5fc5c 101{
593f4a78 102 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
67c5fc5c 103
593f4a78
MR
104 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
105 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
106 ASM_OUTPUT2("0" (v), "m" (*addr)));
67c5fc5c
TG
107}
108
1b374e4d 109static inline u32 native_apic_mem_read(u32 reg)
67c5fc5c
TG
110{
111 return *((volatile u32 *)(APIC_BASE + reg));
112}
113
c1eeb2de
YL
114extern void native_apic_wait_icr_idle(void);
115extern u32 native_safe_apic_wait_icr_idle(void);
116extern void native_apic_icr_write(u32 low, u32 id);
117extern u64 native_apic_icr_read(void);
118
fc1edaf9 119extern int x2apic_mode;
b24696bc 120
d0b03bd1 121#ifdef CONFIG_X86_X2APIC
ce4e240c
SS
122/*
123 * Make previous memory operations globally visible before
124 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
125 * mfence for this.
126 */
127static inline void x2apic_wrmsr_fence(void)
128{
129 asm volatile("mfence" : : : "memory");
130}
131
13c88fb5
SS
132static inline void native_apic_msr_write(u32 reg, u32 v)
133{
134 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
135 reg == APIC_LVR)
136 return;
137
138 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
139}
140
0ab711ae
MT
141static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
142{
143 wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
144}
145
13c88fb5
SS
146static inline u32 native_apic_msr_read(u32 reg)
147{
0059b243 148 u64 msr;
13c88fb5
SS
149
150 if (reg == APIC_DFR)
151 return -1;
152
0059b243
AK
153 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
154 return (u32)msr;
13c88fb5
SS
155}
156
c1eeb2de
YL
157static inline void native_x2apic_wait_icr_idle(void)
158{
159 /* no need to wait for icr idle in x2apic */
160 return;
161}
162
163static inline u32 native_safe_x2apic_wait_icr_idle(void)
164{
165 /* no need to wait for icr idle in x2apic */
166 return 0;
167}
168
169static inline void native_x2apic_icr_write(u32 low, u32 id)
170{
171 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
172}
173
174static inline u64 native_x2apic_icr_read(void)
175{
176 unsigned long val;
177
178 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
179 return val;
180}
181
fc1edaf9 182extern int x2apic_phys;
fb209bd8 183extern int x2apic_preenabled;
6e1cb38a
SS
184extern void check_x2apic(void);
185extern void enable_x2apic(void);
6e1cb38a 186extern void x2apic_icr_write(u32 low, u32 id);
a11b5abe
YL
187static inline int x2apic_enabled(void)
188{
0059b243 189 u64 msr;
a11b5abe
YL
190
191 if (!cpu_has_x2apic)
192 return 0;
193
0059b243 194 rdmsrl(MSR_IA32_APICBASE, msr);
a11b5abe
YL
195 if (msr & X2APIC_ENABLE)
196 return 1;
197 return 0;
198}
fc1edaf9
SS
199
200#define x2apic_supported() (cpu_has_x2apic)
ce69a784
GN
201static inline void x2apic_force_phys(void)
202{
203 x2apic_phys = 1;
204}
a11b5abe 205#else
fb209bd8
YL
206static inline void disable_x2apic(void)
207{
208}
06cd9a7d
YL
209static inline void check_x2apic(void)
210{
211}
212static inline void enable_x2apic(void)
213{
214}
06cd9a7d
YL
215static inline int x2apic_enabled(void)
216{
217 return 0;
218}
ce69a784
GN
219static inline void x2apic_force_phys(void)
220{
221}
cf6567fe 222
a31bc327 223#define nox2apic 0
93758238 224#define x2apic_preenabled 0
fc1edaf9 225#define x2apic_supported() 0
c535b6a1 226#endif
1b374e4d 227
93758238
WH
228extern void enable_IR_x2apic(void);
229
67c5fc5c
TG
230extern int get_physical_broadcast(void);
231
67c5fc5c
TG
232extern int lapic_get_maxlvt(void);
233extern void clear_local_APIC(void);
234extern void connect_bsp_APIC(void);
235extern void disconnect_bsp_APIC(int virt_wire_setup);
236extern void disable_local_APIC(void);
237extern void lapic_shutdown(void);
238extern int verify_local_APIC(void);
67c5fc5c
TG
239extern void sync_Arb_IDs(void);
240extern void init_bsp_APIC(void);
241extern void setup_local_APIC(void);
739f33b3 242extern void end_local_APIC_setup(void);
2fb270f3 243extern void bsp_end_local_APIC_setup(void);
67c5fc5c 244extern void init_apic_mappings(void);
c0104d38 245void register_lapic_address(unsigned long address);
67c5fc5c
TG
246extern void setup_boot_APIC_clock(void);
247extern void setup_secondary_APIC_clock(void);
248extern int APIC_init_uniprocessor(void);
a906fdaa 249extern int apic_force_enable(unsigned long addr);
67c5fc5c
TG
250
251/*
252 * On 32bit this is mach-xxx local
253 */
254#ifdef CONFIG_X86_64
8fbbc4b4
AK
255extern int apic_is_clustered_box(void);
256#else
257static inline int apic_is_clustered_box(void)
258{
259 return 0;
260}
67c5fc5c
TG
261#endif
262
27afdf20 263extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
67c5fc5c
TG
264
265#else /* !CONFIG_X86_LOCAL_APIC */
266static inline void lapic_shutdown(void) { }
267#define local_apic_timer_c2_ok 1
f3294a33 268static inline void init_apic_mappings(void) { }
d3ec5cae 269static inline void disable_local_APIC(void) { }
736decac
TG
270# define setup_boot_APIC_clock x86_init_noop
271# define setup_secondary_APIC_clock x86_init_noop
67c5fc5c
TG
272#endif /* !CONFIG_X86_LOCAL_APIC */
273
1f75ed0c
IM
274#ifdef CONFIG_X86_64
275#define SET_APIC_ID(x) (apic->set_apic_id(x))
276#else
277
1f75ed0c
IM
278#endif
279
e2780a68
IM
280/*
281 * Copyright 2004 James Cleverdon, IBM.
282 * Subject to the GNU Public License, v.2
283 *
284 * Generic APIC sub-arch data struct.
285 *
286 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
287 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
288 * James Cleverdon.
289 */
be163a15 290struct apic {
e2780a68
IM
291 char *name;
292
293 int (*probe)(void);
294 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
fa63030e 295 int (*apic_id_valid)(int apicid);
e2780a68
IM
296 int (*apic_id_registered)(void);
297
298 u32 irq_delivery_mode;
299 u32 irq_dest_mode;
300
301 const struct cpumask *(*target_cpus)(void);
302
303 int disable_esr;
304
305 int dest_logical;
7abc0753 306 unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
e2780a68
IM
307 unsigned long (*check_apicid_present)(int apicid);
308
309 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
310 void (*init_apic_ldr)(void);
311
7abc0753 312 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
e2780a68
IM
313
314 void (*setup_apic_routing)(void);
315 int (*multi_timer_check)(int apic, int irq);
e2780a68 316 int (*cpu_present_to_apicid)(int mps_cpu);
7abc0753 317 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
e2780a68 318 void (*setup_portio_remap)(void);
e11dadab 319 int (*check_phys_apicid_present)(int phys_apicid);
e2780a68
IM
320 void (*enable_apic_mode)(void);
321 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
322
323 /*
be163a15 324 * When one of the next two hooks returns 1 the apic
e2780a68
IM
325 * is switched to this. Essentially they are additional
326 * probe functions:
327 */
328 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
329
330 unsigned int (*get_apic_id)(unsigned long x);
331 unsigned long (*set_apic_id)(unsigned int id);
332 unsigned long apic_id_mask;
333
334 unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
335 unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
336 const struct cpumask *andmask);
337
338 /* ipi */
339 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
340 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
341 int vector);
342 void (*send_IPI_allbutself)(int vector);
343 void (*send_IPI_all)(int vector);
344 void (*send_IPI_self)(int vector);
345
346 /* wakeup_secondary_cpu */
1f5bcabf 347 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
e2780a68
IM
348
349 int trampoline_phys_low;
350 int trampoline_phys_high;
351
352 void (*wait_for_init_deassert)(atomic_t *deassert);
353 void (*smp_callin_clear_local_apic)(void);
e2780a68
IM
354 void (*inquire_remote_apic)(int apicid);
355
356 /* apic ops */
357 u32 (*read)(u32 reg);
358 void (*write)(u32 reg, u32 v);
2a43195d
MT
359 /*
360 * ->eoi_write() has the same signature as ->write().
361 *
362 * Drivers can support both ->eoi_write() and ->write() by passing the same
363 * callback value. Kernel can override ->eoi_write() and fall back
364 * on write for EOI.
365 */
366 void (*eoi_write)(u32 reg, u32 v);
e2780a68
IM
367 u64 (*icr_read)(void);
368 void (*icr_write)(u32 low, u32 high);
369 void (*wait_icr_idle)(void);
370 u32 (*safe_wait_icr_idle)(void);
acb8bc09
TH
371
372#ifdef CONFIG_X86_32
373 /*
374 * Called very early during boot from get_smp_config(). It should
375 * return the logical apicid. x86_[bios]_cpu_to_apicid is
376 * initialized before this function is called.
377 *
378 * If logical apicid can't be determined that early, the function
379 * may return BAD_APICID. Logical apicid will be configured after
380 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
381 * won't be applied properly during early boot in this case.
382 */
383 int (*x86_32_early_logical_apicid)(int cpu);
89e5dc21 384
84914ed0
TH
385 /*
386 * Optional method called from setup_local_APIC() after logical
387 * apicid is guaranteed to be known to initialize apicid -> node
388 * mapping if NUMA initialization hasn't done so already. Don't
389 * add new users.
390 */
89e5dc21 391 int (*x86_32_numa_cpu_node)(int cpu);
acb8bc09 392#endif
e2780a68
IM
393};
394
0917c01f
IM
395/*
396 * Pointer to the local APIC driver in use on this system (there's
397 * always just one such driver in use - the kernel decides via an
398 * early probing process which one it picks - and then sticks to it):
399 */
be163a15 400extern struct apic *apic;
0917c01f 401
107e0e0c
SS
402/*
403 * APIC drivers are probed based on how they are listed in the .apicdrivers
404 * section. So the order is important and enforced by the ordering
405 * of different apic driver files in the Makefile.
406 *
407 * For the files having two apic drivers, we use apic_drivers()
408 * to enforce the order with in them.
409 */
410#define apic_driver(sym) \
411 static struct apic *__apicdrivers_##sym __used \
412 __aligned(sizeof(struct apic *)) \
413 __section(.apicdrivers) = { &sym }
414
415#define apic_drivers(sym1, sym2) \
416 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
417 __aligned(sizeof(struct apic *)) \
418 __section(.apicdrivers) = { &sym1, &sym2 }
419
420extern struct apic *__apicdrivers[], *__apicdrivers_end[];
421
0917c01f
IM
422/*
423 * APIC functionality to boot other CPUs - only used on SMP:
424 */
425#ifdef CONFIG_SMP
2b6163bf
YL
426extern atomic_t init_deasserted;
427extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
0917c01f 428#endif
e2780a68 429
d674cd19 430#ifdef CONFIG_X86_LOCAL_APIC
346b46be 431
e2780a68
IM
432static inline u32 apic_read(u32 reg)
433{
434 return apic->read(reg);
435}
436
437static inline void apic_write(u32 reg, u32 val)
438{
439 apic->write(reg, val);
440}
441
2a43195d
MT
442static inline void apic_eoi(void)
443{
444 apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
445}
446
e2780a68
IM
447static inline u64 apic_icr_read(void)
448{
449 return apic->icr_read();
450}
451
452static inline void apic_icr_write(u32 low, u32 high)
453{
454 apic->icr_write(low, high);
455}
456
457static inline void apic_wait_icr_idle(void)
458{
459 apic->wait_icr_idle();
460}
461
462static inline u32 safe_apic_wait_icr_idle(void)
463{
464 return apic->safe_wait_icr_idle();
465}
466
d674cd19
CG
467#else /* CONFIG_X86_LOCAL_APIC */
468
469static inline u32 apic_read(u32 reg) { return 0; }
470static inline void apic_write(u32 reg, u32 val) { }
2a43195d 471static inline void apic_eoi(void) { }
d674cd19
CG
472static inline u64 apic_icr_read(void) { return 0; }
473static inline void apic_icr_write(u32 low, u32 high) { }
474static inline void apic_wait_icr_idle(void) { }
475static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
476
477#endif /* CONFIG_X86_LOCAL_APIC */
e2780a68
IM
478
479static inline void ack_APIC_irq(void)
480{
481 /*
482 * ack_APIC_irq() actually gets compiled as a single instruction
483 * ... yummie.
484 */
2a43195d 485 apic_eoi();
e2780a68
IM
486}
487
488static inline unsigned default_get_apic_id(unsigned long x)
489{
490 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
491
42937e81 492 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
e2780a68
IM
493 return (x >> 24) & 0xFF;
494 else
495 return (x >> 24) & 0x0F;
496}
497
498/*
499 * Warm reset vector default position:
500 */
501#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
502#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
503
2b6163bf 504#ifdef CONFIG_X86_64
e2780a68
IM
505extern int default_acpi_madt_oem_check(char *, char *);
506
507extern void apic_send_IPI_self(int vector);
508
e2780a68
IM
509DECLARE_PER_CPU(int, x2apic_extra_bits);
510
511extern int default_cpu_present_to_apicid(int mps_cpu);
e11dadab 512extern int default_check_phys_apicid_present(int phys_apicid);
e2780a68
IM
513#endif
514
515static inline void default_wait_for_init_deassert(atomic_t *deassert)
516{
517 while (!atomic_read(deassert))
518 cpu_relax();
519 return;
520}
521
838312be 522extern void generic_bigsmp_probe(void);
e2780a68
IM
523
524
525#ifdef CONFIG_X86_LOCAL_APIC
526
527#include <asm/smp.h>
528
529#define APIC_DFR_VALUE (APIC_DFR_FLAT)
530
531static inline const struct cpumask *default_target_cpus(void)
532{
533#ifdef CONFIG_SMP
534 return cpu_online_mask;
535#else
536 return cpumask_of(0);
537#endif
538}
539
bf721d3a
AG
540static inline const struct cpumask *online_target_cpus(void)
541{
542 return cpu_online_mask;
543}
544
e2780a68
IM
545DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
546
547
548static inline unsigned int read_apic_id(void)
549{
550 unsigned int reg;
551
552 reg = apic_read(APIC_ID);
553
554 return apic->get_apic_id(reg);
555}
556
fa63030e
DB
557static inline int default_apic_id_valid(int apicid)
558{
b7157acf 559 return (apicid < 255);
fa63030e
DB
560}
561
e2780a68
IM
562extern void default_setup_apic_routing(void);
563
9844ab11
CG
564extern struct apic apic_noop;
565
e2780a68 566#ifdef CONFIG_X86_32
2c1b284e 567
acb8bc09
TH
568static inline int noop_x86_32_early_logical_apicid(int cpu)
569{
570 return BAD_APICID;
571}
572
e2780a68
IM
573/*
574 * Set up the logical destination ID.
575 *
576 * Intel recommends to set DFR, LDR and TPR before enabling
577 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
578 * document number 292116). So here it goes...
579 */
580extern void default_init_apic_ldr(void);
581
582static inline int default_apic_id_registered(void)
583{
584 return physid_isset(read_apic_id(), phys_cpu_present_map);
585}
586
f56e5034
YL
587static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
588{
589 return cpuid_apic >> index_msb;
590}
591
f56e5034
YL
592#endif
593
e2780a68
IM
594static inline unsigned int
595default_cpu_mask_to_apicid(const struct cpumask *cpumask)
596{
f56e5034 597 return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
e2780a68
IM
598}
599
600static inline unsigned int
601default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
602 const struct cpumask *andmask)
603{
604 unsigned long mask1 = cpumask_bits(cpumask)[0];
605 unsigned long mask2 = cpumask_bits(andmask)[0];
606 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
607
608 return (unsigned int)(mask1 & mask2 & mask3);
609}
610
7abc0753 611static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
e2780a68 612{
7abc0753 613 return physid_isset(apicid, *map);
e2780a68
IM
614}
615
616static inline unsigned long default_check_apicid_present(int bit)
617{
618 return physid_isset(bit, phys_cpu_present_map);
619}
620
7abc0753 621static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
e2780a68 622{
7abc0753 623 *retmap = *phys_map;
e2780a68
IM
624}
625
e2780a68
IM
626static inline int __default_cpu_present_to_apicid(int mps_cpu)
627{
628 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
629 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
630 else
631 return BAD_APICID;
632}
633
634static inline int
e11dadab 635__default_check_phys_apicid_present(int phys_apicid)
e2780a68 636{
e11dadab 637 return physid_isset(phys_apicid, phys_cpu_present_map);
e2780a68
IM
638}
639
640#ifdef CONFIG_X86_32
641static inline int default_cpu_present_to_apicid(int mps_cpu)
642{
643 return __default_cpu_present_to_apicid(mps_cpu);
644}
645
646static inline int
e11dadab 647default_check_phys_apicid_present(int phys_apicid)
e2780a68 648{
e11dadab 649 return __default_check_phys_apicid_present(phys_apicid);
e2780a68
IM
650}
651#else
652extern int default_cpu_present_to_apicid(int mps_cpu);
e11dadab 653extern int default_check_phys_apicid_present(int phys_apicid);
e2780a68
IM
654#endif
655
e2780a68
IM
656#endif /* CONFIG_X86_LOCAL_APIC */
657
1965aae3 658#endif /* _ASM_X86_APIC_H */
This page took 0.442708 seconds and 5 git commands to generate.