x86, irq: Move IOAPIC related declarations from hw_irq.h into io_apic.h
[deliverable/linux.git] / arch / x86 / include / asm / io_apic.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_IO_APIC_H
2#define _ASM_X86_IO_APIC_H
e1d91978 3
a1a33fa3 4#include <linux/types.h>
e1d91978
TG
5#include <asm/mpspec.h>
6#include <asm/apicdef.h>
9d6a4d08 7#include <asm/irq_vectors.h>
4a8e2a31 8#include <asm/x86_init.h>
e1d91978
TG
9/*
10 * Intel IO-APIC support for SMP and UP systems.
11 *
12 * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar
13 */
14
d3f020d2
CG
15/* I/O Unit Redirection Table */
16#define IO_APIC_REDIR_VECTOR_MASK 0x000FF
17#define IO_APIC_REDIR_DEST_LOGICAL 0x00800
18#define IO_APIC_REDIR_DEST_PHYSICAL 0x00000
19#define IO_APIC_REDIR_SEND_PENDING (1 << 12)
20#define IO_APIC_REDIR_REMOTE_IRR (1 << 14)
21#define IO_APIC_REDIR_LEVEL_TRIGGER (1 << 15)
22#define IO_APIC_REDIR_MASKED (1 << 16)
23
e1d91978
TG
24/*
25 * The structure of the IO-APIC:
26 */
27union IO_APIC_reg_00 {
28 u32 raw;
29 struct {
30 u32 __reserved_2 : 14,
31 LTS : 1,
32 delivery_type : 1,
33 __reserved_1 : 8,
34 ID : 8;
35 } __attribute__ ((packed)) bits;
36};
37
38union IO_APIC_reg_01 {
39 u32 raw;
40 struct {
41 u32 version : 8,
42 __reserved_2 : 7,
43 PRQ : 1,
44 entries : 8,
45 __reserved_1 : 8;
46 } __attribute__ ((packed)) bits;
47};
48
49union IO_APIC_reg_02 {
50 u32 raw;
51 struct {
52 u32 __reserved_2 : 24,
53 arbitration : 4,
54 __reserved_1 : 4;
55 } __attribute__ ((packed)) bits;
56};
57
58union IO_APIC_reg_03 {
59 u32 raw;
60 struct {
61 u32 boot_DT : 1,
62 __reserved_1 : 31;
63 } __attribute__ ((packed)) bits;
64};
65
e1d91978
TG
66struct IO_APIC_route_entry {
67 __u32 vector : 8,
68 delivery_mode : 3, /* 000: FIXED
69 * 001: lowest prio
70 * 111: ExtINT
71 */
72 dest_mode : 1, /* 0: physical, 1: logical */
73 delivery_status : 1,
74 polarity : 1,
75 irr : 1,
76 trigger : 1, /* 0: edge, 1: level */
77 mask : 1, /* 0: enabled, 1: disabled */
78 __reserved_2 : 15;
79
e1d91978
TG
80 __u32 __reserved_3 : 24,
81 dest : 8;
e1d91978 82} __attribute__ ((packed));
e1d91978 83
89027d35
SS
84struct IR_IO_APIC_route_entry {
85 __u64 vector : 8,
86 zero : 3,
87 index2 : 1,
88 delivery_status : 1,
89 polarity : 1,
90 irr : 1,
91 trigger : 1,
92 mask : 1,
93 reserved : 31,
94 format : 1,
95 index : 15;
e1d91978
TG
96} __attribute__ ((packed));
97
abb00522
TG
98#define IOAPIC_AUTO -1
99#define IOAPIC_EDGE 0
100#define IOAPIC_LEVEL 1
d7f3d478
JL
101#define IOAPIC_MAP_ALLOC 0x1
102#define IOAPIC_MAP_CHECK 0x2
abb00522 103
e1d91978
TG
104#ifdef CONFIG_X86_IO_APIC
105
106/*
107 * # of IO-APICs and # of IRQ routing registers
108 */
109extern int nr_ioapics;
e1d91978 110
d5371430
SS
111extern int mpc_ioapic_id(int ioapic);
112extern unsigned int mpc_ioapic_addr(int ioapic);
c040aaeb 113extern struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic);
a1a33fa3 114
d5371430 115#define MP_MAX_IOAPIC_PIN 127
e1d91978
TG
116
117/* # of MP IRQ source entries */
118extern int mp_irq_entries;
119
120/* MP IRQ source entries */
c2c21745 121extern struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
e1d91978 122
e1d91978
TG
123/* Older SiS APIC requires we rewrite the index register */
124extern int sis_apic_bug;
125
126/* 1 if "noapic" boot option passed */
127extern int skip_ioapic_setup;
128
a9322f64
SA
129/* 1 if "noapic" boot option passed */
130extern int noioapicquirk;
131
9197979b
SA
132/* -1 if "noapic" boot option passed */
133extern int noioapicreroute;
134
8643e28d
JL
135extern unsigned long io_apic_irqs;
136
137#define IO_APIC_IRQ(x) (((x) >= NR_IRQS_LEGACY) || ((1 << (x)) & io_apic_irqs))
138
e1d91978
TG
139/*
140 * If we use the IO-APIC for IRQ routing, disable automatic
141 * assignment of PCI IRQ's.
142 */
143#define io_apic_assign_pci_irqs \
144 (mp_irq_entries && !skip_ioapic_setup && io_apic_irqs)
145
9b1b0e42 146struct irq_cfg;
857fdc53 147extern void ioapic_insert_resources(void);
e1d91978 148
9b1b0e42
JR
149extern int native_setup_ioapic_entry(int, struct IO_APIC_route_entry *,
150 unsigned int, int,
151 struct io_apic_irq_attr *);
152extern void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg);
a6a25dd3 153
da165322 154extern void native_eoi_ioapic_pin(int apic, int pin, int vector);
ff973d04 155
31dce14a
SS
156extern int save_ioapic_entries(void);
157extern void mask_ioapic_entries(void);
158extern int restore_ioapic_entries(void);
4dc2f96c 159
de934103 160extern void setup_ioapic_ids_from_mpc(void);
a38c5380 161extern void setup_ioapic_ids_from_mpc_nocheck(void);
2a4ab640 162
8643e28d
JL
163struct io_apic_irq_attr {
164 int ioapic;
165 int ioapic_pin;
166 int trigger;
167 int polarity;
168};
169
d7f3d478
JL
170enum ioapic_domain_type {
171 IOAPIC_DOMAIN_INVALID,
172 IOAPIC_DOMAIN_LEGACY,
173 IOAPIC_DOMAIN_STRICT,
174 IOAPIC_DOMAIN_DYNAMIC,
175};
176
177struct device_node;
15a3c7cc 178struct irq_domain;
d7f3d478 179struct irq_domain_ops;
15a3c7cc 180
d7f3d478
JL
181struct ioapic_domain_cfg {
182 enum ioapic_domain_type type;
183 const struct irq_domain_ops *ops;
184 struct device_node *dev;
185};
186
2a4ab640 187struct mp_ioapic_gsi{
eddb0c55
EB
188 u32 gsi_base;
189 u32 gsi_end;
2a4ab640 190};
a4384df3 191extern u32 gsi_top;
3eb2be5f
JL
192
193extern int mp_find_ioapic(u32 gsi);
194extern int mp_find_ioapic_pin(int ioapic, u32 gsi);
18e48551 195extern u32 mp_pin_to_gsi(int ioapic, int pin);
d7f3d478 196extern int mp_map_gsi_to_irq(u32 gsi, unsigned int flags);
df334bea 197extern void mp_unmap_irq(int irq);
35ef9c94
JL
198extern int mp_register_ioapic(int id, u32 address, u32 gsi_base,
199 struct ioapic_domain_cfg *cfg);
15516a3b 200extern int mp_unregister_ioapic(u32 gsi_base);
e89900c9 201extern int mp_ioapic_registered(u32 gsi_base);
15a3c7cc
JL
202extern int mp_irqdomain_map(struct irq_domain *domain, unsigned int virq,
203 irq_hw_number_t hwirq);
df334bea 204extern void mp_irqdomain_unmap(struct irq_domain *domain, unsigned int virq);
15a3c7cc 205extern int mp_set_gsi_attr(u32 gsi, int trigger, int polarity, int node);
05ddafb1 206extern void __init pre_init_apic_IRQ0(void);
2a4ab640 207
2d8009ba
FT
208extern void mp_save_irq(struct mpc_intsrc *m);
209
7167d08e
HK
210extern void disable_ioapic_support(void);
211
4a8e2a31
KRW
212extern void __init native_io_apic_init_mappings(void);
213extern unsigned int native_io_apic_read(unsigned int apic, unsigned int reg);
214extern void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int val);
215extern void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int val);
1c4248ca 216extern void native_disable_io_apic(void);
afcc8a40
JR
217extern void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries);
218extern void intel_ir_io_apic_print_entries(unsigned int apic, unsigned int nr_entries);
373dd7a2
JR
219extern int native_ioapic_set_affinity(struct irq_data *,
220 const struct cpumask *,
221 bool);
4a8e2a31
KRW
222
223static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
224{
225 return x86_io_apic_ops.read(apic, reg);
226}
227
228static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
229{
230 x86_io_apic_ops.write(apic, reg, value);
231}
232static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
233{
234 x86_io_apic_ops.modify(apic, reg, value);
235}
da165322
JR
236
237extern void io_apic_eoi(unsigned int apic, unsigned int vector);
238
8643e28d
JL
239extern void setup_IO_APIC(void);
240extern void enable_IO_APIC(void);
241extern void disable_IO_APIC(void);
242extern void setup_ioapic_dest(void);
243extern int IO_APIC_get_PCI_irq_vector(int bus, int devfn, int pin);
244extern void print_IO_APICs(void);
e1d91978 245#else /* !CONFIG_X86_IO_APIC */
78f28b7c 246
8643e28d 247#define IO_APIC_IRQ(x) 0
e1d91978 248#define io_apic_assign_pci_irqs 0
de934103 249#define setup_ioapic_ids_from_mpc x86_init_noop
857fdc53 250static inline void ioapic_insert_resources(void) { }
8643e28d 251static inline void print_IO_APICs(void) {}
a4384df3 252#define gsi_top (NR_IRQS_LEGACY)
eddb0c55 253static inline int mp_find_ioapic(u32 gsi) { return 0; }
18e48551 254static inline u32 mp_pin_to_gsi(int ioapic, int pin) { return UINT_MAX; }
d7f3d478 255static inline int mp_map_gsi_to_irq(u32 gsi, unsigned int flags) { return gsi; }
df334bea 256static inline void mp_unmap_irq(int irq) { }
78f28b7c 257
31dce14a 258static inline int save_ioapic_entries(void)
7d0f1926
HK
259{
260 return -ENOMEM;
261}
262
31dce14a
SS
263static inline void mask_ioapic_entries(void) { }
264static inline int restore_ioapic_entries(void)
7d0f1926
HK
265{
266 return -ENOMEM;
267}
268
b6a1432d 269static inline void mp_save_irq(struct mpc_intsrc *m) { };
7167d08e 270static inline void disable_ioapic_support(void) { }
4a8e2a31
KRW
271#define native_io_apic_init_mappings NULL
272#define native_io_apic_read NULL
273#define native_io_apic_write NULL
274#define native_io_apic_modify NULL
1c4248ca 275#define native_disable_io_apic NULL
afcc8a40 276#define native_io_apic_print_entries NULL
373dd7a2 277#define native_ioapic_set_affinity NULL
a6a25dd3 278#define native_setup_ioapic_entry NULL
da165322 279#define native_eoi_ioapic_pin NULL
96a388de 280#endif
e1d91978 281
1965aae3 282#endif /* _ASM_X86_IO_APIC_H */
This page took 0.58047 seconds and 5 git commands to generate.