x86: Replace uses of current_cpu_data with this_cpu ops
[deliverable/linux.git] / arch / x86 / include / asm / processor.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
c758ecf6 3
053de044
GOC
4#include <asm/processor-flags.h>
5
683e0253
GOC
6/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
2f66dcc9
GOC
10#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
2f66dcc9
GOC
13#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
c72dcf83 17#include <asm/system.h>
2f66dcc9 18#include <asm/page.h>
54321d94 19#include <asm/pgtable_types.h>
5300db88 20#include <asm/percpu.h>
2f66dcc9
GOC
21#include <asm/msr.h>
22#include <asm/desc_defs.h>
bd61643e 23#include <asm/nops.h>
4d46a89e 24
2f66dcc9 25#include <linux/personality.h>
5300db88
GOC
26#include <linux/cpumask.h>
27#include <linux/cache.h>
2f66dcc9 28#include <linux/threads.h>
5cbc19a9 29#include <linux/math64.h>
2f66dcc9 30#include <linux/init.h>
faa4602e 31#include <linux/err.h>
c72dcf83 32
b332828c 33#define HBP_NUM 4
0ccb8acc
GOC
34/*
35 * Default implementation of macro that returns current
36 * instruction pointer ("program counter").
37 */
38static inline void *current_text_addr(void)
39{
40 void *pc;
4d46a89e
IM
41
42 asm volatile("mov $1f, %0; 1:":"=r" (pc));
43
0ccb8acc
GOC
44 return pc;
45}
46
dbcb4660 47#ifdef CONFIG_X86_VSMP
4d46a89e
IM
48# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
49# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
dbcb4660 50#else
4d46a89e
IM
51# define ARCH_MIN_TASKALIGN 16
52# define ARCH_MIN_MMSTRUCT_ALIGN 0
dbcb4660
GOC
53#endif
54
5300db88
GOC
55/*
56 * CPU type and hardware bug flags. Kept separately for each CPU.
57 * Members of this structure are referenced in head.S, so think twice
58 * before touching them. [mj]
59 */
60
61struct cpuinfo_x86 {
4d46a89e
IM
62 __u8 x86; /* CPU family */
63 __u8 x86_vendor; /* CPU vendor */
64 __u8 x86_model;
65 __u8 x86_mask;
5300db88 66#ifdef CONFIG_X86_32
4d46a89e
IM
67 char wp_works_ok; /* It doesn't on 386's */
68
69 /* Problems on some 486Dx4's and old 386's: */
70 char hlt_works_ok;
71 char hard_math;
72 char rfu;
73 char fdiv_bug;
74 char f00f_bug;
75 char coma_bug;
76 char pad0;
5300db88 77#else
4d46a89e 78 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
b1882e68 79 int x86_tlbsize;
13c6c532 80#endif
4d46a89e
IM
81 __u8 x86_virt_bits;
82 __u8 x86_phys_bits;
83 /* CPUID returned core id bits: */
84 __u8 x86_coreid_bits;
85 /* Max extended CPUID function supported: */
86 __u32 extended_cpuid_level;
4d46a89e
IM
87 /* Maximum supported CPUID level, -1=no CPUID: */
88 int cpuid_level;
89 __u32 x86_capability[NCAPINTS];
90 char x86_vendor_id[16];
91 char x86_model_id[64];
92 /* in KB - valid for CPUS which support this call: */
93 int x86_cache_size;
94 int x86_cache_alignment; /* In bytes */
95 int x86_power;
96 unsigned long loops_per_jiffy;
5300db88 97#ifdef CONFIG_SMP
4d46a89e 98 /* cpus sharing the last level cache: */
155dd720 99 cpumask_var_t llc_shared_map;
5300db88 100#endif
4d46a89e
IM
101 /* cpuid returned max cores value: */
102 u16 x86_max_cores;
103 u16 apicid;
01aaea1a 104 u16 initial_apicid;
4d46a89e 105 u16 x86_clflush_size;
5300db88 106#ifdef CONFIG_SMP
4d46a89e
IM
107 /* number of cores as seen by the OS: */
108 u16 booted_cores;
109 /* Physical processor id: */
110 u16 phys_proc_id;
111 /* Core id: */
112 u16 cpu_core_id;
6057b4d3
AH
113 /* Compute unit id */
114 u8 compute_unit_id;
4d46a89e
IM
115 /* Index into per_cpu list: */
116 u16 cpu_index;
5300db88
GOC
117#endif
118} __attribute__((__aligned__(SMP_CACHE_BYTES)));
119
4d46a89e
IM
120#define X86_VENDOR_INTEL 0
121#define X86_VENDOR_CYRIX 1
122#define X86_VENDOR_AMD 2
123#define X86_VENDOR_UMC 3
4d46a89e
IM
124#define X86_VENDOR_CENTAUR 5
125#define X86_VENDOR_TRANSMETA 7
126#define X86_VENDOR_NSC 8
127#define X86_VENDOR_NUM 9
128
129#define X86_VENDOR_UNKNOWN 0xff
5300db88 130
1a53905a
GOC
131/*
132 * capabilities of CPUs
133 */
4d46a89e
IM
134extern struct cpuinfo_x86 boot_cpu_data;
135extern struct cpuinfo_x86 new_cpu_data;
136
137extern struct tss_struct doublefault_tss;
3e0c3737
YL
138extern __u32 cpu_caps_cleared[NCAPINTS];
139extern __u32 cpu_caps_set[NCAPINTS];
5300db88
GOC
140
141#ifdef CONFIG_SMP
9b8de747 142DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
5300db88 143#define cpu_data(cpu) per_cpu(cpu_info, cpu)
5300db88 144#else
7b543a53 145#define cpu_info boot_cpu_data
5300db88 146#define cpu_data(cpu) boot_cpu_data
5300db88
GOC
147#endif
148
1c6c727d
JS
149extern const struct seq_operations cpuinfo_op;
150
3d3f487c
GC
151static inline int hlt_works(int cpu)
152{
153#ifdef CONFIG_X86_32
154 return cpu_data(cpu).hlt_works_ok;
155#else
156 return 1;
157#endif
158}
159
4d46a89e
IM
160#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
161
162extern void cpu_detect(struct cpuinfo_x86 *c);
1a53905a 163
8fd329a1
JS
164extern struct pt_regs *idle_regs(struct pt_regs *);
165
f580366f 166extern void early_cpu_init(void);
1a53905a
GOC
167extern void identify_boot_cpu(void);
168extern void identify_secondary_cpu(struct cpuinfo_x86 *);
5300db88
GOC
169extern void print_cpu_info(struct cpuinfo_x86 *);
170extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
171extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
172extern unsigned short num_cache_leaves;
173
bbb65d2d 174extern void detect_extended_topology(struct cpuinfo_x86 *c);
1a53905a 175extern void detect_ht(struct cpuinfo_x86 *c);
1a53905a 176
c758ecf6 177static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
4d46a89e 178 unsigned int *ecx, unsigned int *edx)
c758ecf6
GOC
179{
180 /* ecx is often an input as well as an output. */
45a94d7c 181 asm volatile("cpuid"
cca2e6f8
JP
182 : "=a" (*eax),
183 "=b" (*ebx),
184 "=c" (*ecx),
185 "=d" (*edx)
186 : "0" (*eax), "2" (*ecx));
c758ecf6
GOC
187}
188
c72dcf83
GOC
189static inline void load_cr3(pgd_t *pgdir)
190{
191 write_cr3(__pa(pgdir));
192}
c758ecf6 193
ca241c75
GOC
194#ifdef CONFIG_X86_32
195/* This is the TSS defined by the hardware. */
196struct x86_hw_tss {
4d46a89e
IM
197 unsigned short back_link, __blh;
198 unsigned long sp0;
199 unsigned short ss0, __ss0h;
200 unsigned long sp1;
201 /* ss1 caches MSR_IA32_SYSENTER_CS: */
202 unsigned short ss1, __ss1h;
203 unsigned long sp2;
204 unsigned short ss2, __ss2h;
205 unsigned long __cr3;
206 unsigned long ip;
207 unsigned long flags;
208 unsigned long ax;
209 unsigned long cx;
210 unsigned long dx;
211 unsigned long bx;
212 unsigned long sp;
213 unsigned long bp;
214 unsigned long si;
215 unsigned long di;
216 unsigned short es, __esh;
217 unsigned short cs, __csh;
218 unsigned short ss, __ssh;
219 unsigned short ds, __dsh;
220 unsigned short fs, __fsh;
221 unsigned short gs, __gsh;
222 unsigned short ldt, __ldth;
223 unsigned short trace;
224 unsigned short io_bitmap_base;
225
ca241c75
GOC
226} __attribute__((packed));
227#else
228struct x86_hw_tss {
4d46a89e
IM
229 u32 reserved1;
230 u64 sp0;
231 u64 sp1;
232 u64 sp2;
233 u64 reserved2;
234 u64 ist[7];
235 u32 reserved3;
236 u32 reserved4;
237 u16 reserved5;
238 u16 io_bitmap_base;
239
ca241c75
GOC
240} __attribute__((packed)) ____cacheline_aligned;
241#endif
242
243/*
4d46a89e 244 * IO-bitmap sizes:
ca241c75 245 */
4d46a89e
IM
246#define IO_BITMAP_BITS 65536
247#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
248#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
249#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
250#define INVALID_IO_BITMAP_OFFSET 0x8000
ca241c75
GOC
251
252struct tss_struct {
4d46a89e
IM
253 /*
254 * The hardware state:
255 */
256 struct x86_hw_tss x86_tss;
ca241c75
GOC
257
258 /*
259 * The extra 1 is there because the CPU will access an
260 * additional byte beyond the end of the IO permission
261 * bitmap. The extra byte must be all 1 bits, and must
262 * be within the limit.
263 */
4d46a89e 264 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
4d46a89e 265
ca241c75 266 /*
4d46a89e 267 * .. and then another 0x100 bytes for the emergency kernel stack:
ca241c75 268 */
4d46a89e
IM
269 unsigned long stack[64];
270
84e65b0a 271} ____cacheline_aligned;
ca241c75 272
9b8de747 273DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
ca241c75 274
4d46a89e
IM
275/*
276 * Save the original ist values for checking stack pointers during debugging
277 */
1a53905a 278struct orig_ist {
4d46a89e 279 unsigned long ist[7];
1a53905a
GOC
280};
281
99f8ecdf 282#define MXCSR_DEFAULT 0x1f80
46265df0 283
99f8ecdf 284struct i387_fsave_struct {
ca9cda2f
IM
285 u32 cwd; /* FPU Control Word */
286 u32 swd; /* FPU Status Word */
287 u32 twd; /* FPU Tag Word */
288 u32 fip; /* FPU IP Offset */
289 u32 fcs; /* FPU IP Selector */
290 u32 foo; /* FPU Operand Pointer Offset */
291 u32 fos; /* FPU Operand Pointer Selector */
292
293 /* 8*10 bytes for each FP-reg = 80 bytes: */
4d46a89e 294 u32 st_space[20];
ca9cda2f
IM
295
296 /* Software status information [not touched by FSAVE ]: */
4d46a89e 297 u32 status;
46265df0
GOC
298};
299
46265df0 300struct i387_fxsave_struct {
ca9cda2f
IM
301 u16 cwd; /* Control Word */
302 u16 swd; /* Status Word */
303 u16 twd; /* Tag Word */
304 u16 fop; /* Last Instruction Opcode */
99f8ecdf
RM
305 union {
306 struct {
ca9cda2f
IM
307 u64 rip; /* Instruction Pointer */
308 u64 rdp; /* Data Pointer */
99f8ecdf
RM
309 };
310 struct {
ca9cda2f
IM
311 u32 fip; /* FPU IP Offset */
312 u32 fcs; /* FPU IP Selector */
313 u32 foo; /* FPU Operand Offset */
314 u32 fos; /* FPU Operand Selector */
99f8ecdf
RM
315 };
316 };
ca9cda2f
IM
317 u32 mxcsr; /* MXCSR Register State */
318 u32 mxcsr_mask; /* MXCSR Mask */
319
320 /* 8*16 bytes for each FP-reg = 128 bytes: */
4d46a89e 321 u32 st_space[32];
ca9cda2f
IM
322
323 /* 16*16 bytes for each XMM-reg = 256 bytes: */
4d46a89e 324 u32 xmm_space[64];
ca9cda2f 325
bdd8caba
SS
326 u32 padding[12];
327
328 union {
329 u32 padding1[12];
330 u32 sw_reserved[12];
331 };
4d46a89e 332
46265df0
GOC
333} __attribute__((aligned(16)));
334
99f8ecdf 335struct i387_soft_struct {
4d46a89e
IM
336 u32 cwd;
337 u32 swd;
338 u32 twd;
339 u32 fip;
340 u32 fcs;
341 u32 foo;
342 u32 fos;
343 /* 8*10 bytes for each FP-reg = 80 bytes: */
344 u32 st_space[20];
345 u8 ftop;
346 u8 changed;
347 u8 lookahead;
348 u8 no_update;
349 u8 rm;
350 u8 alimit;
ae6af41f 351 struct math_emu_info *info;
4d46a89e 352 u32 entry_eip;
99f8ecdf
RM
353};
354
a30469e7
SS
355struct ymmh_struct {
356 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
357 u32 ymmh_space[64];
358};
359
dc1e35c6
SS
360struct xsave_hdr_struct {
361 u64 xstate_bv;
362 u64 reserved1[2];
363 u64 reserved2[5];
364} __attribute__((packed));
365
366struct xsave_struct {
367 struct i387_fxsave_struct i387;
368 struct xsave_hdr_struct xsave_hdr;
a30469e7 369 struct ymmh_struct ymmh;
dc1e35c6
SS
370 /* new processor state extensions will go here */
371} __attribute__ ((packed, aligned (64)));
372
61c4628b 373union thread_xstate {
99f8ecdf 374 struct i387_fsave_struct fsave;
46265df0 375 struct i387_fxsave_struct fxsave;
4d46a89e 376 struct i387_soft_struct soft;
b359e8a4 377 struct xsave_struct xsave;
46265df0
GOC
378};
379
86603283
AK
380struct fpu {
381 union thread_xstate *state;
382};
383
fe676203 384#ifdef CONFIG_X86_64
2f66dcc9 385DECLARE_PER_CPU(struct orig_ist, orig_ist);
26f80bd6 386
947e76cd
BG
387union irq_stack_union {
388 char irq_stack[IRQ_STACK_SIZE];
389 /*
390 * GCC hardcodes the stack canary as %gs:40. Since the
391 * irq_stack is the object at %gs:0, we reserve the bottom
392 * 48 bytes of the irq stack for the canary.
393 */
394 struct {
395 char gs_base[40];
396 unsigned long stack_canary;
397 };
398};
399
9b8de747 400DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
2add8e23
BG
401DECLARE_INIT_PER_CPU(irq_stack_union);
402
26f80bd6 403DECLARE_PER_CPU(char *, irq_stack_ptr);
9766cdbc
JSR
404DECLARE_PER_CPU(unsigned int, irq_count);
405extern unsigned long kernel_eflags;
406extern asmlinkage void ignore_sysret(void);
60a5317f
TH
407#else /* X86_64 */
408#ifdef CONFIG_CC_STACKPROTECTOR
1ea0d14e
JF
409/*
410 * Make sure stack canary segment base is cached-aligned:
411 * "For Intel Atom processors, avoid non zero segment base address
412 * that is not aligned to cache line boundary at all cost."
413 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
414 */
415struct stack_canary {
416 char __pad[20]; /* canary at %gs:20 */
417 unsigned long canary;
418};
53f82452 419DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
96a388de 420#endif
60a5317f 421#endif /* X86_64 */
c758ecf6 422
61c4628b 423extern unsigned int xstate_size;
aa283f49
SS
424extern void free_thread_xstate(struct task_struct *);
425extern struct kmem_cache *task_xstate_cachep;
683e0253 426
24f1e32c
FW
427struct perf_event;
428
cb38d377 429struct thread_struct {
4d46a89e
IM
430 /* Cached TLS descriptors: */
431 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
432 unsigned long sp0;
433 unsigned long sp;
cb38d377 434#ifdef CONFIG_X86_32
4d46a89e 435 unsigned long sysenter_cs;
cb38d377 436#else
4d46a89e
IM
437 unsigned long usersp; /* Copy from PDA */
438 unsigned short es;
439 unsigned short ds;
440 unsigned short fsindex;
441 unsigned short gsindex;
cb38d377 442#endif
0c23590f 443#ifdef CONFIG_X86_32
4d46a89e 444 unsigned long ip;
0c23590f 445#endif
d756f4ad 446#ifdef CONFIG_X86_64
4d46a89e 447 unsigned long fs;
d756f4ad 448#endif
4d46a89e 449 unsigned long gs;
24f1e32c
FW
450 /* Save middle states of ptrace breakpoints */
451 struct perf_event *ptrace_bps[HBP_NUM];
452 /* Debug status used for traps, single steps, etc... */
453 unsigned long debugreg6;
326264a0
FW
454 /* Keep track of the exact dr7 value set by the user */
455 unsigned long ptrace_dr7;
4d46a89e
IM
456 /* Fault info: */
457 unsigned long cr2;
458 unsigned long trap_no;
459 unsigned long error_code;
61c4628b 460 /* floating point and extended processor state */
86603283 461 struct fpu fpu;
cb38d377 462#ifdef CONFIG_X86_32
4d46a89e 463 /* Virtual 86 mode info */
cb38d377
GOC
464 struct vm86_struct __user *vm86_info;
465 unsigned long screen_bitmap;
4d46a89e
IM
466 unsigned long v86flags;
467 unsigned long v86mask;
468 unsigned long saved_sp0;
469 unsigned int saved_fs;
470 unsigned int saved_gs;
cb38d377 471#endif
4d46a89e
IM
472 /* IO permissions: */
473 unsigned long *io_bitmap_ptr;
474 unsigned long iopl;
475 /* Max allowed port in the bitmap, in bytes: */
476 unsigned io_bitmap_max;
cb38d377
GOC
477};
478
1b46cbe0
GOC
479static inline unsigned long native_get_debugreg(int regno)
480{
4d46a89e 481 unsigned long val = 0; /* Damn you, gcc! */
1b46cbe0
GOC
482
483 switch (regno) {
484 case 0:
cca2e6f8
JP
485 asm("mov %%db0, %0" :"=r" (val));
486 break;
1b46cbe0 487 case 1:
cca2e6f8
JP
488 asm("mov %%db1, %0" :"=r" (val));
489 break;
1b46cbe0 490 case 2:
cca2e6f8
JP
491 asm("mov %%db2, %0" :"=r" (val));
492 break;
1b46cbe0 493 case 3:
cca2e6f8
JP
494 asm("mov %%db3, %0" :"=r" (val));
495 break;
1b46cbe0 496 case 6:
cca2e6f8
JP
497 asm("mov %%db6, %0" :"=r" (val));
498 break;
1b46cbe0 499 case 7:
cca2e6f8
JP
500 asm("mov %%db7, %0" :"=r" (val));
501 break;
1b46cbe0
GOC
502 default:
503 BUG();
504 }
505 return val;
506}
507
508static inline void native_set_debugreg(int regno, unsigned long value)
509{
510 switch (regno) {
511 case 0:
4d46a89e 512 asm("mov %0, %%db0" ::"r" (value));
1b46cbe0
GOC
513 break;
514 case 1:
4d46a89e 515 asm("mov %0, %%db1" ::"r" (value));
1b46cbe0
GOC
516 break;
517 case 2:
4d46a89e 518 asm("mov %0, %%db2" ::"r" (value));
1b46cbe0
GOC
519 break;
520 case 3:
4d46a89e 521 asm("mov %0, %%db3" ::"r" (value));
1b46cbe0
GOC
522 break;
523 case 6:
4d46a89e 524 asm("mov %0, %%db6" ::"r" (value));
1b46cbe0
GOC
525 break;
526 case 7:
4d46a89e 527 asm("mov %0, %%db7" ::"r" (value));
1b46cbe0
GOC
528 break;
529 default:
530 BUG();
531 }
532}
533
62d7d7ed
GOC
534/*
535 * Set IOPL bits in EFLAGS from given mask
536 */
537static inline void native_set_iopl_mask(unsigned mask)
538{
539#ifdef CONFIG_X86_32
540 unsigned int reg;
4d46a89e 541
cca2e6f8
JP
542 asm volatile ("pushfl;"
543 "popl %0;"
544 "andl %1, %0;"
545 "orl %2, %0;"
546 "pushl %0;"
547 "popfl"
548 : "=&r" (reg)
549 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
62d7d7ed
GOC
550#endif
551}
552
4d46a89e
IM
553static inline void
554native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
7818a1e0
GOC
555{
556 tss->x86_tss.sp0 = thread->sp0;
557#ifdef CONFIG_X86_32
4d46a89e 558 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
7818a1e0
GOC
559 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
560 tss->x86_tss.ss1 = thread->sysenter_cs;
561 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
562 }
563#endif
564}
1b46cbe0 565
e801f864
GOC
566static inline void native_swapgs(void)
567{
568#ifdef CONFIG_X86_64
569 asm volatile("swapgs" ::: "memory");
570#endif
571}
572
7818a1e0
GOC
573#ifdef CONFIG_PARAVIRT
574#include <asm/paravirt.h>
575#else
4d46a89e
IM
576#define __cpuid native_cpuid
577#define paravirt_enabled() 0
1b46cbe0
GOC
578
579/*
580 * These special macros can be used to get or set a debugging register
581 */
582#define get_debugreg(var, register) \
583 (var) = native_get_debugreg(register)
584#define set_debugreg(value, register) \
585 native_set_debugreg(register, value)
586
cca2e6f8
JP
587static inline void load_sp0(struct tss_struct *tss,
588 struct thread_struct *thread)
7818a1e0
GOC
589{
590 native_load_sp0(tss, thread);
591}
592
62d7d7ed 593#define set_iopl_mask native_set_iopl_mask
1b46cbe0
GOC
594#endif /* CONFIG_PARAVIRT */
595
596/*
597 * Save the cr4 feature set we're using (ie
598 * Pentium 4MB enable and PPro Global page
599 * enable), so that any CPU's that boot up
600 * after us can get the correct flags.
601 */
4d46a89e 602extern unsigned long mmu_cr4_features;
1b46cbe0
GOC
603
604static inline void set_in_cr4(unsigned long mask)
605{
2df7a6e9 606 unsigned long cr4;
4d46a89e 607
1b46cbe0
GOC
608 mmu_cr4_features |= mask;
609 cr4 = read_cr4();
610 cr4 |= mask;
611 write_cr4(cr4);
612}
613
614static inline void clear_in_cr4(unsigned long mask)
615{
2df7a6e9 616 unsigned long cr4;
4d46a89e 617
1b46cbe0
GOC
618 mmu_cr4_features &= ~mask;
619 cr4 = read_cr4();
620 cr4 &= ~mask;
621 write_cr4(cr4);
622}
623
fc87e906 624typedef struct {
4d46a89e 625 unsigned long seg;
fc87e906
GOC
626} mm_segment_t;
627
628
683e0253
GOC
629/*
630 * create a kernel thread without removing it from tasklists
631 */
632extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
633
634/* Free all resources held by a thread. */
635extern void release_thread(struct task_struct *);
636
4d46a89e 637/* Prepare to copy thread state - unlazy all lazy state */
683e0253 638extern void prepare_to_copy(struct task_struct *tsk);
1b46cbe0 639
683e0253 640unsigned long get_wchan(struct task_struct *p);
c758ecf6
GOC
641
642/*
643 * Generic CPUID function
644 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
645 * resulting in stale register contents being returned.
646 */
647static inline void cpuid(unsigned int op,
648 unsigned int *eax, unsigned int *ebx,
649 unsigned int *ecx, unsigned int *edx)
650{
651 *eax = op;
652 *ecx = 0;
653 __cpuid(eax, ebx, ecx, edx);
654}
655
656/* Some CPUID calls want 'count' to be placed in ecx */
657static inline void cpuid_count(unsigned int op, int count,
658 unsigned int *eax, unsigned int *ebx,
659 unsigned int *ecx, unsigned int *edx)
660{
661 *eax = op;
662 *ecx = count;
663 __cpuid(eax, ebx, ecx, edx);
664}
665
666/*
667 * CPUID functions returning a single datum
668 */
669static inline unsigned int cpuid_eax(unsigned int op)
670{
671 unsigned int eax, ebx, ecx, edx;
672
673 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 674
c758ecf6
GOC
675 return eax;
676}
4d46a89e 677
c758ecf6
GOC
678static inline unsigned int cpuid_ebx(unsigned int op)
679{
680 unsigned int eax, ebx, ecx, edx;
681
682 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 683
c758ecf6
GOC
684 return ebx;
685}
4d46a89e 686
c758ecf6
GOC
687static inline unsigned int cpuid_ecx(unsigned int op)
688{
689 unsigned int eax, ebx, ecx, edx;
690
691 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 692
c758ecf6
GOC
693 return ecx;
694}
4d46a89e 695
c758ecf6
GOC
696static inline unsigned int cpuid_edx(unsigned int op)
697{
698 unsigned int eax, ebx, ecx, edx;
699
700 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 701
c758ecf6
GOC
702 return edx;
703}
704
683e0253
GOC
705/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
706static inline void rep_nop(void)
707{
cca2e6f8 708 asm volatile("rep; nop" ::: "memory");
683e0253
GOC
709}
710
4d46a89e
IM
711static inline void cpu_relax(void)
712{
713 rep_nop();
714}
715
5367b688 716/* Stop speculative execution and prefetching of modified code. */
683e0253
GOC
717static inline void sync_core(void)
718{
719 int tmp;
4d46a89e 720
5367b688
BH
721#if defined(CONFIG_M386) || defined(CONFIG_M486)
722 if (boot_cpu_data.x86 < 5)
723 /* There is no speculative execution.
724 * jmp is a barrier to prefetching. */
725 asm volatile("jmp 1f\n1:\n" ::: "memory");
726 else
727#endif
728 /* cpuid is a barrier to speculative execution.
729 * Prefetched instructions are automatically
730 * invalidated when modified. */
731 asm volatile("cpuid" : "=a" (tmp) : "0" (1)
732 : "ebx", "ecx", "edx", "memory");
683e0253
GOC
733}
734
cca2e6f8
JP
735static inline void __monitor(const void *eax, unsigned long ecx,
736 unsigned long edx)
683e0253 737{
4d46a89e 738 /* "monitor %eax, %ecx, %edx;" */
cca2e6f8
JP
739 asm volatile(".byte 0x0f, 0x01, 0xc8;"
740 :: "a" (eax), "c" (ecx), "d"(edx));
683e0253
GOC
741}
742
743static inline void __mwait(unsigned long eax, unsigned long ecx)
744{
4d46a89e 745 /* "mwait %eax, %ecx;" */
cca2e6f8
JP
746 asm volatile(".byte 0x0f, 0x01, 0xc9;"
747 :: "a" (eax), "c" (ecx));
683e0253
GOC
748}
749
750static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
751{
7f424a8b 752 trace_hardirqs_on();
4d46a89e 753 /* "mwait %eax, %ecx;" */
cca2e6f8
JP
754 asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
755 :: "a" (eax), "c" (ecx));
683e0253
GOC
756}
757
758extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
759
683e0253 760extern void select_idle_routine(const struct cpuinfo_x86 *c);
30e1e6d1 761extern void init_c1e_mask(void);
683e0253 762
4d46a89e 763extern unsigned long boot_option_idle_override;
c1e3b377 764extern unsigned long idle_halt;
da5e09a1 765extern unsigned long idle_nomwait;
e8c534ec 766extern bool c1e_detected;
683e0253 767
1a53905a
GOC
768extern void enable_sep_cpu(void);
769extern int sysenter_setup(void);
770
29c84391
JK
771extern void early_trap_init(void);
772
1a53905a 773/* Defined in head.S */
4d46a89e 774extern struct desc_ptr early_gdt_descr;
1a53905a
GOC
775
776extern void cpu_set_gdt(int);
552be871 777extern void switch_to_new_gdt(int);
11e3a840 778extern void load_percpu_segment(int);
1a53905a 779extern void cpu_init(void);
1a53905a 780
c2724775
MM
781static inline unsigned long get_debugctlmsr(void)
782{
ea8e61b7 783 unsigned long debugctlmsr = 0;
c2724775
MM
784
785#ifndef CONFIG_X86_DEBUGCTLMSR
786 if (boot_cpu_data.x86 < 6)
787 return 0;
788#endif
789 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
790
ea8e61b7 791 return debugctlmsr;
c2724775
MM
792}
793
5b0e5084
JB
794static inline void update_debugctlmsr(unsigned long debugctlmsr)
795{
796#ifndef CONFIG_X86_DEBUGCTLMSR
797 if (boot_cpu_data.x86 < 6)
798 return;
799#endif
800 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
801}
802
4d46a89e
IM
803/*
804 * from system description table in BIOS. Mostly for MCA use, but
805 * others may find it useful:
806 */
807extern unsigned int machine_id;
808extern unsigned int machine_submodel_id;
809extern unsigned int BIOS_revision;
1a53905a 810
4d46a89e
IM
811/* Boot loader type from the setup header: */
812extern int bootloader_type;
5031296c 813extern int bootloader_version;
1a53905a 814
4d46a89e 815extern char ignore_fpu_irq;
683e0253
GOC
816
817#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
818#define ARCH_HAS_PREFETCHW
819#define ARCH_HAS_SPINLOCK_PREFETCH
820
ae2e15eb 821#ifdef CONFIG_X86_32
4d46a89e
IM
822# define BASE_PREFETCH ASM_NOP4
823# define ARCH_HAS_PREFETCH
ae2e15eb 824#else
4d46a89e 825# define BASE_PREFETCH "prefetcht0 (%1)"
ae2e15eb
GOC
826#endif
827
4d46a89e
IM
828/*
829 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
830 *
831 * It's not worth to care about 3dnow prefetches for the K6
832 * because they are microcoded there and very slow.
833 */
ae2e15eb
GOC
834static inline void prefetch(const void *x)
835{
836 alternative_input(BASE_PREFETCH,
837 "prefetchnta (%1)",
838 X86_FEATURE_XMM,
839 "r" (x));
840}
841
4d46a89e
IM
842/*
843 * 3dnow prefetch to get an exclusive cache line.
844 * Useful for spinlocks to avoid one state transition in the
845 * cache coherency protocol:
846 */
ae2e15eb
GOC
847static inline void prefetchw(const void *x)
848{
849 alternative_input(BASE_PREFETCH,
850 "prefetchw (%1)",
851 X86_FEATURE_3DNOW,
852 "r" (x));
853}
854
4d46a89e
IM
855static inline void spin_lock_prefetch(const void *x)
856{
857 prefetchw(x);
858}
859
2f66dcc9
GOC
860#ifdef CONFIG_X86_32
861/*
862 * User space process size: 3GB (default).
863 */
4d46a89e 864#define TASK_SIZE PAGE_OFFSET
d9517346 865#define TASK_SIZE_MAX TASK_SIZE
4d46a89e
IM
866#define STACK_TOP TASK_SIZE
867#define STACK_TOP_MAX STACK_TOP
868
869#define INIT_THREAD { \
870 .sp0 = sizeof(init_stack) + (long)&init_stack, \
871 .vm86_info = NULL, \
872 .sysenter_cs = __KERNEL_CS, \
873 .io_bitmap_ptr = NULL, \
2f66dcc9
GOC
874}
875
876/*
877 * Note that the .io_bitmap member must be extra-big. This is because
878 * the CPU will access an additional byte beyond the end of the IO
879 * permission bitmap. The extra byte must be all 1 bits, and must
880 * be within the limit.
881 */
4d46a89e
IM
882#define INIT_TSS { \
883 .x86_tss = { \
2f66dcc9 884 .sp0 = sizeof(init_stack) + (long)&init_stack, \
4d46a89e
IM
885 .ss0 = __KERNEL_DS, \
886 .ss1 = __KERNEL_CS, \
887 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
888 }, \
889 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
2f66dcc9
GOC
890}
891
2f66dcc9
GOC
892extern unsigned long thread_saved_pc(struct task_struct *tsk);
893
894#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
895#define KSTK_TOP(info) \
896({ \
897 unsigned long *__ptr = (unsigned long *)(info); \
898 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
899})
900
901/*
902 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
903 * This is necessary to guarantee that the entire "struct pt_regs"
904 * is accessable even if the CPU haven't stored the SS/ESP registers
905 * on the stack (interrupt gate does not save these registers
906 * when switching to the same priv ring).
907 * Therefore beware: accessing the ss/esp fields of the
908 * "struct pt_regs" is possible, but they may contain the
909 * completely wrong values.
910 */
911#define task_pt_regs(task) \
912({ \
913 struct pt_regs *__regs__; \
914 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
915 __regs__ - 1; \
916})
917
4d46a89e 918#define KSTK_ESP(task) (task_pt_regs(task)->sp)
2f66dcc9
GOC
919
920#else
921/*
922 * User space process size. 47bits minus one guard page.
923 */
d9517346 924#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
2f66dcc9
GOC
925
926/* This decides where the kernel will search for a free chunk of vm
927 * space during mmap's.
928 */
4d46a89e
IM
929#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
930 0xc0000000 : 0xFFFFe000)
2f66dcc9 931
4d46a89e 932#define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
d9517346 933 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
4d46a89e 934#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
d9517346 935 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
2f66dcc9 936
922a70d3 937#define STACK_TOP TASK_SIZE
d9517346 938#define STACK_TOP_MAX TASK_SIZE_MAX
922a70d3 939
2f66dcc9
GOC
940#define INIT_THREAD { \
941 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
942}
943
944#define INIT_TSS { \
945 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
946}
947
2f66dcc9
GOC
948/*
949 * Return saved PC of a blocked thread.
950 * What is this good for? it will be always the scheduler or ret_from_fork.
951 */
4d46a89e 952#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
2f66dcc9 953
4d46a89e 954#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
89240ba0 955extern unsigned long KSTK_ESP(struct task_struct *task);
2f66dcc9
GOC
956#endif /* CONFIG_X86_64 */
957
513ad84b
IM
958extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
959 unsigned long new_sp);
960
4d46a89e
IM
961/*
962 * This decides where the kernel will search for a free chunk of vm
683e0253
GOC
963 * space during mmap's.
964 */
965#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
966
4d46a89e 967#define KSTK_EIP(task) (task_pt_regs(task)->ip)
683e0253 968
529e25f6
EB
969/* Get/set a process' ability to use the timestamp counter instruction */
970#define GET_TSC_CTL(adr) get_tsc_mode((adr))
971#define SET_TSC_CTL(val) set_tsc_mode((val))
972
973extern int get_tsc_mode(unsigned long adr);
974extern int set_tsc_mode(unsigned int val);
975
6a812691
AH
976extern int amd_get_nb_id(int cpu);
977
5cbc19a9
PZ
978struct aperfmperf {
979 u64 aperf, mperf;
980};
981
982static inline void get_aperfmperf(struct aperfmperf *am)
983{
984 WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));
985
986 rdmsrl(MSR_IA32_APERF, am->aperf);
987 rdmsrl(MSR_IA32_MPERF, am->mperf);
988}
989
990#define APERFMPERF_SHIFT 10
991
992static inline
993unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
994 struct aperfmperf *new)
995{
996 u64 aperf = new->aperf - old->aperf;
997 u64 mperf = new->mperf - old->mperf;
998 unsigned long ratio = aperf;
999
1000 mperf >>= APERFMPERF_SHIFT;
1001 if (mperf)
1002 ratio = div64_u64(aperf, mperf);
1003
1004 return ratio;
1005}
1006
d78d671d
HR
1007/*
1008 * AMD errata checking
1009 */
1010#ifdef CONFIG_CPU_SUP_AMD
1be85a6d 1011extern const int amd_erratum_383[];
9d8888c2 1012extern const int amd_erratum_400[];
d78d671d
HR
1013extern bool cpu_has_amd_erratum(const int *);
1014
1015#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
1016#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
1017#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
1018 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
1019#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
1020#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
1021#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
1022
1023#else
1024#define cpu_has_amd_erratum(x) (false)
1025#endif /* CONFIG_CPU_SUP_AMD */
1026
1965aae3 1027#endif /* _ASM_X86_PROCESSOR_H */
This page took 0.397689 seconds and 5 git commands to generate.