x86, iommu/vt-d: Clean up interfaces for interrupt remapping
[deliverable/linux.git] / arch / x86 / kernel / apic / apic.c
CommitLineData
1da177e4
LT
1/*
2 * Local APIC handling, local APIC timers
3 *
8f47e163 4 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
1da177e4
LT
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
cdd6c482 17#include <linux/perf_event.h>
1da177e4 18#include <linux/kernel_stat.h>
d1de36f5 19#include <linux/mc146818rtc.h>
70a20025 20#include <linux/acpi_pmtmr.h>
d1de36f5
IM
21#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
24#include <linux/ftrace.h>
25#include <linux/ioport.h>
e83a5fdc 26#include <linux/module.h>
f3c6ea1b 27#include <linux/syscore_ops.h>
d1de36f5
IM
28#include <linux/delay.h>
29#include <linux/timex.h>
334955ef 30#include <linux/i8253.h>
6e1cb38a 31#include <linux/dmar.h>
d1de36f5
IM
32#include <linux/init.h>
33#include <linux/cpu.h>
34#include <linux/dmi.h>
d1de36f5
IM
35#include <linux/smp.h>
36#include <linux/mm.h>
1da177e4 37
736baef4 38#include <asm/intr_remapping.h>
cdd6c482 39#include <asm/perf_event.h>
736decac 40#include <asm/x86_init.h>
1da177e4 41#include <asm/pgalloc.h>
60063497 42#include <linux/atomic.h>
1da177e4 43#include <asm/mpspec.h>
d1de36f5 44#include <asm/i8259.h>
73dea47f 45#include <asm/proto.h>
2c8c0e6b 46#include <asm/apic.h>
7167d08e 47#include <asm/io_apic.h>
d1de36f5
IM
48#include <asm/desc.h>
49#include <asm/hpet.h>
50#include <asm/idle.h>
51#include <asm/mtrr.h>
16f871bc 52#include <asm/time.h>
2bc13797 53#include <asm/smp.h>
be71b855 54#include <asm/mce.h>
8c3ba8d0 55#include <asm/tsc.h>
2904ed8d 56#include <asm/hypervisor.h>
1da177e4 57
ec70de8b 58unsigned int num_processors;
fdbecd9f 59
ec70de8b 60unsigned disabled_cpus __cpuinitdata;
fdbecd9f 61
ec70de8b
BG
62/* Processor that is doing the boot up */
63unsigned int boot_cpu_physical_apicid = -1U;
5af5573e 64
80e5609c 65/*
fdbecd9f 66 * The highest APIC ID seen during enumeration.
80e5609c 67 */
ec70de8b 68unsigned int max_physical_apicid;
5af5573e 69
80e5609c 70/*
fdbecd9f 71 * Bitmask of physically existing CPUs:
80e5609c 72 */
ec70de8b
BG
73physid_mask_t phys_cpu_present_map;
74
75/*
76 * Map cpu index to physical APIC ID
77 */
78DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
79DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
80EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
81EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
80e5609c 82
b3c51170 83#ifdef CONFIG_X86_32
4c321ff8 84
4c321ff8
TH
85/*
86 * On x86_32, the mapping between cpu and logical apicid may vary
87 * depending on apic in use. The following early percpu variable is
88 * used for the mapping. This is where the behaviors of x86_64 and 32
89 * actually diverge. Let's keep it ugly for now.
90 */
91DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
4c321ff8 92
b3c51170
YL
93/*
94 * Knob to control our willingness to enable the local APIC.
95 *
96 * +1=force-enable
97 */
25874a29 98static int force_enable_local_apic __initdata;
b3c51170
YL
99/*
100 * APIC command line parameters
101 */
102static int __init parse_lapic(char *arg)
103{
104 force_enable_local_apic = 1;
105 return 0;
106}
107early_param("lapic", parse_lapic);
f28c0ae2
YL
108/* Local APIC was disabled by the BIOS and enabled by the kernel */
109static int enabled_via_apicbase;
110
c0eaa453
CG
111/*
112 * Handle interrupt mode configuration register (IMCR).
113 * This register controls whether the interrupt signals
114 * that reach the BSP come from the master PIC or from the
115 * local APIC. Before entering Symmetric I/O Mode, either
116 * the BIOS or the operating system must switch out of
117 * PIC Mode by changing the IMCR.
118 */
5cda395f 119static inline void imcr_pic_to_apic(void)
c0eaa453
CG
120{
121 /* select IMCR register */
122 outb(0x70, 0x22);
123 /* NMI and 8259 INTR go through APIC */
124 outb(0x01, 0x23);
125}
126
5cda395f 127static inline void imcr_apic_to_pic(void)
c0eaa453
CG
128{
129 /* select IMCR register */
130 outb(0x70, 0x22);
131 /* NMI and 8259 INTR go directly to BSP */
132 outb(0x00, 0x23);
133}
b3c51170
YL
134#endif
135
136#ifdef CONFIG_X86_64
bc1d99c1 137static int apic_calibrate_pmtmr __initdata;
b3c51170
YL
138static __init int setup_apicpmtimer(char *s)
139{
140 apic_calibrate_pmtmr = 1;
141 notsc_setup(NULL);
142 return 0;
143}
144__setup("apicpmtimer", setup_apicpmtimer);
145#endif
146
fc1edaf9 147int x2apic_mode;
06cd9a7d 148#ifdef CONFIG_X86_X2APIC
6e1cb38a 149/* x2apic enabled before OS handover */
fb209bd8
YL
150int x2apic_preenabled;
151static int x2apic_disabled;
a31bc327 152static int nox2apic;
49899eac
YL
153static __init int setup_nox2apic(char *str)
154{
39d83a5d 155 if (x2apic_enabled()) {
a31bc327
YL
156 int apicid = native_apic_msr_read(APIC_ID);
157
158 if (apicid >= 255) {
159 pr_warning("Apicid: %08x, cannot enforce nox2apic\n",
160 apicid);
161 return 0;
162 }
163
164 pr_warning("x2apic already enabled. will disable it\n");
165 } else
166 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
167
168 nox2apic = 1;
39d83a5d 169
49899eac
YL
170 return 0;
171}
172early_param("nox2apic", setup_nox2apic);
173#endif
1da177e4 174
b3c51170
YL
175unsigned long mp_lapic_addr;
176int disable_apic;
177/* Disable local APIC timer from the kernel commandline or via dmi quirk */
25874a29 178static int disable_apic_timer __initdata;
e83a5fdc 179/* Local APIC timer works in C2 */
2e7c2838
LT
180int local_apic_timer_c2_ok;
181EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
182
efa2559f
YL
183int first_system_vector = 0xfe;
184
e83a5fdc
HS
185/*
186 * Debug level, exported for io_apic.c
187 */
baa13188 188unsigned int apic_verbosity;
e83a5fdc 189
89c38c28
CG
190int pic_mode;
191
bab4b27c
AS
192/* Have we found an MP table */
193int smp_found_config;
194
39928722
AD
195static struct resource lapic_resource = {
196 .name = "Local APIC",
197 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
198};
199
1ade93ef 200unsigned int lapic_timer_frequency = 0;
d03030e9 201
0e078e2f 202static void apic_pm_activate(void);
ba7eda4c 203
d3432896
AK
204static unsigned long apic_phys;
205
0e078e2f
TG
206/*
207 * Get the LAPIC version
208 */
209static inline int lapic_get_version(void)
ba7eda4c 210{
0e078e2f 211 return GET_APIC_VERSION(apic_read(APIC_LVR));
ba7eda4c
TG
212}
213
0e078e2f 214/*
9c803869 215 * Check, if the APIC is integrated or a separate chip
0e078e2f
TG
216 */
217static inline int lapic_is_integrated(void)
ba7eda4c 218{
9c803869 219#ifdef CONFIG_X86_64
0e078e2f 220 return 1;
9c803869
CG
221#else
222 return APIC_INTEGRATED(lapic_get_version());
223#endif
ba7eda4c
TG
224}
225
226/*
0e078e2f 227 * Check, whether this is a modern or a first generation APIC
ba7eda4c 228 */
0e078e2f 229static int modern_apic(void)
ba7eda4c 230{
0e078e2f
TG
231 /* AMD systems use old APIC versions, so check the CPU */
232 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
233 boot_cpu_data.x86 >= 0xf)
234 return 1;
235 return lapic_get_version() >= 0x14;
ba7eda4c
TG
236}
237
08306ce6 238/*
a933c618
CG
239 * right after this call apic become NOOP driven
240 * so apic->write/read doesn't do anything
08306ce6 241 */
25874a29 242static void __init apic_disable(void)
08306ce6 243{
f88f2b4f 244 pr_info("APIC: switched to apic NOOP\n");
a933c618 245 apic = &apic_noop;
08306ce6
CG
246}
247
c1eeb2de 248void native_apic_wait_icr_idle(void)
8339e9fb
FLV
249{
250 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
251 cpu_relax();
252}
253
c1eeb2de 254u32 native_safe_apic_wait_icr_idle(void)
8339e9fb 255{
3c6bb07a 256 u32 send_status;
8339e9fb
FLV
257 int timeout;
258
259 timeout = 0;
260 do {
261 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
262 if (!send_status)
263 break;
b49d7d87 264 inc_irq_stat(icr_read_retry_count);
8339e9fb
FLV
265 udelay(100);
266 } while (timeout++ < 1000);
267
268 return send_status;
269}
270
c1eeb2de 271void native_apic_icr_write(u32 low, u32 id)
1b374e4d 272{
ed4e5ec1 273 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
1b374e4d
SS
274 apic_write(APIC_ICR, low);
275}
276
c1eeb2de 277u64 native_apic_icr_read(void)
1b374e4d
SS
278{
279 u32 icr1, icr2;
280
281 icr2 = apic_read(APIC_ICR2);
282 icr1 = apic_read(APIC_ICR);
283
cf9768d7 284 return icr1 | ((u64)icr2 << 32);
1b374e4d
SS
285}
286
7c37e48b
CG
287#ifdef CONFIG_X86_32
288/**
289 * get_physical_broadcast - Get number of physical broadcast IDs
290 */
291int get_physical_broadcast(void)
292{
293 return modern_apic() ? 0xff : 0xf;
294}
295#endif
296
0e078e2f
TG
297/**
298 * lapic_get_maxlvt - get the maximum number of local vector table entries
299 */
37e650c7 300int lapic_get_maxlvt(void)
1da177e4 301{
36a028de 302 unsigned int v;
1da177e4
LT
303
304 v = apic_read(APIC_LVR);
36a028de
CG
305 /*
306 * - we always have APIC integrated on 64bit mode
307 * - 82489DXs do not report # of LVT entries
308 */
309 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
1da177e4
LT
310}
311
274cfe59
CG
312/*
313 * Local APIC timer
314 */
315
c40aaec6 316/* Clock divisor */
c40aaec6 317#define APIC_DIVISOR 16
f07f4f90 318
0e078e2f
TG
319/*
320 * This function sets up the local APIC timer, with a timeout of
321 * 'clocks' APIC bus clock. During calibration we actually call
322 * this function twice on the boot CPU, once with a bogus timeout
323 * value, second time for real. The other (noncalibrating) CPUs
324 * call this function only once, with the real, calibrated value.
325 *
326 * We do reads before writes even if unnecessary, to get around the
327 * P5 APIC double write bug.
328 */
0e078e2f 329static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
1da177e4 330{
0e078e2f 331 unsigned int lvtt_value, tmp_value;
1da177e4 332
0e078e2f
TG
333 lvtt_value = LOCAL_TIMER_VECTOR;
334 if (!oneshot)
335 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
f07f4f90
CG
336 if (!lapic_is_integrated())
337 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
338
0e078e2f
TG
339 if (!irqen)
340 lvtt_value |= APIC_LVT_MASKED;
1da177e4 341
0e078e2f 342 apic_write(APIC_LVTT, lvtt_value);
1da177e4
LT
343
344 /*
0e078e2f 345 * Divide PICLK by 16
1da177e4 346 */
0e078e2f 347 tmp_value = apic_read(APIC_TDCR);
c40aaec6
CG
348 apic_write(APIC_TDCR,
349 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
350 APIC_TDR_DIV_16);
0e078e2f
TG
351
352 if (!oneshot)
f07f4f90 353 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
1da177e4
LT
354}
355
0e078e2f 356/*
a68c439b 357 * Setup extended LVT, AMD specific
7b83dae7 358 *
a68c439b
RR
359 * Software should use the LVT offsets the BIOS provides. The offsets
360 * are determined by the subsystems using it like those for MCE
361 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
362 * are supported. Beginning with family 10h at least 4 offsets are
363 * available.
286f5718 364 *
a68c439b
RR
365 * Since the offsets must be consistent for all cores, we keep track
366 * of the LVT offsets in software and reserve the offset for the same
367 * vector also to be used on other cores. An offset is freed by
368 * setting the entry to APIC_EILVT_MASKED.
369 *
370 * If the BIOS is right, there should be no conflicts. Otherwise a
371 * "[Firmware Bug]: ..." error message is generated. However, if
372 * software does not properly determines the offsets, it is not
373 * necessarily a BIOS bug.
0e078e2f 374 */
7b83dae7 375
a68c439b
RR
376static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
377
378static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
379{
380 return (old & APIC_EILVT_MASKED)
381 || (new == APIC_EILVT_MASKED)
382 || ((new & ~APIC_EILVT_MASKED) == old);
383}
384
385static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
386{
8abc3122 387 unsigned int rsvd, vector;
a68c439b
RR
388
389 if (offset >= APIC_EILVT_NR_MAX)
390 return ~0;
391
8abc3122 392 rsvd = atomic_read(&eilvt_offsets[offset]);
a68c439b 393 do {
8abc3122
RR
394 vector = rsvd & ~APIC_EILVT_MASKED; /* 0: unassigned */
395 if (vector && !eilvt_entry_is_changeable(vector, new))
a68c439b
RR
396 /* may not change if vectors are different */
397 return rsvd;
398 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
399 } while (rsvd != new);
400
8abc3122
RR
401 rsvd &= ~APIC_EILVT_MASKED;
402 if (rsvd && rsvd != vector)
403 pr_info("LVT offset %d assigned for vector 0x%02x\n",
404 offset, rsvd);
405
a68c439b
RR
406 return new;
407}
408
409/*
410 * If mask=1, the LVT entry does not generate interrupts while mask=0
cbf74cea
RR
411 * enables the vector. See also the BKDGs. Must be called with
412 * preemption disabled.
a68c439b
RR
413 */
414
27afdf20 415int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
1da177e4 416{
a68c439b
RR
417 unsigned long reg = APIC_EILVTn(offset);
418 unsigned int new, old, reserved;
419
420 new = (mask << 16) | (msg_type << 8) | vector;
421 old = apic_read(reg);
422 reserved = reserve_eilvt_offset(offset, new);
423
424 if (reserved != new) {
eb48c9cb
RR
425 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
426 "vector 0x%x, but the register is already in use for "
427 "vector 0x%x on another cpu\n",
428 smp_processor_id(), reg, offset, new, reserved);
a68c439b
RR
429 return -EINVAL;
430 }
431
432 if (!eilvt_entry_is_changeable(old, new)) {
eb48c9cb
RR
433 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
434 "vector 0x%x, but the register is already in use for "
435 "vector 0x%x on this cpu\n",
436 smp_processor_id(), reg, offset, new, old);
a68c439b
RR
437 return -EBUSY;
438 }
439
440 apic_write(reg, new);
a8fcf1a2 441
a68c439b 442 return 0;
1da177e4 443}
27afdf20 444EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
7b83dae7 445
0e078e2f
TG
446/*
447 * Program the next event, relative to now
448 */
449static int lapic_next_event(unsigned long delta,
450 struct clock_event_device *evt)
1da177e4 451{
0e078e2f
TG
452 apic_write(APIC_TMICT, delta);
453 return 0;
1da177e4
LT
454}
455
0e078e2f
TG
456/*
457 * Setup the lapic timer in periodic or oneshot mode
458 */
459static void lapic_timer_setup(enum clock_event_mode mode,
460 struct clock_event_device *evt)
9b7711f0
HS
461{
462 unsigned long flags;
0e078e2f 463 unsigned int v;
9b7711f0 464
0e078e2f
TG
465 /* Lapic used as dummy for broadcast ? */
466 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
9b7711f0
HS
467 return;
468
469 local_irq_save(flags);
470
0e078e2f
TG
471 switch (mode) {
472 case CLOCK_EVT_MODE_PERIODIC:
473 case CLOCK_EVT_MODE_ONESHOT:
1ade93ef 474 __setup_APIC_LVTT(lapic_timer_frequency,
0e078e2f
TG
475 mode != CLOCK_EVT_MODE_PERIODIC, 1);
476 break;
477 case CLOCK_EVT_MODE_UNUSED:
478 case CLOCK_EVT_MODE_SHUTDOWN:
479 v = apic_read(APIC_LVTT);
480 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
481 apic_write(APIC_LVTT, v);
6f9b4100 482 apic_write(APIC_TMICT, 0);
0e078e2f
TG
483 break;
484 case CLOCK_EVT_MODE_RESUME:
485 /* Nothing to do here */
486 break;
487 }
9b7711f0
HS
488
489 local_irq_restore(flags);
490}
491
1da177e4 492/*
0e078e2f 493 * Local APIC timer broadcast function
1da177e4 494 */
9628937d 495static void lapic_timer_broadcast(const struct cpumask *mask)
1da177e4 496{
0e078e2f 497#ifdef CONFIG_SMP
dac5f412 498 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
0e078e2f
TG
499#endif
500}
1da177e4 501
25874a29
HK
502
503/*
504 * The local apic timer can be used for any function which is CPU local.
505 */
506static struct clock_event_device lapic_clockevent = {
507 .name = "lapic",
508 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
509 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
510 .shift = 32,
511 .set_mode = lapic_timer_setup,
512 .set_next_event = lapic_next_event,
513 .broadcast = lapic_timer_broadcast,
514 .rating = 100,
515 .irq = -1,
516};
517static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
518
0e078e2f 519/*
421f91d2 520 * Setup the local APIC timer for this CPU. Copy the initialized values
0e078e2f
TG
521 * of the boot CPU and register the clock event in the framework.
522 */
db4b5525 523static void __cpuinit setup_APIC_timer(void)
0e078e2f
TG
524{
525 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
1da177e4 526
349c004e 527 if (this_cpu_has(X86_FEATURE_ARAT)) {
db954b58
VP
528 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
529 /* Make LAPIC timer preferrable over percpu HPET */
530 lapic_clockevent.rating = 150;
531 }
532
0e078e2f 533 memcpy(levt, &lapic_clockevent, sizeof(*levt));
320ab2b0 534 levt->cpumask = cpumask_of(smp_processor_id());
1da177e4 535
0e078e2f
TG
536 clockevents_register_device(levt);
537}
1da177e4 538
2f04fa88
YL
539/*
540 * In this functions we calibrate APIC bus clocks to the external timer.
541 *
542 * We want to do the calibration only once since we want to have local timer
543 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
544 * frequency.
545 *
546 * This was previously done by reading the PIT/HPET and waiting for a wrap
547 * around to find out, that a tick has elapsed. I have a box, where the PIT
548 * readout is broken, so it never gets out of the wait loop again. This was
549 * also reported by others.
550 *
551 * Monitoring the jiffies value is inaccurate and the clockevents
552 * infrastructure allows us to do a simple substitution of the interrupt
553 * handler.
554 *
555 * The calibration routine also uses the pm_timer when possible, as the PIT
556 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
557 * back to normal later in the boot process).
558 */
559
560#define LAPIC_CAL_LOOPS (HZ/10)
561
562static __initdata int lapic_cal_loops = -1;
563static __initdata long lapic_cal_t1, lapic_cal_t2;
564static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
565static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
566static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
567
568/*
569 * Temporary interrupt handler.
570 */
571static void __init lapic_cal_handler(struct clock_event_device *dev)
572{
573 unsigned long long tsc = 0;
574 long tapic = apic_read(APIC_TMCCT);
575 unsigned long pm = acpi_pm_read_early();
576
577 if (cpu_has_tsc)
578 rdtscll(tsc);
579
580 switch (lapic_cal_loops++) {
581 case 0:
582 lapic_cal_t1 = tapic;
583 lapic_cal_tsc1 = tsc;
584 lapic_cal_pm1 = pm;
585 lapic_cal_j1 = jiffies;
586 break;
587
588 case LAPIC_CAL_LOOPS:
589 lapic_cal_t2 = tapic;
590 lapic_cal_tsc2 = tsc;
591 if (pm < lapic_cal_pm1)
592 pm += ACPI_PM_OVRRUN;
593 lapic_cal_pm2 = pm;
594 lapic_cal_j2 = jiffies;
595 break;
596 }
597}
598
754ef0cd
YI
599static int __init
600calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
b189892d
CG
601{
602 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
603 const long pm_thresh = pm_100ms / 100;
604 unsigned long mult;
605 u64 res;
606
607#ifndef CONFIG_X86_PM_TIMER
608 return -1;
609#endif
610
39ba5d43 611 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
b189892d
CG
612
613 /* Check, if the PM timer is available */
614 if (!deltapm)
615 return -1;
616
617 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
618
619 if (deltapm > (pm_100ms - pm_thresh) &&
620 deltapm < (pm_100ms + pm_thresh)) {
39ba5d43 621 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
754ef0cd
YI
622 return 0;
623 }
624
625 res = (((u64)deltapm) * mult) >> 22;
626 do_div(res, 1000000);
627 pr_warning("APIC calibration not consistent "
39ba5d43 628 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
754ef0cd
YI
629
630 /* Correct the lapic counter value */
631 res = (((u64)(*delta)) * pm_100ms);
632 do_div(res, deltapm);
633 pr_info("APIC delta adjusted to PM-Timer: "
634 "%lu (%ld)\n", (unsigned long)res, *delta);
635 *delta = (long)res;
636
637 /* Correct the tsc counter value */
638 if (cpu_has_tsc) {
639 res = (((u64)(*deltatsc)) * pm_100ms);
b189892d 640 do_div(res, deltapm);
754ef0cd 641 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
3235dc3f 642 "PM-Timer: %lu (%ld)\n",
754ef0cd
YI
643 (unsigned long)res, *deltatsc);
644 *deltatsc = (long)res;
b189892d
CG
645 }
646
647 return 0;
648}
649
2f04fa88
YL
650static int __init calibrate_APIC_clock(void)
651{
652 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
2f04fa88
YL
653 void (*real_handler)(struct clock_event_device *dev);
654 unsigned long deltaj;
754ef0cd 655 long delta, deltatsc;
2f04fa88
YL
656 int pm_referenced = 0;
657
1ade93ef
JP
658 /**
659 * check if lapic timer has already been calibrated by platform
660 * specific routine, such as tsc calibration code. if so, we just fill
661 * in the clockevent structure and return.
662 */
663
664 if (lapic_timer_frequency) {
665 apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
666 lapic_timer_frequency);
667 lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
668 TICK_NSEC, lapic_clockevent.shift);
669 lapic_clockevent.max_delta_ns =
670 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
671 lapic_clockevent.min_delta_ns =
672 clockevent_delta2ns(0xF, &lapic_clockevent);
673 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
674 return 0;
675 }
676
2f04fa88
YL
677 local_irq_disable();
678
679 /* Replace the global interrupt handler */
680 real_handler = global_clock_event->event_handler;
681 global_clock_event->event_handler = lapic_cal_handler;
682
683 /*
81608f3c 684 * Setup the APIC counter to maximum. There is no way the lapic
2f04fa88
YL
685 * can underflow in the 100ms detection time frame
686 */
81608f3c 687 __setup_APIC_LVTT(0xffffffff, 0, 0);
2f04fa88
YL
688
689 /* Let the interrupts run */
690 local_irq_enable();
691
692 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
693 cpu_relax();
694
695 local_irq_disable();
696
697 /* Restore the real event handler */
698 global_clock_event->event_handler = real_handler;
699
700 /* Build delta t1-t2 as apic timer counts down */
701 delta = lapic_cal_t1 - lapic_cal_t2;
702 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
703
754ef0cd
YI
704 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
705
b189892d
CG
706 /* we trust the PM based calibration if possible */
707 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
754ef0cd 708 &delta, &deltatsc);
2f04fa88
YL
709
710 /* Calculate the scaled math multiplication factor */
711 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
712 lapic_clockevent.shift);
713 lapic_clockevent.max_delta_ns =
4aed89d6 714 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
2f04fa88
YL
715 lapic_clockevent.min_delta_ns =
716 clockevent_delta2ns(0xF, &lapic_clockevent);
717
1ade93ef 718 lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
2f04fa88
YL
719
720 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
411462f6 721 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
2f04fa88 722 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
1ade93ef 723 lapic_timer_frequency);
2f04fa88
YL
724
725 if (cpu_has_tsc) {
2f04fa88
YL
726 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
727 "%ld.%04ld MHz.\n",
754ef0cd
YI
728 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
729 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
2f04fa88
YL
730 }
731
732 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
733 "%u.%04u MHz.\n",
1ade93ef
JP
734 lapic_timer_frequency / (1000000 / HZ),
735 lapic_timer_frequency % (1000000 / HZ));
2f04fa88
YL
736
737 /*
738 * Do a sanity check on the APIC calibration result
739 */
1ade93ef 740 if (lapic_timer_frequency < (1000000 / HZ)) {
2f04fa88 741 local_irq_enable();
ba21ebb6 742 pr_warning("APIC frequency too slow, disabling apic timer\n");
2f04fa88
YL
743 return -1;
744 }
745
746 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
747
b189892d
CG
748 /*
749 * PM timer calibration failed or not turned on
750 * so lets try APIC timer based calibration
751 */
2f04fa88
YL
752 if (!pm_referenced) {
753 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
754
755 /*
756 * Setup the apic timer manually
757 */
758 levt->event_handler = lapic_cal_handler;
759 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
760 lapic_cal_loops = -1;
761
762 /* Let the interrupts run */
763 local_irq_enable();
764
765 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
766 cpu_relax();
767
2f04fa88
YL
768 /* Stop the lapic timer */
769 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
770
2f04fa88
YL
771 /* Jiffies delta */
772 deltaj = lapic_cal_j2 - lapic_cal_j1;
773 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
774
775 /* Check, if the jiffies result is consistent */
776 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
777 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
778 else
779 levt->features |= CLOCK_EVT_FEAT_DUMMY;
780 } else
781 local_irq_enable();
782
783 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
e423e33e 784 pr_warning("APIC timer disabled due to verification failure\n");
2f04fa88
YL
785 return -1;
786 }
787
788 return 0;
789}
790
e83a5fdc
HS
791/*
792 * Setup the boot APIC
793 *
794 * Calibrate and verify the result.
795 */
0e078e2f
TG
796void __init setup_boot_APIC_clock(void)
797{
798 /*
274cfe59
CG
799 * The local apic timer can be disabled via the kernel
800 * commandline or from the CPU detection code. Register the lapic
801 * timer as a dummy clock event source on SMP systems, so the
802 * broadcast mechanism is used. On UP systems simply ignore it.
0e078e2f
TG
803 */
804 if (disable_apic_timer) {
ba21ebb6 805 pr_info("Disabling APIC timer\n");
0e078e2f 806 /* No broadcast on UP ! */
9d09951d
TG
807 if (num_possible_cpus() > 1) {
808 lapic_clockevent.mult = 1;
0e078e2f 809 setup_APIC_timer();
9d09951d 810 }
0e078e2f
TG
811 return;
812 }
813
274cfe59
CG
814 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
815 "calibrating APIC timer ...\n");
816
89b3b1f4 817 if (calibrate_APIC_clock()) {
c2b84b30
TG
818 /* No broadcast on UP ! */
819 if (num_possible_cpus() > 1)
820 setup_APIC_timer();
821 return;
822 }
823
0e078e2f
TG
824 /*
825 * If nmi_watchdog is set to IO_APIC, we need the
826 * PIT/HPET going. Otherwise register lapic as a dummy
827 * device.
828 */
072b198a 829 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
0e078e2f 830
274cfe59 831 /* Setup the lapic or request the broadcast */
0e078e2f
TG
832 setup_APIC_timer();
833}
834
0e078e2f
TG
835void __cpuinit setup_secondary_APIC_clock(void)
836{
0e078e2f
TG
837 setup_APIC_timer();
838}
839
840/*
841 * The guts of the apic timer interrupt
842 */
843static void local_apic_timer_interrupt(void)
844{
845 int cpu = smp_processor_id();
846 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
847
848 /*
849 * Normally we should not be here till LAPIC has been initialized but
850 * in some cases like kdump, its possible that there is a pending LAPIC
851 * timer interrupt from previous kernel's context and is delivered in
852 * new kernel the moment interrupts are enabled.
853 *
854 * Interrupts are enabled early and LAPIC is setup much later, hence
855 * its possible that when we get here evt->event_handler is NULL.
856 * Check for event_handler being NULL and discard the interrupt as
857 * spurious.
858 */
859 if (!evt->event_handler) {
ba21ebb6 860 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
0e078e2f
TG
861 /* Switch it off */
862 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
863 return;
864 }
865
866 /*
867 * the NMI deadlock-detector uses this.
868 */
915b0d01 869 inc_irq_stat(apic_timer_irqs);
0e078e2f
TG
870
871 evt->event_handler(evt);
872}
873
874/*
875 * Local APIC timer interrupt. This is the most natural way for doing
876 * local interrupts, but local timer interrupts can be emulated by
877 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
878 *
879 * [ if a single-CPU system runs an SMP kernel then we call the local
880 * interrupt as well. Thus we cannot inline the local irq ... ]
881 */
bcbc4f20 882void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
0e078e2f
TG
883{
884 struct pt_regs *old_regs = set_irq_regs(regs);
885
886 /*
887 * NOTE! We'd better ACK the irq immediately,
888 * because timer handling can be slow.
889 */
890 ack_APIC_irq();
891 /*
892 * update_process_times() expects us to have done irq_enter().
893 * Besides, if we don't timer interrupts ignore the global
894 * interrupt lock, which is the WrongThing (tm) to do.
895 */
0e078e2f 896 irq_enter();
98ad1cc1 897 exit_idle();
0e078e2f
TG
898 local_apic_timer_interrupt();
899 irq_exit();
274cfe59 900
0e078e2f
TG
901 set_irq_regs(old_regs);
902}
903
904int setup_profiling_timer(unsigned int multiplier)
905{
906 return -EINVAL;
907}
908
0e078e2f
TG
909/*
910 * Local APIC start and shutdown
911 */
912
913/**
914 * clear_local_APIC - shutdown the local APIC
915 *
916 * This is called, when a CPU is disabled and before rebooting, so the state of
917 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
918 * leftovers during boot.
919 */
920void clear_local_APIC(void)
921{
2584a82d 922 int maxlvt;
0e078e2f
TG
923 u32 v;
924
d3432896 925 /* APIC hasn't been mapped yet */
fc1edaf9 926 if (!x2apic_mode && !apic_phys)
d3432896
AK
927 return;
928
929 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
930 /*
931 * Masking an LVT entry can trigger a local APIC error
932 * if the vector is zero. Mask LVTERR first to prevent this.
933 */
934 if (maxlvt >= 3) {
935 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
936 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
937 }
938 /*
939 * Careful: we have to set masks only first to deassert
940 * any level-triggered sources.
941 */
942 v = apic_read(APIC_LVTT);
943 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
944 v = apic_read(APIC_LVT0);
945 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
946 v = apic_read(APIC_LVT1);
947 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
948 if (maxlvt >= 4) {
949 v = apic_read(APIC_LVTPC);
950 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
951 }
952
6764014b 953 /* lets not touch this if we didn't frob it */
4efc0670 954#ifdef CONFIG_X86_THERMAL_VECTOR
6764014b
CG
955 if (maxlvt >= 5) {
956 v = apic_read(APIC_LVTTHMR);
957 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
958 }
959#endif
5ca8681c
AK
960#ifdef CONFIG_X86_MCE_INTEL
961 if (maxlvt >= 6) {
962 v = apic_read(APIC_LVTCMCI);
963 if (!(v & APIC_LVT_MASKED))
964 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
965 }
966#endif
967
0e078e2f
TG
968 /*
969 * Clean APIC state for other OSs:
970 */
971 apic_write(APIC_LVTT, APIC_LVT_MASKED);
972 apic_write(APIC_LVT0, APIC_LVT_MASKED);
973 apic_write(APIC_LVT1, APIC_LVT_MASKED);
974 if (maxlvt >= 3)
975 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
976 if (maxlvt >= 4)
977 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
6764014b
CG
978
979 /* Integrated APIC (!82489DX) ? */
980 if (lapic_is_integrated()) {
981 if (maxlvt > 3)
982 /* Clear ESR due to Pentium errata 3AP and 11AP */
983 apic_write(APIC_ESR, 0);
984 apic_read(APIC_ESR);
985 }
0e078e2f
TG
986}
987
988/**
989 * disable_local_APIC - clear and disable the local APIC
990 */
991void disable_local_APIC(void)
992{
993 unsigned int value;
994
4a13ad0b 995 /* APIC hasn't been mapped yet */
fd19dce7 996 if (!x2apic_mode && !apic_phys)
4a13ad0b
JB
997 return;
998
0e078e2f
TG
999 clear_local_APIC();
1000
1001 /*
1002 * Disable APIC (implies clearing of registers
1003 * for 82489DX!).
1004 */
1005 value = apic_read(APIC_SPIV);
1006 value &= ~APIC_SPIV_APIC_ENABLED;
1007 apic_write(APIC_SPIV, value);
990b183e
CG
1008
1009#ifdef CONFIG_X86_32
1010 /*
1011 * When LAPIC was disabled by the BIOS and enabled by the kernel,
1012 * restore the disabled state.
1013 */
1014 if (enabled_via_apicbase) {
1015 unsigned int l, h;
1016
1017 rdmsr(MSR_IA32_APICBASE, l, h);
1018 l &= ~MSR_IA32_APICBASE_ENABLE;
1019 wrmsr(MSR_IA32_APICBASE, l, h);
1020 }
1021#endif
0e078e2f
TG
1022}
1023
fe4024dc
CG
1024/*
1025 * If Linux enabled the LAPIC against the BIOS default disable it down before
1026 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1027 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1028 * for the case where Linux didn't enable the LAPIC.
1029 */
0e078e2f
TG
1030void lapic_shutdown(void)
1031{
1032 unsigned long flags;
1033
8312136f 1034 if (!cpu_has_apic && !apic_from_smp_config())
0e078e2f
TG
1035 return;
1036
1037 local_irq_save(flags);
1038
fe4024dc
CG
1039#ifdef CONFIG_X86_32
1040 if (!enabled_via_apicbase)
1041 clear_local_APIC();
1042 else
1043#endif
1044 disable_local_APIC();
1045
0e078e2f
TG
1046
1047 local_irq_restore(flags);
1048}
1049
1050/*
1051 * This is to verify that we're looking at a real local APIC.
1052 * Check these against your board if the CPUs aren't getting
1053 * started for no apparent reason.
1054 */
1055int __init verify_local_APIC(void)
1056{
1057 unsigned int reg0, reg1;
1058
1059 /*
1060 * The version register is read-only in a real APIC.
1061 */
1062 reg0 = apic_read(APIC_LVR);
1063 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1064 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1065 reg1 = apic_read(APIC_LVR);
1066 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1067
1068 /*
1069 * The two version reads above should print the same
1070 * numbers. If the second one is different, then we
1071 * poke at a non-APIC.
1072 */
1073 if (reg1 != reg0)
1074 return 0;
1075
1076 /*
1077 * Check if the version looks reasonably.
1078 */
1079 reg1 = GET_APIC_VERSION(reg0);
1080 if (reg1 == 0x00 || reg1 == 0xff)
1081 return 0;
1082 reg1 = lapic_get_maxlvt();
1083 if (reg1 < 0x02 || reg1 == 0xff)
1084 return 0;
1085
1086 /*
1087 * The ID register is read/write in a real APIC.
1088 */
2d7a66d0 1089 reg0 = apic_read(APIC_ID);
0e078e2f 1090 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
5b812727 1091 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
2d7a66d0 1092 reg1 = apic_read(APIC_ID);
0e078e2f
TG
1093 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1094 apic_write(APIC_ID, reg0);
5b812727 1095 if (reg1 != (reg0 ^ apic->apic_id_mask))
0e078e2f
TG
1096 return 0;
1097
1098 /*
1da177e4
LT
1099 * The next two are just to see if we have sane values.
1100 * They're only really relevant if we're in Virtual Wire
1101 * compatibility mode, but most boxes are anymore.
1102 */
1103 reg0 = apic_read(APIC_LVT0);
0e078e2f 1104 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1da177e4
LT
1105 reg1 = apic_read(APIC_LVT1);
1106 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1107
1108 return 1;
1109}
1110
0e078e2f
TG
1111/**
1112 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1113 */
1da177e4
LT
1114void __init sync_Arb_IDs(void)
1115{
296cb951
CG
1116 /*
1117 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1118 * needed on AMD.
1119 */
1120 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1da177e4
LT
1121 return;
1122
1123 /*
1124 * Wait for idle.
1125 */
1126 apic_wait_icr_idle();
1127
1128 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
6f6da97f
CG
1129 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1130 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1da177e4
LT
1131}
1132
1da177e4
LT
1133/*
1134 * An initial setup of the virtual wire mode.
1135 */
1136void __init init_bsp_APIC(void)
1137{
11a8e778 1138 unsigned int value;
1da177e4
LT
1139
1140 /*
1141 * Don't do the setup now if we have a SMP BIOS as the
1142 * through-I/O-APIC virtual wire mode might be active.
1143 */
1144 if (smp_found_config || !cpu_has_apic)
1145 return;
1146
1da177e4
LT
1147 /*
1148 * Do not trust the local APIC being empty at bootup.
1149 */
1150 clear_local_APIC();
1151
1152 /*
1153 * Enable APIC.
1154 */
1155 value = apic_read(APIC_SPIV);
1156 value &= ~APIC_VECTOR_MASK;
1157 value |= APIC_SPIV_APIC_ENABLED;
638c0411
CG
1158
1159#ifdef CONFIG_X86_32
1160 /* This bit is reserved on P4/Xeon and should be cleared */
1161 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1162 (boot_cpu_data.x86 == 15))
1163 value &= ~APIC_SPIV_FOCUS_DISABLED;
1164 else
1165#endif
1166 value |= APIC_SPIV_FOCUS_DISABLED;
1da177e4 1167 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1168 apic_write(APIC_SPIV, value);
1da177e4
LT
1169
1170 /*
1171 * Set up the virtual wire mode.
1172 */
11a8e778 1173 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4 1174 value = APIC_DM_NMI;
638c0411
CG
1175 if (!lapic_is_integrated()) /* 82489DX */
1176 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1177 apic_write(APIC_LVT1, value);
1da177e4
LT
1178}
1179
c43da2f5
CG
1180static void __cpuinit lapic_setup_esr(void)
1181{
9df08f10
CG
1182 unsigned int oldvalue, value, maxlvt;
1183
1184 if (!lapic_is_integrated()) {
ba21ebb6 1185 pr_info("No ESR for 82489DX.\n");
9df08f10
CG
1186 return;
1187 }
c43da2f5 1188
08125d3e 1189 if (apic->disable_esr) {
c43da2f5 1190 /*
9df08f10
CG
1191 * Something untraceable is creating bad interrupts on
1192 * secondary quads ... for the moment, just leave the
1193 * ESR disabled - we can't do anything useful with the
1194 * errors anyway - mbligh
c43da2f5 1195 */
ba21ebb6 1196 pr_info("Leaving ESR disabled.\n");
9df08f10 1197 return;
c43da2f5 1198 }
9df08f10
CG
1199
1200 maxlvt = lapic_get_maxlvt();
1201 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1202 apic_write(APIC_ESR, 0);
1203 oldvalue = apic_read(APIC_ESR);
1204
1205 /* enables sending errors */
1206 value = ERROR_APIC_VECTOR;
1207 apic_write(APIC_LVTERR, value);
1208
1209 /*
1210 * spec says clear errors after enabling vector.
1211 */
1212 if (maxlvt > 3)
1213 apic_write(APIC_ESR, 0);
1214 value = apic_read(APIC_ESR);
1215 if (value != oldvalue)
1216 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1217 "vector: 0x%08x after: 0x%08x\n",
1218 oldvalue, value);
c43da2f5
CG
1219}
1220
0e078e2f
TG
1221/**
1222 * setup_local_APIC - setup the local APIC
0aa002fe
TH
1223 *
1224 * Used to setup local APIC while initializing BSP or bringin up APs.
1225 * Always called with preemption disabled.
0e078e2f
TG
1226 */
1227void __cpuinit setup_local_APIC(void)
1da177e4 1228{
0aa002fe 1229 int cpu = smp_processor_id();
8c3ba8d0
KJ
1230 unsigned int value, queued;
1231 int i, j, acked = 0;
1232 unsigned long long tsc = 0, ntsc;
1233 long long max_loops = cpu_khz;
1234
1235 if (cpu_has_tsc)
1236 rdtscll(tsc);
1da177e4 1237
f1182638 1238 if (disable_apic) {
7167d08e 1239 disable_ioapic_support();
f1182638
JB
1240 return;
1241 }
1242
89c38c28
CG
1243#ifdef CONFIG_X86_32
1244 /* Pound the ESR really hard over the head with a big hammer - mbligh */
08125d3e 1245 if (lapic_is_integrated() && apic->disable_esr) {
89c38c28
CG
1246 apic_write(APIC_ESR, 0);
1247 apic_write(APIC_ESR, 0);
1248 apic_write(APIC_ESR, 0);
1249 apic_write(APIC_ESR, 0);
1250 }
1251#endif
cdd6c482 1252 perf_events_lapic_init();
89c38c28 1253
1da177e4
LT
1254 /*
1255 * Double-check whether this APIC is really registered.
1256 * This is meaningless in clustered apic mode, so we skip it.
1257 */
c2777f98 1258 BUG_ON(!apic->apic_id_registered());
1da177e4
LT
1259
1260 /*
1261 * Intel recommends to set DFR, LDR and TPR before enabling
1262 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1263 * document number 292116). So here it goes...
1264 */
a5c43296 1265 apic->init_apic_ldr();
1da177e4 1266
6f802c4b
TH
1267#ifdef CONFIG_X86_32
1268 /*
acb8bc09
TH
1269 * APIC LDR is initialized. If logical_apicid mapping was
1270 * initialized during get_smp_config(), make sure it matches the
1271 * actual value.
6f802c4b 1272 */
acb8bc09
TH
1273 i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
1274 WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
1275 /* always use the value from LDR */
6f802c4b
TH
1276 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1277 logical_smp_processor_id();
c4b90c11
TH
1278
1279 /*
1280 * Some NUMA implementations (NUMAQ) don't initialize apicid to
1281 * node mapping during NUMA init. Now that logical apicid is
1282 * guaranteed to be known, give it another chance. This is already
1283 * a bit too late - percpu allocation has already happened without
1284 * proper NUMA affinity.
1285 */
84914ed0
TH
1286 if (apic->x86_32_numa_cpu_node)
1287 set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
1288 apic->x86_32_numa_cpu_node(cpu));
6f802c4b
TH
1289#endif
1290
1da177e4
LT
1291 /*
1292 * Set Task Priority to 'accept all'. We never change this
1293 * later on.
1294 */
1295 value = apic_read(APIC_TASKPRI);
1296 value &= ~APIC_TPRI_MASK;
11a8e778 1297 apic_write(APIC_TASKPRI, value);
1da177e4 1298
da7ed9f9
VG
1299 /*
1300 * After a crash, we no longer service the interrupts and a pending
1301 * interrupt from previous kernel might still have ISR bit set.
1302 *
1303 * Most probably by now CPU has serviced that pending interrupt and
1304 * it might not have done the ack_APIC_irq() because it thought,
1305 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1306 * does not clear the ISR bit and cpu thinks it has already serivced
1307 * the interrupt. Hence a vector might get locked. It was noticed
1308 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1309 */
8c3ba8d0
KJ
1310 do {
1311 queued = 0;
1312 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1313 queued |= apic_read(APIC_IRR + i*0x10);
1314
1315 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1316 value = apic_read(APIC_ISR + i*0x10);
1317 for (j = 31; j >= 0; j--) {
1318 if (value & (1<<j)) {
1319 ack_APIC_irq();
1320 acked++;
1321 }
1322 }
da7ed9f9 1323 }
8c3ba8d0
KJ
1324 if (acked > 256) {
1325 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1326 acked);
1327 break;
1328 }
1329 if (cpu_has_tsc) {
1330 rdtscll(ntsc);
1331 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1332 } else
1333 max_loops--;
1334 } while (queued && max_loops > 0);
1335 WARN_ON(max_loops <= 0);
da7ed9f9 1336
1da177e4
LT
1337 /*
1338 * Now that we are all set up, enable the APIC
1339 */
1340 value = apic_read(APIC_SPIV);
1341 value &= ~APIC_VECTOR_MASK;
1342 /*
1343 * Enable APIC
1344 */
1345 value |= APIC_SPIV_APIC_ENABLED;
1346
89c38c28
CG
1347#ifdef CONFIG_X86_32
1348 /*
1349 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1350 * certain networking cards. If high frequency interrupts are
1351 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1352 * entry is masked/unmasked at a high rate as well then sooner or
1353 * later IOAPIC line gets 'stuck', no more interrupts are received
1354 * from the device. If focus CPU is disabled then the hang goes
1355 * away, oh well :-(
1356 *
1357 * [ This bug can be reproduced easily with a level-triggered
1358 * PCI Ne2000 networking cards and PII/PIII processors, dual
1359 * BX chipset. ]
1360 */
1361 /*
1362 * Actually disabling the focus CPU check just makes the hang less
1363 * frequent as it makes the interrupt distributon model be more
1364 * like LRU than MRU (the short-term load is more even across CPUs).
1365 * See also the comment in end_level_ioapic_irq(). --macro
1366 */
1367
1368 /*
1369 * - enable focus processor (bit==0)
1370 * - 64bit mode always use processor focus
1371 * so no need to set it
1372 */
1373 value &= ~APIC_SPIV_FOCUS_DISABLED;
1374#endif
3f14c746 1375
1da177e4
LT
1376 /*
1377 * Set spurious IRQ vector
1378 */
1379 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1380 apic_write(APIC_SPIV, value);
1da177e4
LT
1381
1382 /*
1383 * Set up LVT0, LVT1:
1384 *
1385 * set up through-local-APIC on the BP's LINT0. This is not
1386 * strictly necessary in pure symmetric-IO mode, but sometimes
1387 * we delegate interrupts to the 8259A.
1388 */
1389 /*
1390 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1391 */
1392 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
0aa002fe 1393 if (!cpu && (pic_mode || !value)) {
1da177e4 1394 value = APIC_DM_EXTINT;
0aa002fe 1395 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
1da177e4
LT
1396 } else {
1397 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
0aa002fe 1398 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
1da177e4 1399 }
11a8e778 1400 apic_write(APIC_LVT0, value);
1da177e4
LT
1401
1402 /*
1403 * only the BP should see the LINT1 NMI signal, obviously.
1404 */
0aa002fe 1405 if (!cpu)
1da177e4
LT
1406 value = APIC_DM_NMI;
1407 else
1408 value = APIC_DM_NMI | APIC_LVT_MASKED;
89c38c28
CG
1409 if (!lapic_is_integrated()) /* 82489DX */
1410 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1411 apic_write(APIC_LVT1, value);
89c38c28 1412
be71b855
AK
1413#ifdef CONFIG_X86_MCE_INTEL
1414 /* Recheck CMCI information after local APIC is up on CPU #0 */
0aa002fe 1415 if (!cpu)
be71b855
AK
1416 cmci_recheck();
1417#endif
739f33b3 1418}
1da177e4 1419
739f33b3
AK
1420void __cpuinit end_local_APIC_setup(void)
1421{
1422 lapic_setup_esr();
fa6b95fc
CG
1423
1424#ifdef CONFIG_X86_32
1b4ee4e4
CG
1425 {
1426 unsigned int value;
1427 /* Disable the local apic timer */
1428 value = apic_read(APIC_LVTT);
1429 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1430 apic_write(APIC_LVTT, value);
1431 }
fa6b95fc
CG
1432#endif
1433
0e078e2f 1434 apic_pm_activate();
2fb270f3
JB
1435}
1436
1437void __init bsp_end_local_APIC_setup(void)
1438{
1439 end_local_APIC_setup();
7f7fbf45
KK
1440
1441 /*
1442 * Now that local APIC setup is completed for BP, configure the fault
1443 * handling for interrupt remapping.
1444 */
2fb270f3 1445 if (intr_remapping_enabled)
4f3d8b67 1446 intr_enable_fault_handling();
7f7fbf45 1447
1da177e4 1448}
1da177e4 1449
06cd9a7d 1450#ifdef CONFIG_X86_X2APIC
fb209bd8
YL
1451/*
1452 * Need to disable xapic and x2apic at the same time and then enable xapic mode
1453 */
1454static inline void __disable_x2apic(u64 msr)
1455{
1456 wrmsrl(MSR_IA32_APICBASE,
1457 msr & ~(X2APIC_ENABLE | XAPIC_ENABLE));
1458 wrmsrl(MSR_IA32_APICBASE, msr & ~X2APIC_ENABLE);
1459}
1460
a31bc327 1461static __init void disable_x2apic(void)
fb209bd8
YL
1462{
1463 u64 msr;
1464
1465 if (!cpu_has_x2apic)
1466 return;
1467
1468 rdmsrl(MSR_IA32_APICBASE, msr);
1469 if (msr & X2APIC_ENABLE) {
1470 u32 x2apic_id = read_apic_id();
1471
1472 if (x2apic_id >= 255)
1473 panic("Cannot disable x2apic, id: %08x\n", x2apic_id);
1474
1475 pr_info("Disabling x2apic\n");
1476 __disable_x2apic(msr);
1477
a31bc327
YL
1478 if (nox2apic) {
1479 clear_cpu_cap(&cpu_data(0), X86_FEATURE_X2APIC);
1480 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
1481 }
1482
fb209bd8
YL
1483 x2apic_disabled = 1;
1484 x2apic_mode = 0;
1485
1486 register_lapic_address(mp_lapic_addr);
1487 }
1488}
1489
6e1cb38a
SS
1490void check_x2apic(void)
1491{
ef1f87aa 1492 if (x2apic_enabled()) {
ba21ebb6 1493 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
fc1edaf9 1494 x2apic_preenabled = x2apic_mode = 1;
6e1cb38a
SS
1495 }
1496}
1497
1498void enable_x2apic(void)
1499{
fb209bd8
YL
1500 u64 msr;
1501
1502 rdmsrl(MSR_IA32_APICBASE, msr);
1503 if (x2apic_disabled) {
1504 __disable_x2apic(msr);
1505 return;
1506 }
6e1cb38a 1507
fc1edaf9 1508 if (!x2apic_mode)
06cd9a7d
YL
1509 return;
1510
6e1cb38a 1511 if (!(msr & X2APIC_ENABLE)) {
450b1e8d 1512 printk_once(KERN_INFO "Enabling x2apic\n");
fb209bd8 1513 wrmsrl(MSR_IA32_APICBASE, msr | X2APIC_ENABLE);
6e1cb38a
SS
1514 }
1515}
93758238 1516#endif /* CONFIG_X86_X2APIC */
6e1cb38a 1517
ce69a784 1518int __init enable_IR(void)
6e1cb38a 1519{
d3f13810 1520#ifdef CONFIG_IRQ_REMAP
93758238
WH
1521 if (!intr_remapping_supported()) {
1522 pr_debug("intr-remapping not supported\n");
41750d31 1523 return -1;
6e1cb38a
SS
1524 }
1525
93758238
WH
1526 if (!x2apic_preenabled && skip_ioapic_setup) {
1527 pr_info("Skipped enabling intr-remap because of skipping "
1528 "io-apic setup\n");
41750d31 1529 return -1;
6e1cb38a
SS
1530 }
1531
736baef4 1532 return intr_hardware_enable();
ce69a784 1533#endif
41750d31 1534 return -1;
ce69a784
GN
1535}
1536
1537void __init enable_IR_x2apic(void)
1538{
1539 unsigned long flags;
ce69a784 1540 int ret, x2apic_enabled = 0;
736baef4 1541 int hardware_init_ret;
b7f42ab2 1542
736baef4
JR
1543 /* Make sure irq_remap_ops are initialized */
1544 setup_intr_remapping();
1545
1546 hardware_init_ret = intr_hardware_init();
1547 if (hardware_init_ret && !x2apic_supported())
e670761f 1548 return;
ce69a784 1549
31dce14a 1550 ret = save_ioapic_entries();
5ffa4eb2 1551 if (ret) {
ba21ebb6 1552 pr_info("Saving IO-APIC state failed: %d\n", ret);
fb209bd8 1553 return;
5ffa4eb2 1554 }
6e1cb38a 1555
05c3dc2c 1556 local_irq_save(flags);
b81bb373 1557 legacy_pic->mask_all();
31dce14a 1558 mask_ioapic_entries();
05c3dc2c 1559
a31bc327
YL
1560 if (x2apic_preenabled && nox2apic)
1561 disable_x2apic();
1562
736baef4 1563 if (hardware_init_ret)
41750d31 1564 ret = -1;
b7f42ab2
YL
1565 else
1566 ret = enable_IR();
1567
fb209bd8 1568 if (!x2apic_supported())
a31bc327 1569 goto skip_x2apic;
fb209bd8 1570
41750d31 1571 if (ret < 0) {
ce69a784
GN
1572 /* IR is required if there is APIC ID > 255 even when running
1573 * under KVM
1574 */
2904ed8d 1575 if (max_physical_apicid > 255 ||
fb209bd8
YL
1576 !hypervisor_x2apic_available()) {
1577 if (x2apic_preenabled)
1578 disable_x2apic();
a31bc327 1579 goto skip_x2apic;
fb209bd8 1580 }
ce69a784
GN
1581 /*
1582 * without IR all CPUs can be addressed by IOAPIC/MSI
1583 * only in physical mode
1584 */
1585 x2apic_force_phys();
1586 }
6e1cb38a 1587
fb209bd8
YL
1588 if (ret == IRQ_REMAP_XAPIC_MODE) {
1589 pr_info("x2apic not enabled, IRQ remapping is in xapic mode\n");
a31bc327 1590 goto skip_x2apic;
fb209bd8 1591 }
41750d31 1592
ce69a784 1593 x2apic_enabled = 1;
93758238 1594
fc1edaf9
SS
1595 if (x2apic_supported() && !x2apic_mode) {
1596 x2apic_mode = 1;
6e1cb38a 1597 enable_x2apic();
93758238 1598 pr_info("Enabled x2apic\n");
6e1cb38a 1599 }
5ffa4eb2 1600
a31bc327 1601skip_x2apic:
41750d31 1602 if (ret < 0) /* IR enabling failed */
31dce14a 1603 restore_ioapic_entries();
b81bb373 1604 legacy_pic->restore_mask();
6e1cb38a 1605 local_irq_restore(flags);
6e1cb38a 1606}
93758238 1607
be7a656f 1608#ifdef CONFIG_X86_64
1da177e4
LT
1609/*
1610 * Detect and enable local APICs on non-SMP boards.
1611 * Original code written by Keir Fraser.
1612 * On AMD64 we trust the BIOS - if it says no APIC it is likely
6935d1f9 1613 * not correctly set up (usually the APIC timer won't work etc.)
1da177e4 1614 */
0e078e2f 1615static int __init detect_init_APIC(void)
1da177e4
LT
1616{
1617 if (!cpu_has_apic) {
ba21ebb6 1618 pr_info("No local APIC present\n");
1da177e4
LT
1619 return -1;
1620 }
1621
1622 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1da177e4
LT
1623 return 0;
1624}
be7a656f 1625#else
5a7ae78f 1626
25874a29 1627static int __init apic_verify(void)
5a7ae78f
TG
1628{
1629 u32 features, h, l;
1630
1631 /*
1632 * The APIC feature bit should now be enabled
1633 * in `cpuid'
1634 */
1635 features = cpuid_edx(1);
1636 if (!(features & (1 << X86_FEATURE_APIC))) {
1637 pr_warning("Could not enable APIC!\n");
1638 return -1;
1639 }
1640 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1641 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1642
1643 /* The BIOS may have set up the APIC at some other address */
cbf2829b
BD
1644 if (boot_cpu_data.x86 >= 6) {
1645 rdmsr(MSR_IA32_APICBASE, l, h);
1646 if (l & MSR_IA32_APICBASE_ENABLE)
1647 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1648 }
5a7ae78f
TG
1649
1650 pr_info("Found and enabled local APIC!\n");
1651 return 0;
1652}
1653
25874a29 1654int __init apic_force_enable(unsigned long addr)
5a7ae78f
TG
1655{
1656 u32 h, l;
1657
1658 if (disable_apic)
1659 return -1;
1660
1661 /*
1662 * Some BIOSes disable the local APIC in the APIC_BASE
1663 * MSR. This can only be done in software for Intel P6 or later
1664 * and AMD K7 (Model > 1) or later.
1665 */
cbf2829b
BD
1666 if (boot_cpu_data.x86 >= 6) {
1667 rdmsr(MSR_IA32_APICBASE, l, h);
1668 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1669 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1670 l &= ~MSR_IA32_APICBASE_BASE;
1671 l |= MSR_IA32_APICBASE_ENABLE | addr;
1672 wrmsr(MSR_IA32_APICBASE, l, h);
1673 enabled_via_apicbase = 1;
1674 }
5a7ae78f
TG
1675 }
1676 return apic_verify();
1677}
1678
be7a656f
YL
1679/*
1680 * Detect and initialize APIC
1681 */
1682static int __init detect_init_APIC(void)
1683{
be7a656f
YL
1684 /* Disabled by kernel option? */
1685 if (disable_apic)
1686 return -1;
1687
1688 switch (boot_cpu_data.x86_vendor) {
1689 case X86_VENDOR_AMD:
1690 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
85877061 1691 (boot_cpu_data.x86 >= 15))
be7a656f
YL
1692 break;
1693 goto no_apic;
1694 case X86_VENDOR_INTEL:
1695 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1696 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1697 break;
1698 goto no_apic;
1699 default:
1700 goto no_apic;
1701 }
1702
1703 if (!cpu_has_apic) {
1704 /*
1705 * Over-ride BIOS and try to enable the local APIC only if
1706 * "lapic" specified.
1707 */
1708 if (!force_enable_local_apic) {
ba21ebb6
CG
1709 pr_info("Local APIC disabled by BIOS -- "
1710 "you can enable it with \"lapic\"\n");
be7a656f
YL
1711 return -1;
1712 }
a906fdaa 1713 if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
5a7ae78f
TG
1714 return -1;
1715 } else {
1716 if (apic_verify())
1717 return -1;
be7a656f 1718 }
be7a656f
YL
1719
1720 apic_pm_activate();
1721
1722 return 0;
1723
1724no_apic:
ba21ebb6 1725 pr_info("No local APIC present or hardware disabled\n");
be7a656f
YL
1726 return -1;
1727}
1728#endif
1da177e4 1729
0e078e2f
TG
1730/**
1731 * init_apic_mappings - initialize APIC mappings
1732 */
1da177e4
LT
1733void __init init_apic_mappings(void)
1734{
4401da61
YL
1735 unsigned int new_apicid;
1736
fc1edaf9 1737 if (x2apic_mode) {
4c9961d5 1738 boot_cpu_physical_apicid = read_apic_id();
6e1cb38a
SS
1739 return;
1740 }
1741
4797f6b0 1742 /* If no local APIC can be found return early */
1da177e4 1743 if (!smp_found_config && detect_init_APIC()) {
4797f6b0
YL
1744 /* lets NOP'ify apic operations */
1745 pr_info("APIC: disable apic facility\n");
1746 apic_disable();
1747 } else {
1da177e4
LT
1748 apic_phys = mp_lapic_addr;
1749
4797f6b0
YL
1750 /*
1751 * acpi lapic path already maps that address in
1752 * acpi_register_lapic_address()
1753 */
5989cd6a 1754 if (!acpi_lapic && !smp_found_config)
326a2e6b 1755 register_lapic_address(apic_phys);
cec6be6d 1756 }
1da177e4
LT
1757
1758 /*
1759 * Fetch the APIC ID of the BSP in case we have a
1760 * default configuration (or the MP table is broken).
1761 */
4401da61
YL
1762 new_apicid = read_apic_id();
1763 if (boot_cpu_physical_apicid != new_apicid) {
1764 boot_cpu_physical_apicid = new_apicid;
103428e5
CG
1765 /*
1766 * yeah -- we lie about apic_version
1767 * in case if apic was disabled via boot option
1768 * but it's not a problem for SMP compiled kernel
1769 * since smp_sanity_check is prepared for such a case
1770 * and disable smp mode
1771 */
4401da61
YL
1772 apic_version[new_apicid] =
1773 GET_APIC_VERSION(apic_read(APIC_LVR));
08306ce6 1774 }
1da177e4
LT
1775}
1776
c0104d38
YL
1777void __init register_lapic_address(unsigned long address)
1778{
1779 mp_lapic_addr = address;
1780
0450193b
YL
1781 if (!x2apic_mode) {
1782 set_fixmap_nocache(FIX_APIC_BASE, address);
1783 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1784 APIC_BASE, mp_lapic_addr);
1785 }
c0104d38
YL
1786 if (boot_cpu_physical_apicid == -1U) {
1787 boot_cpu_physical_apicid = read_apic_id();
1788 apic_version[boot_cpu_physical_apicid] =
1789 GET_APIC_VERSION(apic_read(APIC_LVR));
1790 }
1791}
1792
1da177e4 1793/*
0e078e2f
TG
1794 * This initializes the IO-APIC and APIC hardware if this is
1795 * a UP kernel.
1da177e4 1796 */
56d91f13 1797int apic_version[MAX_LOCAL_APIC];
1b313f4a 1798
0e078e2f 1799int __init APIC_init_uniprocessor(void)
1da177e4 1800{
0e078e2f 1801 if (disable_apic) {
ba21ebb6 1802 pr_info("Apic disabled\n");
0e078e2f
TG
1803 return -1;
1804 }
f1182638 1805#ifdef CONFIG_X86_64
0e078e2f
TG
1806 if (!cpu_has_apic) {
1807 disable_apic = 1;
ba21ebb6 1808 pr_info("Apic disabled by BIOS\n");
0e078e2f
TG
1809 return -1;
1810 }
fa2bd35a
YL
1811#else
1812 if (!smp_found_config && !cpu_has_apic)
1813 return -1;
1814
1815 /*
1816 * Complain if the BIOS pretends there is one.
1817 */
1818 if (!cpu_has_apic &&
1819 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
ba21ebb6
CG
1820 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1821 boot_cpu_physical_apicid);
fa2bd35a
YL
1822 return -1;
1823 }
1824#endif
1825
72ce0165 1826 default_setup_apic_routing();
6e1cb38a 1827
0e078e2f 1828 verify_local_APIC();
b5841765
GC
1829 connect_bsp_APIC();
1830
fa2bd35a 1831#ifdef CONFIG_X86_64
c70dcb74 1832 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
fa2bd35a
YL
1833#else
1834 /*
1835 * Hack: In case of kdump, after a crash, kernel might be booting
1836 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1837 * might be zero if read from MP tables. Get it from LAPIC.
1838 */
1839# ifdef CONFIG_CRASH_DUMP
1840 boot_cpu_physical_apicid = read_apic_id();
1841# endif
1842#endif
1843 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
0e078e2f 1844 setup_local_APIC();
1da177e4 1845
88d0f550 1846#ifdef CONFIG_X86_IO_APIC
739f33b3
AK
1847 /*
1848 * Now enable IO-APICs, actually call clear_IO_APIC
98c061b6 1849 * We need clear_IO_APIC before enabling error vector
739f33b3
AK
1850 */
1851 if (!skip_ioapic_setup && nr_ioapics)
1852 enable_IO_APIC();
fa2bd35a 1853#endif
739f33b3 1854
2fb270f3 1855 bsp_end_local_APIC_setup();
739f33b3 1856
fa2bd35a 1857#ifdef CONFIG_X86_IO_APIC
0e078e2f
TG
1858 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1859 setup_IO_APIC();
98c061b6 1860 else {
0e078e2f 1861 nr_ioapics = 0;
98c061b6 1862 }
fa2bd35a
YL
1863#endif
1864
736decac 1865 x86_init.timers.setup_percpu_clockev();
0e078e2f 1866 return 0;
1da177e4
LT
1867}
1868
1869/*
0e078e2f 1870 * Local APIC interrupts
1da177e4
LT
1871 */
1872
0e078e2f
TG
1873/*
1874 * This interrupt should _never_ happen with our APIC/SMP architecture
1875 */
dc1528dd 1876void smp_spurious_interrupt(struct pt_regs *regs)
1da177e4 1877{
dc1528dd
YL
1878 u32 v;
1879
0e078e2f 1880 irq_enter();
98ad1cc1 1881 exit_idle();
1da177e4 1882 /*
0e078e2f
TG
1883 * Check if this really is a spurious interrupt and ACK it
1884 * if it is a vectored one. Just in case...
1885 * Spurious interrupts should not be ACKed.
1da177e4 1886 */
0e078e2f
TG
1887 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1888 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1889 ack_APIC_irq();
c4d58cbd 1890
915b0d01
HS
1891 inc_irq_stat(irq_spurious_count);
1892
dc1528dd 1893 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
ba21ebb6
CG
1894 pr_info("spurious APIC interrupt on CPU#%d, "
1895 "should never happen.\n", smp_processor_id());
0e078e2f
TG
1896 irq_exit();
1897}
1da177e4 1898
0e078e2f
TG
1899/*
1900 * This interrupt should never happen with our APIC/SMP architecture
1901 */
dc1528dd 1902void smp_error_interrupt(struct pt_regs *regs)
0e078e2f 1903{
2b398bd9
YS
1904 u32 v0, v1;
1905 u32 i = 0;
1906 static const char * const error_interrupt_reason[] = {
1907 "Send CS error", /* APIC Error Bit 0 */
1908 "Receive CS error", /* APIC Error Bit 1 */
1909 "Send accept error", /* APIC Error Bit 2 */
1910 "Receive accept error", /* APIC Error Bit 3 */
1911 "Redirectable IPI", /* APIC Error Bit 4 */
1912 "Send illegal vector", /* APIC Error Bit 5 */
1913 "Received illegal vector", /* APIC Error Bit 6 */
1914 "Illegal register address", /* APIC Error Bit 7 */
1915 };
1da177e4 1916
0e078e2f 1917 irq_enter();
98ad1cc1 1918 exit_idle();
0e078e2f 1919 /* First tickle the hardware, only then report what went on. -- REW */
2b398bd9 1920 v0 = apic_read(APIC_ESR);
0e078e2f
TG
1921 apic_write(APIC_ESR, 0);
1922 v1 = apic_read(APIC_ESR);
1923 ack_APIC_irq();
1924 atomic_inc(&irq_err_count);
ba7eda4c 1925
2b398bd9
YS
1926 apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x(%02x)",
1927 smp_processor_id(), v0 , v1);
1928
1929 v1 = v1 & 0xff;
1930 while (v1) {
1931 if (v1 & 0x1)
1932 apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
1933 i++;
1934 v1 >>= 1;
1935 };
1936
1937 apic_printk(APIC_DEBUG, KERN_CONT "\n");
1938
0e078e2f 1939 irq_exit();
1da177e4
LT
1940}
1941
b5841765 1942/**
36c9d674
CG
1943 * connect_bsp_APIC - attach the APIC to the interrupt system
1944 */
b5841765
GC
1945void __init connect_bsp_APIC(void)
1946{
36c9d674
CG
1947#ifdef CONFIG_X86_32
1948 if (pic_mode) {
1949 /*
1950 * Do not trust the local APIC being empty at bootup.
1951 */
1952 clear_local_APIC();
1953 /*
1954 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1955 * local APIC to INT and NMI lines.
1956 */
1957 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1958 "enabling APIC mode.\n");
c0eaa453 1959 imcr_pic_to_apic();
36c9d674
CG
1960 }
1961#endif
49040333
IM
1962 if (apic->enable_apic_mode)
1963 apic->enable_apic_mode();
b5841765
GC
1964}
1965
274cfe59
CG
1966/**
1967 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1968 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1969 *
1970 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1971 * APIC is disabled.
1972 */
0e078e2f 1973void disconnect_bsp_APIC(int virt_wire_setup)
1da177e4 1974{
1b4ee4e4
CG
1975 unsigned int value;
1976
c177b0bc
CG
1977#ifdef CONFIG_X86_32
1978 if (pic_mode) {
1979 /*
1980 * Put the board back into PIC mode (has an effect only on
1981 * certain older boards). Note that APIC interrupts, including
1982 * IPIs, won't work beyond this point! The only exception are
1983 * INIT IPIs.
1984 */
1985 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1986 "entering PIC mode.\n");
c0eaa453 1987 imcr_apic_to_pic();
c177b0bc
CG
1988 return;
1989 }
1990#endif
1991
0e078e2f 1992 /* Go back to Virtual Wire compatibility mode */
1da177e4 1993
0e078e2f
TG
1994 /* For the spurious interrupt use vector F, and enable it */
1995 value = apic_read(APIC_SPIV);
1996 value &= ~APIC_VECTOR_MASK;
1997 value |= APIC_SPIV_APIC_ENABLED;
1998 value |= 0xf;
1999 apic_write(APIC_SPIV, value);
b8ce3359 2000
0e078e2f
TG
2001 if (!virt_wire_setup) {
2002 /*
2003 * For LVT0 make it edge triggered, active high,
2004 * external and enabled
2005 */
2006 value = apic_read(APIC_LVT0);
2007 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
2008 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
2009 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
2010 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
2011 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
2012 apic_write(APIC_LVT0, value);
2013 } else {
2014 /* Disable LVT0 */
2015 apic_write(APIC_LVT0, APIC_LVT_MASKED);
2016 }
b8ce3359 2017
c177b0bc
CG
2018 /*
2019 * For LVT1 make it edge triggered, active high,
2020 * nmi and enabled
2021 */
0e078e2f
TG
2022 value = apic_read(APIC_LVT1);
2023 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
2024 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
2025 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
2026 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
2027 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
2028 apic_write(APIC_LVT1, value);
1da177e4
LT
2029}
2030
be8a5685
AS
2031void __cpuinit generic_processor_info(int apicid, int version)
2032{
14cb6dcf
VG
2033 int cpu, max = nr_cpu_ids;
2034 bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
2035 phys_cpu_present_map);
2036
2037 /*
2038 * If boot cpu has not been detected yet, then only allow upto
2039 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
2040 */
2041 if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
2042 apicid != boot_cpu_physical_apicid) {
2043 int thiscpu = max + disabled_cpus - 1;
2044
2045 pr_warning(
2046 "ACPI: NR_CPUS/possible_cpus limit of %i almost"
2047 " reached. Keeping one slot for boot cpu."
2048 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
2049
2050 disabled_cpus++;
2051 return;
2052 }
be8a5685 2053
3b11ce7f 2054 if (num_processors >= nr_cpu_ids) {
3b11ce7f
MT
2055 int thiscpu = max + disabled_cpus;
2056
2057 pr_warning(
2058 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
2059 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
2060
2061 disabled_cpus++;
be8a5685
AS
2062 return;
2063 }
2064
2065 num_processors++;
be8a5685
AS
2066 if (apicid == boot_cpu_physical_apicid) {
2067 /*
2068 * x86_bios_cpu_apicid is required to have processors listed
2069 * in same order as logical cpu numbers. Hence the first
2070 * entry is BSP, and so on.
e5fea868
YL
2071 * boot_cpu_init() already hold bit 0 in cpu_present_mask
2072 * for BSP.
be8a5685
AS
2073 */
2074 cpu = 0;
e5fea868
YL
2075 } else
2076 cpu = cpumask_next_zero(-1, cpu_present_mask);
2077
2078 /*
2079 * Validate version
2080 */
2081 if (version == 0x0) {
2082 pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
2083 cpu, apicid);
2084 version = 0x10;
be8a5685 2085 }
e5fea868
YL
2086 apic_version[apicid] = version;
2087
2088 if (version != apic_version[boot_cpu_physical_apicid]) {
2089 pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2090 apic_version[boot_cpu_physical_apicid], cpu, version);
2091 }
2092
2093 physid_set(apicid, phys_cpu_present_map);
e0da3364
YL
2094 if (apicid > max_physical_apicid)
2095 max_physical_apicid = apicid;
2096
3e5095d1 2097#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
f10fcd47
TH
2098 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
2099 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1b313f4a 2100#endif
acb8bc09
TH
2101#ifdef CONFIG_X86_32
2102 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
2103 apic->x86_32_early_logical_apicid(cpu);
2104#endif
1de88cd4
MT
2105 set_cpu_possible(cpu, true);
2106 set_cpu_present(cpu, true);
be8a5685
AS
2107}
2108
0c81c746
SS
2109int hard_smp_processor_id(void)
2110{
2111 return read_apic_id();
2112}
1dcdd3d1
IM
2113
2114void default_init_apic_ldr(void)
2115{
2116 unsigned long val;
2117
2118 apic_write(APIC_DFR, APIC_DFR_VALUE);
2119 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2120 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2121 apic_write(APIC_LDR, val);
2122}
2123
89039b37 2124/*
0e078e2f 2125 * Power management
89039b37 2126 */
0e078e2f
TG
2127#ifdef CONFIG_PM
2128
2129static struct {
274cfe59
CG
2130 /*
2131 * 'active' is true if the local APIC was enabled by us and
2132 * not the BIOS; this signifies that we are also responsible
2133 * for disabling it before entering apm/acpi suspend
2134 */
0e078e2f
TG
2135 int active;
2136 /* r/w apic fields */
2137 unsigned int apic_id;
2138 unsigned int apic_taskpri;
2139 unsigned int apic_ldr;
2140 unsigned int apic_dfr;
2141 unsigned int apic_spiv;
2142 unsigned int apic_lvtt;
2143 unsigned int apic_lvtpc;
2144 unsigned int apic_lvt0;
2145 unsigned int apic_lvt1;
2146 unsigned int apic_lvterr;
2147 unsigned int apic_tmict;
2148 unsigned int apic_tdcr;
2149 unsigned int apic_thmr;
2150} apic_pm_state;
2151
f3c6ea1b 2152static int lapic_suspend(void)
0e078e2f
TG
2153{
2154 unsigned long flags;
2155 int maxlvt;
89039b37 2156
0e078e2f
TG
2157 if (!apic_pm_state.active)
2158 return 0;
89039b37 2159
0e078e2f 2160 maxlvt = lapic_get_maxlvt();
89039b37 2161
2d7a66d0 2162 apic_pm_state.apic_id = apic_read(APIC_ID);
0e078e2f
TG
2163 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2164 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2165 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2166 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2167 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
2168 if (maxlvt >= 4)
2169 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
2170 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2171 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2172 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2173 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2174 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
4efc0670 2175#ifdef CONFIG_X86_THERMAL_VECTOR
0e078e2f
TG
2176 if (maxlvt >= 5)
2177 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2178#endif
24968cfd 2179
0e078e2f
TG
2180 local_irq_save(flags);
2181 disable_local_APIC();
fc1edaf9 2182
b24696bc 2183 if (intr_remapping_enabled)
4f3d8b67 2184 intr_hardware_disable();
fc1edaf9 2185
0e078e2f
TG
2186 local_irq_restore(flags);
2187 return 0;
1da177e4
LT
2188}
2189
f3c6ea1b 2190static void lapic_resume(void)
1da177e4 2191{
0e078e2f
TG
2192 unsigned int l, h;
2193 unsigned long flags;
31dce14a 2194 int maxlvt;
b24696bc 2195
0e078e2f 2196 if (!apic_pm_state.active)
f3c6ea1b 2197 return;
89b831ef 2198
0e078e2f 2199 local_irq_save(flags);
9a2755c3 2200 if (intr_remapping_enabled) {
31dce14a
SS
2201 /*
2202 * IO-APIC and PIC have their own resume routines.
2203 * We just mask them here to make sure the interrupt
2204 * subsystem is completely quiet while we enable x2apic
2205 * and interrupt-remapping.
2206 */
2207 mask_ioapic_entries();
b81bb373 2208 legacy_pic->mask_all();
b24696bc 2209 }
92206c90 2210
fc1edaf9 2211 if (x2apic_mode)
92206c90 2212 enable_x2apic();
cf6567fe 2213 else {
92206c90
CG
2214 /*
2215 * Make sure the APICBASE points to the right address
2216 *
2217 * FIXME! This will be wrong if we ever support suspend on
2218 * SMP! We'll need to do this as part of the CPU restore!
2219 */
cbf2829b
BD
2220 if (boot_cpu_data.x86 >= 6) {
2221 rdmsr(MSR_IA32_APICBASE, l, h);
2222 l &= ~MSR_IA32_APICBASE_BASE;
2223 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2224 wrmsr(MSR_IA32_APICBASE, l, h);
2225 }
d5e629a6 2226 }
6e1cb38a 2227
b24696bc 2228 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
2229 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2230 apic_write(APIC_ID, apic_pm_state.apic_id);
2231 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2232 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2233 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2234 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2235 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2236 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
92206c90 2237#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
2238 if (maxlvt >= 5)
2239 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2240#endif
2241 if (maxlvt >= 4)
2242 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2243 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2244 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2245 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2246 apic_write(APIC_ESR, 0);
2247 apic_read(APIC_ESR);
2248 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2249 apic_write(APIC_ESR, 0);
2250 apic_read(APIC_ESR);
92206c90 2251
31dce14a 2252 if (intr_remapping_enabled)
4f3d8b67 2253 intr_hardware_reenable(x2apic_mode);
31dce14a 2254
0e078e2f 2255 local_irq_restore(flags);
0e078e2f 2256}
b8ce3359 2257
274cfe59
CG
2258/*
2259 * This device has no shutdown method - fully functioning local APICs
2260 * are needed on every CPU up until machine_halt/restart/poweroff.
2261 */
2262
f3c6ea1b 2263static struct syscore_ops lapic_syscore_ops = {
0e078e2f
TG
2264 .resume = lapic_resume,
2265 .suspend = lapic_suspend,
2266};
b8ce3359 2267
0e078e2f
TG
2268static void __cpuinit apic_pm_activate(void)
2269{
2270 apic_pm_state.active = 1;
1da177e4
LT
2271}
2272
0e078e2f 2273static int __init init_lapic_sysfs(void)
1da177e4 2274{
0e078e2f 2275 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
f3c6ea1b
RW
2276 if (cpu_has_apic)
2277 register_syscore_ops(&lapic_syscore_ops);
e83a5fdc 2278
f3c6ea1b 2279 return 0;
1da177e4 2280}
b24696bc
FY
2281
2282/* local apic needs to resume before other devices access its registers. */
2283core_initcall(init_lapic_sysfs);
0e078e2f
TG
2284
2285#else /* CONFIG_PM */
2286
2287static void apic_pm_activate(void) { }
2288
2289#endif /* CONFIG_PM */
1da177e4 2290
f28c0ae2 2291#ifdef CONFIG_X86_64
e0e42142
YL
2292
2293static int __cpuinit apic_cluster_num(void)
1da177e4
LT
2294{
2295 int i, clusters, zeros;
2296 unsigned id;
322850af 2297 u16 *bios_cpu_apicid;
1da177e4
LT
2298 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2299
23ca4bba 2300 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
376ec33f 2301 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1da177e4 2302
168ef543 2303 for (i = 0; i < nr_cpu_ids; i++) {
e8c10ef9 2304 /* are we being called early in kernel startup? */
693e3c56
MT
2305 if (bios_cpu_apicid) {
2306 id = bios_cpu_apicid[i];
e423e33e 2307 } else if (i < nr_cpu_ids) {
e8c10ef9 2308 if (cpu_present(i))
2309 id = per_cpu(x86_bios_cpu_apicid, i);
2310 else
2311 continue;
e423e33e 2312 } else
e8c10ef9 2313 break;
2314
1da177e4
LT
2315 if (id != BAD_APICID)
2316 __set_bit(APIC_CLUSTERID(id), clustermap);
2317 }
2318
2319 /* Problem: Partially populated chassis may not have CPUs in some of
2320 * the APIC clusters they have been allocated. Only present CPUs have
602a54a8 2321 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2322 * Since clusters are allocated sequentially, count zeros only if
2323 * they are bounded by ones.
1da177e4
LT
2324 */
2325 clusters = 0;
2326 zeros = 0;
2327 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2328 if (test_bit(i, clustermap)) {
2329 clusters += 1 + zeros;
2330 zeros = 0;
2331 } else
2332 ++zeros;
2333 }
2334
e0e42142
YL
2335 return clusters;
2336}
2337
2338static int __cpuinitdata multi_checked;
2339static int __cpuinitdata multi;
2340
2341static int __cpuinit set_multi(const struct dmi_system_id *d)
2342{
2343 if (multi)
2344 return 0;
6f0aced6 2345 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
e0e42142
YL
2346 multi = 1;
2347 return 0;
2348}
2349
2350static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2351 {
2352 .callback = set_multi,
2353 .ident = "IBM System Summit2",
2354 .matches = {
2355 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2356 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2357 },
2358 },
2359 {}
2360};
2361
2362static void __cpuinit dmi_check_multi(void)
2363{
2364 if (multi_checked)
2365 return;
2366
2367 dmi_check_system(multi_dmi_table);
2368 multi_checked = 1;
2369}
2370
2371/*
2372 * apic_is_clustered_box() -- Check if we can expect good TSC
2373 *
2374 * Thus far, the major user of this is IBM's Summit2 series:
2375 * Clustered boxes may have unsynced TSC problems if they are
2376 * multi-chassis.
2377 * Use DMI to check them
2378 */
2379__cpuinit int apic_is_clustered_box(void)
2380{
2381 dmi_check_multi();
2382 if (multi)
1cb68487
RT
2383 return 1;
2384
e0e42142
YL
2385 if (!is_vsmp_box())
2386 return 0;
2387
1da177e4 2388 /*
e0e42142
YL
2389 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2390 * not guaranteed to be synced between boards
1da177e4 2391 */
e0e42142
YL
2392 if (apic_cluster_num() > 1)
2393 return 1;
2394
2395 return 0;
1da177e4 2396}
f28c0ae2 2397#endif
1da177e4
LT
2398
2399/*
0e078e2f 2400 * APIC command line parameters
1da177e4 2401 */
789fa735 2402static int __init setup_disableapic(char *arg)
6935d1f9 2403{
1da177e4 2404 disable_apic = 1;
9175fc06 2405 setup_clear_cpu_cap(X86_FEATURE_APIC);
2c8c0e6b
AK
2406 return 0;
2407}
2408early_param("disableapic", setup_disableapic);
1da177e4 2409
2c8c0e6b 2410/* same as disableapic, for compatibility */
789fa735 2411static int __init setup_nolapic(char *arg)
6935d1f9 2412{
789fa735 2413 return setup_disableapic(arg);
6935d1f9 2414}
2c8c0e6b 2415early_param("nolapic", setup_nolapic);
1da177e4 2416
2e7c2838
LT
2417static int __init parse_lapic_timer_c2_ok(char *arg)
2418{
2419 local_apic_timer_c2_ok = 1;
2420 return 0;
2421}
2422early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2423
36fef094 2424static int __init parse_disable_apic_timer(char *arg)
6935d1f9 2425{
1da177e4 2426 disable_apic_timer = 1;
36fef094 2427 return 0;
6935d1f9 2428}
36fef094
CG
2429early_param("noapictimer", parse_disable_apic_timer);
2430
2431static int __init parse_nolapic_timer(char *arg)
2432{
2433 disable_apic_timer = 1;
2434 return 0;
6935d1f9 2435}
36fef094 2436early_param("nolapic_timer", parse_nolapic_timer);
73dea47f 2437
79af9bec
CG
2438static int __init apic_set_verbosity(char *arg)
2439{
2440 if (!arg) {
2441#ifdef CONFIG_X86_64
2442 skip_ioapic_setup = 0;
79af9bec
CG
2443 return 0;
2444#endif
2445 return -EINVAL;
2446 }
2447
2448 if (strcmp("debug", arg) == 0)
2449 apic_verbosity = APIC_DEBUG;
2450 else if (strcmp("verbose", arg) == 0)
2451 apic_verbosity = APIC_VERBOSE;
2452 else {
ba21ebb6 2453 pr_warning("APIC Verbosity level %s not recognised"
79af9bec
CG
2454 " use apic=verbose or apic=debug\n", arg);
2455 return -EINVAL;
2456 }
2457
2458 return 0;
2459}
2460early_param("apic", apic_set_verbosity);
2461
1e934dda
YL
2462static int __init lapic_insert_resource(void)
2463{
2464 if (!apic_phys)
2465 return -1;
2466
2467 /* Put local APIC into the resource map. */
2468 lapic_resource.start = apic_phys;
2469 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2470 insert_resource(&iomem_resource, &lapic_resource);
2471
2472 return 0;
2473}
2474
2475/*
2476 * need call insert after e820_reserve_resources()
2477 * that is using request_resource
2478 */
2479late_initcall(lapic_insert_resource);
This page took 1.057591 seconds and 5 git commands to generate.