x86: Move ioapic_ids_setup to x86_init_ops
[deliverable/linux.git] / arch / x86 / kernel / apic / numaq_32.c
CommitLineData
1da177e4
LT
1/*
2 * Written by: Patricia Gaughen, IBM Corporation
3 *
4 * Copyright (C) 2002, IBM Corp.
cb81eaed 5 * Copyright (C) 2009, Red Hat, Inc., Ingo Molnar
1da177e4 6 *
4f179d12 7 * All rights reserved.
1da177e4
LT
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
17 * NON INFRINGEMENT. See the GNU General Public License for more
18 * details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 *
24 * Send feedback to <gone@us.ibm.com>
25 */
4f179d12 26#include <linux/nodemask.h>
cb81eaed 27#include <linux/topology.h>
1da177e4 28#include <linux/bootmem.h>
36afc3af
IM
29#include <linux/threads.h>
30#include <linux/cpumask.h>
31#include <linux/kernel.h>
1da177e4
LT
32#include <linux/mmzone.h>
33#include <linux/module.h>
36afc3af
IM
34#include <linux/string.h>
35#include <linux/init.h>
36#include <linux/numa.h>
37#include <linux/smp.h>
cb81eaed 38#include <linux/io.h>
4f179d12
IM
39#include <linux/mm.h>
40
e1474e2d 41#include <asm/processor.h>
36afc3af
IM
42#include <asm/fixmap.h>
43#include <asm/mpspec.h>
4f179d12 44#include <asm/numaq.h>
64898a8b 45#include <asm/setup.h>
36afc3af 46#include <asm/apic.h>
4f179d12 47#include <asm/e820.h>
36afc3af 48#include <asm/ipi.h>
1da177e4 49
36afc3af
IM
50#define MB_TO_PAGES(addr) ((addr) << (20 - PAGE_SHIFT))
51
cb81eaed
IM
52int found_numaq;
53
54/*
55 * Have to match translation table entries to main table entries by counter
56 * hence the mpc_record variable .... can't see a less disgusting way of
57 * doing this ....
58 */
59struct mpc_trans {
60 unsigned char mpc_type;
61 unsigned char trans_len;
62 unsigned char trans_type;
63 unsigned char trans_quad;
64 unsigned char trans_global;
65 unsigned char trans_local;
66 unsigned short trans_reserved;
67};
68
cb81eaed
IM
69static int mpc_record;
70
b6122b38 71static struct mpc_trans *translation_table[MAX_MPC_ENTRY];
cb81eaed
IM
72
73int mp_bus_id_to_node[MAX_MP_BUSSES];
74int mp_bus_id_to_local[MAX_MP_BUSSES];
75int quad_local_to_mp_bus_id[NR_CPUS/4][4];
76
77
36afc3af
IM
78static inline void numaq_register_node(int node, struct sys_cfg_data *scd)
79{
80 struct eachquadmem *eq = scd->eq + node;
81
82 node_set_online(node);
83
84 /* Convert to pages */
85 node_start_pfn[node] =
86 MB_TO_PAGES(eq->hi_shrd_mem_start - eq->priv_mem_size);
87
88 node_end_pfn[node] =
89 MB_TO_PAGES(eq->hi_shrd_mem_start + eq->hi_shrd_mem_size);
90
91 e820_register_active_regions(node, node_start_pfn[node],
92 node_end_pfn[node]);
93
94 memory_present(node, node_start_pfn[node], node_end_pfn[node]);
95
96 node_remap_size[node] = node_memmap_size_bytes(node,
97 node_start_pfn[node],
98 node_end_pfn[node]);
99}
1da177e4
LT
100
101/*
102 * Function: smp_dump_qct()
103 *
104 * Description: gets memory layout from the quad config table. This
105 * function also updates node_online_map with the nodes (quads) present.
106 */
107static void __init smp_dump_qct(void)
108{
36afc3af 109 struct sys_cfg_data *scd;
1da177e4 110 int node;
36afc3af
IM
111
112 scd = (void *)__va(SYS_CFG_DATA_PRIV_ADDR);
1da177e4
LT
113
114 nodes_clear(node_online_map);
115 for_each_node(node) {
36afc3af
IM
116 if (scd->quads_present31_0 & (1 << node))
117 numaq_register_node(node, scd);
1da177e4
LT
118 }
119}
120
b2a6a58c 121void __cpuinit numaq_tsc_disable(void)
64898a8b
YL
122{
123 if (!found_numaq)
124 return;
125
126 if (num_online_nodes() > 1) {
127 printk(KERN_DEBUG "NUMAQ: disabling TSC\n");
128 setup_clear_cpu_cap(X86_FEATURE_TSC);
129 }
130}
131
63b5d7af
YL
132static int __init numaq_pre_time_init(void)
133{
134 numaq_tsc_disable();
135 return 0;
136}
137
64898a8b
YL
138static inline int generate_logical_apicid(int quad, int phys_apicid)
139{
140 return (quad << 4) + (phys_apicid ? phys_apicid << 1 : 1);
141}
142
143/* x86_quirks member */
f4f21b71 144static int mpc_apic_id(struct mpc_cpu *m)
64898a8b
YL
145{
146 int quad = translation_table[mpc_record]->trans_quad;
c4563826 147 int logical_apicid = generate_logical_apicid(quad, m->apicid);
64898a8b 148
36afc3af
IM
149 printk(KERN_DEBUG
150 "Processor #%d %u:%u APIC version %d (quad %d, apic %d)\n",
151 m->apicid, (m->cpufeature & CPU_FAMILY_MASK) >> 8,
152 (m->cpufeature & CPU_MODEL_MASK) >> 4,
153 m->apicver, quad, logical_apicid);
154
64898a8b
YL
155 return logical_apicid;
156}
157
64898a8b 158/* x86_quirks member */
00fb8606 159static void mpc_oem_bus_info(struct mpc_bus *m, char *name)
64898a8b
YL
160{
161 int quad = translation_table[mpc_record]->trans_quad;
162 int local = translation_table[mpc_record]->trans_local;
163
d4c715fa
JSR
164 mp_bus_id_to_node[m->busid] = quad;
165 mp_bus_id_to_local[m->busid] = local;
36afc3af
IM
166
167 printk(KERN_INFO "Bus #%d is %s (node %d)\n", m->busid, name, quad);
64898a8b
YL
168}
169
64898a8b 170/* x86_quirks member */
00fb8606 171static void mpc_oem_pci_bus(struct mpc_bus *m)
64898a8b
YL
172{
173 int quad = translation_table[mpc_record]->trans_quad;
174 int local = translation_table[mpc_record]->trans_local;
175
d4c715fa 176 quad_local_to_mp_bus_id[quad][local] = m->busid;
64898a8b
YL
177}
178
f4848472
TG
179/*
180 * Called from mpparse code.
181 * mode = 0: prescan
182 * mode = 1: one mpc entry scanned
183 */
184static void numaq_mpc_record(unsigned int mode)
185{
186 if (!mode)
187 mpc_record = 0;
188 else
189 mpc_record++;
190}
191
36afc3af 192static void __init MP_translation_info(struct mpc_trans *m)
64898a8b
YL
193{
194 printk(KERN_INFO
cb81eaed 195 "Translation: record %d, type %d, quad %d, global %d, local %d\n",
64898a8b
YL
196 mpc_record, m->trans_type, m->trans_quad, m->trans_global,
197 m->trans_local);
198
199 if (mpc_record >= MAX_MPC_ENTRY)
200 printk(KERN_ERR "MAX_MPC_ENTRY exceeded!\n");
201 else
36afc3af
IM
202 translation_table[mpc_record] = m; /* stash this for later */
203
64898a8b
YL
204 if (m->trans_quad < MAX_NUMNODES && !node_online(m->trans_quad))
205 node_set_online(m->trans_quad);
206}
207
208static int __init mpf_checksum(unsigned char *mp, int len)
209{
210 int sum = 0;
211
212 while (len--)
213 sum += *mp++;
214
215 return sum & 0xFF;
216}
217
218/*
219 * Read/parse the MPC oem tables
220 */
36afc3af
IM
221static void __init
222 smp_read_mpc_oem(struct mpc_oemtable *oemtable, unsigned short oemsize)
64898a8b
YL
223{
224 int count = sizeof(*oemtable); /* the header size */
225 unsigned char *oemptr = ((unsigned char *)oemtable) + count;
226
227 mpc_record = 0;
36afc3af
IM
228 printk(KERN_INFO
229 "Found an OEM MPC table at %8p - parsing it ... \n", oemtable);
230
a1d0272a 231 if (memcmp(oemtable->signature, MPC_OEM_SIGNATURE, 4)) {
64898a8b
YL
232 printk(KERN_WARNING
233 "SMP mpc oemtable: bad signature [%c%c%c%c]!\n",
a1d0272a
JSR
234 oemtable->signature[0], oemtable->signature[1],
235 oemtable->signature[2], oemtable->signature[3]);
64898a8b
YL
236 return;
237 }
36afc3af 238
a1d0272a 239 if (mpf_checksum((unsigned char *)oemtable, oemtable->length)) {
64898a8b
YL
240 printk(KERN_WARNING "SMP oem mptable: checksum error!\n");
241 return;
242 }
36afc3af 243
a1d0272a 244 while (count < oemtable->length) {
64898a8b
YL
245 switch (*oemptr) {
246 case MP_TRANSLATION:
247 {
36afc3af
IM
248 struct mpc_trans *m = (void *)oemptr;
249
64898a8b
YL
250 MP_translation_info(m);
251 oemptr += sizeof(*m);
252 count += sizeof(*m);
253 ++mpc_record;
254 break;
255 }
256 default:
36afc3af
IM
257 printk(KERN_WARNING
258 "Unrecognised OEM table entry type! - %d\n",
259 (int)*oemptr);
260 return;
64898a8b
YL
261 }
262 }
263}
264
265static struct x86_quirks numaq_x86_quirks __initdata = {
36afc3af
IM
266 .arch_pre_time_init = numaq_pre_time_init,
267 .arch_time_init = NULL,
268 .arch_pre_intr_init = NULL,
36afc3af
IM
269 .arch_intr_init = NULL,
270 .arch_trap_init = NULL,
271 .mach_get_smp_config = NULL,
272 .mach_find_smp_config = NULL,
36afc3af
IM
273 .mpc_apic_id = mpc_apic_id,
274 .mpc_oem_bus_info = mpc_oem_bus_info,
275 .mpc_oem_pci_bus = mpc_oem_pci_bus,
276 .smp_read_mpc_oem = smp_read_mpc_oem,
64898a8b
YL
277};
278
ab530e1f
YL
279static __init void early_check_numaq(void)
280{
281 /*
282 * Find possible boot-time SMP configuration:
283 */
284 early_find_smp_config();
36afc3af 285
ab530e1f
YL
286 /*
287 * get boot-time SMP configuration:
288 */
289 if (smp_found_config)
290 early_get_smp_config();
64898a8b 291
f4848472 292 if (found_numaq) {
64898a8b 293 x86_quirks = &numaq_x86_quirks;
f4848472 294 x86_init.mpparse.mpc_record = numaq_mpc_record;
de934103 295 x86_init.mpparse.setup_ioapic_ids = x86_init_noop;
f4848472 296 }
ab530e1f
YL
297}
298
1da177e4
LT
299int __init get_memcfg_numaq(void)
300{
ab530e1f
YL
301 early_check_numaq();
302 if (!found_numaq)
303 return 0;
1da177e4 304 smp_dump_qct();
36afc3af 305
1da177e4
LT
306 return 1;
307}
61b90b7c 308
61b90b7c
IM
309#define NUMAQ_APIC_DFR_VALUE (APIC_DFR_CLUSTER)
310
311static inline unsigned int numaq_get_apic_id(unsigned long x)
312{
313 return (x >> 24) & 0x0F;
314}
315
61b90b7c
IM
316static inline void numaq_send_IPI_mask(const struct cpumask *mask, int vector)
317{
43f39890 318 default_send_IPI_mask_sequence_logical(mask, vector);
61b90b7c
IM
319}
320
321static inline void numaq_send_IPI_allbutself(int vector)
322{
43f39890 323 default_send_IPI_mask_allbutself_logical(cpu_online_mask, vector);
61b90b7c
IM
324}
325
326static inline void numaq_send_IPI_all(int vector)
327{
328 numaq_send_IPI_mask(cpu_online_mask, vector);
329}
330
36afc3af
IM
331#define NUMAQ_TRAMPOLINE_PHYS_LOW (0x8)
332#define NUMAQ_TRAMPOLINE_PHYS_HIGH (0xa)
61b90b7c
IM
333
334/*
335 * Because we use NMIs rather than the INIT-STARTUP sequence to
336 * bootstrap the CPUs, the APIC may be in a weird state. Kick it:
337 */
338static inline void numaq_smp_callin_clear_local_apic(void)
339{
340 clear_local_APIC();
341}
342
73e907de 343static inline const struct cpumask *numaq_target_cpus(void)
61b90b7c 344{
101aaca1 345 return cpu_all_mask;
61b90b7c
IM
346}
347
348static inline unsigned long
349numaq_check_apicid_used(physid_mask_t bitmap, int apicid)
350{
351 return physid_isset(apicid, bitmap);
352}
353
354static inline unsigned long numaq_check_apicid_present(int bit)
355{
356 return physid_isset(bit, phys_cpu_present_map);
357}
358
61b90b7c
IM
359static inline int numaq_apic_id_registered(void)
360{
361 return 1;
362}
363
364static inline void numaq_init_apic_ldr(void)
365{
366 /* Already done in NUMA-Q firmware */
367}
368
369static inline void numaq_setup_apic_routing(void)
370{
cb81eaed
IM
371 printk(KERN_INFO
372 "Enabling APIC mode: NUMA-Q. Using %d I/O APICs\n",
373 nr_ioapics);
61b90b7c
IM
374}
375
376/*
377 * Skip adding the timer int on secondary nodes, which causes
378 * a small but painful rift in the time-space continuum.
379 */
380static inline int numaq_multi_timer_check(int apic, int irq)
381{
382 return apic != 0 && irq == 0;
383}
384
385static inline physid_mask_t numaq_ioapic_phys_id_map(physid_mask_t phys_map)
386{
387 /* We don't have a good way to do this yet - hack */
388 return physids_promote(0xFUL);
389}
390
61b90b7c
IM
391static inline int numaq_cpu_to_logical_apicid(int cpu)
392{
393 if (cpu >= nr_cpu_ids)
394 return BAD_APICID;
2f205bc4 395 return cpu_2_logical_apicid[cpu];
61b90b7c
IM
396}
397
398/*
399 * Supporting over 60 cpus on NUMA-Q requires a locality-dependent
400 * cpu to APIC ID relation to properly interact with the intelligent
401 * mode of the cluster controller.
402 */
403static inline int numaq_cpu_present_to_apicid(int mps_cpu)
404{
405 if (mps_cpu < 60)
406 return ((mps_cpu >> 2) << 4) | (1 << (mps_cpu & 0x3));
407 else
408 return BAD_APICID;
409}
410
36afc3af 411static inline int numaq_apicid_to_node(int logical_apicid)
61b90b7c
IM
412{
413 return logical_apicid >> 4;
414}
415
416static inline physid_mask_t numaq_apicid_to_cpu_present(int logical_apicid)
417{
418 int node = numaq_apicid_to_node(logical_apicid);
419 int cpu = __ffs(logical_apicid & 0xf);
420
421 return physid_mask_of_physid(cpu + 4*node);
422}
423
4f179d12
IM
424/* Where the IO area was mapped on multiquad, always 0 otherwise */
425void *xquad_portio;
61b90b7c
IM
426
427static inline int numaq_check_phys_apicid_present(int boot_cpu_physical_apicid)
428{
429 return 1;
430}
431
432/*
433 * We use physical apicids here, not logical, so just return the default
434 * physical broadcast to stop people from breaking us
435 */
73e907de 436static unsigned int numaq_cpu_mask_to_apicid(const struct cpumask *cpumask)
61b90b7c
IM
437{
438 return 0x0F;
439}
440
441static inline unsigned int
442numaq_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
443 const struct cpumask *andmask)
444{
445 return 0x0F;
446}
447
448/* No NUMA-Q box has a HT CPU, but it can't hurt to use the default code. */
449static inline int numaq_phys_pkg_id(int cpuid_apic, int index_msb)
450{
451 return cpuid_apic >> index_msb;
452}
36afc3af
IM
453
454static int
cb81eaed 455numaq_mps_oem_check(struct mpc_table *mpc, char *oem, char *productid)
61b90b7c 456{
cb81eaed
IM
457 if (strncmp(oem, "IBM NUMA", 8))
458 printk(KERN_ERR "Warning! Not a NUMA-Q system!\n");
459 else
460 found_numaq = 1;
461
61b90b7c
IM
462 return found_numaq;
463}
464
465static int probe_numaq(void)
466{
467 /* already know from get_memcfg_numaq() */
468 return found_numaq;
469}
470
73e907de 471static void numaq_vector_allocation_domain(int cpu, struct cpumask *retmask)
61b90b7c
IM
472{
473 /* Careful. Some cpus do not strictly honor the set of cpus
474 * specified in the interrupt destination when using lowest
475 * priority interrupt delivery mode.
476 *
477 * In particular there was a hyperthreading cpu observed to
478 * deliver interrupts to the wrong hyperthread when only one
479 * hyperthread was specified in the interrupt desitination.
480 */
5c6cb5e2
RR
481 cpumask_clear(retmask);
482 cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
61b90b7c
IM
483}
484
485static void numaq_setup_portio_remap(void)
486{
487 int num_quads = num_online_nodes();
488
489 if (num_quads <= 1)
4f179d12 490 return;
61b90b7c 491
cb81eaed
IM
492 printk(KERN_INFO
493 "Remapping cross-quad port I/O for %d quads\n", num_quads);
494
61b90b7c 495 xquad_portio = ioremap(XQUAD_PORTIO_BASE, num_quads*XQUAD_PORTIO_QUAD);
cb81eaed
IM
496
497 printk(KERN_INFO
498 "xquad_portio vaddr 0x%08lx, len %08lx\n",
61b90b7c
IM
499 (u_long) xquad_portio, (u_long) num_quads*XQUAD_PORTIO_QUAD);
500}
501
7473727b
RM
502/* Use __refdata to keep false positive warning calm. */
503struct apic __refdata apic_numaq = {
61b90b7c
IM
504
505 .name = "NUMAQ",
506 .probe = probe_numaq,
507 .acpi_madt_oem_check = NULL,
508 .apic_id_registered = numaq_apic_id_registered,
509
510 .irq_delivery_mode = dest_LowestPrio,
511 /* physical delivery on LOCAL quad: */
512 .irq_dest_mode = 0,
513
514 .target_cpus = numaq_target_cpus,
515 .disable_esr = 1,
516 .dest_logical = APIC_DEST_LOGICAL,
517 .check_apicid_used = numaq_check_apicid_used,
518 .check_apicid_present = numaq_check_apicid_present,
519
520 .vector_allocation_domain = numaq_vector_allocation_domain,
521 .init_apic_ldr = numaq_init_apic_ldr,
522
523 .ioapic_phys_id_map = numaq_ioapic_phys_id_map,
524 .setup_apic_routing = numaq_setup_apic_routing,
525 .multi_timer_check = numaq_multi_timer_check,
526 .apicid_to_node = numaq_apicid_to_node,
527 .cpu_to_logical_apicid = numaq_cpu_to_logical_apicid,
528 .cpu_present_to_apicid = numaq_cpu_present_to_apicid,
529 .apicid_to_cpu_present = numaq_apicid_to_cpu_present,
530 .setup_portio_remap = numaq_setup_portio_remap,
531 .check_phys_apicid_present = numaq_check_phys_apicid_present,
532 .enable_apic_mode = NULL,
533 .phys_pkg_id = numaq_phys_pkg_id,
cb81eaed 534 .mps_oem_check = numaq_mps_oem_check,
61b90b7c
IM
535
536 .get_apic_id = numaq_get_apic_id,
537 .set_apic_id = NULL,
538 .apic_id_mask = 0x0F << 24,
539
540 .cpu_mask_to_apicid = numaq_cpu_mask_to_apicid,
541 .cpu_mask_to_apicid_and = numaq_cpu_mask_to_apicid_and,
542
543 .send_IPI_mask = numaq_send_IPI_mask,
544 .send_IPI_mask_allbutself = NULL,
545 .send_IPI_allbutself = numaq_send_IPI_allbutself,
546 .send_IPI_all = numaq_send_IPI_all,
6b64ee02 547 .send_IPI_self = default_send_IPI_self,
61b90b7c 548
1f5bcabf 549 .wakeup_secondary_cpu = wakeup_secondary_cpu_via_nmi,
61b90b7c
IM
550 .trampoline_phys_low = NUMAQ_TRAMPOLINE_PHYS_LOW,
551 .trampoline_phys_high = NUMAQ_TRAMPOLINE_PHYS_HIGH,
552
553 /* We don't do anything here because we use NMI's to boot instead */
554 .wait_for_init_deassert = NULL,
555
556 .smp_callin_clear_local_apic = numaq_smp_callin_clear_local_apic,
61b90b7c 557 .inquire_remote_apic = NULL,
c1eeb2de
YL
558
559 .read = native_apic_mem_read,
560 .write = native_apic_mem_write,
561 .icr_read = native_apic_icr_read,
562 .icr_write = native_apic_icr_write,
563 .wait_icr_idle = native_apic_wait_icr_idle,
564 .safe_wait_icr_idle = native_safe_apic_wait_icr_idle,
61b90b7c 565};
This page took 0.418464 seconds and 5 git commands to generate.