Merge branches 'x86/apic', 'x86/defconfig', 'x86/memtest', 'x86/mm' and 'linus' into...
[deliverable/linux.git] / arch / x86 / kernel / apic / x2apic_uv_x.c
CommitLineData
ac23d4ee
JS
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * SGI UV APIC functions (note: not an Intel compatible APIC)
7 *
9f5314fb 8 * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
ac23d4ee
JS
9 */
10
83f5d894 11#include <linux/kernel.h>
ac23d4ee 12#include <linux/threads.h>
7f1baa06 13#include <linux/cpu.h>
ac23d4ee
JS
14#include <linux/cpumask.h>
15#include <linux/string.h>
ac23d4ee
JS
16#include <linux/ctype.h>
17#include <linux/init.h>
18#include <linux/sched.h>
ac23d4ee 19#include <linux/module.h>
0c81c746 20#include <linux/hardirq.h>
7f1baa06 21#include <linux/timer.h>
a3d732f9 22#include <linux/proc_fs.h>
7f1baa06 23#include <asm/current.h>
ac23d4ee 24#include <asm/smp.h>
7b6aa335 25#include <asm/apic.h>
c1eeb2de 26#include <asm/ipi.h>
83f5d894 27#include <asm/pgtable.h>
bdbcdd48 28#include <asm/uv/uv.h>
ac23d4ee
JS
29#include <asm/uv/uv_mmrs.h>
30#include <asm/uv/uv_hub.h>
7019cc2d 31#include <asm/uv/bios.h>
ac23d4ee 32
510b3725
YL
33DEFINE_PER_CPU(int, x2apic_extra_bits);
34
1b9b89e7
YL
35static enum uv_system_type uv_system_type;
36
f8827c01 37static int uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
1b9b89e7
YL
38{
39 if (!strcmp(oem_id, "SGI")) {
40 if (!strcmp(oem_table_id, "UVL"))
41 uv_system_type = UV_LEGACY_APIC;
42 else if (!strcmp(oem_table_id, "UVX"))
43 uv_system_type = UV_X2APIC;
44 else if (!strcmp(oem_table_id, "UVH")) {
45 uv_system_type = UV_NON_UNIQUE_APIC;
46 return 1;
47 }
48 }
49 return 0;
50}
51
52enum uv_system_type get_uv_system_type(void)
53{
54 return uv_system_type;
55}
56
57int is_uv_system(void)
58{
59 return uv_system_type != UV_NONE;
60}
8067794b 61EXPORT_SYMBOL_GPL(is_uv_system);
1b9b89e7 62
ac23d4ee
JS
63DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
64EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
65
66struct uv_blade_info *uv_blade_info;
67EXPORT_SYMBOL_GPL(uv_blade_info);
68
69short *uv_node_to_blade;
70EXPORT_SYMBOL_GPL(uv_node_to_blade);
71
72short *uv_cpu_to_blade;
73EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
74
75short uv_possible_blades;
76EXPORT_SYMBOL_GPL(uv_possible_blades);
77
7019cc2d
RA
78unsigned long sn_rtc_cycles_per_second;
79EXPORT_SYMBOL(sn_rtc_cycles_per_second);
80
ac23d4ee
JS
81/* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
82
bcda016e 83static const struct cpumask *uv_target_cpus(void)
ac23d4ee 84{
bcda016e 85 return cpumask_of(0);
ac23d4ee
JS
86}
87
bcda016e 88static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
ac23d4ee 89{
bcda016e
MT
90 cpumask_clear(retmask);
91 cpumask_set_cpu(cpu, retmask);
ac23d4ee
JS
92}
93
94int uv_wakeup_secondary(int phys_apicid, unsigned int start_rip)
95{
96 unsigned long val;
9f5314fb 97 int pnode;
ac23d4ee 98
9f5314fb 99 pnode = uv_apicid_to_pnode(phys_apicid);
ac23d4ee
JS
100 val = (1UL << UVH_IPI_INT_SEND_SHFT) |
101 (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
102 (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
34d05591 103 APIC_DM_INIT;
9f5314fb 104 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
34d05591
JS
105 mdelay(10);
106
107 val = (1UL << UVH_IPI_INT_SEND_SHFT) |
108 (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
109 (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
110 APIC_DM_STARTUP;
9f5314fb 111 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
ac23d4ee
JS
112 return 0;
113}
114
115static void uv_send_IPI_one(int cpu, int vector)
116{
c466ed2e 117 unsigned long val, apicid;
9f5314fb 118 int pnode;
ac23d4ee 119
1e0b5d00 120 apicid = per_cpu(x86_cpu_to_apicid, cpu);
9f5314fb 121 pnode = uv_apicid_to_pnode(apicid);
dac5f412 122
c466ed2e
DS
123 val = (1UL << UVH_IPI_INT_SEND_SHFT) |
124 (apicid << UVH_IPI_INT_APIC_ID_SHFT) |
125 (vector << UVH_IPI_INT_VECTOR_SHFT);
dac5f412 126
9f5314fb 127 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
ac23d4ee
JS
128}
129
bcda016e 130static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
ac23d4ee
JS
131{
132 unsigned int cpu;
133
bcda016e 134 for_each_cpu(cpu, mask)
e7986739
MT
135 uv_send_IPI_one(cpu, vector);
136}
137
bcda016e 138static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
e7986739 139{
e7986739 140 unsigned int this_cpu = smp_processor_id();
dac5f412 141 unsigned int cpu;
e7986739 142
dac5f412 143 for_each_cpu(cpu, mask) {
e7986739 144 if (cpu != this_cpu)
ac23d4ee 145 uv_send_IPI_one(cpu, vector);
dac5f412 146 }
ac23d4ee
JS
147}
148
149static void uv_send_IPI_allbutself(int vector)
150{
e7986739 151 unsigned int this_cpu = smp_processor_id();
dac5f412 152 unsigned int cpu;
ac23d4ee 153
dac5f412 154 for_each_online_cpu(cpu) {
e7986739
MT
155 if (cpu != this_cpu)
156 uv_send_IPI_one(cpu, vector);
dac5f412 157 }
ac23d4ee
JS
158}
159
160static void uv_send_IPI_all(int vector)
161{
bcda016e 162 uv_send_IPI_mask(cpu_online_mask, vector);
ac23d4ee
JS
163}
164
165static int uv_apic_id_registered(void)
166{
167 return 1;
168}
169
277d1f58 170static void uv_init_apic_ldr(void)
5c520a67
SS
171{
172}
173
bcda016e 174static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
ac23d4ee 175{
ac23d4ee
JS
176 /*
177 * We're using fixed IRQ delivery, can only return one phys APIC ID.
178 * May as well be the first.
179 */
debccb3e
IM
180 int cpu = cpumask_first(cpumask);
181
247bc6ca 182 if ((unsigned)cpu < nr_cpu_ids)
ac23d4ee
JS
183 return per_cpu(x86_cpu_to_apicid, cpu);
184 else
185 return BAD_APICID;
186}
187
debccb3e
IM
188static unsigned int
189uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
190 const struct cpumask *andmask)
95d313cf
MT
191{
192 int cpu;
193
194 /*
195 * We're using fixed IRQ delivery, can only return one phys APIC ID.
196 * May as well be the first.
197 */
debccb3e 198 for_each_cpu_and(cpu, cpumask, andmask) {
a775a38b
MT
199 if (cpumask_test_cpu(cpu, cpu_online_mask))
200 break;
debccb3e 201 }
6eeb7c5a
MT
202 if (cpu < nr_cpu_ids)
203 return per_cpu(x86_cpu_to_apicid, cpu);
debccb3e 204
95d313cf
MT
205 return BAD_APICID;
206}
207
ca6c8ed4 208static unsigned int x2apic_get_apic_id(unsigned long x)
0c81c746
SS
209{
210 unsigned int id;
211
212 WARN_ON(preemptible() && num_online_cpus() > 1);
f910a9dc 213 id = x | __get_cpu_var(x2apic_extra_bits);
0c81c746
SS
214
215 return id;
216}
217
1b9b89e7 218static unsigned long set_apic_id(unsigned int id)
f910a9dc
YL
219{
220 unsigned long x;
221
222 /* maskout x2apic_extra_bits ? */
223 x = id;
224 return x;
225}
226
227static unsigned int uv_read_apic_id(void)
228{
229
ca6c8ed4 230 return x2apic_get_apic_id(apic_read(APIC_ID));
f910a9dc
YL
231}
232
d4c9a9f3 233static int uv_phys_pkg_id(int initial_apicid, int index_msb)
ac23d4ee 234{
0c81c746 235 return uv_read_apic_id() >> index_msb;
ac23d4ee
JS
236}
237
ac23d4ee
JS
238static void uv_send_IPI_self(int vector)
239{
240 apic_write(APIC_SELF_IPI, vector);
241}
ac23d4ee 242
be163a15 243struct apic apic_x2apic_uv_x = {
c7967329
IM
244
245 .name = "UV large system",
246 .probe = NULL,
247 .acpi_madt_oem_check = uv_acpi_madt_oem_check,
248 .apic_id_registered = uv_apic_id_registered,
249
f8987a10 250 .irq_delivery_mode = dest_Fixed,
0b06e734 251 .irq_dest_mode = 1, /* logical */
c7967329
IM
252
253 .target_cpus = uv_target_cpus,
08125d3e 254 .disable_esr = 0,
bdb1a9b6 255 .dest_logical = APIC_DEST_LOGICAL,
c7967329
IM
256 .check_apicid_used = NULL,
257 .check_apicid_present = NULL,
258
c7967329
IM
259 .vector_allocation_domain = uv_vector_allocation_domain,
260 .init_apic_ldr = uv_init_apic_ldr,
261
262 .ioapic_phys_id_map = NULL,
263 .setup_apic_routing = NULL,
264 .multi_timer_check = NULL,
265 .apicid_to_node = NULL,
266 .cpu_to_logical_apicid = NULL,
a21769a4 267 .cpu_present_to_apicid = default_cpu_present_to_apicid,
c7967329
IM
268 .apicid_to_cpu_present = NULL,
269 .setup_portio_remap = NULL,
a27a6210 270 .check_phys_apicid_present = default_check_phys_apicid_present,
c7967329 271 .enable_apic_mode = NULL,
d4c9a9f3 272 .phys_pkg_id = uv_phys_pkg_id,
c7967329
IM
273 .mps_oem_check = NULL,
274
ca6c8ed4 275 .get_apic_id = x2apic_get_apic_id,
c7967329
IM
276 .set_apic_id = set_apic_id,
277 .apic_id_mask = 0xFFFFFFFFu,
278
279 .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
280 .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
281
282 .send_IPI_mask = uv_send_IPI_mask,
283 .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
284 .send_IPI_allbutself = uv_send_IPI_allbutself,
285 .send_IPI_all = uv_send_IPI_all,
286 .send_IPI_self = uv_send_IPI_self,
287
288 .wakeup_cpu = NULL,
abfa584c
IM
289 .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
290 .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
c7967329
IM
291 .wait_for_init_deassert = NULL,
292 .smp_callin_clear_local_apic = NULL,
c7967329 293 .inquire_remote_apic = NULL,
c1eeb2de
YL
294
295 .read = native_apic_msr_read,
296 .write = native_apic_msr_write,
297 .icr_read = native_x2apic_icr_read,
298 .icr_write = native_x2apic_icr_write,
299 .wait_icr_idle = native_x2apic_wait_icr_idle,
300 .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
ac23d4ee
JS
301};
302
9f5314fb 303static __cpuinit void set_x2apic_extra_bits(int pnode)
ac23d4ee 304{
9f5314fb 305 __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
ac23d4ee
JS
306}
307
308/*
309 * Called on boot cpu.
310 */
9f5314fb
JS
311static __init int boot_pnode_to_blade(int pnode)
312{
313 int blade;
314
315 for (blade = 0; blade < uv_num_possible_blades(); blade++)
316 if (pnode == uv_blade_info[blade].pnode)
317 return blade;
318 BUG();
319}
320
321struct redir_addr {
322 unsigned long redirect;
323 unsigned long alias;
324};
325
326#define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
327
328static __initdata struct redir_addr redir_addrs[] = {
329 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
330 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
331 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
332};
333
334static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
335{
336 union uvh_si_alias0_overlay_config_u alias;
337 union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
338 int i;
339
340 for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
341 alias.v = uv_read_local_mmr(redir_addrs[i].alias);
342 if (alias.s.base == 0) {
343 *size = (1UL << alias.s.m_alias);
344 redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
345 *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
346 return;
347 }
348 }
349 BUG();
350}
351
83f5d894
JS
352static __init void map_low_mmrs(void)
353{
354 init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
355 init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
356}
357
358enum map_type {map_wb, map_uc};
359
d2f904bb
JS
360static __init void map_high(char *id, unsigned long base, int shift,
361 int max_pnode, enum map_type map_type)
83f5d894
JS
362{
363 unsigned long bytes, paddr;
364
365 paddr = base << shift;
d2f904bb 366 bytes = (1UL << shift) * (max_pnode + 1);
83f5d894
JS
367 printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
368 paddr + bytes);
369 if (map_type == map_uc)
370 init_extra_mapping_uc(paddr, bytes);
371 else
372 init_extra_mapping_wb(paddr, bytes);
373
374}
375static __init void map_gru_high(int max_pnode)
376{
377 union uvh_rh_gam_gru_overlay_config_mmr_u gru;
378 int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
379
380 gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
381 if (gru.s.enable)
d2f904bb 382 map_high("GRU", gru.s.base, shift, max_pnode, map_wb);
83f5d894
JS
383}
384
385static __init void map_config_high(int max_pnode)
386{
387 union uvh_rh_gam_cfg_overlay_config_mmr_u cfg;
388 int shift = UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_BASE_SHFT;
389
390 cfg.v = uv_read_local_mmr(UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR);
391 if (cfg.s.enable)
d2f904bb 392 map_high("CONFIG", cfg.s.base, shift, max_pnode, map_uc);
83f5d894
JS
393}
394
395static __init void map_mmr_high(int max_pnode)
396{
397 union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
398 int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
399
400 mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
401 if (mmr.s.enable)
d2f904bb 402 map_high("MMR", mmr.s.base, shift, max_pnode, map_uc);
83f5d894
JS
403}
404
405static __init void map_mmioh_high(int max_pnode)
406{
407 union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
408 int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
409
410 mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
411 if (mmioh.s.enable)
d2f904bb 412 map_high("MMIOH", mmioh.s.base, shift, max_pnode, map_uc);
83f5d894
JS
413}
414
7019cc2d
RA
415static __init void uv_rtc_init(void)
416{
922402f1
RA
417 long status;
418 u64 ticks_per_sec;
7019cc2d 419
922402f1
RA
420 status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
421 &ticks_per_sec);
422 if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
7019cc2d
RA
423 printk(KERN_WARNING
424 "unable to determine platform RTC clock frequency, "
425 "guessing.\n");
426 /* BIOS gives wrong value for clock freq. so guess */
427 sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
428 } else
429 sn_rtc_cycles_per_second = ticks_per_sec;
430}
431
7f1baa06
MT
432/*
433 * percpu heartbeat timer
434 */
435static void uv_heartbeat(unsigned long ignored)
436{
437 struct timer_list *timer = &uv_hub_info->scir.timer;
438 unsigned char bits = uv_hub_info->scir.state;
439
440 /* flip heartbeat bit */
441 bits ^= SCIR_CPU_HEARTBEAT;
442
69a72a0e
MT
443 /* is this cpu idle? */
444 if (idle_cpu(raw_smp_processor_id()))
7f1baa06
MT
445 bits &= ~SCIR_CPU_ACTIVITY;
446 else
447 bits |= SCIR_CPU_ACTIVITY;
448
449 /* update system controller interface reg */
450 uv_set_scir_bits(bits);
451
452 /* enable next timer period */
453 mod_timer(timer, jiffies + SCIR_CPU_HB_INTERVAL);
454}
455
456static void __cpuinit uv_heartbeat_enable(int cpu)
457{
458 if (!uv_cpu_hub_info(cpu)->scir.enabled) {
459 struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
460
461 uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
462 setup_timer(timer, uv_heartbeat, cpu);
463 timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
464 add_timer_on(timer, cpu);
465 uv_cpu_hub_info(cpu)->scir.enabled = 1;
466 }
467
468 /* check boot cpu */
469 if (!uv_cpu_hub_info(0)->scir.enabled)
470 uv_heartbeat_enable(0);
471}
472
77be80e4 473#ifdef CONFIG_HOTPLUG_CPU
7f1baa06
MT
474static void __cpuinit uv_heartbeat_disable(int cpu)
475{
476 if (uv_cpu_hub_info(cpu)->scir.enabled) {
477 uv_cpu_hub_info(cpu)->scir.enabled = 0;
478 del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
479 }
480 uv_set_cpu_scir_bits(cpu, 0xff);
481}
482
7f1baa06
MT
483/*
484 * cpu hotplug notifier
485 */
486static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
487 unsigned long action, void *hcpu)
488{
489 long cpu = (long)hcpu;
490
491 switch (action) {
492 case CPU_ONLINE:
493 uv_heartbeat_enable(cpu);
494 break;
495 case CPU_DOWN_PREPARE:
496 uv_heartbeat_disable(cpu);
497 break;
498 default:
499 break;
500 }
501 return NOTIFY_OK;
502}
503
504static __init void uv_scir_register_cpu_notifier(void)
505{
506 hotcpu_notifier(uv_scir_cpu_notify, 0);
507}
508
509#else /* !CONFIG_HOTPLUG_CPU */
510
511static __init void uv_scir_register_cpu_notifier(void)
512{
513}
514
515static __init int uv_init_heartbeat(void)
516{
517 int cpu;
518
519 if (is_uv_system())
520 for_each_online_cpu(cpu)
521 uv_heartbeat_enable(cpu);
522 return 0;
523}
524
525late_initcall(uv_init_heartbeat);
526
527#endif /* !CONFIG_HOTPLUG_CPU */
528
8da077d6
JS
529/*
530 * Called on each cpu to initialize the per_cpu UV data area.
531 * ZZZ hotplug not supported yet
532 */
533void __cpuinit uv_cpu_init(void)
534{
535 /* CPU 0 initilization will be done via uv_system_init. */
536 if (!uv_blade_info)
537 return;
538
539 uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
540
541 if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
542 set_x2apic_extra_bits(uv_hub_info->pnode);
543}
544
c4bd1fda
MS
545
546void __init uv_system_init(void)
ac23d4ee
JS
547{
548 union uvh_si_addr_map_config_u m_n_config;
9f5314fb
JS
549 union uvh_node_id_u node_id;
550 unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
551 int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
83f5d894 552 int max_pnode = 0;
9f5314fb 553 unsigned long mmr_base, present;
ac23d4ee 554
83f5d894
JS
555 map_low_mmrs();
556
ac23d4ee 557 m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
9f5314fb
JS
558 m_val = m_n_config.s.m_skt;
559 n_val = m_n_config.s.n_skt;
ac23d4ee
JS
560 mmr_base =
561 uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
562 ~UV_MMR_ENABLE;
563 printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
564
9f5314fb
JS
565 for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
566 uv_possible_blades +=
567 hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
ac23d4ee
JS
568 printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
569
570 bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
ef020ab0 571 uv_blade_info = kmalloc(bytes, GFP_KERNEL);
ac23d4ee 572
9f5314fb
JS
573 get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
574
ac23d4ee 575 bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
ef020ab0 576 uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
ac23d4ee
JS
577 memset(uv_node_to_blade, 255, bytes);
578
579 bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
ef020ab0 580 uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
ac23d4ee
JS
581 memset(uv_cpu_to_blade, 255, bytes);
582
9f5314fb
JS
583 blade = 0;
584 for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
585 present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
586 for (j = 0; j < 64; j++) {
587 if (!test_bit(j, &present))
588 continue;
589 uv_blade_info[blade].pnode = (i * 64 + j);
590 uv_blade_info[blade].nr_possible_cpus = 0;
ac23d4ee 591 uv_blade_info[blade].nr_online_cpus = 0;
9f5314fb 592 blade++;
ac23d4ee 593 }
9f5314fb 594 }
ac23d4ee 595
9f5314fb
JS
596 node_id.v = uv_read_local_mmr(UVH_NODE_ID);
597 gnode_upper = (((unsigned long)node_id.s.node_id) &
598 ~((1 << n_val) - 1)) << m_val;
599
7f594232 600 uv_bios_init();
922402f1 601 uv_bios_get_sn_info(0, &uv_type, &sn_partition_id,
b0f20989 602 &sn_coherency_id, &sn_region_size);
7019cc2d
RA
603 uv_rtc_init();
604
9f5314fb
JS
605 for_each_present_cpu(cpu) {
606 nid = cpu_to_node(cpu);
607 pnode = uv_apicid_to_pnode(per_cpu(x86_cpu_to_apicid, cpu));
608 blade = boot_pnode_to_blade(pnode);
609 lcpu = uv_blade_info[blade].nr_possible_cpus;
610 uv_blade_info[blade].nr_possible_cpus++;
611
612 uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
189f67c4 613 uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
9f5314fb
JS
614 uv_cpu_hub_info(cpu)->m_val = m_val;
615 uv_cpu_hub_info(cpu)->n_val = m_val;
ac23d4ee
JS
616 uv_cpu_hub_info(cpu)->numa_blade_id = blade;
617 uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
9f5314fb
JS
618 uv_cpu_hub_info(cpu)->pnode = pnode;
619 uv_cpu_hub_info(cpu)->pnode_mask = (1 << n_val) - 1;
620 uv_cpu_hub_info(cpu)->gpa_mask = (1 << (m_val + n_val)) - 1;
621 uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
ac23d4ee 622 uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
b0f20989 623 uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
7f1baa06 624 uv_cpu_hub_info(cpu)->scir.offset = SCIR_LOCAL_MMR_BASE + lcpu;
ac23d4ee
JS
625 uv_node_to_blade[nid] = blade;
626 uv_cpu_to_blade[cpu] = blade;
83f5d894 627 max_pnode = max(pnode, max_pnode);
ac23d4ee 628
83f5d894 629 printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, "
9f5314fb
JS
630 "lcpu %d, blade %d\n",
631 cpu, per_cpu(x86_cpu_to_apicid, cpu), pnode, nid,
632 lcpu, blade);
ac23d4ee 633 }
83f5d894
JS
634
635 map_gru_high(max_pnode);
636 map_mmr_high(max_pnode);
637 map_config_high(max_pnode);
638 map_mmioh_high(max_pnode);
ac23d4ee 639
8da077d6 640 uv_cpu_init();
7f1baa06 641 uv_scir_register_cpu_notifier();
a3d732f9 642 proc_mkdir("sgi_uv", NULL);
ac23d4ee 643}
This page took 0.145293 seconds and 5 git commands to generate.