Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | #include <linux/smp.h> |
2 | #include <linux/timex.h> | |
3 | #include <linux/string.h> | |
1da177e4 | 4 | #include <linux/seq_file.h> |
95235ca2 | 5 | #include <linux/cpufreq.h> |
1da177e4 LT |
6 | |
7 | /* | |
8 | * Get CPU information for use by the procfs. | |
9 | */ | |
a967ceac HS |
10 | static void show_cpuinfo_core(struct seq_file *m, struct cpuinfo_x86 *c, |
11 | unsigned int cpu) | |
12 | { | |
327f4387 | 13 | #ifdef CONFIG_SMP |
a477c859 | 14 | seq_printf(m, "physical id\t: %d\n", c->phys_proc_id); |
7d79a7bd BG |
15 | seq_printf(m, "siblings\t: %d\n", |
16 | cpumask_weight(topology_core_cpumask(cpu))); | |
a477c859 HD |
17 | seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id); |
18 | seq_printf(m, "cpu cores\t: %d\n", c->booted_cores); | |
19 | seq_printf(m, "apicid\t\t: %d\n", c->apicid); | |
20 | seq_printf(m, "initial apicid\t: %d\n", c->initial_apicid); | |
a967ceac HS |
21 | #endif |
22 | } | |
23 | ||
327f4387 | 24 | #ifdef CONFIG_X86_32 |
a967ceac HS |
25 | static void show_cpuinfo_misc(struct seq_file *m, struct cpuinfo_x86 *c) |
26 | { | |
a967ceac HS |
27 | seq_printf(m, |
28 | "fdiv_bug\t: %s\n" | |
a967ceac HS |
29 | "f00f_bug\t: %s\n" |
30 | "coma_bug\t: %s\n" | |
31 | "fpu\t\t: %s\n" | |
32 | "fpu_exception\t: %s\n" | |
33 | "cpuid level\t: %d\n" | |
34 | "wp\t\t: %s\n", | |
93a829e8 | 35 | static_cpu_has_bug(X86_BUG_FDIV) ? "yes" : "no", |
e2604b49 | 36 | static_cpu_has_bug(X86_BUG_F00F) ? "yes" : "no", |
c5b41a67 | 37 | static_cpu_has_bug(X86_BUG_COMA) ? "yes" : "no", |
60e019eb PA |
38 | static_cpu_has(X86_FEATURE_FPU) ? "yes" : "no", |
39 | static_cpu_has(X86_FEATURE_FPU) ? "yes" : "no", | |
a967ceac HS |
40 | c->cpuid_level, |
41 | c->wp_works_ok ? "yes" : "no"); | |
42 | } | |
2aef7720 | 43 | #else |
2aef7720 HS |
44 | static void show_cpuinfo_misc(struct seq_file *m, struct cpuinfo_x86 *c) |
45 | { | |
46 | seq_printf(m, | |
47 | "fpu\t\t: yes\n" | |
48 | "fpu_exception\t: yes\n" | |
49 | "cpuid level\t: %d\n" | |
50 | "wp\t\t: yes\n", | |
51 | c->cpuid_level); | |
52 | } | |
53 | #endif | |
a967ceac | 54 | |
1da177e4 LT |
55 | static int show_cpuinfo(struct seq_file *m, void *v) |
56 | { | |
1da177e4 | 57 | struct cpuinfo_x86 *c = v; |
141168c3 | 58 | unsigned int cpu; |
a967ceac | 59 | int i; |
1da177e4 | 60 | |
a967ceac | 61 | cpu = c->cpu_index; |
a967ceac HS |
62 | seq_printf(m, "processor\t: %u\n" |
63 | "vendor_id\t: %s\n" | |
64 | "cpu family\t: %d\n" | |
65 | "model\t\t: %u\n" | |
66 | "model name\t: %s\n", | |
67 | cpu, | |
68 | c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown", | |
69 | c->x86, | |
70 | c->x86_model, | |
71 | c->x86_model_id[0] ? c->x86_model_id : "unknown"); | |
1da177e4 LT |
72 | |
73 | if (c->x86_mask || c->cpuid_level >= 0) | |
74 | seq_printf(m, "stepping\t: %d\n", c->x86_mask); | |
75 | else | |
3736708f | 76 | seq_puts(m, "stepping\t: unknown\n"); |
506ed6b5 | 77 | if (c->microcode) |
881e23e5 | 78 | seq_printf(m, "microcode\t: 0x%x\n", c->microcode); |
1da177e4 | 79 | |
a967ceac HS |
80 | if (cpu_has(c, X86_FEATURE_TSC)) { |
81 | unsigned int freq = cpufreq_quick_get(cpu); | |
82 | ||
95235ca2 VP |
83 | if (!freq) |
84 | freq = cpu_khz; | |
a3a255e7 | 85 | seq_printf(m, "cpu MHz\t\t: %u.%03u\n", |
a967ceac | 86 | freq / 1000, (freq % 1000)); |
1da177e4 LT |
87 | } |
88 | ||
89 | /* Cache size */ | |
90 | if (c->x86_cache_size >= 0) | |
91 | seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size); | |
a967ceac HS |
92 | |
93 | show_cpuinfo_core(m, c, cpu); | |
94 | show_cpuinfo_misc(m, c); | |
95 | ||
3736708f | 96 | seq_puts(m, "flags\t\t:"); |
a967ceac HS |
97 | for (i = 0; i < 32*NCAPINTS; i++) |
98 | if (cpu_has(c, i) && x86_cap_flags[i] != NULL) | |
1da177e4 LT |
99 | seq_printf(m, " %s", x86_cap_flags[i]); |
100 | ||
3736708f | 101 | seq_puts(m, "\nbugs\t\t:"); |
80a208bd BP |
102 | for (i = 0; i < 32*NBUGINTS; i++) { |
103 | unsigned int bug_bit = 32*NCAPINTS + i; | |
104 | ||
105 | if (cpu_has_bug(c, bug_bit) && x86_bug_flags[i]) | |
106 | seq_printf(m, " %s", x86_bug_flags[i]); | |
107 | } | |
108 | ||
f84c3a42 HS |
109 | seq_printf(m, "\nbogomips\t: %lu.%02lu\n", |
110 | c->loops_per_jiffy/(500000/HZ), | |
111 | (c->loops_per_jiffy/(5000/HZ)) % 100); | |
2aef7720 HS |
112 | |
113 | #ifdef CONFIG_X86_64 | |
114 | if (c->x86_tlbsize > 0) | |
115 | seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize); | |
116 | #endif | |
f84c3a42 | 117 | seq_printf(m, "clflush size\t: %u\n", c->x86_clflush_size); |
2aef7720 HS |
118 | seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment); |
119 | seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n", | |
120 | c->x86_phys_bits, c->x86_virt_bits); | |
f84c3a42 | 121 | |
3736708f | 122 | seq_puts(m, "power management:"); |
f84c3a42 | 123 | for (i = 0; i < 32; i++) { |
3f98bc49 AK |
124 | if (c->x86_power & (1 << i)) { |
125 | if (i < ARRAY_SIZE(x86_power_flags) && | |
126 | x86_power_flags[i]) | |
127 | seq_printf(m, "%s%s", | |
8bdbd962 | 128 | x86_power_flags[i][0] ? " " : "", |
3f98bc49 AK |
129 | x86_power_flags[i]); |
130 | else | |
131 | seq_printf(m, " [%d]", i); | |
132 | } | |
f84c3a42 | 133 | } |
3f98bc49 | 134 | |
3736708f | 135 | seq_puts(m, "\n\n"); |
3dd9d514 | 136 | |
1da177e4 LT |
137 | return 0; |
138 | } | |
139 | ||
140 | static void *c_start(struct seq_file *m, loff_t *pos) | |
141 | { | |
dec08a83 | 142 | *pos = cpumask_next(*pos - 1, cpu_online_mask); |
bc8bcc79 | 143 | if ((*pos) < nr_cpu_ids) |
92cb7612 MT |
144 | return &cpu_data(*pos); |
145 | return NULL; | |
1da177e4 | 146 | } |
a967ceac | 147 | |
1da177e4 LT |
148 | static void *c_next(struct seq_file *m, void *v, loff_t *pos) |
149 | { | |
bc8bcc79 | 150 | (*pos)++; |
1da177e4 LT |
151 | return c_start(m, pos); |
152 | } | |
a967ceac | 153 | |
1da177e4 LT |
154 | static void c_stop(struct seq_file *m, void *v) |
155 | { | |
156 | } | |
a967ceac | 157 | |
8a45eb31 | 158 | const struct seq_operations cpuinfo_op = { |
1da177e4 LT |
159 | .start = c_start, |
160 | .next = c_next, | |
161 | .stop = c_stop, | |
162 | .show = show_cpuinfo, | |
163 | }; |