Merge tag 'stable/for-linus-3.19-rc0-tag' of git://git.kernel.org/pub/scm/linux/kerne...
[deliverable/linux.git] / arch / x86 / kernel / irq.c
CommitLineData
6b39ba77
TG
1/*
2 * Common interrupt code for 32 and 64 bit
3 */
4#include <linux/cpu.h>
5#include <linux/interrupt.h>
6#include <linux/kernel_stat.h>
4722d194 7#include <linux/of.h>
6b39ba77 8#include <linux/seq_file.h>
6a02e710 9#include <linux/smp.h>
7c1d7cdc 10#include <linux/ftrace.h>
ca444564 11#include <linux/delay.h>
69c60c88 12#include <linux/export.h>
6b39ba77 13
7b6aa335 14#include <asm/apic.h>
6b39ba77 15#include <asm/io_apic.h>
c3d80000 16#include <asm/irq.h>
7c1d7cdc 17#include <asm/idle.h>
01ca79f1 18#include <asm/mce.h>
2c1b284e 19#include <asm/hw_irq.h>
ac2a5539 20#include <asm/desc.h>
83ab8514
SRRH
21
22#define CREATE_TRACE_POINTS
cf910e83 23#include <asm/trace/irq_vectors.h>
6b39ba77
TG
24
25atomic_t irq_err_count;
26
acaabe79 27/* Function pointer for generic interrupt vector handling */
4a4de9c7 28void (*x86_platform_ipi_callback)(void) = NULL;
acaabe79 29
249f6d9e
TG
30/*
31 * 'what should we do if we get a hw irq event on an illegal vector'.
32 * each architecture has to answer this themselves.
33 */
34void ack_bad_irq(unsigned int irq)
35{
edea7148
CG
36 if (printk_ratelimit())
37 pr_err("unexpected IRQ trap at vector %02x\n", irq);
249f6d9e 38
249f6d9e
TG
39 /*
40 * Currently unexpected vectors happen only on SMP and APIC.
41 * We _must_ ack these because every local APIC has only N
42 * irq slots per priority level, and a 'hanging, unacked' IRQ
43 * holds up an irq slot - in excessive cases (when multiple
44 * unexpected vectors occur) that might lock up the APIC
45 * completely.
46 * But only ack when the APIC is enabled -AK
47 */
08306ce6 48 ack_APIC_irq();
249f6d9e
TG
49}
50
1b437c8c 51#define irq_stats(x) (&per_cpu(irq_stat, x))
6b39ba77 52/*
517e4981 53 * /proc/interrupts printing for arch specific interrupts
6b39ba77 54 */
517e4981 55int arch_show_interrupts(struct seq_file *p, int prec)
6b39ba77
TG
56{
57 int j;
58
7a81d9a7 59 seq_printf(p, "%*s: ", prec, "NMI");
6b39ba77
TG
60 for_each_online_cpu(j)
61 seq_printf(p, "%10u ", irq_stats(j)->__nmi_count);
3736708f 62 seq_puts(p, " Non-maskable interrupts\n");
6b39ba77 63#ifdef CONFIG_X86_LOCAL_APIC
7a81d9a7 64 seq_printf(p, "%*s: ", prec, "LOC");
6b39ba77
TG
65 for_each_online_cpu(j)
66 seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs);
3736708f 67 seq_puts(p, " Local timer interrupts\n");
474e56b8
JSR
68
69 seq_printf(p, "%*s: ", prec, "SPU");
70 for_each_online_cpu(j)
71 seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count);
3736708f 72 seq_puts(p, " Spurious interrupts\n");
89ccf465 73 seq_printf(p, "%*s: ", prec, "PMI");
241771ef
IM
74 for_each_online_cpu(j)
75 seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs);
3736708f 76 seq_puts(p, " Performance monitoring interrupts\n");
e360adbe 77 seq_printf(p, "%*s: ", prec, "IWI");
b6276f35 78 for_each_online_cpu(j)
e360adbe 79 seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs);
3736708f 80 seq_puts(p, " IRQ work interrupts\n");
346b46be
FLVC
81 seq_printf(p, "%*s: ", prec, "RTR");
82 for_each_online_cpu(j)
b49d7d87 83 seq_printf(p, "%10u ", irq_stats(j)->icr_read_retry_count);
3736708f 84 seq_puts(p, " APIC ICR read retries\n");
6b39ba77 85#endif
4a4de9c7 86 if (x86_platform_ipi_callback) {
59d13812 87 seq_printf(p, "%*s: ", prec, "PLT");
acaabe79 88 for_each_online_cpu(j)
4a4de9c7 89 seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis);
3736708f 90 seq_puts(p, " Platform interrupts\n");
acaabe79 91 }
6b39ba77 92#ifdef CONFIG_SMP
7a81d9a7 93 seq_printf(p, "%*s: ", prec, "RES");
6b39ba77
TG
94 for_each_online_cpu(j)
95 seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count);
3736708f 96 seq_puts(p, " Rescheduling interrupts\n");
7a81d9a7 97 seq_printf(p, "%*s: ", prec, "CAL");
6b39ba77 98 for_each_online_cpu(j)
fd0f5869
TS
99 seq_printf(p, "%10u ", irq_stats(j)->irq_call_count -
100 irq_stats(j)->irq_tlb_count);
3736708f 101 seq_puts(p, " Function call interrupts\n");
7a81d9a7 102 seq_printf(p, "%*s: ", prec, "TLB");
6b39ba77
TG
103 for_each_online_cpu(j)
104 seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count);
3736708f 105 seq_puts(p, " TLB shootdowns\n");
6b39ba77 106#endif
0444c9bd 107#ifdef CONFIG_X86_THERMAL_VECTOR
7a81d9a7 108 seq_printf(p, "%*s: ", prec, "TRM");
6b39ba77
TG
109 for_each_online_cpu(j)
110 seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count);
3736708f 111 seq_puts(p, " Thermal event interrupts\n");
0444c9bd
JB
112#endif
113#ifdef CONFIG_X86_MCE_THRESHOLD
7a81d9a7 114 seq_printf(p, "%*s: ", prec, "THR");
6b39ba77
TG
115 for_each_online_cpu(j)
116 seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count);
3736708f 117 seq_puts(p, " Threshold APIC interrupts\n");
01ca79f1 118#endif
c1ebf835 119#ifdef CONFIG_X86_MCE
01ca79f1
AK
120 seq_printf(p, "%*s: ", prec, "MCE");
121 for_each_online_cpu(j)
122 seq_printf(p, "%10u ", per_cpu(mce_exception_count, j));
3736708f 123 seq_puts(p, " Machine check exceptions\n");
ca84f696
AK
124 seq_printf(p, "%*s: ", prec, "MCP");
125 for_each_online_cpu(j)
126 seq_printf(p, "%10u ", per_cpu(mce_poll_count, j));
3736708f 127 seq_puts(p, " Machine check polls\n");
6b39ba77 128#endif
f704a7d7 129#if IS_ENABLED(CONFIG_HYPERV) || defined(CONFIG_XEN)
929320e4
TG
130 seq_printf(p, "%*s: ", prec, "THR");
131 for_each_online_cpu(j)
132 seq_printf(p, "%10u ", irq_stats(j)->irq_hv_callback_count);
3736708f 133 seq_puts(p, " Hypervisor callback interrupts\n");
929320e4 134#endif
7a81d9a7 135 seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count));
6b39ba77 136#if defined(CONFIG_X86_IO_APIC)
7a81d9a7 137 seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count));
6b39ba77
TG
138#endif
139 return 0;
140}
141
6b39ba77
TG
142/*
143 * /proc/stat helpers
144 */
145u64 arch_irq_stat_cpu(unsigned int cpu)
146{
147 u64 sum = irq_stats(cpu)->__nmi_count;
148
149#ifdef CONFIG_X86_LOCAL_APIC
150 sum += irq_stats(cpu)->apic_timer_irqs;
474e56b8 151 sum += irq_stats(cpu)->irq_spurious_count;
241771ef 152 sum += irq_stats(cpu)->apic_perf_irqs;
e360adbe 153 sum += irq_stats(cpu)->apic_irq_work_irqs;
b49d7d87 154 sum += irq_stats(cpu)->icr_read_retry_count;
6b39ba77 155#endif
4a4de9c7
DS
156 if (x86_platform_ipi_callback)
157 sum += irq_stats(cpu)->x86_platform_ipis;
6b39ba77
TG
158#ifdef CONFIG_SMP
159 sum += irq_stats(cpu)->irq_resched_count;
160 sum += irq_stats(cpu)->irq_call_count;
6b39ba77 161#endif
0444c9bd 162#ifdef CONFIG_X86_THERMAL_VECTOR
6b39ba77 163 sum += irq_stats(cpu)->irq_thermal_count;
0444c9bd
JB
164#endif
165#ifdef CONFIG_X86_MCE_THRESHOLD
6b39ba77 166 sum += irq_stats(cpu)->irq_threshold_count;
8051dbd2 167#endif
c1ebf835 168#ifdef CONFIG_X86_MCE
8051dbd2
HS
169 sum += per_cpu(mce_exception_count, cpu);
170 sum += per_cpu(mce_poll_count, cpu);
6b39ba77
TG
171#endif
172 return sum;
173}
174
175u64 arch_irq_stat(void)
176{
177 u64 sum = atomic_read(&irq_err_count);
6b39ba77
TG
178 return sum;
179}
c3d80000 180
7c1d7cdc
JF
181
182/*
183 * do_IRQ handles all normal device IRQ's (the special
184 * SMP cross-CPU interrupts have their own specific
185 * handlers).
186 */
1d9090e2 187__visible unsigned int __irq_entry do_IRQ(struct pt_regs *regs)
7c1d7cdc
JF
188{
189 struct pt_regs *old_regs = set_irq_regs(regs);
190
191 /* high bit used in ret_from_ code */
192 unsigned vector = ~regs->orig_ax;
193 unsigned irq;
194
7c1d7cdc 195 irq_enter();
98ad1cc1 196 exit_idle();
7c1d7cdc 197
0a3aee0d 198 irq = __this_cpu_read(vector_irq[vector]);
7c1d7cdc
JF
199
200 if (!handle_irq(irq, regs)) {
08306ce6 201 ack_APIC_irq();
7c1d7cdc 202
9345005f
PB
203 if (irq != VECTOR_RETRIGGERED) {
204 pr_emerg_ratelimited("%s: %d.%d No irq handler for vector (irq %d)\n",
205 __func__, smp_processor_id(),
206 vector, irq);
207 } else {
208 __this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
209 }
7c1d7cdc
JF
210 }
211
212 irq_exit();
213
214 set_irq_regs(old_regs);
215 return 1;
216}
217
acaabe79 218/*
4a4de9c7 219 * Handler for X86_PLATFORM_IPI_VECTOR.
acaabe79 220 */
eddc0e92 221void __smp_x86_platform_ipi(void)
acaabe79 222{
4a4de9c7 223 inc_irq_stat(x86_platform_ipis);
acaabe79 224
4a4de9c7
DS
225 if (x86_platform_ipi_callback)
226 x86_platform_ipi_callback();
eddc0e92 227}
acaabe79 228
1d9090e2 229__visible void smp_x86_platform_ipi(struct pt_regs *regs)
eddc0e92
SA
230{
231 struct pt_regs *old_regs = set_irq_regs(regs);
acaabe79 232
eddc0e92
SA
233 entering_ack_irq();
234 __smp_x86_platform_ipi();
235 exiting_irq();
acaabe79
DS
236 set_irq_regs(old_regs);
237}
238
d78f2664
YZ
239#ifdef CONFIG_HAVE_KVM
240/*
241 * Handler for POSTED_INTERRUPT_VECTOR.
242 */
1d9090e2 243__visible void smp_kvm_posted_intr_ipi(struct pt_regs *regs)
d78f2664
YZ
244{
245 struct pt_regs *old_regs = set_irq_regs(regs);
246
247 ack_APIC_irq();
248
249 irq_enter();
250
251 exit_idle();
252
253 inc_irq_stat(kvm_posted_intr_ipis);
254
255 irq_exit();
256
257 set_irq_regs(old_regs);
258}
259#endif
260
1d9090e2 261__visible void smp_trace_x86_platform_ipi(struct pt_regs *regs)
cf910e83
SA
262{
263 struct pt_regs *old_regs = set_irq_regs(regs);
264
265 entering_ack_irq();
266 trace_x86_platform_ipi_entry(X86_PLATFORM_IPI_VECTOR);
267 __smp_x86_platform_ipi();
268 trace_x86_platform_ipi_exit(X86_PLATFORM_IPI_VECTOR);
269 exiting_irq();
270 set_irq_regs(old_regs);
271}
272
c3d80000 273EXPORT_SYMBOL_GPL(vector_used_by_percpu_irq);
7a7732bc
SS
274
275#ifdef CONFIG_HOTPLUG_CPU
39424e89
PB
276
277/* These two declarations are only used in check_irq_vectors_for_cpu_disable()
278 * below, which is protected by stop_machine(). Putting them on the stack
279 * results in a stack frame overflow. Dynamically allocating could result in a
280 * failure so declare these two cpumasks as global.
281 */
282static struct cpumask affinity_new, online_new;
283
da6139e4
PB
284/*
285 * This cpu is going to be removed and its vectors migrated to the remaining
286 * online cpus. Check to see if there are enough vectors in the remaining cpus.
287 * This function is protected by stop_machine().
288 */
289int check_irq_vectors_for_cpu_disable(void)
290{
291 int irq, cpu;
292 unsigned int this_cpu, vector, this_count, count;
293 struct irq_desc *desc;
294 struct irq_data *data;
da6139e4
PB
295
296 this_cpu = smp_processor_id();
297 cpumask_copy(&online_new, cpu_online_mask);
298 cpu_clear(this_cpu, online_new);
299
300 this_count = 0;
301 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
302 irq = __this_cpu_read(vector_irq[vector]);
303 if (irq >= 0) {
304 desc = irq_to_desc(irq);
305 data = irq_desc_get_irq_data(desc);
306 cpumask_copy(&affinity_new, data->affinity);
307 cpu_clear(this_cpu, affinity_new);
308
309 /* Do not count inactive or per-cpu irqs. */
310 if (!irq_has_action(irq) || irqd_is_per_cpu(data))
311 continue;
312
313 /*
314 * A single irq may be mapped to multiple
315 * cpu's vector_irq[] (for example IOAPIC cluster
316 * mode). In this case we have two
317 * possibilities:
318 *
319 * 1) the resulting affinity mask is empty; that is
320 * this the down'd cpu is the last cpu in the irq's
321 * affinity mask, or
322 *
323 * 2) the resulting affinity mask is no longer
324 * a subset of the online cpus but the affinity
325 * mask is not zero; that is the down'd cpu is the
326 * last online cpu in a user set affinity mask.
327 */
328 if (cpumask_empty(&affinity_new) ||
329 !cpumask_subset(&affinity_new, &online_new))
330 this_count++;
331 }
332 }
333
334 count = 0;
335 for_each_online_cpu(cpu) {
336 if (cpu == this_cpu)
337 continue;
ac2a5539
YL
338 /*
339 * We scan from FIRST_EXTERNAL_VECTOR to first system
340 * vector. If the vector is marked in the used vectors
341 * bitmap or an irq is assigned to it, we don't count
342 * it as available.
343 */
344 for (vector = FIRST_EXTERNAL_VECTOR;
345 vector < first_system_vector; vector++) {
346 if (!test_bit(vector, used_vectors) &&
347 per_cpu(vector_irq, cpu)[vector] < 0)
348 count++;
da6139e4
PB
349 }
350 }
351
352 if (count < this_count) {
353 pr_warn("CPU %d disable failed: CPU has %u vectors assigned and there are only %u available.\n",
354 this_cpu, this_count, count);
355 return -ERANGE;
356 }
357 return 0;
358}
359
7a7732bc
SS
360/* A cpu has been removed from cpu_online_mask. Reset irq affinities. */
361void fixup_irqs(void)
362{
5231a686 363 unsigned int irq, vector;
7a7732bc
SS
364 static int warned;
365 struct irq_desc *desc;
a3c08e5d 366 struct irq_data *data;
51c43ac6 367 struct irq_chip *chip;
fb24da80 368 int ret;
7a7732bc
SS
369
370 for_each_irq_desc(irq, desc) {
371 int break_affinity = 0;
372 int set_affinity = 1;
373 const struct cpumask *affinity;
374
375 if (!desc)
376 continue;
377 if (irq == 2)
378 continue;
379
380 /* interrupt's are disabled at this point */
239007b8 381 raw_spin_lock(&desc->lock);
7a7732bc 382
51c43ac6 383 data = irq_desc_get_irq_data(desc);
a3c08e5d 384 affinity = data->affinity;
b87ba87c 385 if (!irq_has_action(irq) || irqd_is_per_cpu(data) ||
58bff947 386 cpumask_subset(affinity, cpu_online_mask)) {
239007b8 387 raw_spin_unlock(&desc->lock);
7a7732bc
SS
388 continue;
389 }
390
a5e74b84
SS
391 /*
392 * Complete the irq move. This cpu is going down and for
393 * non intr-remapping case, we can't wait till this interrupt
394 * arrives at this cpu before completing the irq move.
395 */
396 irq_force_complete_move(irq);
397
7a7732bc
SS
398 if (cpumask_any_and(affinity, cpu_online_mask) >= nr_cpu_ids) {
399 break_affinity = 1;
2530cd4f 400 affinity = cpu_online_mask;
7a7732bc
SS
401 }
402
51c43ac6
TG
403 chip = irq_data_get_irq_chip(data);
404 if (!irqd_can_move_in_process_context(data) && chip->irq_mask)
405 chip->irq_mask(data);
7a7732bc 406
fb24da80
PB
407 if (chip->irq_set_affinity) {
408 ret = chip->irq_set_affinity(data, affinity, true);
409 if (ret == -ENOSPC)
410 pr_crit("IRQ %d set affinity failed because there are no available vectors. The device assigned to this IRQ is unstable.\n", irq);
411 } else {
412 if (!(warned++))
413 set_affinity = 0;
414 }
7a7732bc 415
99dd5497
LC
416 /*
417 * We unmask if the irq was not marked masked by the
418 * core code. That respects the lazy irq disable
419 * behaviour.
420 */
983bbf1a 421 if (!irqd_can_move_in_process_context(data) &&
99dd5497 422 !irqd_irq_masked(data) && chip->irq_unmask)
51c43ac6 423 chip->irq_unmask(data);
7a7732bc 424
239007b8 425 raw_spin_unlock(&desc->lock);
7a7732bc
SS
426
427 if (break_affinity && set_affinity)
c767a54b 428 pr_notice("Broke affinity for irq %i\n", irq);
7a7732bc 429 else if (!set_affinity)
c767a54b 430 pr_notice("Cannot set affinity for irq %i\n", irq);
7a7732bc
SS
431 }
432
5231a686
SS
433 /*
434 * We can remove mdelay() and then send spuriuous interrupts to
435 * new cpu targets for all the irqs that were handled previously by
436 * this cpu. While it works, I have seen spurious interrupt messages
437 * (nothing wrong but still...).
438 *
439 * So for now, retain mdelay(1) and check the IRR and then send those
440 * interrupts to new targets as this cpu is already offlined...
441 */
7a7732bc 442 mdelay(1);
5231a686
SS
443
444 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
445 unsigned int irr;
446
9345005f 447 if (__this_cpu_read(vector_irq[vector]) <= VECTOR_UNDEFINED)
5231a686
SS
448 continue;
449
450 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
451 if (irr & (1 << (vector % 32))) {
0a3aee0d 452 irq = __this_cpu_read(vector_irq[vector]);
5231a686 453
5117348d 454 desc = irq_to_desc(irq);
51c43ac6
TG
455 data = irq_desc_get_irq_data(desc);
456 chip = irq_data_get_irq_chip(data);
239007b8 457 raw_spin_lock(&desc->lock);
9345005f 458 if (chip->irq_retrigger) {
51c43ac6 459 chip->irq_retrigger(data);
9345005f
PB
460 __this_cpu_write(vector_irq[vector], VECTOR_RETRIGGERED);
461 }
239007b8 462 raw_spin_unlock(&desc->lock);
5231a686 463 }
9345005f
PB
464 if (__this_cpu_read(vector_irq[vector]) != VECTOR_RETRIGGERED)
465 __this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
5231a686 466 }
7a7732bc
SS
467}
468#endif
This page took 0.38251 seconds and 5 git commands to generate.