Commit | Line | Data |
---|---|---|
1da177e4 | 1 | /* |
1da177e4 | 2 | * Copyright (C) 1995 Linus Torvalds |
1da177e4 LT |
3 | */ |
4 | ||
5 | /* | |
6 | * This file handles the architecture-dependent parts of initialization | |
7 | */ | |
8 | ||
9 | #include <linux/errno.h> | |
10 | #include <linux/sched.h> | |
11 | #include <linux/kernel.h> | |
12 | #include <linux/mm.h> | |
13 | #include <linux/stddef.h> | |
14 | #include <linux/unistd.h> | |
15 | #include <linux/ptrace.h> | |
16 | #include <linux/slab.h> | |
17 | #include <linux/user.h> | |
894673ee | 18 | #include <linux/screen_info.h> |
1da177e4 LT |
19 | #include <linux/ioport.h> |
20 | #include <linux/delay.h> | |
1da177e4 LT |
21 | #include <linux/init.h> |
22 | #include <linux/initrd.h> | |
23 | #include <linux/highmem.h> | |
24 | #include <linux/bootmem.h> | |
25 | #include <linux/module.h> | |
26 | #include <asm/processor.h> | |
27 | #include <linux/console.h> | |
28 | #include <linux/seq_file.h> | |
aac04b32 | 29 | #include <linux/crash_dump.h> |
1da177e4 LT |
30 | #include <linux/root_dev.h> |
31 | #include <linux/pci.h> | |
eee206c3 | 32 | #include <asm/pci-direct.h> |
5b83683f | 33 | #include <linux/efi.h> |
1da177e4 LT |
34 | #include <linux/acpi.h> |
35 | #include <linux/kallsyms.h> | |
36 | #include <linux/edd.h> | |
138fe4e0 | 37 | #include <linux/iscsi_ibft.h> |
bbfceef4 | 38 | #include <linux/mmzone.h> |
5f5609df | 39 | #include <linux/kexec.h> |
95235ca2 | 40 | #include <linux/cpufreq.h> |
e9928674 | 41 | #include <linux/dmi.h> |
17a941d8 | 42 | #include <linux/dma-mapping.h> |
681558fd | 43 | #include <linux/ctype.h> |
eee206c3 | 44 | #include <linux/sort.h> |
746ef0cd | 45 | #include <linux/uaccess.h> |
f212ec4b | 46 | #include <linux/init_ohci1394_dma.h> |
790c73f6 | 47 | #include <linux/kvm_para.h> |
bbfceef4 | 48 | |
1da177e4 LT |
49 | #include <asm/mtrr.h> |
50 | #include <asm/uaccess.h> | |
51 | #include <asm/system.h> | |
e4026440 | 52 | #include <asm/vsyscall.h> |
1da177e4 LT |
53 | #include <asm/io.h> |
54 | #include <asm/smp.h> | |
55 | #include <asm/msr.h> | |
56 | #include <asm/desc.h> | |
57 | #include <video/edid.h> | |
58 | #include <asm/e820.h> | |
59 | #include <asm/dma.h> | |
aaf23042 | 60 | #include <asm/gart.h> |
1da177e4 LT |
61 | #include <asm/mpspec.h> |
62 | #include <asm/mmu_context.h> | |
1da177e4 LT |
63 | #include <asm/proto.h> |
64 | #include <asm/setup.h> | |
1da177e4 | 65 | #include <asm/numa.h> |
2bc0414e | 66 | #include <asm/sections.h> |
f2d3efed | 67 | #include <asm/dmi.h> |
00bf4098 | 68 | #include <asm/cacheflush.h> |
af7a78e9 | 69 | #include <asm/mce.h> |
eee3af4a | 70 | #include <asm/ds.h> |
df3825c5 | 71 | #include <asm/topology.h> |
e44b7b75 | 72 | #include <asm/trampoline.h> |
8d4a4300 | 73 | #include <asm/pat.h> |
1da177e4 | 74 | |
dd46e3ca | 75 | #include <mach_apic.h> |
746ef0cd GOC |
76 | #ifdef CONFIG_PARAVIRT |
77 | #include <asm/paravirt.h> | |
78 | #else | |
79 | #define ARCH_SETUP | |
80 | #endif | |
81 | ||
1da177e4 LT |
82 | /* |
83 | * Machine setup.. | |
84 | */ | |
85 | ||
6c231b7b | 86 | struct cpuinfo_x86 boot_cpu_data __read_mostly; |
2ee60e17 | 87 | EXPORT_SYMBOL(boot_cpu_data); |
1da177e4 | 88 | |
7d851c8d AK |
89 | __u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata; |
90 | ||
1da177e4 LT |
91 | unsigned long mmu_cr4_features; |
92 | ||
1da177e4 LT |
93 | /* Boot loader ID as an integer, for the benefit of proc_dointvec */ |
94 | int bootloader_type; | |
95 | ||
96 | unsigned long saved_video_mode; | |
97 | ||
f039b754 AK |
98 | int force_mwait __cpuinitdata; |
99 | ||
04e1ba85 | 100 | /* |
f2d3efed AK |
101 | * Early DMI memory |
102 | */ | |
103 | int dmi_alloc_index; | |
104 | char dmi_alloc_data[DMI_MAX_DATA]; | |
105 | ||
1da177e4 LT |
106 | /* |
107 | * Setup options | |
108 | */ | |
1da177e4 | 109 | struct screen_info screen_info; |
2ee60e17 | 110 | EXPORT_SYMBOL(screen_info); |
1da177e4 LT |
111 | struct sys_desc_table_struct { |
112 | unsigned short length; | |
113 | unsigned char table[0]; | |
114 | }; | |
115 | ||
116 | struct edid_info edid_info; | |
ba70710e | 117 | EXPORT_SYMBOL_GPL(edid_info); |
1da177e4 LT |
118 | |
119 | extern int root_mountflags; | |
1da177e4 | 120 | |
adf48856 | 121 | char __initdata command_line[COMMAND_LINE_SIZE]; |
1da177e4 | 122 | |
a2b4bd9c | 123 | static struct resource standard_io_resources[] = { |
1da177e4 LT |
124 | { .name = "dma1", .start = 0x00, .end = 0x1f, |
125 | .flags = IORESOURCE_BUSY | IORESOURCE_IO }, | |
126 | { .name = "pic1", .start = 0x20, .end = 0x21, | |
127 | .flags = IORESOURCE_BUSY | IORESOURCE_IO }, | |
128 | { .name = "timer0", .start = 0x40, .end = 0x43, | |
129 | .flags = IORESOURCE_BUSY | IORESOURCE_IO }, | |
130 | { .name = "timer1", .start = 0x50, .end = 0x53, | |
131 | .flags = IORESOURCE_BUSY | IORESOURCE_IO }, | |
132 | { .name = "keyboard", .start = 0x60, .end = 0x6f, | |
133 | .flags = IORESOURCE_BUSY | IORESOURCE_IO }, | |
134 | { .name = "dma page reg", .start = 0x80, .end = 0x8f, | |
135 | .flags = IORESOURCE_BUSY | IORESOURCE_IO }, | |
136 | { .name = "pic2", .start = 0xa0, .end = 0xa1, | |
137 | .flags = IORESOURCE_BUSY | IORESOURCE_IO }, | |
138 | { .name = "dma2", .start = 0xc0, .end = 0xdf, | |
139 | .flags = IORESOURCE_BUSY | IORESOURCE_IO }, | |
140 | { .name = "fpu", .start = 0xf0, .end = 0xff, | |
141 | .flags = IORESOURCE_BUSY | IORESOURCE_IO } | |
142 | }; | |
143 | ||
1da177e4 LT |
144 | #define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM) |
145 | ||
c9cce83d | 146 | static struct resource data_resource = { |
1da177e4 LT |
147 | .name = "Kernel data", |
148 | .start = 0, | |
149 | .end = 0, | |
150 | .flags = IORESOURCE_RAM, | |
151 | }; | |
c9cce83d | 152 | static struct resource code_resource = { |
1da177e4 LT |
153 | .name = "Kernel code", |
154 | .start = 0, | |
155 | .end = 0, | |
156 | .flags = IORESOURCE_RAM, | |
157 | }; | |
c9cce83d | 158 | static struct resource bss_resource = { |
00bf4098 BW |
159 | .name = "Kernel bss", |
160 | .start = 0, | |
161 | .end = 0, | |
162 | .flags = IORESOURCE_RAM, | |
163 | }; | |
1da177e4 | 164 | |
8c61b900 TG |
165 | static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c); |
166 | ||
2c8c0e6b AK |
167 | #ifdef CONFIG_PROC_VMCORE |
168 | /* elfcorehdr= specifies the location of elf core header | |
169 | * stored by the crashed kernel. This option will be passed | |
170 | * by kexec loader to the capture kernel. | |
171 | */ | |
172 | static int __init setup_elfcorehdr(char *arg) | |
681558fd | 173 | { |
2c8c0e6b AK |
174 | char *end; |
175 | if (!arg) | |
176 | return -EINVAL; | |
177 | elfcorehdr_addr = memparse(arg, &end); | |
178 | return end > arg ? 0 : -EINVAL; | |
681558fd | 179 | } |
2c8c0e6b | 180 | early_param("elfcorehdr", setup_elfcorehdr); |
e2c03888 AK |
181 | #endif |
182 | ||
2b97690f | 183 | #ifndef CONFIG_NUMA |
bbfceef4 MT |
184 | static void __init |
185 | contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn) | |
1da177e4 | 186 | { |
bbfceef4 MT |
187 | unsigned long bootmap_size, bootmap; |
188 | ||
bbfceef4 | 189 | bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT; |
24a5da73 YL |
190 | bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size, |
191 | PAGE_SIZE); | |
bbfceef4 | 192 | if (bootmap == -1L) |
04e1ba85 | 193 | panic("Cannot find bootmem map of size %ld\n", bootmap_size); |
bbfceef4 | 194 | bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn); |
5cb248ab MG |
195 | e820_register_active_regions(0, start_pfn, end_pfn); |
196 | free_bootmem_with_active_regions(0, end_pfn); | |
1a27fc0a | 197 | early_res_to_bootmem(0, end_pfn<<PAGE_SHIFT); |
72a7fe39 | 198 | reserve_bootmem(bootmap, bootmap_size, BOOTMEM_DEFAULT); |
04e1ba85 | 199 | } |
1da177e4 LT |
200 | #endif |
201 | ||
1da177e4 LT |
202 | #if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE) |
203 | struct edd edd; | |
204 | #ifdef CONFIG_EDD_MODULE | |
205 | EXPORT_SYMBOL(edd); | |
206 | #endif | |
207 | /** | |
208 | * copy_edd() - Copy the BIOS EDD information | |
209 | * from boot_params into a safe place. | |
210 | * | |
211 | */ | |
212 | static inline void copy_edd(void) | |
213 | { | |
30c82645 PA |
214 | memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer, |
215 | sizeof(edd.mbr_signature)); | |
216 | memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info)); | |
217 | edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries; | |
218 | edd.edd_info_nr = boot_params.eddbuf_entries; | |
1da177e4 LT |
219 | } |
220 | #else | |
221 | static inline void copy_edd(void) | |
222 | { | |
223 | } | |
224 | #endif | |
225 | ||
5c3391f9 BW |
226 | #ifdef CONFIG_KEXEC |
227 | static void __init reserve_crashkernel(void) | |
228 | { | |
18a01a3b | 229 | unsigned long long total_mem; |
5c3391f9 BW |
230 | unsigned long long crash_size, crash_base; |
231 | int ret; | |
232 | ||
18a01a3b | 233 | total_mem = ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT; |
5c3391f9 | 234 | |
18a01a3b | 235 | ret = parse_crashkernel(boot_command_line, total_mem, |
5c3391f9 BW |
236 | &crash_size, &crash_base); |
237 | if (ret == 0 && crash_size) { | |
18a01a3b | 238 | if (crash_base <= 0) { |
5c3391f9 BW |
239 | printk(KERN_INFO "crashkernel reservation failed - " |
240 | "you have to specify a base address\n"); | |
18a01a3b BW |
241 | return; |
242 | } | |
243 | ||
244 | if (reserve_bootmem(crash_base, crash_size, | |
245 | BOOTMEM_EXCLUSIVE) < 0) { | |
246 | printk(KERN_INFO "crashkernel reservation failed - " | |
247 | "memory is in use\n"); | |
248 | return; | |
249 | } | |
250 | ||
251 | printk(KERN_INFO "Reserving %ldMB of memory at %ldMB " | |
252 | "for crashkernel (System RAM: %ldMB)\n", | |
253 | (unsigned long)(crash_size >> 20), | |
254 | (unsigned long)(crash_base >> 20), | |
255 | (unsigned long)(total_mem >> 20)); | |
256 | crashk_res.start = crash_base; | |
257 | crashk_res.end = crash_base + crash_size - 1; | |
3def3d6d | 258 | insert_resource(&iomem_resource, &crashk_res); |
5c3391f9 BW |
259 | } |
260 | } | |
261 | #else | |
262 | static inline void __init reserve_crashkernel(void) | |
263 | {} | |
264 | #endif | |
265 | ||
746ef0cd | 266 | /* Overridden in paravirt.c if CONFIG_PARAVIRT */ |
e3cfac84 | 267 | void __attribute__((weak)) __init memory_setup(void) |
746ef0cd GOC |
268 | { |
269 | machine_specific_memory_setup(); | |
270 | } | |
271 | ||
8b664aa6 HY |
272 | static void __init parse_setup_data(void) |
273 | { | |
274 | struct setup_data *data; | |
275 | unsigned long pa_data; | |
276 | ||
277 | if (boot_params.hdr.version < 0x0209) | |
278 | return; | |
279 | pa_data = boot_params.hdr.setup_data; | |
280 | while (pa_data) { | |
281 | data = early_ioremap(pa_data, PAGE_SIZE); | |
282 | switch (data->type) { | |
283 | default: | |
284 | break; | |
285 | } | |
c14b2adf | 286 | #ifndef CONFIG_DEBUG_BOOT_PARAMS |
8b664aa6 | 287 | free_early(pa_data, pa_data+sizeof(*data)+data->len); |
c14b2adf | 288 | #endif |
8b664aa6 HY |
289 | pa_data = data->next; |
290 | early_iounmap(data, PAGE_SIZE); | |
291 | } | |
292 | } | |
293 | ||
5f0b2976 YL |
294 | #ifdef CONFIG_PCI_MMCONFIG |
295 | extern void __cpuinit fam10h_check_enable_mmcfg(void); | |
296 | extern void __init check_enable_amd_mmconf_dmi(void); | |
297 | #else | |
298 | void __cpuinit fam10h_check_enable_mmcfg(void) | |
299 | { | |
300 | } | |
301 | void __init check_enable_amd_mmconf_dmi(void) | |
302 | { | |
303 | } | |
304 | #endif | |
305 | ||
f212ec4b BK |
306 | /* |
307 | * setup_arch - architecture-specific boot-time initializations | |
308 | * | |
309 | * Note: On x86_64, fixmaps are ready for use even before this is called. | |
310 | */ | |
1da177e4 LT |
311 | void __init setup_arch(char **cmdline_p) |
312 | { | |
04e1ba85 TG |
313 | unsigned i; |
314 | ||
adf48856 | 315 | printk(KERN_INFO "Command line: %s\n", boot_command_line); |
43c85c9c | 316 | |
30c82645 PA |
317 | ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev); |
318 | screen_info = boot_params.screen_info; | |
319 | edid_info = boot_params.edid_info; | |
320 | saved_video_mode = boot_params.hdr.vid_mode; | |
321 | bootloader_type = boot_params.hdr.type_of_loader; | |
1da177e4 LT |
322 | |
323 | #ifdef CONFIG_BLK_DEV_RAM | |
30c82645 PA |
324 | rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK; |
325 | rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0); | |
326 | rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0); | |
1da177e4 | 327 | #endif |
5b83683f HY |
328 | #ifdef CONFIG_EFI |
329 | if (!strncmp((char *)&boot_params.efi_info.efi_loader_signature, | |
330 | "EL64", 4)) | |
331 | efi_enabled = 1; | |
332 | #endif | |
746ef0cd GOC |
333 | |
334 | ARCH_SETUP | |
335 | ||
336 | memory_setup(); | |
1da177e4 LT |
337 | copy_edd(); |
338 | ||
30c82645 | 339 | if (!boot_params.hdr.root_flags) |
1da177e4 LT |
340 | root_mountflags &= ~MS_RDONLY; |
341 | init_mm.start_code = (unsigned long) &_text; | |
342 | init_mm.end_code = (unsigned long) &_etext; | |
343 | init_mm.end_data = (unsigned long) &_edata; | |
344 | init_mm.brk = (unsigned long) &_end; | |
345 | ||
e3ebadd9 LT |
346 | code_resource.start = virt_to_phys(&_text); |
347 | code_resource.end = virt_to_phys(&_etext)-1; | |
348 | data_resource.start = virt_to_phys(&_etext); | |
349 | data_resource.end = virt_to_phys(&_edata)-1; | |
00bf4098 BW |
350 | bss_resource.start = virt_to_phys(&__bss_start); |
351 | bss_resource.end = virt_to_phys(&__bss_stop)-1; | |
1da177e4 | 352 | |
1da177e4 LT |
353 | early_identify_cpu(&boot_cpu_data); |
354 | ||
adf48856 | 355 | strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE); |
2c8c0e6b AK |
356 | *cmdline_p = command_line; |
357 | ||
8b664aa6 HY |
358 | parse_setup_data(); |
359 | ||
2c8c0e6b AK |
360 | parse_early_param(); |
361 | ||
f212ec4b BK |
362 | #ifdef CONFIG_PROVIDE_OHCI1394_DMA_INIT |
363 | if (init_ohci1394_dma_early) | |
364 | init_ohci1394_dma_on_all_controllers(); | |
365 | #endif | |
366 | ||
2c8c0e6b | 367 | finish_e820_parsing(); |
9ca33eb6 | 368 | |
3def3d6d YL |
369 | /* after parse_early_param, so could debug it */ |
370 | insert_resource(&iomem_resource, &code_resource); | |
371 | insert_resource(&iomem_resource, &data_resource); | |
372 | insert_resource(&iomem_resource, &bss_resource); | |
373 | ||
aaf23042 YL |
374 | early_gart_iommu_check(); |
375 | ||
5cb248ab | 376 | e820_register_active_regions(0, 0, -1UL); |
1da177e4 LT |
377 | /* |
378 | * partially used pages are not usable - thus | |
379 | * we are rounding upwards: | |
380 | */ | |
381 | end_pfn = e820_end_of_ram(); | |
99fc8d42 JB |
382 | /* update e820 for memory not covered by WB MTRRs */ |
383 | mtrr_bp_init(); | |
384 | if (mtrr_trim_uncached_memory(end_pfn)) { | |
385 | e820_register_active_regions(0, 0, -1UL); | |
386 | end_pfn = e820_end_of_ram(); | |
387 | } | |
388 | ||
caff0710 | 389 | num_physpages = end_pfn; |
1da177e4 LT |
390 | |
391 | check_efer(); | |
392 | ||
cc615032 | 393 | max_pfn_mapped = init_memory_mapping(0, (max_pfn_mapped << PAGE_SHIFT)); |
5b83683f HY |
394 | if (efi_enabled) |
395 | efi_init(); | |
1da177e4 | 396 | |
2785c8d0 | 397 | vsmp_init(); |
2785c8d0 | 398 | |
f2d3efed AK |
399 | dmi_scan_machine(); |
400 | ||
b02aae9c RH |
401 | io_delay_init(); |
402 | ||
790c73f6 GOC |
403 | #ifdef CONFIG_KVM_CLOCK |
404 | kvmclock_init(); | |
405 | #endif | |
406 | ||
71fff5e6 | 407 | #ifdef CONFIG_SMP |
df3825c5 | 408 | /* setup to use the early static init tables during kernel startup */ |
3effef1f YL |
409 | x86_cpu_to_apicid_early_ptr = (void *)x86_cpu_to_apicid_init; |
410 | x86_bios_cpu_apicid_early_ptr = (void *)x86_bios_cpu_apicid_init; | |
e8c10ef9 | 411 | #ifdef CONFIG_NUMA |
3effef1f | 412 | x86_cpu_to_node_map_early_ptr = (void *)x86_cpu_to_node_map_init; |
71fff5e6 | 413 | #endif |
e8c10ef9 | 414 | #endif |
71fff5e6 | 415 | |
888ba6c6 | 416 | #ifdef CONFIG_ACPI |
1da177e4 LT |
417 | /* |
418 | * Initialize the ACPI boot-time table parser (gets the RSDP and SDT). | |
419 | * Call this early for SRAT node setup. | |
420 | */ | |
421 | acpi_boot_table_init(); | |
422 | #endif | |
423 | ||
caff0710 JB |
424 | /* How many end-of-memory variables you have, grandma! */ |
425 | max_low_pfn = end_pfn; | |
426 | max_pfn = end_pfn; | |
427 | high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1; | |
428 | ||
5cb248ab MG |
429 | /* Remove active ranges so rediscovery with NUMA-awareness happens */ |
430 | remove_all_active_ranges(); | |
431 | ||
1da177e4 LT |
432 | #ifdef CONFIG_ACPI_NUMA |
433 | /* | |
434 | * Parse SRAT to discover nodes. | |
435 | */ | |
436 | acpi_numa_init(); | |
437 | #endif | |
438 | ||
2b97690f | 439 | #ifdef CONFIG_NUMA |
04e1ba85 | 440 | numa_initmem_init(0, end_pfn); |
1da177e4 | 441 | #else |
bbfceef4 | 442 | contig_initmem_init(0, end_pfn); |
1da177e4 LT |
443 | #endif |
444 | ||
752bea4a YL |
445 | dma32_reserve_bootmem(); |
446 | ||
673d5b43 | 447 | #ifdef CONFIG_ACPI_SLEEP |
1da177e4 | 448 | /* |
04e1ba85 | 449 | * Reserve low memory region for sleep support. |
1da177e4 | 450 | */ |
04e1ba85 TG |
451 | acpi_reserve_bootmem(); |
452 | #endif | |
5b83683f | 453 | |
a3828064 | 454 | if (efi_enabled) |
5b83683f | 455 | efi_reserve_bootmem(); |
5b83683f | 456 | |
04e1ba85 TG |
457 | /* |
458 | * Find and reserve possible boot-time SMP configuration: | |
459 | */ | |
1da177e4 | 460 | find_smp_config(); |
1da177e4 | 461 | #ifdef CONFIG_BLK_DEV_INITRD |
30c82645 PA |
462 | if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) { |
463 | unsigned long ramdisk_image = boot_params.hdr.ramdisk_image; | |
464 | unsigned long ramdisk_size = boot_params.hdr.ramdisk_size; | |
465 | unsigned long ramdisk_end = ramdisk_image + ramdisk_size; | |
466 | unsigned long end_of_mem = end_pfn << PAGE_SHIFT; | |
467 | ||
468 | if (ramdisk_end <= end_of_mem) { | |
2b8106a0 YL |
469 | /* |
470 | * don't need to reserve again, already reserved early | |
471 | * in x86_64_start_kernel, and early_res_to_bootmem | |
472 | * convert that to reserved in bootmem | |
473 | */ | |
30c82645 PA |
474 | initrd_start = ramdisk_image + PAGE_OFFSET; |
475 | initrd_end = initrd_start+ramdisk_size; | |
476 | } else { | |
75175278 | 477 | free_bootmem(ramdisk_image, ramdisk_size); |
1da177e4 | 478 | printk(KERN_ERR "initrd extends beyond end of memory " |
30c82645 PA |
479 | "(0x%08lx > 0x%08lx)\ndisabling initrd\n", |
480 | ramdisk_end, end_of_mem); | |
1da177e4 LT |
481 | initrd_start = 0; |
482 | } | |
483 | } | |
484 | #endif | |
5c3391f9 | 485 | reserve_crashkernel(); |
138fe4e0 KR |
486 | |
487 | reserve_ibft_region(); | |
488 | ||
1da177e4 | 489 | paging_init(); |
e4026440 | 490 | map_vsyscall(); |
1da177e4 | 491 | |
dfa4698c | 492 | early_quirks(); |
1da177e4 | 493 | |
888ba6c6 | 494 | #ifdef CONFIG_ACPI |
1da177e4 LT |
495 | /* |
496 | * Read APIC and some other early information from ACPI tables. | |
497 | */ | |
498 | acpi_boot_init(); | |
499 | #endif | |
500 | ||
05b3cbd8 RT |
501 | init_cpu_to_node(); |
502 | ||
1da177e4 LT |
503 | /* |
504 | * get boot-time SMP configuration: | |
505 | */ | |
506 | if (smp_found_config) | |
507 | get_smp_config(); | |
508 | init_apic_mappings(); | |
3e35a0e5 | 509 | ioapic_init_mappings(); |
1da177e4 | 510 | |
0cf1bfd2 MT |
511 | kvm_guest_init(); |
512 | ||
1da177e4 | 513 | /* |
fc986db4 | 514 | * We trust e820 completely. No explicit ROM probing in memory. |
04e1ba85 | 515 | */ |
3def3d6d | 516 | e820_reserve_resources(); |
e8eff5ac | 517 | e820_mark_nosave_regions(); |
1da177e4 | 518 | |
1da177e4 | 519 | /* request I/O space for devices used on all i[345]86 PCs */ |
9d0ef4fd | 520 | for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++) |
1da177e4 | 521 | request_resource(&ioport_resource, &standard_io_resources[i]); |
1da177e4 | 522 | |
a1e97782 | 523 | e820_setup_gap(); |
1da177e4 | 524 | |
1da177e4 LT |
525 | #ifdef CONFIG_VT |
526 | #if defined(CONFIG_VGA_CONSOLE) | |
5b83683f HY |
527 | if (!efi_enabled || (efi_mem_type(0xa0000) != EFI_CONVENTIONAL_MEMORY)) |
528 | conswitchp = &vga_con; | |
1da177e4 LT |
529 | #elif defined(CONFIG_DUMMY_CONSOLE) |
530 | conswitchp = &dummy_con; | |
531 | #endif | |
532 | #endif | |
5f0b2976 YL |
533 | |
534 | /* do this before identify_cpu for boot cpu */ | |
535 | check_enable_amd_mmconf_dmi(); | |
1da177e4 LT |
536 | } |
537 | ||
e6982c67 | 538 | static int __cpuinit get_model_name(struct cpuinfo_x86 *c) |
1da177e4 LT |
539 | { |
540 | unsigned int *v; | |
541 | ||
ebfcaa96 | 542 | if (c->extended_cpuid_level < 0x80000004) |
1da177e4 LT |
543 | return 0; |
544 | ||
545 | v = (unsigned int *) c->x86_model_id; | |
546 | cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]); | |
547 | cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]); | |
548 | cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]); | |
549 | c->x86_model_id[48] = 0; | |
550 | return 1; | |
551 | } | |
552 | ||
553 | ||
e6982c67 | 554 | static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c) |
1da177e4 LT |
555 | { |
556 | unsigned int n, dummy, eax, ebx, ecx, edx; | |
557 | ||
ebfcaa96 | 558 | n = c->extended_cpuid_level; |
1da177e4 LT |
559 | |
560 | if (n >= 0x80000005) { | |
561 | cpuid(0x80000005, &dummy, &ebx, &ecx, &edx); | |
04e1ba85 TG |
562 | printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), " |
563 | "D cache %dK (%d bytes/line)\n", | |
564 | edx>>24, edx&0xFF, ecx>>24, ecx&0xFF); | |
565 | c->x86_cache_size = (ecx>>24) + (edx>>24); | |
1da177e4 LT |
566 | /* On K8 L1 TLB is inclusive, so don't count it */ |
567 | c->x86_tlbsize = 0; | |
568 | } | |
569 | ||
570 | if (n >= 0x80000006) { | |
571 | cpuid(0x80000006, &dummy, &ebx, &ecx, &edx); | |
572 | ecx = cpuid_ecx(0x80000006); | |
573 | c->x86_cache_size = ecx >> 16; | |
574 | c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff); | |
575 | ||
576 | printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n", | |
577 | c->x86_cache_size, ecx & 0xFF); | |
578 | } | |
1da177e4 | 579 | if (n >= 0x80000008) { |
04e1ba85 | 580 | cpuid(0x80000008, &eax, &dummy, &dummy, &dummy); |
1da177e4 LT |
581 | c->x86_virt_bits = (eax >> 8) & 0xff; |
582 | c->x86_phys_bits = eax & 0xff; | |
583 | } | |
584 | } | |
585 | ||
3f098c26 | 586 | #ifdef CONFIG_NUMA |
08acb672 | 587 | static int __cpuinit nearby_node(int apicid) |
3f098c26 | 588 | { |
04e1ba85 TG |
589 | int i, node; |
590 | ||
3f098c26 | 591 | for (i = apicid - 1; i >= 0; i--) { |
04e1ba85 | 592 | node = apicid_to_node[i]; |
3f098c26 AK |
593 | if (node != NUMA_NO_NODE && node_online(node)) |
594 | return node; | |
595 | } | |
596 | for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) { | |
04e1ba85 | 597 | node = apicid_to_node[i]; |
3f098c26 AK |
598 | if (node != NUMA_NO_NODE && node_online(node)) |
599 | return node; | |
600 | } | |
601 | return first_node(node_online_map); /* Shouldn't happen */ | |
602 | } | |
603 | #endif | |
604 | ||
63518644 AK |
605 | /* |
606 | * On a AMD dual core setup the lower bits of the APIC id distingush the cores. | |
607 | * Assumes number of cores is a power of two. | |
608 | */ | |
adb8daed | 609 | static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c) |
63518644 AK |
610 | { |
611 | #ifdef CONFIG_SMP | |
b41e2939 | 612 | unsigned bits; |
3f098c26 | 613 | #ifdef CONFIG_NUMA |
f3fa8ebc | 614 | int cpu = smp_processor_id(); |
3f098c26 | 615 | int node = 0; |
60c1bc82 | 616 | unsigned apicid = hard_smp_processor_id(); |
3f098c26 | 617 | #endif |
a860b63c | 618 | bits = c->x86_coreid_bits; |
b41e2939 AK |
619 | |
620 | /* Low order bits define the core id (index of core in socket) */ | |
01aaea1a YL |
621 | c->cpu_core_id = c->initial_apicid & ((1 << bits)-1); |
622 | /* Convert the initial APIC ID into the socket ID */ | |
623 | c->phys_proc_id = c->initial_apicid >> bits; | |
63518644 AK |
624 | |
625 | #ifdef CONFIG_NUMA | |
04e1ba85 TG |
626 | node = c->phys_proc_id; |
627 | if (apicid_to_node[apicid] != NUMA_NO_NODE) | |
628 | node = apicid_to_node[apicid]; | |
629 | if (!node_online(node)) { | |
630 | /* Two possibilities here: | |
631 | - The CPU is missing memory and no node was created. | |
632 | In that case try picking one from a nearby CPU | |
633 | - The APIC IDs differ from the HyperTransport node IDs | |
634 | which the K8 northbridge parsing fills in. | |
635 | Assume they are all increased by a constant offset, | |
636 | but in the same order as the HT nodeids. | |
637 | If that doesn't result in a usable node fall back to the | |
638 | path for the previous case. */ | |
639 | ||
01aaea1a | 640 | int ht_nodeid = c->initial_apicid; |
04e1ba85 TG |
641 | |
642 | if (ht_nodeid >= 0 && | |
643 | apicid_to_node[ht_nodeid] != NUMA_NO_NODE) | |
644 | node = apicid_to_node[ht_nodeid]; | |
645 | /* Pick a nearby node */ | |
646 | if (!node_online(node)) | |
647 | node = nearby_node(apicid); | |
648 | } | |
69d81fcd | 649 | numa_set_node(cpu, node); |
3f098c26 | 650 | |
e42f9437 | 651 | printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node); |
63518644 | 652 | #endif |
63518644 AK |
653 | #endif |
654 | } | |
1da177e4 | 655 | |
2b16a235 | 656 | static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c) |
a860b63c YL |
657 | { |
658 | #ifdef CONFIG_SMP | |
659 | unsigned bits, ecx; | |
660 | ||
661 | /* Multi core CPU? */ | |
662 | if (c->extended_cpuid_level < 0x80000008) | |
663 | return; | |
664 | ||
665 | ecx = cpuid_ecx(0x80000008); | |
666 | ||
667 | c->x86_max_cores = (ecx & 0xff) + 1; | |
668 | ||
669 | /* CPU telling us the core id bits shift? */ | |
670 | bits = (ecx >> 12) & 0xF; | |
671 | ||
672 | /* Otherwise recompute */ | |
673 | if (bits == 0) { | |
674 | while ((1 << bits) < c->x86_max_cores) | |
675 | bits++; | |
676 | } | |
677 | ||
678 | c->x86_coreid_bits = bits; | |
679 | ||
680 | #endif | |
681 | } | |
682 | ||
fb79d22e TG |
683 | #define ENABLE_C1E_MASK 0x18000000 |
684 | #define CPUID_PROCESSOR_SIGNATURE 1 | |
685 | #define CPUID_XFAM 0x0ff00000 | |
686 | #define CPUID_XFAM_K8 0x00000000 | |
687 | #define CPUID_XFAM_10H 0x00100000 | |
688 | #define CPUID_XFAM_11H 0x00200000 | |
689 | #define CPUID_XMOD 0x000f0000 | |
690 | #define CPUID_XMOD_REV_F 0x00040000 | |
691 | ||
692 | /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */ | |
693 | static __cpuinit int amd_apic_timer_broken(void) | |
694 | { | |
04e1ba85 TG |
695 | u32 lo, hi, eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE); |
696 | ||
fb79d22e TG |
697 | switch (eax & CPUID_XFAM) { |
698 | case CPUID_XFAM_K8: | |
699 | if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F) | |
700 | break; | |
701 | case CPUID_XFAM_10H: | |
702 | case CPUID_XFAM_11H: | |
703 | rdmsr(MSR_K8_ENABLE_C1E, lo, hi); | |
704 | if (lo & ENABLE_C1E_MASK) | |
705 | return 1; | |
706 | break; | |
707 | default: | |
708 | /* err on the side of caution */ | |
709 | return 1; | |
710 | } | |
711 | return 0; | |
712 | } | |
713 | ||
2b16a235 AK |
714 | static void __cpuinit early_init_amd(struct cpuinfo_x86 *c) |
715 | { | |
716 | early_init_amd_mc(c); | |
717 | ||
718 | /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */ | |
719 | if (c->x86_power & (1<<8)) | |
720 | set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC); | |
721 | } | |
722 | ||
ed77504b | 723 | static void __cpuinit init_amd(struct cpuinfo_x86 *c) |
1da177e4 | 724 | { |
7bcd3f34 | 725 | unsigned level; |
1da177e4 | 726 | |
bc5e8fdf LT |
727 | #ifdef CONFIG_SMP |
728 | unsigned long value; | |
729 | ||
7d318d77 AK |
730 | /* |
731 | * Disable TLB flush filter by setting HWCR.FFDIS on K8 | |
732 | * bit 6 of msr C001_0015 | |
04e1ba85 | 733 | * |
7d318d77 AK |
734 | * Errata 63 for SH-B3 steppings |
735 | * Errata 122 for all steppings (F+ have it disabled by default) | |
736 | */ | |
737 | if (c->x86 == 15) { | |
738 | rdmsrl(MSR_K8_HWCR, value); | |
739 | value |= 1 << 6; | |
740 | wrmsrl(MSR_K8_HWCR, value); | |
741 | } | |
bc5e8fdf LT |
742 | #endif |
743 | ||
1da177e4 LT |
744 | /* Bit 31 in normal CPUID used for nonstandard 3DNow ID; |
745 | 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */ | |
9716951e | 746 | clear_cpu_cap(c, 0*32+31); |
04e1ba85 | 747 | |
7bcd3f34 AK |
748 | /* On C+ stepping K8 rep microcode works well for copy/memset */ |
749 | level = cpuid_eax(1); | |
04e1ba85 TG |
750 | if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) || |
751 | level >= 0x0f58)) | |
53756d37 | 752 | set_cpu_cap(c, X86_FEATURE_REP_GOOD); |
99741faa | 753 | if (c->x86 == 0x10 || c->x86 == 0x11) |
53756d37 | 754 | set_cpu_cap(c, X86_FEATURE_REP_GOOD); |
7bcd3f34 | 755 | |
18bd057b AK |
756 | /* Enable workaround for FXSAVE leak */ |
757 | if (c->x86 >= 6) | |
53756d37 | 758 | set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK); |
18bd057b | 759 | |
e42f9437 RS |
760 | level = get_model_name(c); |
761 | if (!level) { | |
04e1ba85 | 762 | switch (c->x86) { |
1da177e4 LT |
763 | case 15: |
764 | /* Should distinguish Models here, but this is only | |
765 | a fallback anyways. */ | |
766 | strcpy(c->x86_model_id, "Hammer"); | |
04e1ba85 TG |
767 | break; |
768 | } | |
769 | } | |
1da177e4 LT |
770 | display_cacheinfo(c); |
771 | ||
faee9a5d AK |
772 | /* Multi core CPU? */ |
773 | if (c->extended_cpuid_level >= 0x80000008) | |
63518644 | 774 | amd_detect_cmp(c); |
1da177e4 | 775 | |
67cddd94 AK |
776 | if (c->extended_cpuid_level >= 0x80000006 && |
777 | (cpuid_edx(0x80000006) & 0xf000)) | |
778 | num_cache_leaves = 4; | |
779 | else | |
780 | num_cache_leaves = 3; | |
2049336f | 781 | |
0bd8acd1 | 782 | if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11) |
53756d37 | 783 | set_cpu_cap(c, X86_FEATURE_K8); |
0bd8acd1 | 784 | |
de421863 AK |
785 | /* MFENCE stops RDTSC speculation */ |
786 | set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC); | |
f039b754 | 787 | |
eee206c3 | 788 | if (c->x86 == 0x10) |
d39398a3 | 789 | fam10h_check_enable_mmcfg(); |
eee206c3 | 790 | |
fb79d22e TG |
791 | if (amd_apic_timer_broken()) |
792 | disable_apic_timer = 1; | |
8346ea17 AK |
793 | |
794 | if (c == &boot_cpu_data && c->x86 >= 0xf && c->x86 <= 0x11) { | |
795 | unsigned long long tseg; | |
796 | ||
797 | /* | |
798 | * Split up direct mapping around the TSEG SMM area. | |
799 | * Don't do it for gbpages because there seems very little | |
800 | * benefit in doing so. | |
801 | */ | |
802 | if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg) && | |
803 | (tseg >> PMD_SHIFT) < (max_pfn_mapped >> (PMD_SHIFT-PAGE_SHIFT))) | |
804 | set_memory_4k((unsigned long)__va(tseg), 1); | |
805 | } | |
1da177e4 LT |
806 | } |
807 | ||
1a53905a | 808 | void __cpuinit detect_ht(struct cpuinfo_x86 *c) |
1da177e4 LT |
809 | { |
810 | #ifdef CONFIG_SMP | |
04e1ba85 TG |
811 | u32 eax, ebx, ecx, edx; |
812 | int index_msb, core_bits; | |
94605eff SS |
813 | |
814 | cpuid(1, &eax, &ebx, &ecx, &edx); | |
815 | ||
94605eff | 816 | |
e42f9437 | 817 | if (!cpu_has(c, X86_FEATURE_HT)) |
1da177e4 | 818 | return; |
04e1ba85 | 819 | if (cpu_has(c, X86_FEATURE_CMP_LEGACY)) |
e42f9437 | 820 | goto out; |
1da177e4 | 821 | |
1da177e4 | 822 | smp_num_siblings = (ebx & 0xff0000) >> 16; |
94605eff | 823 | |
1da177e4 LT |
824 | if (smp_num_siblings == 1) { |
825 | printk(KERN_INFO "CPU: Hyper-Threading is disabled\n"); | |
04e1ba85 | 826 | } else if (smp_num_siblings > 1) { |
94605eff | 827 | |
1da177e4 | 828 | if (smp_num_siblings > NR_CPUS) { |
04e1ba85 TG |
829 | printk(KERN_WARNING "CPU: Unsupported number of " |
830 | "siblings %d", smp_num_siblings); | |
1da177e4 LT |
831 | smp_num_siblings = 1; |
832 | return; | |
833 | } | |
94605eff SS |
834 | |
835 | index_msb = get_count_order(smp_num_siblings); | |
f3fa8ebc | 836 | c->phys_proc_id = phys_pkg_id(index_msb); |
3dd9d514 | 837 | |
94605eff | 838 | smp_num_siblings = smp_num_siblings / c->x86_max_cores; |
3dd9d514 | 839 | |
04e1ba85 | 840 | index_msb = get_count_order(smp_num_siblings); |
94605eff SS |
841 | |
842 | core_bits = get_count_order(c->x86_max_cores); | |
3dd9d514 | 843 | |
f3fa8ebc | 844 | c->cpu_core_id = phys_pkg_id(index_msb) & |
94605eff | 845 | ((1 << core_bits) - 1); |
1da177e4 | 846 | } |
e42f9437 RS |
847 | out: |
848 | if ((c->x86_max_cores * smp_num_siblings) > 1) { | |
04e1ba85 TG |
849 | printk(KERN_INFO "CPU: Physical Processor ID: %d\n", |
850 | c->phys_proc_id); | |
851 | printk(KERN_INFO "CPU: Processor Core ID: %d\n", | |
852 | c->cpu_core_id); | |
e42f9437 RS |
853 | } |
854 | ||
1da177e4 LT |
855 | #endif |
856 | } | |
857 | ||
3dd9d514 AK |
858 | /* |
859 | * find out the number of processor cores on the die | |
860 | */ | |
e6982c67 | 861 | static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c) |
3dd9d514 | 862 | { |
2bbc419f | 863 | unsigned int eax, t; |
3dd9d514 AK |
864 | |
865 | if (c->cpuid_level < 4) | |
866 | return 1; | |
867 | ||
2bbc419f | 868 | cpuid_count(4, 0, &eax, &t, &t, &t); |
3dd9d514 AK |
869 | |
870 | if (eax & 0x1f) | |
871 | return ((eax >> 26) + 1); | |
872 | else | |
873 | return 1; | |
874 | } | |
875 | ||
04d733bd | 876 | static void __cpuinit srat_detect_node(void) |
df0cc26b AK |
877 | { |
878 | #ifdef CONFIG_NUMA | |
ddea7be0 | 879 | unsigned node; |
df0cc26b | 880 | int cpu = smp_processor_id(); |
e42f9437 | 881 | int apicid = hard_smp_processor_id(); |
df0cc26b AK |
882 | |
883 | /* Don't do the funky fallback heuristics the AMD version employs | |
884 | for now. */ | |
e42f9437 | 885 | node = apicid_to_node[apicid]; |
475613b9 | 886 | if (node == NUMA_NO_NODE || !node_online(node)) |
0d015324 | 887 | node = first_node(node_online_map); |
69d81fcd | 888 | numa_set_node(cpu, node); |
df0cc26b | 889 | |
c31fbb1a | 890 | printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node); |
df0cc26b AK |
891 | #endif |
892 | } | |
893 | ||
2b16a235 AK |
894 | static void __cpuinit early_init_intel(struct cpuinfo_x86 *c) |
895 | { | |
896 | if ((c->x86 == 0xf && c->x86_model >= 0x03) || | |
897 | (c->x86 == 0x6 && c->x86_model >= 0x0e)) | |
9716951e | 898 | set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC); |
2b16a235 AK |
899 | } |
900 | ||
e6982c67 | 901 | static void __cpuinit init_intel(struct cpuinfo_x86 *c) |
1da177e4 LT |
902 | { |
903 | /* Cache sizes */ | |
904 | unsigned n; | |
905 | ||
906 | init_intel_cacheinfo(c); | |
04e1ba85 | 907 | if (c->cpuid_level > 9) { |
0080e667 VP |
908 | unsigned eax = cpuid_eax(10); |
909 | /* Check for version and the number of counters */ | |
910 | if ((eax & 0xff) && (((eax>>8) & 0xff) > 1)) | |
53756d37 | 911 | set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON); |
0080e667 VP |
912 | } |
913 | ||
36b2a8d5 SE |
914 | if (cpu_has_ds) { |
915 | unsigned int l1, l2; | |
916 | rdmsr(MSR_IA32_MISC_ENABLE, l1, l2); | |
ee58fad5 | 917 | if (!(l1 & (1<<11))) |
53756d37 | 918 | set_cpu_cap(c, X86_FEATURE_BTS); |
36b2a8d5 | 919 | if (!(l1 & (1<<12))) |
53756d37 | 920 | set_cpu_cap(c, X86_FEATURE_PEBS); |
36b2a8d5 SE |
921 | } |
922 | ||
eee3af4a MM |
923 | |
924 | if (cpu_has_bts) | |
925 | ds_init_intel(c); | |
926 | ||
ebfcaa96 | 927 | n = c->extended_cpuid_level; |
1da177e4 LT |
928 | if (n >= 0x80000008) { |
929 | unsigned eax = cpuid_eax(0x80000008); | |
930 | c->x86_virt_bits = (eax >> 8) & 0xff; | |
931 | c->x86_phys_bits = eax & 0xff; | |
af9c142d SL |
932 | /* CPUID workaround for Intel 0F34 CPU */ |
933 | if (c->x86_vendor == X86_VENDOR_INTEL && | |
934 | c->x86 == 0xF && c->x86_model == 0x3 && | |
935 | c->x86_mask == 0x4) | |
936 | c->x86_phys_bits = 36; | |
1da177e4 LT |
937 | } |
938 | ||
939 | if (c->x86 == 15) | |
940 | c->x86_cache_alignment = c->x86_clflush_size * 2; | |
27fbe5b2 | 941 | if (c->x86 == 6) |
53756d37 | 942 | set_cpu_cap(c, X86_FEATURE_REP_GOOD); |
707fa8ed | 943 | set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC); |
04e1ba85 | 944 | c->x86_max_cores = intel_num_cpu_cores(c); |
df0cc26b AK |
945 | |
946 | srat_detect_node(); | |
1da177e4 LT |
947 | } |
948 | ||
0e03eb86 DJ |
949 | static void __cpuinit early_init_centaur(struct cpuinfo_x86 *c) |
950 | { | |
951 | if (c->x86 == 0x6 && c->x86_model >= 0xf) | |
952 | set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability); | |
953 | } | |
954 | ||
955 | static void __cpuinit init_centaur(struct cpuinfo_x86 *c) | |
956 | { | |
957 | /* Cache sizes */ | |
958 | unsigned n; | |
959 | ||
960 | n = c->extended_cpuid_level; | |
961 | if (n >= 0x80000008) { | |
962 | unsigned eax = cpuid_eax(0x80000008); | |
963 | c->x86_virt_bits = (eax >> 8) & 0xff; | |
964 | c->x86_phys_bits = eax & 0xff; | |
965 | } | |
966 | ||
967 | if (c->x86 == 0x6 && c->x86_model >= 0xf) { | |
968 | c->x86_cache_alignment = c->x86_clflush_size * 2; | |
969 | set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC); | |
970 | set_cpu_cap(c, X86_FEATURE_REP_GOOD); | |
971 | } | |
972 | set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC); | |
973 | } | |
974 | ||
672289e9 | 975 | static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c) |
1da177e4 LT |
976 | { |
977 | char *v = c->x86_vendor_id; | |
978 | ||
979 | if (!strcmp(v, "AuthenticAMD")) | |
980 | c->x86_vendor = X86_VENDOR_AMD; | |
981 | else if (!strcmp(v, "GenuineIntel")) | |
982 | c->x86_vendor = X86_VENDOR_INTEL; | |
0e03eb86 DJ |
983 | else if (!strcmp(v, "CentaurHauls")) |
984 | c->x86_vendor = X86_VENDOR_CENTAUR; | |
1da177e4 LT |
985 | else |
986 | c->x86_vendor = X86_VENDOR_UNKNOWN; | |
987 | } | |
988 | ||
1da177e4 LT |
989 | /* Do some early cpuid on the boot CPU to get some parameter that are |
990 | needed before check_bugs. Everything advanced is in identify_cpu | |
991 | below. */ | |
8c61b900 | 992 | static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c) |
1da177e4 | 993 | { |
a860b63c | 994 | u32 tfms, xlvl; |
1da177e4 LT |
995 | |
996 | c->loops_per_jiffy = loops_per_jiffy; | |
997 | c->x86_cache_size = -1; | |
998 | c->x86_vendor = X86_VENDOR_UNKNOWN; | |
999 | c->x86_model = c->x86_mask = 0; /* So far unknown... */ | |
1000 | c->x86_vendor_id[0] = '\0'; /* Unset */ | |
1001 | c->x86_model_id[0] = '\0'; /* Unset */ | |
1002 | c->x86_clflush_size = 64; | |
1003 | c->x86_cache_alignment = c->x86_clflush_size; | |
94605eff | 1004 | c->x86_max_cores = 1; |
a860b63c | 1005 | c->x86_coreid_bits = 0; |
ebfcaa96 | 1006 | c->extended_cpuid_level = 0; |
1da177e4 LT |
1007 | memset(&c->x86_capability, 0, sizeof c->x86_capability); |
1008 | ||
1009 | /* Get vendor name */ | |
1010 | cpuid(0x00000000, (unsigned int *)&c->cpuid_level, | |
1011 | (unsigned int *)&c->x86_vendor_id[0], | |
1012 | (unsigned int *)&c->x86_vendor_id[8], | |
1013 | (unsigned int *)&c->x86_vendor_id[4]); | |
04e1ba85 | 1014 | |
1da177e4 LT |
1015 | get_cpu_vendor(c); |
1016 | ||
1017 | /* Initialize the standard set of capabilities */ | |
1018 | /* Note that the vendor-specific code below might override */ | |
1019 | ||
1020 | /* Intel-defined flags: level 0x00000001 */ | |
1021 | if (c->cpuid_level >= 0x00000001) { | |
1022 | __u32 misc; | |
1023 | cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4], | |
1024 | &c->x86_capability[0]); | |
1025 | c->x86 = (tfms >> 8) & 0xf; | |
1026 | c->x86_model = (tfms >> 4) & 0xf; | |
1027 | c->x86_mask = tfms & 0xf; | |
f5f786d0 | 1028 | if (c->x86 == 0xf) |
1da177e4 | 1029 | c->x86 += (tfms >> 20) & 0xff; |
f5f786d0 | 1030 | if (c->x86 >= 0x6) |
1da177e4 | 1031 | c->x86_model += ((tfms >> 16) & 0xF) << 4; |
9716951e | 1032 | if (test_cpu_cap(c, X86_FEATURE_CLFLSH)) |
1da177e4 | 1033 | c->x86_clflush_size = ((misc >> 8) & 0xff) * 8; |
1da177e4 LT |
1034 | } else { |
1035 | /* Have CPUID level 0 only - unheard of */ | |
1036 | c->x86 = 4; | |
1037 | } | |
a158608b | 1038 | |
01aaea1a | 1039 | c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xff; |
a158608b | 1040 | #ifdef CONFIG_SMP |
01aaea1a | 1041 | c->phys_proc_id = c->initial_apicid; |
a158608b | 1042 | #endif |
1da177e4 LT |
1043 | /* AMD-defined flags: level 0x80000001 */ |
1044 | xlvl = cpuid_eax(0x80000000); | |
ebfcaa96 | 1045 | c->extended_cpuid_level = xlvl; |
1da177e4 LT |
1046 | if ((xlvl & 0xffff0000) == 0x80000000) { |
1047 | if (xlvl >= 0x80000001) { | |
1048 | c->x86_capability[1] = cpuid_edx(0x80000001); | |
5b7abc6f | 1049 | c->x86_capability[6] = cpuid_ecx(0x80000001); |
1da177e4 LT |
1050 | } |
1051 | if (xlvl >= 0x80000004) | |
1052 | get_model_name(c); /* Default name */ | |
1053 | } | |
1054 | ||
1055 | /* Transmeta-defined flags: level 0x80860001 */ | |
1056 | xlvl = cpuid_eax(0x80860000); | |
1057 | if ((xlvl & 0xffff0000) == 0x80860000) { | |
1058 | /* Don't set x86_cpuid_level here for now to not confuse. */ | |
1059 | if (xlvl >= 0x80860001) | |
1060 | c->x86_capability[2] = cpuid_edx(0x80860001); | |
1061 | } | |
1062 | ||
9566e91d AH |
1063 | c->extended_cpuid_level = cpuid_eax(0x80000000); |
1064 | if (c->extended_cpuid_level >= 0x80000007) | |
1065 | c->x86_power = cpuid_edx(0x80000007); | |
1066 | ||
a860b63c YL |
1067 | switch (c->x86_vendor) { |
1068 | case X86_VENDOR_AMD: | |
1069 | early_init_amd(c); | |
1070 | break; | |
71617bf1 YL |
1071 | case X86_VENDOR_INTEL: |
1072 | early_init_intel(c); | |
1073 | break; | |
0e03eb86 DJ |
1074 | case X86_VENDOR_CENTAUR: |
1075 | early_init_centaur(c); | |
1076 | break; | |
a860b63c YL |
1077 | } |
1078 | ||
8d4a4300 | 1079 | validate_pat_support(c); |
a860b63c YL |
1080 | } |
1081 | ||
1082 | /* | |
1083 | * This does the hard work of actually picking apart the CPU stuff... | |
1084 | */ | |
1085 | void __cpuinit identify_cpu(struct cpuinfo_x86 *c) | |
1086 | { | |
1087 | int i; | |
1088 | ||
1089 | early_identify_cpu(c); | |
1090 | ||
1d67953f VP |
1091 | init_scattered_cpuid_features(c); |
1092 | ||
1e9f28fa SS |
1093 | c->apicid = phys_pkg_id(0); |
1094 | ||
1da177e4 LT |
1095 | /* |
1096 | * Vendor-specific initialization. In this section we | |
1097 | * canonicalize the feature flags, meaning if there are | |
1098 | * features a certain CPU supports which CPUID doesn't | |
1099 | * tell us, CPUID claiming incorrect flags, or other bugs, | |
1100 | * we handle them here. | |
1101 | * | |
1102 | * At the end of this section, c->x86_capability better | |
1103 | * indicate the features this CPU genuinely supports! | |
1104 | */ | |
1105 | switch (c->x86_vendor) { | |
1106 | case X86_VENDOR_AMD: | |
1107 | init_amd(c); | |
1108 | break; | |
1109 | ||
1110 | case X86_VENDOR_INTEL: | |
1111 | init_intel(c); | |
1112 | break; | |
1113 | ||
0e03eb86 DJ |
1114 | case X86_VENDOR_CENTAUR: |
1115 | init_centaur(c); | |
1116 | break; | |
1117 | ||
1da177e4 LT |
1118 | case X86_VENDOR_UNKNOWN: |
1119 | default: | |
1120 | display_cacheinfo(c); | |
1121 | break; | |
1122 | } | |
1123 | ||
04e1ba85 | 1124 | detect_ht(c); |
1da177e4 LT |
1125 | |
1126 | /* | |
1127 | * On SMP, boot_cpu_data holds the common feature set between | |
1128 | * all CPUs; so make sure that we indicate which features are | |
1129 | * common between the CPUs. The first time this routine gets | |
1130 | * executed, c == &boot_cpu_data. | |
1131 | */ | |
1132 | if (c != &boot_cpu_data) { | |
1133 | /* AND the already accumulated flags with these */ | |
04e1ba85 | 1134 | for (i = 0; i < NCAPINTS; i++) |
1da177e4 LT |
1135 | boot_cpu_data.x86_capability[i] &= c->x86_capability[i]; |
1136 | } | |
1137 | ||
7d851c8d AK |
1138 | /* Clear all flags overriden by options */ |
1139 | for (i = 0; i < NCAPINTS; i++) | |
12c247a6 | 1140 | c->x86_capability[i] &= ~cleared_cpu_caps[i]; |
7d851c8d | 1141 | |
1da177e4 LT |
1142 | #ifdef CONFIG_X86_MCE |
1143 | mcheck_init(c); | |
1144 | #endif | |
74ff305b HS |
1145 | select_idle_routine(c); |
1146 | ||
1da177e4 | 1147 | #ifdef CONFIG_NUMA |
3019e8eb | 1148 | numa_add_cpu(smp_processor_id()); |
1da177e4 | 1149 | #endif |
2b16a235 | 1150 | |
1da177e4 | 1151 | } |
1da177e4 | 1152 | |
7a636af6 GOC |
1153 | void __cpuinit identify_boot_cpu(void) |
1154 | { | |
1155 | identify_cpu(&boot_cpu_data); | |
1156 | } | |
1157 | ||
1158 | void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c) | |
1159 | { | |
1160 | BUG_ON(c == &boot_cpu_data); | |
1161 | identify_cpu(c); | |
1162 | mtrr_ap_init(); | |
1163 | } | |
1164 | ||
191679fd AK |
1165 | static __init int setup_noclflush(char *arg) |
1166 | { | |
1167 | setup_clear_cpu_cap(X86_FEATURE_CLFLSH); | |
1168 | return 1; | |
1169 | } | |
1170 | __setup("noclflush", setup_noclflush); | |
1171 | ||
e6982c67 | 1172 | void __cpuinit print_cpu_info(struct cpuinfo_x86 *c) |
1da177e4 LT |
1173 | { |
1174 | if (c->x86_model_id[0]) | |
d8ff0bbf | 1175 | printk(KERN_CONT "%s", c->x86_model_id); |
1da177e4 | 1176 | |
04e1ba85 TG |
1177 | if (c->x86_mask || c->cpuid_level >= 0) |
1178 | printk(KERN_CONT " stepping %02x\n", c->x86_mask); | |
1da177e4 | 1179 | else |
04e1ba85 | 1180 | printk(KERN_CONT "\n"); |
1da177e4 LT |
1181 | } |
1182 | ||
ac72e788 AK |
1183 | static __init int setup_disablecpuid(char *arg) |
1184 | { | |
1185 | int bit; | |
1186 | if (get_option(&arg, &bit) && bit < NCAPINTS*32) | |
1187 | setup_clear_cpu_cap(bit); | |
1188 | else | |
1189 | return 0; | |
1190 | return 1; | |
1191 | } | |
1192 | __setup("clearcpuid=", setup_disablecpuid); |