Merge branch 'for-next' of git://git.kernel.org/pub/scm/linux/kernel/git/nab/target...
[deliverable/linux.git] / arch / x86 / kernel / smpboot.c
CommitLineData
c767a54b 1 /*
4cedb334
GOC
2 * x86 SMP booting functions
3 *
87c6fe26 4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
8f47e163 5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
4cedb334
GOC
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
c767a54b
JP
42#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
43
68a1c3f8
GC
44#include <linux/init.h>
45#include <linux/smp.h>
186f4360 46#include <linux/export.h>
70708a18 47#include <linux/sched.h>
69c18c15 48#include <linux/percpu.h>
91718e8d 49#include <linux/bootmem.h>
cb3c8b90
GOC
50#include <linux/err.h>
51#include <linux/nmi.h>
69575d38 52#include <linux/tboot.h>
35f720c5 53#include <linux/stackprotector.h>
5a0e3ad6 54#include <linux/gfp.h>
1a022e3f 55#include <linux/cpuidle.h>
69c18c15 56
8aef135c 57#include <asm/acpi.h>
cb3c8b90 58#include <asm/desc.h>
69c18c15
GC
59#include <asm/nmi.h>
60#include <asm/irq.h>
07bbc16a 61#include <asm/idle.h>
48927bbb 62#include <asm/realmode.h>
69c18c15
GC
63#include <asm/cpu.h>
64#include <asm/numa.h>
cb3c8b90
GOC
65#include <asm/pgtable.h>
66#include <asm/tlbflush.h>
67#include <asm/mtrr.h>
ea530692 68#include <asm/mwait.h>
7b6aa335 69#include <asm/apic.h>
7167d08e 70#include <asm/io_apic.h>
78f7f1e5 71#include <asm/fpu/internal.h>
569712b2 72#include <asm/setup.h>
bdbcdd48 73#include <asm/uv/uv.h>
cb3c8b90 74#include <linux/mc146818rtc.h>
b81bb373 75#include <asm/i8259.h>
48927bbb 76#include <asm/realmode.h>
646e29a1 77#include <asm/misc.h>
48927bbb 78
a355352b
GC
79/* Number of siblings per CPU package */
80int smp_num_siblings = 1;
81EXPORT_SYMBOL(smp_num_siblings);
82
83/* Last level cache ID of each logical CPU */
0816b0f0 84DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
a355352b 85
a355352b 86/* representing HT siblings of each logical CPU */
0816b0f0 87DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
a355352b
GC
88EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
89
90/* representing HT and core siblings of each logical CPU */
0816b0f0 91DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
a355352b
GC
92EXPORT_PER_CPU_SYMBOL(cpu_core_map);
93
0816b0f0 94DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
b3d7336d 95
a355352b 96/* Per CPU bogomips and other parameters */
2c773dd3 97DEFINE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
a355352b 98EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 99
1f12e32f
TG
100/* Logical package management. We might want to allocate that dynamically */
101static int *physical_to_logical_pkg __read_mostly;
102static unsigned long *physical_package_map __read_mostly;;
103static unsigned long *logical_package_map __read_mostly;
104static unsigned int max_physical_pkg_id __read_mostly;
105unsigned int __max_logical_packages __read_mostly;
106EXPORT_SYMBOL(__max_logical_packages);
107
70b8301f
AK
108/* Maximum number of SMT threads on any online core */
109int __max_smt_threads __read_mostly;
110
f77aa308
TG
111static inline void smpboot_setup_warm_reset_vector(unsigned long start_eip)
112{
113 unsigned long flags;
114
115 spin_lock_irqsave(&rtc_lock, flags);
116 CMOS_WRITE(0xa, 0xf);
117 spin_unlock_irqrestore(&rtc_lock, flags);
118 local_flush_tlb();
119 pr_debug("1.\n");
120 *((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_HIGH)) =
121 start_eip >> 4;
122 pr_debug("2.\n");
123 *((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) =
124 start_eip & 0xf;
125 pr_debug("3.\n");
126}
127
128static inline void smpboot_restore_warm_reset_vector(void)
129{
130 unsigned long flags;
131
132 /*
133 * Install writable page 0 entry to set BIOS data area.
134 */
135 local_flush_tlb();
136
137 /*
138 * Paranoid: Set warm reset code and vector here back
139 * to default values.
140 */
141 spin_lock_irqsave(&rtc_lock, flags);
142 CMOS_WRITE(0, 0xf);
143 spin_unlock_irqrestore(&rtc_lock, flags);
144
145 *((volatile u32 *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) = 0;
146}
147
cb3c8b90 148/*
30106c17
FY
149 * Report back to the Boot Processor during boot time or to the caller processor
150 * during CPU online.
cb3c8b90 151 */
148f9bb8 152static void smp_callin(void)
cb3c8b90
GOC
153{
154 int cpuid, phys_id;
cb3c8b90
GOC
155
156 /*
157 * If waken up by an INIT in an 82489DX configuration
656bba30
LB
158 * cpu_callout_mask guarantees we don't get here before
159 * an INIT_deassert IPI reaches our local APIC, so it is
160 * now safe to touch our local APIC.
cb3c8b90 161 */
e1c467e6 162 cpuid = smp_processor_id();
cb3c8b90
GOC
163
164 /*
165 * (This works even if the APIC is not enabled.)
166 */
4c9961d5 167 phys_id = read_apic_id();
cb3c8b90
GOC
168
169 /*
170 * the boot CPU has finished the init stage and is spinning
171 * on callin_map until we finish. We are free to set up this
172 * CPU, first the APIC. (this is probably redundant on most
173 * boards)
174 */
05f7e46d 175 apic_ap_setup();
cb3c8b90 176
b565201c
JS
177 /*
178 * Save our processor parameters. Note: this information
179 * is needed for clock calibration.
180 */
181 smp_store_cpu_info(cpuid);
182
cb3c8b90
GOC
183 /*
184 * Get our bogomips.
b565201c
JS
185 * Update loops_per_jiffy in cpu_data. Previous call to
186 * smp_store_cpu_info() stored a value that is close but not as
187 * accurate as the value just calculated.
cb3c8b90 188 */
cb3c8b90 189 calibrate_delay();
b565201c 190 cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
cfc1b9a6 191 pr_debug("Stack at about %p\n", &cpuid);
cb3c8b90 192
5ef428c4
AK
193 /*
194 * This must be done before setting cpu_online_mask
195 * or calling notify_cpu_starting.
196 */
197 set_cpu_sibling_map(raw_smp_processor_id());
198 wmb();
199
85257024
PZ
200 notify_cpu_starting(cpuid);
201
cb3c8b90
GOC
202 /*
203 * Allow the master to continue.
204 */
c2d1cec1 205 cpumask_set_cpu(cpuid, cpu_callin_mask);
cb3c8b90
GOC
206}
207
e1c467e6
FY
208static int cpu0_logical_apicid;
209static int enable_start_cpu0;
bbc2ff6a
GOC
210/*
211 * Activate a secondary processor.
212 */
148f9bb8 213static void notrace start_secondary(void *unused)
bbc2ff6a
GOC
214{
215 /*
216 * Don't put *anything* before cpu_init(), SMP booting is too
217 * fragile that we want to limit the things done here to the
218 * most necessary things.
219 */
b40827fa 220 cpu_init();
df156f90 221 x86_cpuinit.early_percpu_clock_init();
b40827fa
BP
222 preempt_disable();
223 smp_callin();
fd89a137 224
e1c467e6
FY
225 enable_start_cpu0 = 0;
226
fd89a137 227#ifdef CONFIG_X86_32
b40827fa 228 /* switch away from the initial page table */
fd89a137
JR
229 load_cr3(swapper_pg_dir);
230 __flush_tlb_all();
231#endif
232
bbc2ff6a
GOC
233 /* otherwise gcc will move up smp_processor_id before the cpu_init */
234 barrier();
235 /*
236 * Check TSC synchronization with the BP:
237 */
238 check_tsc_sync_target();
239
bbc2ff6a 240 /*
5a3f75e3
TG
241 * Lock vector_lock and initialize the vectors on this cpu
242 * before setting the cpu online. We must set it online with
243 * vector_lock held to prevent a concurrent setup/teardown
244 * from seeing a half valid vector space.
bbc2ff6a 245 */
d388e5fd 246 lock_vector_lock();
5a3f75e3 247 setup_vector_irq(smp_processor_id());
c2d1cec1 248 set_cpu_online(smp_processor_id(), true);
d388e5fd 249 unlock_vector_lock();
2a442c9c 250 cpu_set_state_online(smp_processor_id());
78c06176 251 x86_platform.nmi_init();
bbc2ff6a 252
0cefa5b9
MS
253 /* enable local interrupts */
254 local_irq_enable();
255
35f720c5
JP
256 /* to prevent fake stack check failure in clock setup */
257 boot_init_stack_canary();
0cefa5b9 258
736decac 259 x86_cpuinit.setup_percpu_clockev();
bbc2ff6a
GOC
260
261 wmb();
fc6d73d6 262 cpu_startup_entry(CPUHP_AP_ONLINE_IDLE);
bbc2ff6a
GOC
263}
264
1f12e32f
TG
265int topology_update_package_map(unsigned int apicid, unsigned int cpu)
266{
267 unsigned int new, pkg = apicid >> boot_cpu_data.x86_coreid_bits;
268
269 /* Called from early boot ? */
270 if (!physical_package_map)
271 return 0;
272
273 if (pkg >= max_physical_pkg_id)
274 return -EINVAL;
275
276 /* Set the logical package id */
277 if (test_and_set_bit(pkg, physical_package_map))
278 goto found;
279
1f12e32f
TG
280 new = find_first_zero_bit(logical_package_map, __max_logical_packages);
281 if (new >= __max_logical_packages) {
282 physical_to_logical_pkg[pkg] = -1;
283 pr_warn("APIC(%x) Package %u exceeds logical package map\n",
284 apicid, pkg);
285 return -ENOSPC;
286 }
287 set_bit(new, logical_package_map);
288 pr_info("APIC(%x) Converting physical %u to logical package %u\n",
289 apicid, pkg, new);
290 physical_to_logical_pkg[pkg] = new;
291
292found:
293 cpu_data(cpu).logical_proc_id = physical_to_logical_pkg[pkg];
294 return 0;
295}
296
297/**
298 * topology_phys_to_logical_pkg - Map a physical package id to a logical
299 *
300 * Returns logical package id or -1 if not found
301 */
302int topology_phys_to_logical_pkg(unsigned int phys_pkg)
303{
304 if (phys_pkg >= max_physical_pkg_id)
305 return -1;
306 return physical_to_logical_pkg[phys_pkg];
307}
308EXPORT_SYMBOL(topology_phys_to_logical_pkg);
309
310static void __init smp_init_package_map(void)
311{
312 unsigned int ncpus, cpu;
313 size_t size;
314
315 /*
316 * Today neither Intel nor AMD support heterogenous systems. That
317 * might change in the future....
63d1e995
PZ
318 *
319 * While ideally we'd want '* smp_num_siblings' in the below @ncpus
320 * computation, this won't actually work since some Intel BIOSes
321 * report inconsistent HT data when they disable HT.
322 *
323 * In particular, they reduce the APIC-IDs to only include the cores,
324 * but leave the CPUID topology to say there are (2) siblings.
325 * This means we don't know how many threads there will be until
326 * after the APIC enumeration.
327 *
328 * By not including this we'll sometimes over-estimate the number of
329 * logical packages by the amount of !present siblings, but this is
330 * still better than MAX_LOCAL_APIC.
3e8db224
TG
331 *
332 * We use total_cpus not nr_cpu_ids because nr_cpu_ids can be limited
333 * on the command line leading to a similar issue as the HT disable
334 * problem because the hyperthreads are usually enumerated after the
335 * primary cores.
1f12e32f 336 */
63d1e995 337 ncpus = boot_cpu_data.x86_max_cores;
56402d63
TG
338 if (!ncpus) {
339 pr_warn("x86_max_cores == zero !?!?");
340 ncpus = 1;
341 }
342
3e8db224 343 __max_logical_packages = DIV_ROUND_UP(total_cpus, ncpus);
1f12e32f
TG
344
345 /*
346 * Possibly larger than what we need as the number of apic ids per
347 * package can be smaller than the actual used apic ids.
348 */
349 max_physical_pkg_id = DIV_ROUND_UP(MAX_LOCAL_APIC, ncpus);
350 size = max_physical_pkg_id * sizeof(unsigned int);
351 physical_to_logical_pkg = kmalloc(size, GFP_KERNEL);
352 memset(physical_to_logical_pkg, 0xff, size);
353 size = BITS_TO_LONGS(max_physical_pkg_id) * sizeof(unsigned long);
354 physical_package_map = kzalloc(size, GFP_KERNEL);
355 size = BITS_TO_LONGS(__max_logical_packages) * sizeof(unsigned long);
356 logical_package_map = kzalloc(size, GFP_KERNEL);
357
358 pr_info("Max logical packages: %u\n", __max_logical_packages);
359
360 for_each_present_cpu(cpu) {
361 unsigned int apicid = apic->cpu_present_to_apicid(cpu);
362
363 if (apicid == BAD_APICID || !apic->apic_id_valid(apicid))
364 continue;
365 if (!topology_update_package_map(apicid, cpu))
366 continue;
367 pr_warn("CPU %u APICId %x disabled\n", cpu, apicid);
368 per_cpu(x86_bios_cpu_apicid, cpu) = BAD_APICID;
369 set_cpu_possible(cpu, false);
370 set_cpu_present(cpu, false);
371 }
372}
373
30106c17
FY
374void __init smp_store_boot_cpu_info(void)
375{
376 int id = 0; /* CPU 0 */
377 struct cpuinfo_x86 *c = &cpu_data(id);
378
379 *c = boot_cpu_data;
380 c->cpu_index = id;
1f12e32f 381 smp_init_package_map();
30106c17
FY
382}
383
1d89a7f0
GOC
384/*
385 * The bootstrap kernel entry code has set these up. Save them for
386 * a given CPU
387 */
148f9bb8 388void smp_store_cpu_info(int id)
1d89a7f0
GOC
389{
390 struct cpuinfo_x86 *c = &cpu_data(id);
391
b3d7336d 392 *c = boot_cpu_data;
1d89a7f0 393 c->cpu_index = id;
30106c17
FY
394 /*
395 * During boot time, CPU0 has this setup already. Save the info when
396 * bringing up AP or offlined CPU0.
397 */
398 identify_secondary_cpu(c);
1d89a7f0
GOC
399}
400
cebf15eb
DH
401static bool
402topology_same_node(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
403{
404 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
405
406 return (cpu_to_node(cpu1) == cpu_to_node(cpu2));
407}
408
148f9bb8 409static bool
316ad248 410topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
d4fbe4f0 411{
316ad248
PZ
412 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
413
cebf15eb 414 return !WARN_ONCE(!topology_same_node(c, o),
316ad248
PZ
415 "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
416 "[node: %d != %d]. Ignoring dependency.\n",
417 cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
418}
419
7d79a7bd 420#define link_mask(mfunc, c1, c2) \
316ad248 421do { \
7d79a7bd
BG
422 cpumask_set_cpu((c1), mfunc(c2)); \
423 cpumask_set_cpu((c2), mfunc(c1)); \
316ad248
PZ
424} while (0)
425
148f9bb8 426static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
316ad248 427{
362f924b 428 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
316ad248
PZ
429 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
430
431 if (c->phys_proc_id == o->phys_proc_id &&
432 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
8196dab4 433 c->cpu_core_id == o->cpu_core_id)
316ad248
PZ
434 return topology_sane(c, o, "smt");
435
436 } else if (c->phys_proc_id == o->phys_proc_id &&
437 c->cpu_core_id == o->cpu_core_id) {
438 return topology_sane(c, o, "smt");
439 }
440
441 return false;
442}
443
148f9bb8 444static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
316ad248
PZ
445{
446 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
447
448 if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
449 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
450 return topology_sane(c, o, "llc");
451
452 return false;
d4fbe4f0
AH
453}
454
cebf15eb
DH
455/*
456 * Unlike the other levels, we do not enforce keeping a
457 * multicore group inside a NUMA node. If this happens, we will
458 * discard the MC level of the topology later.
459 */
460static bool match_die(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
316ad248 461{
cebf15eb
DH
462 if (c->phys_proc_id == o->phys_proc_id)
463 return true;
316ad248
PZ
464 return false;
465}
1d89a7f0 466
cebf15eb
DH
467static struct sched_domain_topology_level numa_inside_package_topology[] = {
468#ifdef CONFIG_SCHED_SMT
469 { cpu_smt_mask, cpu_smt_flags, SD_INIT_NAME(SMT) },
470#endif
471#ifdef CONFIG_SCHED_MC
472 { cpu_coregroup_mask, cpu_core_flags, SD_INIT_NAME(MC) },
473#endif
474 { NULL, },
475};
476/*
477 * set_sched_topology() sets the topology internal to a CPU. The
478 * NUMA topologies are layered on top of it to build the full
479 * system topology.
480 *
481 * If NUMA nodes are observed to occur within a CPU package, this
482 * function should be called. It forces the sched domain code to
483 * only use the SMT level for the CPU portion of the topology.
484 * This essentially falls back to relying on NUMA information
485 * from the SRAT table to describe the entire system topology
486 * (except for hyperthreads).
487 */
488static void primarily_use_numa_for_topology(void)
489{
490 set_sched_topology(numa_inside_package_topology);
491}
492
148f9bb8 493void set_cpu_sibling_map(int cpu)
768d9505 494{
316ad248 495 bool has_smt = smp_num_siblings > 1;
b0bc225d 496 bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
768d9505 497 struct cpuinfo_x86 *c = &cpu_data(cpu);
316ad248 498 struct cpuinfo_x86 *o;
70b8301f 499 int i, threads;
768d9505 500
c2d1cec1 501 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
768d9505 502
b0bc225d 503 if (!has_mp) {
7d79a7bd 504 cpumask_set_cpu(cpu, topology_sibling_cpumask(cpu));
316ad248 505 cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
7d79a7bd 506 cpumask_set_cpu(cpu, topology_core_cpumask(cpu));
768d9505
GC
507 c->booted_cores = 1;
508 return;
509 }
510
c2d1cec1 511 for_each_cpu(i, cpu_sibling_setup_mask) {
316ad248
PZ
512 o = &cpu_data(i);
513
514 if ((i == cpu) || (has_smt && match_smt(c, o)))
7d79a7bd 515 link_mask(topology_sibling_cpumask, cpu, i);
316ad248 516
b0bc225d 517 if ((i == cpu) || (has_mp && match_llc(c, o)))
7d79a7bd 518 link_mask(cpu_llc_shared_mask, cpu, i);
316ad248 519
ceb1cbac
KB
520 }
521
522 /*
523 * This needs a separate iteration over the cpus because we rely on all
7d79a7bd 524 * topology_sibling_cpumask links to be set-up.
ceb1cbac
KB
525 */
526 for_each_cpu(i, cpu_sibling_setup_mask) {
527 o = &cpu_data(i);
528
cebf15eb 529 if ((i == cpu) || (has_mp && match_die(c, o))) {
7d79a7bd 530 link_mask(topology_core_cpumask, cpu, i);
316ad248 531
768d9505
GC
532 /*
533 * Does this new cpu bringup a new core?
534 */
7d79a7bd
BG
535 if (cpumask_weight(
536 topology_sibling_cpumask(cpu)) == 1) {
768d9505
GC
537 /*
538 * for each core in package, increment
539 * the booted_cores for this new cpu
540 */
7d79a7bd
BG
541 if (cpumask_first(
542 topology_sibling_cpumask(i)) == i)
768d9505
GC
543 c->booted_cores++;
544 /*
545 * increment the core count for all
546 * the other cpus in this package
547 */
548 if (i != cpu)
549 cpu_data(i).booted_cores++;
550 } else if (i != cpu && !c->booted_cores)
551 c->booted_cores = cpu_data(i).booted_cores;
552 }
728e5653 553 if (match_die(c, o) && !topology_same_node(c, o))
cebf15eb 554 primarily_use_numa_for_topology();
768d9505 555 }
70b8301f
AK
556
557 threads = cpumask_weight(topology_sibling_cpumask(cpu));
558 if (threads > __max_smt_threads)
559 __max_smt_threads = threads;
768d9505
GC
560}
561
70708a18 562/* maps the cpu to the sched domain representing multi-core */
030bb203 563const struct cpumask *cpu_coregroup_mask(int cpu)
70708a18 564{
9f646389 565 return cpu_llc_shared_mask(cpu);
030bb203
RR
566}
567
a4928cff 568static void impress_friends(void)
904541e2
GOC
569{
570 int cpu;
571 unsigned long bogosum = 0;
572 /*
573 * Allow the user to impress friends.
574 */
c767a54b 575 pr_debug("Before bogomips\n");
904541e2 576 for_each_possible_cpu(cpu)
c2d1cec1 577 if (cpumask_test_cpu(cpu, cpu_callout_mask))
904541e2 578 bogosum += cpu_data(cpu).loops_per_jiffy;
c767a54b 579 pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
f68e00a3 580 num_online_cpus(),
904541e2
GOC
581 bogosum/(500000/HZ),
582 (bogosum/(5000/HZ))%100);
583
c767a54b 584 pr_debug("Before bogocount - setting activated=1\n");
904541e2
GOC
585}
586
569712b2 587void __inquire_remote_apic(int apicid)
cb3c8b90
GOC
588{
589 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
a6c23905 590 const char * const names[] = { "ID", "VERSION", "SPIV" };
cb3c8b90
GOC
591 int timeout;
592 u32 status;
593
c767a54b 594 pr_info("Inquiring remote APIC 0x%x...\n", apicid);
cb3c8b90
GOC
595
596 for (i = 0; i < ARRAY_SIZE(regs); i++) {
c767a54b 597 pr_info("... APIC 0x%x %s: ", apicid, names[i]);
cb3c8b90
GOC
598
599 /*
600 * Wait for idle.
601 */
602 status = safe_apic_wait_icr_idle();
603 if (status)
c767a54b 604 pr_cont("a previous APIC delivery may have failed\n");
cb3c8b90 605
1b374e4d 606 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
cb3c8b90
GOC
607
608 timeout = 0;
609 do {
610 udelay(100);
611 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
612 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
613
614 switch (status) {
615 case APIC_ICR_RR_VALID:
616 status = apic_read(APIC_RRR);
c767a54b 617 pr_cont("%08x\n", status);
cb3c8b90
GOC
618 break;
619 default:
c767a54b 620 pr_cont("failed\n");
cb3c8b90
GOC
621 }
622 }
623}
624
d68921f9
LB
625/*
626 * The Multiprocessor Specification 1.4 (1997) example code suggests
627 * that there should be a 10ms delay between the BSP asserting INIT
628 * and de-asserting INIT, when starting a remote processor.
629 * But that slows boot and resume on modern processors, which include
630 * many cores and don't require that delay.
631 *
632 * Cmdline "init_cpu_udelay=" is available to over-ride this delay.
1a744cb3 633 * Modern processor families are quirked to remove the delay entirely.
d68921f9
LB
634 */
635#define UDELAY_10MS_DEFAULT 10000
636
656279a1 637static unsigned int init_udelay = UINT_MAX;
d68921f9
LB
638
639static int __init cpu_init_udelay(char *str)
640{
641 get_option(&str, &init_udelay);
642
643 return 0;
644}
645early_param("cpu_init_udelay", cpu_init_udelay);
646
1a744cb3
LB
647static void __init smp_quirk_init_udelay(void)
648{
649 /* if cmdline changed it from default, leave it alone */
656279a1 650 if (init_udelay != UINT_MAX)
1a744cb3
LB
651 return;
652
653 /* if modern processor, use no delay */
654 if (((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && (boot_cpu_data.x86 == 6)) ||
656279a1 655 ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && (boot_cpu_data.x86 >= 0xF))) {
1a744cb3 656 init_udelay = 0;
656279a1
LB
657 return;
658 }
f1ccd249
LB
659 /* else, use legacy delay */
660 init_udelay = UDELAY_10MS_DEFAULT;
1a744cb3
LB
661}
662
cb3c8b90
GOC
663/*
664 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
665 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
666 * won't ... remember to clear down the APIC, etc later.
667 */
148f9bb8 668int
e1c467e6 669wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
cb3c8b90
GOC
670{
671 unsigned long send_status, accept_status = 0;
672 int maxlvt;
673
674 /* Target chip */
cb3c8b90
GOC
675 /* Boot on the stack */
676 /* Kick the second */
e1c467e6 677 apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
cb3c8b90 678
cfc1b9a6 679 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
680 send_status = safe_apic_wait_icr_idle();
681
682 /*
683 * Give the other CPU some time to accept the IPI.
684 */
685 udelay(200);
569712b2 686 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
59ef48a5
CG
687 maxlvt = lapic_get_maxlvt();
688 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
689 apic_write(APIC_ESR, 0);
690 accept_status = (apic_read(APIC_ESR) & 0xEF);
691 }
c767a54b 692 pr_debug("NMI sent\n");
cb3c8b90
GOC
693
694 if (send_status)
c767a54b 695 pr_err("APIC never delivered???\n");
cb3c8b90 696 if (accept_status)
c767a54b 697 pr_err("APIC delivery error (%lx)\n", accept_status);
cb3c8b90
GOC
698
699 return (send_status | accept_status);
700}
cb3c8b90 701
148f9bb8 702static int
569712b2 703wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
cb3c8b90 704{
f5d6a52f 705 unsigned long send_status = 0, accept_status = 0;
cb3c8b90
GOC
706 int maxlvt, num_starts, j;
707
593f4a78
MR
708 maxlvt = lapic_get_maxlvt();
709
cb3c8b90
GOC
710 /*
711 * Be paranoid about clearing APIC errors.
712 */
713 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
593f4a78
MR
714 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
715 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
716 apic_read(APIC_ESR);
717 }
718
c767a54b 719 pr_debug("Asserting INIT\n");
cb3c8b90
GOC
720
721 /*
722 * Turn INIT on target chip
723 */
cb3c8b90
GOC
724 /*
725 * Send IPI
726 */
1b374e4d
SS
727 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
728 phys_apicid);
cb3c8b90 729
cfc1b9a6 730 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
731 send_status = safe_apic_wait_icr_idle();
732
7cb68598 733 udelay(init_udelay);
cb3c8b90 734
c767a54b 735 pr_debug("Deasserting INIT\n");
cb3c8b90
GOC
736
737 /* Target chip */
cb3c8b90 738 /* Send IPI */
1b374e4d 739 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
cb3c8b90 740
cfc1b9a6 741 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
742 send_status = safe_apic_wait_icr_idle();
743
744 mb();
cb3c8b90
GOC
745
746 /*
747 * Should we send STARTUP IPIs ?
748 *
749 * Determine this based on the APIC version.
750 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
751 */
752 if (APIC_INTEGRATED(apic_version[phys_apicid]))
753 num_starts = 2;
754 else
755 num_starts = 0;
756
cb3c8b90
GOC
757 /*
758 * Run STARTUP IPI loop.
759 */
c767a54b 760 pr_debug("#startup loops: %d\n", num_starts);
cb3c8b90 761
cb3c8b90 762 for (j = 1; j <= num_starts; j++) {
c767a54b 763 pr_debug("Sending STARTUP #%d\n", j);
593f4a78
MR
764 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
765 apic_write(APIC_ESR, 0);
cb3c8b90 766 apic_read(APIC_ESR);
c767a54b 767 pr_debug("After apic_write\n");
cb3c8b90
GOC
768
769 /*
770 * STARTUP IPI
771 */
772
773 /* Target chip */
cb3c8b90
GOC
774 /* Boot on the stack */
775 /* Kick the second */
1b374e4d
SS
776 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
777 phys_apicid);
cb3c8b90
GOC
778
779 /*
780 * Give the other CPU some time to accept the IPI.
781 */
fcafddec
LB
782 if (init_udelay == 0)
783 udelay(10);
784 else
a9bcaa02 785 udelay(300);
cb3c8b90 786
c767a54b 787 pr_debug("Startup point 1\n");
cb3c8b90 788
cfc1b9a6 789 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
790 send_status = safe_apic_wait_icr_idle();
791
792 /*
793 * Give the other CPU some time to accept the IPI.
794 */
fcafddec
LB
795 if (init_udelay == 0)
796 udelay(10);
797 else
a9bcaa02 798 udelay(200);
cb3c8b90 799
593f4a78 800 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 801 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
802 accept_status = (apic_read(APIC_ESR) & 0xEF);
803 if (send_status || accept_status)
804 break;
805 }
c767a54b 806 pr_debug("After Startup\n");
cb3c8b90
GOC
807
808 if (send_status)
c767a54b 809 pr_err("APIC never delivered???\n");
cb3c8b90 810 if (accept_status)
c767a54b 811 pr_err("APIC delivery error (%lx)\n", accept_status);
cb3c8b90
GOC
812
813 return (send_status | accept_status);
814}
cb3c8b90 815
a17bce4d
BP
816void smp_announce(void)
817{
818 int num_nodes = num_online_nodes();
819
820 printk(KERN_INFO "x86: Booted up %d node%s, %d CPUs\n",
821 num_nodes, (num_nodes > 1 ? "s" : ""), num_online_cpus());
822}
823
2eaad1fd 824/* reduce the number of lines printed when booting a large cpu count system */
148f9bb8 825static void announce_cpu(int cpu, int apicid)
2eaad1fd
MT
826{
827 static int current_node = -1;
4adc8b71 828 int node = early_cpu_to_node(cpu);
a17bce4d 829 static int width, node_width;
646e29a1
BP
830
831 if (!width)
832 width = num_digits(num_possible_cpus()) + 1; /* + '#' sign */
2eaad1fd 833
a17bce4d
BP
834 if (!node_width)
835 node_width = num_digits(num_possible_nodes()) + 1; /* + '#' */
836
837 if (cpu == 1)
838 printk(KERN_INFO "x86: Booting SMP configuration:\n");
839
2eaad1fd
MT
840 if (system_state == SYSTEM_BOOTING) {
841 if (node != current_node) {
842 if (current_node > (-1))
a17bce4d 843 pr_cont("\n");
2eaad1fd 844 current_node = node;
a17bce4d
BP
845
846 printk(KERN_INFO ".... node %*s#%d, CPUs: ",
847 node_width - num_digits(node), " ", node);
2eaad1fd 848 }
646e29a1
BP
849
850 /* Add padding for the BSP */
851 if (cpu == 1)
852 pr_cont("%*s", width + 1, " ");
853
854 pr_cont("%*s#%d", width - num_digits(cpu), " ", cpu);
855
2eaad1fd
MT
856 } else
857 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
858 node, cpu, apicid);
859}
860
e1c467e6
FY
861static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
862{
863 int cpu;
864
865 cpu = smp_processor_id();
866 if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
867 return NMI_HANDLED;
868
869 return NMI_DONE;
870}
871
872/*
873 * Wake up AP by INIT, INIT, STARTUP sequence.
874 *
875 * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
876 * boot-strap code which is not a desired behavior for waking up BSP. To
877 * void the boot-strap code, wake up CPU0 by NMI instead.
878 *
879 * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
880 * (i.e. physically hot removed and then hot added), NMI won't wake it up.
881 * We'll change this code in the future to wake up hard offlined CPU0 if
882 * real platform and request are available.
883 */
148f9bb8 884static int
e1c467e6
FY
885wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
886 int *cpu0_nmi_registered)
887{
888 int id;
889 int boot_error;
890
ea7bdc65
JK
891 preempt_disable();
892
e1c467e6
FY
893 /*
894 * Wake up AP by INIT, INIT, STARTUP sequence.
895 */
ea7bdc65
JK
896 if (cpu) {
897 boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
898 goto out;
899 }
e1c467e6
FY
900
901 /*
902 * Wake up BSP by nmi.
903 *
904 * Register a NMI handler to help wake up CPU0.
905 */
906 boot_error = register_nmi_handler(NMI_LOCAL,
907 wakeup_cpu0_nmi, 0, "wake_cpu0");
908
909 if (!boot_error) {
910 enable_start_cpu0 = 1;
911 *cpu0_nmi_registered = 1;
912 if (apic->dest_logical == APIC_DEST_LOGICAL)
913 id = cpu0_logical_apicid;
914 else
915 id = apicid;
916 boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
917 }
ea7bdc65
JK
918
919out:
920 preempt_enable();
e1c467e6
FY
921
922 return boot_error;
923}
924
3f85483b
BO
925void common_cpu_up(unsigned int cpu, struct task_struct *idle)
926{
927 /* Just in case we booted with a single CPU. */
928 alternatives_enable_smp();
929
930 per_cpu(current_task, cpu) = idle;
931
932#ifdef CONFIG_X86_32
933 /* Stack for startup_32 can be just as for start_secondary onwards */
934 irq_ctx_init(cpu);
935 per_cpu(cpu_current_top_of_stack, cpu) =
936 (unsigned long)task_stack_page(idle) + THREAD_SIZE;
937#else
938 clear_tsk_thread_flag(idle, TIF_FORK);
939 initial_gs = per_cpu_offset(cpu);
940#endif
3f85483b
BO
941}
942
cb3c8b90
GOC
943/*
944 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
945 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
1f5bcabf
IM
946 * Returns zero if CPU booted OK, else error code from
947 * ->wakeup_secondary_cpu.
cb3c8b90 948 */
148f9bb8 949static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
cb3c8b90 950{
48927bbb 951 volatile u32 *trampoline_status =
b429dbf6 952 (volatile u32 *) __va(real_mode_header->trampoline_status);
48927bbb 953 /* start_ip had better be page-aligned! */
f37240f1 954 unsigned long start_ip = real_mode_header->trampoline_start;
48927bbb 955
cb3c8b90 956 unsigned long boot_error = 0;
e1c467e6 957 int cpu0_nmi_registered = 0;
ce4b1b16 958 unsigned long timeout;
cb3c8b90 959
7eb43a6d
TG
960 idle->thread.sp = (unsigned long) (((struct pt_regs *)
961 (THREAD_SIZE + task_stack_page(idle))) - 1);
cb3c8b90 962
a939098a 963 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
3e970473 964 initial_code = (unsigned long)start_secondary;
7eb43a6d 965 stack_start = idle->thread.sp;
cb3c8b90 966
20d5e4a9
ZG
967 /*
968 * Enable the espfix hack for this CPU
969 */
970#ifdef CONFIG_X86_ESPFIX64
971 init_espfix_ap(cpu);
972#endif
973
2eaad1fd
MT
974 /* So we see what's up */
975 announce_cpu(cpu, apicid);
cb3c8b90
GOC
976
977 /*
978 * This grunge runs the startup process for
979 * the targeted processor.
980 */
981
34d05591 982 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 983
cfc1b9a6 984 pr_debug("Setting warm reset code and vector.\n");
cb3c8b90 985
34d05591
JS
986 smpboot_setup_warm_reset_vector(start_ip);
987 /*
988 * Be paranoid about clearing APIC errors.
db96b0a0
CG
989 */
990 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
991 apic_write(APIC_ESR, 0);
992 apic_read(APIC_ESR);
993 }
34d05591 994 }
cb3c8b90 995
ce4b1b16
IM
996 /*
997 * AP might wait on cpu_callout_mask in cpu_init() with
998 * cpu_initialized_mask set if previous attempt to online
999 * it timed-out. Clear cpu_initialized_mask so that after
1000 * INIT/SIPI it could start with a clean state.
1001 */
1002 cpumask_clear_cpu(cpu, cpu_initialized_mask);
1003 smp_mb();
1004
cb3c8b90 1005 /*
e1c467e6
FY
1006 * Wake up a CPU in difference cases:
1007 * - Use the method in the APIC driver if it's defined
1008 * Otherwise,
1009 * - Use an INIT boot APIC message for APs or NMI for BSP.
cb3c8b90 1010 */
1f5bcabf
IM
1011 if (apic->wakeup_secondary_cpu)
1012 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
1013 else
e1c467e6
FY
1014 boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
1015 &cpu0_nmi_registered);
cb3c8b90
GOC
1016
1017 if (!boot_error) {
1018 /*
6e38f1e7 1019 * Wait 10s total for first sign of life from AP
cb3c8b90 1020 */
ce4b1b16
IM
1021 boot_error = -1;
1022 timeout = jiffies + 10*HZ;
1023 while (time_before(jiffies, timeout)) {
1024 if (cpumask_test_cpu(cpu, cpu_initialized_mask)) {
1025 /*
1026 * Tell AP to proceed with initialization
1027 */
1028 cpumask_set_cpu(cpu, cpu_callout_mask);
1029 boot_error = 0;
1030 break;
1031 }
ce4b1b16
IM
1032 schedule();
1033 }
1034 }
cb3c8b90 1035
ce4b1b16 1036 if (!boot_error) {
cb3c8b90 1037 /*
ce4b1b16 1038 * Wait till AP completes initial initialization
cb3c8b90 1039 */
ce4b1b16 1040 while (!cpumask_test_cpu(cpu, cpu_callin_mask)) {
68f202e4
SS
1041 /*
1042 * Allow other tasks to run while we wait for the
1043 * AP to come online. This also gives a chance
1044 * for the MTRR work(triggered by the AP coming online)
1045 * to be completed in the stop machine context.
1046 */
1047 schedule();
cb3c8b90 1048 }
cb3c8b90
GOC
1049 }
1050
1051 /* mark "stuck" area as not stuck */
48927bbb 1052 *trampoline_status = 0;
cb3c8b90 1053
02421f98
YL
1054 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
1055 /*
1056 * Cleanup possible dangling ends...
1057 */
1058 smpboot_restore_warm_reset_vector();
1059 }
e1c467e6
FY
1060 /*
1061 * Clean up the nmi handler. Do this after the callin and callout sync
1062 * to avoid impact of possible long unregister time.
1063 */
1064 if (cpu0_nmi_registered)
1065 unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
1066
cb3c8b90
GOC
1067 return boot_error;
1068}
1069
148f9bb8 1070int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
cb3c8b90 1071{
a21769a4 1072 int apicid = apic->cpu_present_to_apicid(cpu);
cb3c8b90
GOC
1073 unsigned long flags;
1074 int err;
1075
1076 WARN_ON(irqs_disabled());
1077
cfc1b9a6 1078 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
cb3c8b90 1079
30106c17 1080 if (apicid == BAD_APICID ||
c284b42a 1081 !physid_isset(apicid, phys_cpu_present_map) ||
fa63030e 1082 !apic->apic_id_valid(apicid)) {
c767a54b 1083 pr_err("%s: bad cpu %d\n", __func__, cpu);
cb3c8b90
GOC
1084 return -EINVAL;
1085 }
1086
1087 /*
1088 * Already booted CPU?
1089 */
c2d1cec1 1090 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
cfc1b9a6 1091 pr_debug("do_boot_cpu %d Already started\n", cpu);
cb3c8b90
GOC
1092 return -ENOSYS;
1093 }
1094
1095 /*
1096 * Save current MTRR state in case it was changed since early boot
1097 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
1098 */
1099 mtrr_save_state();
1100
2a442c9c
PM
1101 /* x86 CPUs take themselves offline, so delayed offline is OK. */
1102 err = cpu_check_up_prepare(cpu);
1103 if (err && err != -EBUSY)
1104 return err;
cb3c8b90 1105
644c1541
VP
1106 /* the FPU context is blank, nobody can own it */
1107 __cpu_disable_lazy_restore(cpu);
1108
3f85483b
BO
1109 common_cpu_up(cpu, tidle);
1110
ce0d3c0a
TG
1111 /*
1112 * We have to walk the irq descriptors to setup the vector
1113 * space for the cpu which comes online. Prevent irq
1114 * alloc/free across the bringup.
1115 */
1116 irq_lock_sparse();
1117
7eb43a6d 1118 err = do_boot_cpu(apicid, cpu, tidle);
ce0d3c0a 1119
61165d7a 1120 if (err) {
ce0d3c0a 1121 irq_unlock_sparse();
feef1e8e 1122 pr_err("do_boot_cpu failed(%d) to wakeup CPU#%u\n", err, cpu);
61165d7a 1123 return -EIO;
cb3c8b90
GOC
1124 }
1125
1126 /*
1127 * Check TSC synchronization with the AP (keep irqs disabled
1128 * while doing so):
1129 */
1130 local_irq_save(flags);
1131 check_tsc_sync_source(cpu);
1132 local_irq_restore(flags);
1133
7c04e64a 1134 while (!cpu_online(cpu)) {
cb3c8b90
GOC
1135 cpu_relax();
1136 touch_nmi_watchdog();
1137 }
1138
ce0d3c0a
TG
1139 irq_unlock_sparse();
1140
cb3c8b90
GOC
1141 return 0;
1142}
1143
7167d08e
HK
1144/**
1145 * arch_disable_smp_support() - disables SMP support for x86 at runtime
1146 */
1147void arch_disable_smp_support(void)
1148{
1149 disable_ioapic_support();
1150}
1151
8aef135c
GOC
1152/*
1153 * Fall back to non SMP mode after errors.
1154 *
1155 * RED-PEN audit/test this more. I bet there is more state messed up here.
1156 */
1157static __init void disable_smp(void)
1158{
613c25ef
TG
1159 pr_info("SMP disabled\n");
1160
ef4c59a4
TG
1161 disable_ioapic_support();
1162
4f062896
RR
1163 init_cpu_present(cpumask_of(0));
1164 init_cpu_possible(cpumask_of(0));
0f385d1d 1165
8aef135c 1166 if (smp_found_config)
b6df1b8b 1167 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 1168 else
b6df1b8b 1169 physid_set_mask_of_physid(0, &phys_cpu_present_map);
7d79a7bd
BG
1170 cpumask_set_cpu(0, topology_sibling_cpumask(0));
1171 cpumask_set_cpu(0, topology_core_cpumask(0));
8aef135c
GOC
1172}
1173
613c25ef
TG
1174enum {
1175 SMP_OK,
1176 SMP_NO_CONFIG,
1177 SMP_NO_APIC,
1178 SMP_FORCE_UP,
1179};
1180
8aef135c
GOC
1181/*
1182 * Various sanity checks.
1183 */
1184static int __init smp_sanity_check(unsigned max_cpus)
1185{
ac23d4ee 1186 preempt_disable();
a58f03b0 1187
1ff2f20d 1188#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
a58f03b0
YL
1189 if (def_to_bigsmp && nr_cpu_ids > 8) {
1190 unsigned int cpu;
1191 unsigned nr;
1192
c767a54b
JP
1193 pr_warn("More than 8 CPUs detected - skipping them\n"
1194 "Use CONFIG_X86_BIGSMP\n");
a58f03b0
YL
1195
1196 nr = 0;
1197 for_each_present_cpu(cpu) {
1198 if (nr >= 8)
c2d1cec1 1199 set_cpu_present(cpu, false);
a58f03b0
YL
1200 nr++;
1201 }
1202
1203 nr = 0;
1204 for_each_possible_cpu(cpu) {
1205 if (nr >= 8)
c2d1cec1 1206 set_cpu_possible(cpu, false);
a58f03b0
YL
1207 nr++;
1208 }
1209
1210 nr_cpu_ids = 8;
1211 }
1212#endif
1213
8aef135c 1214 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
c767a54b 1215 pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
55c395b4
MT
1216 hard_smp_processor_id());
1217
8aef135c
GOC
1218 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1219 }
1220
1221 /*
1222 * If we couldn't find an SMP configuration at boot time,
1223 * get out of here now!
1224 */
1225 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 1226 preempt_enable();
c767a54b 1227 pr_notice("SMP motherboard not detected\n");
613c25ef 1228 return SMP_NO_CONFIG;
8aef135c
GOC
1229 }
1230
1231 /*
1232 * Should not be necessary because the MP table should list the boot
1233 * CPU too, but we do it for the sake of robustness anyway.
1234 */
a27a6210 1235 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
c767a54b
JP
1236 pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
1237 boot_cpu_physical_apicid);
8aef135c
GOC
1238 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1239 }
ac23d4ee 1240 preempt_enable();
8aef135c
GOC
1241
1242 /*
1243 * If we couldn't find a local APIC, then get out of here now!
1244 */
1245 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
93984fbd 1246 !boot_cpu_has(X86_FEATURE_APIC)) {
103428e5
CG
1247 if (!disable_apic) {
1248 pr_err("BIOS bug, local APIC #%d not detected!...\n",
1249 boot_cpu_physical_apicid);
c767a54b 1250 pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
103428e5 1251 }
613c25ef 1252 return SMP_NO_APIC;
8aef135c
GOC
1253 }
1254
8aef135c
GOC
1255 /*
1256 * If SMP should be disabled, then really disable it!
1257 */
1258 if (!max_cpus) {
c767a54b 1259 pr_info("SMP mode deactivated\n");
613c25ef 1260 return SMP_FORCE_UP;
8aef135c
GOC
1261 }
1262
613c25ef 1263 return SMP_OK;
8aef135c
GOC
1264}
1265
1266static void __init smp_cpu_index_default(void)
1267{
1268 int i;
1269 struct cpuinfo_x86 *c;
1270
7c04e64a 1271 for_each_possible_cpu(i) {
8aef135c
GOC
1272 c = &cpu_data(i);
1273 /* mark all to hotplug */
9628937d 1274 c->cpu_index = nr_cpu_ids;
8aef135c
GOC
1275 }
1276}
1277
1278/*
1279 * Prepare for SMP bootup. The MP table or ACPI has been read
1280 * earlier. Just do some sanity checking here and enable APIC mode.
1281 */
1282void __init native_smp_prepare_cpus(unsigned int max_cpus)
1283{
7ad728f9
RR
1284 unsigned int i;
1285
8aef135c 1286 smp_cpu_index_default();
792363d2 1287
8aef135c
GOC
1288 /*
1289 * Setup boot CPU information
1290 */
30106c17 1291 smp_store_boot_cpu_info(); /* Final full version of the data */
792363d2
YL
1292 cpumask_copy(cpu_callin_mask, cpumask_of(0));
1293 mb();
bd22a2f1 1294
7ad728f9 1295 for_each_possible_cpu(i) {
79f55997
LZ
1296 zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1297 zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
b3d7336d 1298 zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
7ad728f9 1299 }
8aef135c
GOC
1300 set_cpu_sibling_map(0);
1301
613c25ef
TG
1302 switch (smp_sanity_check(max_cpus)) {
1303 case SMP_NO_CONFIG:
8aef135c 1304 disable_smp();
613c25ef
TG
1305 if (APIC_init_uniprocessor())
1306 pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
1307 return;
1308 case SMP_NO_APIC:
1309 disable_smp();
1310 return;
1311 case SMP_FORCE_UP:
1312 disable_smp();
374aab33 1313 apic_bsp_setup(false);
250a1ac6 1314 return;
613c25ef
TG
1315 case SMP_OK:
1316 break;
8aef135c
GOC
1317 }
1318
fa47f7e5
SS
1319 default_setup_apic_routing();
1320
4c9961d5 1321 if (read_apic_id() != boot_cpu_physical_apicid) {
8aef135c 1322 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
4c9961d5 1323 read_apic_id(), boot_cpu_physical_apicid);
8aef135c
GOC
1324 /* Or can we switch back to PIC here? */
1325 }
1326
374aab33 1327 cpu0_logical_apicid = apic_bsp_setup(false);
ef4c59a4 1328
c767a54b 1329 pr_info("CPU%d: ", 0);
8aef135c 1330 print_cpu_info(&cpu_data(0));
c4bd1fda
MS
1331
1332 if (is_uv_system())
1333 uv_system_init();
d0af9eed
SS
1334
1335 set_mtrr_aps_delayed_init();
1a744cb3
LB
1336
1337 smp_quirk_init_udelay();
8aef135c 1338}
d0af9eed
SS
1339
1340void arch_enable_nonboot_cpus_begin(void)
1341{
1342 set_mtrr_aps_delayed_init();
1343}
1344
1345void arch_enable_nonboot_cpus_end(void)
1346{
1347 mtrr_aps_init();
1348}
1349
a8db8453
GOC
1350/*
1351 * Early setup to make printk work.
1352 */
1353void __init native_smp_prepare_boot_cpu(void)
1354{
1355 int me = smp_processor_id();
552be871 1356 switch_to_new_gdt(me);
c2d1cec1
MT
1357 /* already set me in cpu_online_mask in boot_cpu_init() */
1358 cpumask_set_cpu(me, cpu_callout_mask);
2a442c9c 1359 cpu_set_state_online(me);
a8db8453
GOC
1360}
1361
83f7eb9c
GOC
1362void __init native_smp_cpus_done(unsigned int max_cpus)
1363{
c767a54b 1364 pr_debug("Boot done\n");
83f7eb9c 1365
99e8b9ca 1366 nmi_selftest();
83f7eb9c 1367 impress_friends();
83f7eb9c 1368 setup_ioapic_dest();
d0af9eed 1369 mtrr_aps_init();
83f7eb9c
GOC
1370}
1371
3b11ce7f
MT
1372static int __initdata setup_possible_cpus = -1;
1373static int __init _setup_possible_cpus(char *str)
1374{
1375 get_option(&str, &setup_possible_cpus);
1376 return 0;
1377}
1378early_param("possible_cpus", _setup_possible_cpus);
1379
1380
68a1c3f8 1381/*
4f062896 1382 * cpu_possible_mask should be static, it cannot change as cpu's
68a1c3f8
GC
1383 * are onlined, or offlined. The reason is per-cpu data-structures
1384 * are allocated by some modules at init time, and dont expect to
1385 * do this dynamically on cpu arrival/departure.
4f062896 1386 * cpu_present_mask on the other hand can change dynamically.
68a1c3f8
GC
1387 * In case when cpu_hotplug is not compiled, then we resort to current
1388 * behaviour, which is cpu_possible == cpu_present.
1389 * - Ashok Raj
1390 *
1391 * Three ways to find out the number of additional hotplug CPUs:
1392 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
3b11ce7f 1393 * - The user can overwrite it with possible_cpus=NUM
68a1c3f8
GC
1394 * - Otherwise don't reserve additional CPUs.
1395 * We do this because additional CPUs waste a lot of memory.
1396 * -AK
1397 */
1398__init void prefill_possible_map(void)
1399{
cb48bb59 1400 int i, possible;
68a1c3f8 1401
329513a3
YL
1402 /* no processor from mptable or madt */
1403 if (!num_processors)
1404 num_processors = 1;
1405
5f2eb550
JB
1406 i = setup_max_cpus ?: 1;
1407 if (setup_possible_cpus == -1) {
1408 possible = num_processors;
1409#ifdef CONFIG_HOTPLUG_CPU
1410 if (setup_max_cpus)
1411 possible += disabled_cpus;
1412#else
1413 if (possible > i)
1414 possible = i;
1415#endif
1416 } else
3b11ce7f
MT
1417 possible = setup_possible_cpus;
1418
730cf272
MT
1419 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1420
2b633e3f
YL
1421 /* nr_cpu_ids could be reduced via nr_cpus= */
1422 if (possible > nr_cpu_ids) {
c767a54b 1423 pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
2b633e3f
YL
1424 possible, nr_cpu_ids);
1425 possible = nr_cpu_ids;
3b11ce7f 1426 }
68a1c3f8 1427
5f2eb550
JB
1428#ifdef CONFIG_HOTPLUG_CPU
1429 if (!setup_max_cpus)
1430#endif
1431 if (possible > i) {
c767a54b 1432 pr_warn("%d Processors exceeds max_cpus limit of %u\n",
5f2eb550
JB
1433 possible, setup_max_cpus);
1434 possible = i;
1435 }
1436
c767a54b 1437 pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
68a1c3f8
GC
1438 possible, max_t(int, possible - num_processors, 0));
1439
1440 for (i = 0; i < possible; i++)
c2d1cec1 1441 set_cpu_possible(i, true);
5f2eb550
JB
1442 for (; i < NR_CPUS; i++)
1443 set_cpu_possible(i, false);
3461b0af
MT
1444
1445 nr_cpu_ids = possible;
68a1c3f8 1446}
69c18c15 1447
14adf855
CE
1448#ifdef CONFIG_HOTPLUG_CPU
1449
70b8301f
AK
1450/* Recompute SMT state for all CPUs on offline */
1451static void recompute_smt_state(void)
1452{
1453 int max_threads, cpu;
1454
1455 max_threads = 0;
1456 for_each_online_cpu (cpu) {
1457 int threads = cpumask_weight(topology_sibling_cpumask(cpu));
1458
1459 if (threads > max_threads)
1460 max_threads = threads;
1461 }
1462 __max_smt_threads = max_threads;
1463}
1464
14adf855
CE
1465static void remove_siblinginfo(int cpu)
1466{
1467 int sibling;
1468 struct cpuinfo_x86 *c = &cpu_data(cpu);
1469
7d79a7bd
BG
1470 for_each_cpu(sibling, topology_core_cpumask(cpu)) {
1471 cpumask_clear_cpu(cpu, topology_core_cpumask(sibling));
14adf855
CE
1472 /*/
1473 * last thread sibling in this cpu core going down
1474 */
7d79a7bd 1475 if (cpumask_weight(topology_sibling_cpumask(cpu)) == 1)
14adf855
CE
1476 cpu_data(sibling).booted_cores--;
1477 }
1478
7d79a7bd
BG
1479 for_each_cpu(sibling, topology_sibling_cpumask(cpu))
1480 cpumask_clear_cpu(cpu, topology_sibling_cpumask(sibling));
03bd4e1f
WL
1481 for_each_cpu(sibling, cpu_llc_shared_mask(cpu))
1482 cpumask_clear_cpu(cpu, cpu_llc_shared_mask(sibling));
1483 cpumask_clear(cpu_llc_shared_mask(cpu));
7d79a7bd
BG
1484 cpumask_clear(topology_sibling_cpumask(cpu));
1485 cpumask_clear(topology_core_cpumask(cpu));
14adf855
CE
1486 c->phys_proc_id = 0;
1487 c->cpu_core_id = 0;
c2d1cec1 1488 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
70b8301f 1489 recompute_smt_state();
14adf855
CE
1490}
1491
4daa832d 1492static void remove_cpu_from_maps(int cpu)
69c18c15 1493{
c2d1cec1
MT
1494 set_cpu_online(cpu, false);
1495 cpumask_clear_cpu(cpu, cpu_callout_mask);
1496 cpumask_clear_cpu(cpu, cpu_callin_mask);
69c18c15 1497 /* was set by cpu_init() */
c2d1cec1 1498 cpumask_clear_cpu(cpu, cpu_initialized_mask);
23ca4bba 1499 numa_remove_cpu(cpu);
69c18c15
GC
1500}
1501
8227dce7 1502void cpu_disable_common(void)
69c18c15
GC
1503{
1504 int cpu = smp_processor_id();
69c18c15 1505
69c18c15
GC
1506 remove_siblinginfo(cpu);
1507
1508 /* It's now safe to remove this processor from the online map */
d388e5fd 1509 lock_vector_lock();
69c18c15 1510 remove_cpu_from_maps(cpu);
d388e5fd 1511 unlock_vector_lock();
d7b381bb 1512 fixup_irqs();
8227dce7
AN
1513}
1514
1515int native_cpu_disable(void)
1516{
da6139e4
PB
1517 int ret;
1518
1519 ret = check_irq_vectors_for_cpu_disable();
1520 if (ret)
1521 return ret;
1522
8227dce7 1523 clear_local_APIC();
8227dce7 1524 cpu_disable_common();
2ed53c0d 1525
69c18c15
GC
1526 return 0;
1527}
1528
2a442c9c 1529int common_cpu_die(unsigned int cpu)
54279552 1530{
2a442c9c 1531 int ret = 0;
54279552 1532
69c18c15 1533 /* We don't do anything here: idle task is faking death itself. */
54279552 1534
2ed53c0d 1535 /* They ack this in play_dead() by setting CPU_DEAD */
2a442c9c 1536 if (cpu_wait_death(cpu, 5)) {
2ed53c0d
LT
1537 if (system_state == SYSTEM_RUNNING)
1538 pr_info("CPU %u is now offline\n", cpu);
1539 } else {
1540 pr_err("CPU %u didn't die...\n", cpu);
2a442c9c 1541 ret = -1;
69c18c15 1542 }
2a442c9c
PM
1543
1544 return ret;
1545}
1546
1547void native_cpu_die(unsigned int cpu)
1548{
1549 common_cpu_die(cpu);
69c18c15 1550}
a21f5d88
AN
1551
1552void play_dead_common(void)
1553{
1554 idle_task_exit();
1555 reset_lazy_tlbstate();
02c68a02 1556 amd_e400_remove_cpu(raw_smp_processor_id());
a21f5d88 1557
a21f5d88 1558 /* Ack it */
2a442c9c 1559 (void)cpu_report_death();
a21f5d88
AN
1560
1561 /*
1562 * With physical CPU hotplug, we should halt the cpu
1563 */
1564 local_irq_disable();
1565}
1566
e1c467e6
FY
1567static bool wakeup_cpu0(void)
1568{
1569 if (smp_processor_id() == 0 && enable_start_cpu0)
1570 return true;
1571
1572 return false;
1573}
1574
ea530692
PA
1575/*
1576 * We need to flush the caches before going to sleep, lest we have
1577 * dirty data in our caches when we come back up.
1578 */
1579static inline void mwait_play_dead(void)
1580{
1581 unsigned int eax, ebx, ecx, edx;
1582 unsigned int highest_cstate = 0;
1583 unsigned int highest_subcstate = 0;
ce5f6824 1584 void *mwait_ptr;
576cfb40 1585 int i;
ea530692 1586
69fb3676 1587 if (!this_cpu_has(X86_FEATURE_MWAIT))
ea530692 1588 return;
840d2830 1589 if (!this_cpu_has(X86_FEATURE_CLFLUSH))
ce5f6824 1590 return;
7b543a53 1591 if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
ea530692
PA
1592 return;
1593
1594 eax = CPUID_MWAIT_LEAF;
1595 ecx = 0;
1596 native_cpuid(&eax, &ebx, &ecx, &edx);
1597
1598 /*
1599 * eax will be 0 if EDX enumeration is not valid.
1600 * Initialized below to cstate, sub_cstate value when EDX is valid.
1601 */
1602 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
1603 eax = 0;
1604 } else {
1605 edx >>= MWAIT_SUBSTATE_SIZE;
1606 for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
1607 if (edx & MWAIT_SUBSTATE_MASK) {
1608 highest_cstate = i;
1609 highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
1610 }
1611 }
1612 eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
1613 (highest_subcstate - 1);
1614 }
1615
ce5f6824
PA
1616 /*
1617 * This should be a memory location in a cache line which is
1618 * unlikely to be touched by other processors. The actual
1619 * content is immaterial as it is not actually modified in any way.
1620 */
1621 mwait_ptr = &current_thread_info()->flags;
1622
a68e5c94
PA
1623 wbinvd();
1624
ea530692 1625 while (1) {
ce5f6824
PA
1626 /*
1627 * The CLFLUSH is a workaround for erratum AAI65 for
1628 * the Xeon 7400 series. It's not clear it is actually
1629 * needed, but it should be harmless in either case.
1630 * The WBINVD is insufficient due to the spurious-wakeup
1631 * case where we return around the loop.
1632 */
7d590cca 1633 mb();
ce5f6824 1634 clflush(mwait_ptr);
7d590cca 1635 mb();
ce5f6824 1636 __monitor(mwait_ptr, 0, 0);
ea530692
PA
1637 mb();
1638 __mwait(eax, 0);
e1c467e6
FY
1639 /*
1640 * If NMI wants to wake up CPU0, start CPU0.
1641 */
1642 if (wakeup_cpu0())
1643 start_cpu0();
ea530692
PA
1644 }
1645}
1646
406f992e 1647void hlt_play_dead(void)
ea530692 1648{
7b543a53 1649 if (__this_cpu_read(cpu_info.x86) >= 4)
a68e5c94
PA
1650 wbinvd();
1651
ea530692 1652 while (1) {
ea530692 1653 native_halt();
e1c467e6
FY
1654 /*
1655 * If NMI wants to wake up CPU0, start CPU0.
1656 */
1657 if (wakeup_cpu0())
1658 start_cpu0();
ea530692
PA
1659 }
1660}
1661
a21f5d88
AN
1662void native_play_dead(void)
1663{
1664 play_dead_common();
86886e55 1665 tboot_shutdown(TB_SHUTDOWN_WFS);
ea530692
PA
1666
1667 mwait_play_dead(); /* Only returns on failure */
1a022e3f
BO
1668 if (cpuidle_play_dead())
1669 hlt_play_dead();
a21f5d88
AN
1670}
1671
69c18c15 1672#else /* ... !CONFIG_HOTPLUG_CPU */
93be71b6 1673int native_cpu_disable(void)
69c18c15
GC
1674{
1675 return -ENOSYS;
1676}
1677
93be71b6 1678void native_cpu_die(unsigned int cpu)
69c18c15
GC
1679{
1680 /* We said "no" in __cpu_disable */
1681 BUG();
1682}
a21f5d88
AN
1683
1684void native_play_dead(void)
1685{
1686 BUG();
1687}
1688
68a1c3f8 1689#endif
This page took 0.882552 seconds and 5 git commands to generate.