Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/x86/linux...
[deliverable/linux.git] / arch / x86 / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
10 *
11 * Authors:
12 * Yaniv Kamay <yaniv@qumranet.com>
13 * Avi Kivity <avi@qumranet.com>
14 *
15 * This work is licensed under the terms of the GNU GPL, version 2. See
16 * the COPYING file in the top-level directory.
17 *
18 */
e495606d
AK
19
20#include "vmx.h"
1d737c8a 21#include "mmu.h"
e495606d 22
edf88417 23#include <linux/kvm_host.h>
6aa8b732
AK
24#include <linux/types.h>
25#include <linux/string.h>
6aa8b732
AK
26#include <linux/mm.h>
27#include <linux/highmem.h>
28#include <linux/module.h>
448353ca 29#include <linux/swap.h>
6aa8b732 30
e495606d
AK
31#include <asm/page.h>
32#include <asm/cmpxchg.h>
4e542370 33#include <asm/io.h>
6aa8b732 34
37a7d8b0
AK
35#undef MMU_DEBUG
36
37#undef AUDIT
38
39#ifdef AUDIT
40static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
41#else
42static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
43#endif
44
45#ifdef MMU_DEBUG
46
47#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
48#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
49
50#else
51
52#define pgprintk(x...) do { } while (0)
53#define rmap_printk(x...) do { } while (0)
54
55#endif
56
57#if defined(MMU_DEBUG) || defined(AUDIT)
58static int dbg = 1;
59#endif
6aa8b732 60
d6c69ee9
YD
61#ifndef MMU_DEBUG
62#define ASSERT(x) do { } while (0)
63#else
6aa8b732
AK
64#define ASSERT(x) \
65 if (!(x)) { \
66 printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
67 __FILE__, __LINE__, #x); \
68 }
d6c69ee9 69#endif
6aa8b732 70
cea0f0e7
AK
71#define PT64_PT_BITS 9
72#define PT64_ENT_PER_PAGE (1 << PT64_PT_BITS)
73#define PT32_PT_BITS 10
74#define PT32_ENT_PER_PAGE (1 << PT32_PT_BITS)
6aa8b732
AK
75
76#define PT_WRITABLE_SHIFT 1
77
78#define PT_PRESENT_MASK (1ULL << 0)
79#define PT_WRITABLE_MASK (1ULL << PT_WRITABLE_SHIFT)
80#define PT_USER_MASK (1ULL << 2)
81#define PT_PWT_MASK (1ULL << 3)
82#define PT_PCD_MASK (1ULL << 4)
83#define PT_ACCESSED_MASK (1ULL << 5)
84#define PT_DIRTY_MASK (1ULL << 6)
85#define PT_PAGE_SIZE_MASK (1ULL << 7)
86#define PT_PAT_MASK (1ULL << 7)
87#define PT_GLOBAL_MASK (1ULL << 8)
fe135d2c
AK
88#define PT64_NX_SHIFT 63
89#define PT64_NX_MASK (1ULL << PT64_NX_SHIFT)
6aa8b732
AK
90
91#define PT_PAT_SHIFT 7
92#define PT_DIR_PAT_SHIFT 12
93#define PT_DIR_PAT_MASK (1ULL << PT_DIR_PAT_SHIFT)
94
95#define PT32_DIR_PSE36_SIZE 4
96#define PT32_DIR_PSE36_SHIFT 13
d77c26fc
MD
97#define PT32_DIR_PSE36_MASK \
98 (((1ULL << PT32_DIR_PSE36_SIZE) - 1) << PT32_DIR_PSE36_SHIFT)
6aa8b732
AK
99
100
6aa8b732
AK
101#define PT_FIRST_AVAIL_BITS_SHIFT 9
102#define PT64_SECOND_AVAIL_BITS_SHIFT 52
103
6aa8b732
AK
104#define PT_SHADOW_IO_MARK (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
105
6aa8b732
AK
106#define VALID_PAGE(x) ((x) != INVALID_PAGE)
107
108#define PT64_LEVEL_BITS 9
109
110#define PT64_LEVEL_SHIFT(level) \
d77c26fc 111 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
6aa8b732
AK
112
113#define PT64_LEVEL_MASK(level) \
114 (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
115
116#define PT64_INDEX(address, level)\
117 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
118
119
120#define PT32_LEVEL_BITS 10
121
122#define PT32_LEVEL_SHIFT(level) \
d77c26fc 123 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
6aa8b732
AK
124
125#define PT32_LEVEL_MASK(level) \
126 (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
127
128#define PT32_INDEX(address, level)\
129 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
130
131
27aba766 132#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
6aa8b732
AK
133#define PT64_DIR_BASE_ADDR_MASK \
134 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
135
136#define PT32_BASE_ADDR_MASK PAGE_MASK
137#define PT32_DIR_BASE_ADDR_MASK \
138 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
139
79539cec
AK
140#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
141 | PT64_NX_MASK)
6aa8b732
AK
142
143#define PFERR_PRESENT_MASK (1U << 0)
144#define PFERR_WRITE_MASK (1U << 1)
145#define PFERR_USER_MASK (1U << 2)
73b1087e 146#define PFERR_FETCH_MASK (1U << 4)
6aa8b732
AK
147
148#define PT64_ROOT_LEVEL 4
149#define PT32_ROOT_LEVEL 2
150#define PT32E_ROOT_LEVEL 3
151
152#define PT_DIRECTORY_LEVEL 2
153#define PT_PAGE_TABLE_LEVEL 1
154
cd4a4e53
AK
155#define RMAP_EXT 4
156
fe135d2c
AK
157#define ACC_EXEC_MASK 1
158#define ACC_WRITE_MASK PT_WRITABLE_MASK
159#define ACC_USER_MASK PT_USER_MASK
160#define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
161
cd4a4e53
AK
162struct kvm_rmap_desc {
163 u64 *shadow_ptes[RMAP_EXT];
164 struct kvm_rmap_desc *more;
165};
166
b5a33a75
AK
167static struct kmem_cache *pte_chain_cache;
168static struct kmem_cache *rmap_desc_cache;
d3d25b04 169static struct kmem_cache *mmu_page_header_cache;
b5a33a75 170
c7addb90
AK
171static u64 __read_mostly shadow_trap_nonpresent_pte;
172static u64 __read_mostly shadow_notrap_nonpresent_pte;
173
174void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
175{
176 shadow_trap_nonpresent_pte = trap_pte;
177 shadow_notrap_nonpresent_pte = notrap_pte;
178}
179EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
180
6aa8b732
AK
181static int is_write_protection(struct kvm_vcpu *vcpu)
182{
ad312c7c 183 return vcpu->arch.cr0 & X86_CR0_WP;
6aa8b732
AK
184}
185
186static int is_cpuid_PSE36(void)
187{
188 return 1;
189}
190
73b1087e
AK
191static int is_nx(struct kvm_vcpu *vcpu)
192{
ad312c7c 193 return vcpu->arch.shadow_efer & EFER_NX;
73b1087e
AK
194}
195
6aa8b732
AK
196static int is_present_pte(unsigned long pte)
197{
198 return pte & PT_PRESENT_MASK;
199}
200
c7addb90
AK
201static int is_shadow_present_pte(u64 pte)
202{
203 pte &= ~PT_SHADOW_IO_MARK;
204 return pte != shadow_trap_nonpresent_pte
205 && pte != shadow_notrap_nonpresent_pte;
206}
207
6aa8b732
AK
208static int is_writeble_pte(unsigned long pte)
209{
210 return pte & PT_WRITABLE_MASK;
211}
212
e3c5e7ec
AK
213static int is_dirty_pte(unsigned long pte)
214{
215 return pte & PT_DIRTY_MASK;
216}
217
6aa8b732
AK
218static int is_io_pte(unsigned long pte)
219{
220 return pte & PT_SHADOW_IO_MARK;
221}
222
cd4a4e53
AK
223static int is_rmap_pte(u64 pte)
224{
4b1a80fa 225 return is_shadow_present_pte(pte);
cd4a4e53
AK
226}
227
da928521
AK
228static gfn_t pse36_gfn_delta(u32 gpte)
229{
230 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
231
232 return (gpte & PT32_DIR_PSE36_MASK) << shift;
233}
234
e663ee64
AK
235static void set_shadow_pte(u64 *sptep, u64 spte)
236{
237#ifdef CONFIG_X86_64
238 set_64bit((unsigned long *)sptep, spte);
239#else
240 set_64bit((unsigned long long *)sptep, spte);
241#endif
242}
243
e2dec939 244static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
2e3e5882 245 struct kmem_cache *base_cache, int min)
714b93da
AK
246{
247 void *obj;
248
249 if (cache->nobjs >= min)
e2dec939 250 return 0;
714b93da 251 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 252 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
714b93da 253 if (!obj)
e2dec939 254 return -ENOMEM;
714b93da
AK
255 cache->objects[cache->nobjs++] = obj;
256 }
e2dec939 257 return 0;
714b93da
AK
258}
259
260static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc)
261{
262 while (mc->nobjs)
263 kfree(mc->objects[--mc->nobjs]);
264}
265
c1158e63 266static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
2e3e5882 267 int min)
c1158e63
AK
268{
269 struct page *page;
270
271 if (cache->nobjs >= min)
272 return 0;
273 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 274 page = alloc_page(GFP_KERNEL);
c1158e63
AK
275 if (!page)
276 return -ENOMEM;
277 set_page_private(page, 0);
278 cache->objects[cache->nobjs++] = page_address(page);
279 }
280 return 0;
281}
282
283static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
284{
285 while (mc->nobjs)
c4d198d5 286 free_page((unsigned long)mc->objects[--mc->nobjs]);
c1158e63
AK
287}
288
2e3e5882 289static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 290{
e2dec939
AK
291 int r;
292
ad312c7c 293 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
2e3e5882 294 pte_chain_cache, 4);
e2dec939
AK
295 if (r)
296 goto out;
ad312c7c 297 r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
2e3e5882 298 rmap_desc_cache, 1);
d3d25b04
AK
299 if (r)
300 goto out;
ad312c7c 301 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
d3d25b04
AK
302 if (r)
303 goto out;
ad312c7c 304 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
2e3e5882 305 mmu_page_header_cache, 4);
e2dec939
AK
306out:
307 return r;
714b93da
AK
308}
309
310static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
311{
ad312c7c
ZX
312 mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache);
313 mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache);
314 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
315 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache);
714b93da
AK
316}
317
318static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
319 size_t size)
320{
321 void *p;
322
323 BUG_ON(!mc->nobjs);
324 p = mc->objects[--mc->nobjs];
325 memset(p, 0, size);
326 return p;
327}
328
714b93da
AK
329static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
330{
ad312c7c 331 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
714b93da
AK
332 sizeof(struct kvm_pte_chain));
333}
334
90cb0529 335static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
714b93da 336{
90cb0529 337 kfree(pc);
714b93da
AK
338}
339
340static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
341{
ad312c7c 342 return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
714b93da
AK
343 sizeof(struct kvm_rmap_desc));
344}
345
90cb0529 346static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
714b93da 347{
90cb0529 348 kfree(rd);
714b93da
AK
349}
350
290fc38d
IE
351/*
352 * Take gfn and return the reverse mapping to it.
353 * Note: gfn must be unaliased before this function get called
354 */
355
356static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn)
357{
358 struct kvm_memory_slot *slot;
359
360 slot = gfn_to_memslot(kvm, gfn);
361 return &slot->rmap[gfn - slot->base_gfn];
362}
363
cd4a4e53
AK
364/*
365 * Reverse mapping data structures:
366 *
290fc38d
IE
367 * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
368 * that points to page_address(page).
cd4a4e53 369 *
290fc38d
IE
370 * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
371 * containing more mappings.
cd4a4e53 372 */
290fc38d 373static void rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
cd4a4e53 374{
4db35314 375 struct kvm_mmu_page *sp;
cd4a4e53 376 struct kvm_rmap_desc *desc;
290fc38d 377 unsigned long *rmapp;
cd4a4e53
AK
378 int i;
379
380 if (!is_rmap_pte(*spte))
381 return;
290fc38d 382 gfn = unalias_gfn(vcpu->kvm, gfn);
4db35314
AK
383 sp = page_header(__pa(spte));
384 sp->gfns[spte - sp->spt] = gfn;
290fc38d
IE
385 rmapp = gfn_to_rmap(vcpu->kvm, gfn);
386 if (!*rmapp) {
cd4a4e53 387 rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
290fc38d
IE
388 *rmapp = (unsigned long)spte;
389 } else if (!(*rmapp & 1)) {
cd4a4e53 390 rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
714b93da 391 desc = mmu_alloc_rmap_desc(vcpu);
290fc38d 392 desc->shadow_ptes[0] = (u64 *)*rmapp;
cd4a4e53 393 desc->shadow_ptes[1] = spte;
290fc38d 394 *rmapp = (unsigned long)desc | 1;
cd4a4e53
AK
395 } else {
396 rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
290fc38d 397 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
cd4a4e53
AK
398 while (desc->shadow_ptes[RMAP_EXT-1] && desc->more)
399 desc = desc->more;
400 if (desc->shadow_ptes[RMAP_EXT-1]) {
714b93da 401 desc->more = mmu_alloc_rmap_desc(vcpu);
cd4a4e53
AK
402 desc = desc->more;
403 }
404 for (i = 0; desc->shadow_ptes[i]; ++i)
405 ;
406 desc->shadow_ptes[i] = spte;
407 }
408}
409
290fc38d 410static void rmap_desc_remove_entry(unsigned long *rmapp,
cd4a4e53
AK
411 struct kvm_rmap_desc *desc,
412 int i,
413 struct kvm_rmap_desc *prev_desc)
414{
415 int j;
416
417 for (j = RMAP_EXT - 1; !desc->shadow_ptes[j] && j > i; --j)
418 ;
419 desc->shadow_ptes[i] = desc->shadow_ptes[j];
11718b4d 420 desc->shadow_ptes[j] = NULL;
cd4a4e53
AK
421 if (j != 0)
422 return;
423 if (!prev_desc && !desc->more)
290fc38d 424 *rmapp = (unsigned long)desc->shadow_ptes[0];
cd4a4e53
AK
425 else
426 if (prev_desc)
427 prev_desc->more = desc->more;
428 else
290fc38d 429 *rmapp = (unsigned long)desc->more | 1;
90cb0529 430 mmu_free_rmap_desc(desc);
cd4a4e53
AK
431}
432
290fc38d 433static void rmap_remove(struct kvm *kvm, u64 *spte)
cd4a4e53 434{
cd4a4e53
AK
435 struct kvm_rmap_desc *desc;
436 struct kvm_rmap_desc *prev_desc;
4db35314 437 struct kvm_mmu_page *sp;
76c35c6e 438 struct page *page;
290fc38d 439 unsigned long *rmapp;
cd4a4e53
AK
440 int i;
441
442 if (!is_rmap_pte(*spte))
443 return;
4db35314 444 sp = page_header(__pa(spte));
76c35c6e 445 page = pfn_to_page((*spte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT);
448353ca 446 mark_page_accessed(page);
b4231d61 447 if (is_writeble_pte(*spte))
76c35c6e 448 kvm_release_page_dirty(page);
b4231d61 449 else
76c35c6e 450 kvm_release_page_clean(page);
4db35314 451 rmapp = gfn_to_rmap(kvm, sp->gfns[spte - sp->spt]);
290fc38d 452 if (!*rmapp) {
cd4a4e53
AK
453 printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
454 BUG();
290fc38d 455 } else if (!(*rmapp & 1)) {
cd4a4e53 456 rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
290fc38d 457 if ((u64 *)*rmapp != spte) {
cd4a4e53
AK
458 printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
459 spte, *spte);
460 BUG();
461 }
290fc38d 462 *rmapp = 0;
cd4a4e53
AK
463 } else {
464 rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
290fc38d 465 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
cd4a4e53
AK
466 prev_desc = NULL;
467 while (desc) {
468 for (i = 0; i < RMAP_EXT && desc->shadow_ptes[i]; ++i)
469 if (desc->shadow_ptes[i] == spte) {
290fc38d 470 rmap_desc_remove_entry(rmapp,
714b93da 471 desc, i,
cd4a4e53
AK
472 prev_desc);
473 return;
474 }
475 prev_desc = desc;
476 desc = desc->more;
477 }
478 BUG();
479 }
480}
481
98348e95 482static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
374cbac0 483{
374cbac0 484 struct kvm_rmap_desc *desc;
98348e95
IE
485 struct kvm_rmap_desc *prev_desc;
486 u64 *prev_spte;
487 int i;
488
489 if (!*rmapp)
490 return NULL;
491 else if (!(*rmapp & 1)) {
492 if (!spte)
493 return (u64 *)*rmapp;
494 return NULL;
495 }
496 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
497 prev_desc = NULL;
498 prev_spte = NULL;
499 while (desc) {
500 for (i = 0; i < RMAP_EXT && desc->shadow_ptes[i]; ++i) {
501 if (prev_spte == spte)
502 return desc->shadow_ptes[i];
503 prev_spte = desc->shadow_ptes[i];
504 }
505 desc = desc->more;
506 }
507 return NULL;
508}
509
510static void rmap_write_protect(struct kvm *kvm, u64 gfn)
511{
290fc38d 512 unsigned long *rmapp;
374cbac0 513 u64 *spte;
caa5b8a5 514 int write_protected = 0;
374cbac0 515
4a4c9924
AL
516 gfn = unalias_gfn(kvm, gfn);
517 rmapp = gfn_to_rmap(kvm, gfn);
374cbac0 518
98348e95
IE
519 spte = rmap_next(kvm, rmapp, NULL);
520 while (spte) {
374cbac0 521 BUG_ON(!spte);
374cbac0 522 BUG_ON(!(*spte & PT_PRESENT_MASK));
374cbac0 523 rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
caa5b8a5 524 if (is_writeble_pte(*spte)) {
9647c14c 525 set_shadow_pte(spte, *spte & ~PT_WRITABLE_MASK);
caa5b8a5
ED
526 write_protected = 1;
527 }
9647c14c 528 spte = rmap_next(kvm, rmapp, spte);
374cbac0 529 }
caa5b8a5
ED
530 if (write_protected)
531 kvm_flush_remote_tlbs(kvm);
374cbac0
AK
532}
533
d6c69ee9 534#ifdef MMU_DEBUG
47ad8e68 535static int is_empty_shadow_page(u64 *spt)
6aa8b732 536{
139bdb2d
AK
537 u64 *pos;
538 u64 *end;
539
47ad8e68 540 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
c7addb90 541 if ((*pos & ~PT_SHADOW_IO_MARK) != shadow_trap_nonpresent_pte) {
139bdb2d
AK
542 printk(KERN_ERR "%s: %p %llx\n", __FUNCTION__,
543 pos, *pos);
6aa8b732 544 return 0;
139bdb2d 545 }
6aa8b732
AK
546 return 1;
547}
d6c69ee9 548#endif
6aa8b732 549
4db35314 550static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
260746c0 551{
4db35314
AK
552 ASSERT(is_empty_shadow_page(sp->spt));
553 list_del(&sp->link);
554 __free_page(virt_to_page(sp->spt));
555 __free_page(virt_to_page(sp->gfns));
556 kfree(sp);
f05e70ac 557 ++kvm->arch.n_free_mmu_pages;
260746c0
AK
558}
559
cea0f0e7
AK
560static unsigned kvm_page_table_hashfn(gfn_t gfn)
561{
562 return gfn;
563}
564
25c0de2c
AK
565static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
566 u64 *parent_pte)
6aa8b732 567{
4db35314 568 struct kvm_mmu_page *sp;
6aa8b732 569
ad312c7c
ZX
570 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
571 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
572 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
4db35314 573 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
f05e70ac 574 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
4db35314
AK
575 ASSERT(is_empty_shadow_page(sp->spt));
576 sp->slot_bitmap = 0;
577 sp->multimapped = 0;
578 sp->parent_pte = parent_pte;
f05e70ac 579 --vcpu->kvm->arch.n_free_mmu_pages;
4db35314 580 return sp;
6aa8b732
AK
581}
582
714b93da 583static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
4db35314 584 struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7
AK
585{
586 struct kvm_pte_chain *pte_chain;
587 struct hlist_node *node;
588 int i;
589
590 if (!parent_pte)
591 return;
4db35314
AK
592 if (!sp->multimapped) {
593 u64 *old = sp->parent_pte;
cea0f0e7
AK
594
595 if (!old) {
4db35314 596 sp->parent_pte = parent_pte;
cea0f0e7
AK
597 return;
598 }
4db35314 599 sp->multimapped = 1;
714b93da 600 pte_chain = mmu_alloc_pte_chain(vcpu);
4db35314
AK
601 INIT_HLIST_HEAD(&sp->parent_ptes);
602 hlist_add_head(&pte_chain->link, &sp->parent_ptes);
cea0f0e7
AK
603 pte_chain->parent_ptes[0] = old;
604 }
4db35314 605 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
cea0f0e7
AK
606 if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
607 continue;
608 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
609 if (!pte_chain->parent_ptes[i]) {
610 pte_chain->parent_ptes[i] = parent_pte;
611 return;
612 }
613 }
714b93da 614 pte_chain = mmu_alloc_pte_chain(vcpu);
cea0f0e7 615 BUG_ON(!pte_chain);
4db35314 616 hlist_add_head(&pte_chain->link, &sp->parent_ptes);
cea0f0e7
AK
617 pte_chain->parent_ptes[0] = parent_pte;
618}
619
4db35314 620static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
cea0f0e7
AK
621 u64 *parent_pte)
622{
623 struct kvm_pte_chain *pte_chain;
624 struct hlist_node *node;
625 int i;
626
4db35314
AK
627 if (!sp->multimapped) {
628 BUG_ON(sp->parent_pte != parent_pte);
629 sp->parent_pte = NULL;
cea0f0e7
AK
630 return;
631 }
4db35314 632 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
cea0f0e7
AK
633 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
634 if (!pte_chain->parent_ptes[i])
635 break;
636 if (pte_chain->parent_ptes[i] != parent_pte)
637 continue;
697fe2e2
AK
638 while (i + 1 < NR_PTE_CHAIN_ENTRIES
639 && pte_chain->parent_ptes[i + 1]) {
cea0f0e7
AK
640 pte_chain->parent_ptes[i]
641 = pte_chain->parent_ptes[i + 1];
642 ++i;
643 }
644 pte_chain->parent_ptes[i] = NULL;
697fe2e2
AK
645 if (i == 0) {
646 hlist_del(&pte_chain->link);
90cb0529 647 mmu_free_pte_chain(pte_chain);
4db35314
AK
648 if (hlist_empty(&sp->parent_ptes)) {
649 sp->multimapped = 0;
650 sp->parent_pte = NULL;
697fe2e2
AK
651 }
652 }
cea0f0e7
AK
653 return;
654 }
655 BUG();
656}
657
4db35314 658static struct kvm_mmu_page *kvm_mmu_lookup_page(struct kvm *kvm, gfn_t gfn)
cea0f0e7
AK
659{
660 unsigned index;
661 struct hlist_head *bucket;
4db35314 662 struct kvm_mmu_page *sp;
cea0f0e7
AK
663 struct hlist_node *node;
664
665 pgprintk("%s: looking for gfn %lx\n", __FUNCTION__, gfn);
666 index = kvm_page_table_hashfn(gfn) % KVM_NUM_MMU_PAGES;
f05e70ac 667 bucket = &kvm->arch.mmu_page_hash[index];
4db35314
AK
668 hlist_for_each_entry(sp, node, bucket, hash_link)
669 if (sp->gfn == gfn && !sp->role.metaphysical) {
cea0f0e7 670 pgprintk("%s: found role %x\n",
4db35314
AK
671 __FUNCTION__, sp->role.word);
672 return sp;
cea0f0e7
AK
673 }
674 return NULL;
675}
676
677static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
678 gfn_t gfn,
679 gva_t gaddr,
680 unsigned level,
681 int metaphysical,
41074d07 682 unsigned access,
f7d9c7b7 683 u64 *parent_pte)
cea0f0e7
AK
684{
685 union kvm_mmu_page_role role;
686 unsigned index;
687 unsigned quadrant;
688 struct hlist_head *bucket;
4db35314 689 struct kvm_mmu_page *sp;
cea0f0e7
AK
690 struct hlist_node *node;
691
692 role.word = 0;
ad312c7c 693 role.glevels = vcpu->arch.mmu.root_level;
cea0f0e7
AK
694 role.level = level;
695 role.metaphysical = metaphysical;
41074d07 696 role.access = access;
ad312c7c 697 if (vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
cea0f0e7
AK
698 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
699 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
700 role.quadrant = quadrant;
701 }
702 pgprintk("%s: looking gfn %lx role %x\n", __FUNCTION__,
703 gfn, role.word);
704 index = kvm_page_table_hashfn(gfn) % KVM_NUM_MMU_PAGES;
f05e70ac 705 bucket = &vcpu->kvm->arch.mmu_page_hash[index];
4db35314
AK
706 hlist_for_each_entry(sp, node, bucket, hash_link)
707 if (sp->gfn == gfn && sp->role.word == role.word) {
708 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
cea0f0e7 709 pgprintk("%s: found\n", __FUNCTION__);
4db35314 710 return sp;
cea0f0e7 711 }
dfc5aa00 712 ++vcpu->kvm->stat.mmu_cache_miss;
4db35314
AK
713 sp = kvm_mmu_alloc_page(vcpu, parent_pte);
714 if (!sp)
715 return sp;
cea0f0e7 716 pgprintk("%s: adding gfn %lx role %x\n", __FUNCTION__, gfn, role.word);
4db35314
AK
717 sp->gfn = gfn;
718 sp->role = role;
719 hlist_add_head(&sp->hash_link, bucket);
ad312c7c 720 vcpu->arch.mmu.prefetch_page(vcpu, sp);
374cbac0 721 if (!metaphysical)
4a4c9924 722 rmap_write_protect(vcpu->kvm, gfn);
4db35314 723 return sp;
cea0f0e7
AK
724}
725
90cb0529 726static void kvm_mmu_page_unlink_children(struct kvm *kvm,
4db35314 727 struct kvm_mmu_page *sp)
a436036b 728{
697fe2e2
AK
729 unsigned i;
730 u64 *pt;
731 u64 ent;
732
4db35314 733 pt = sp->spt;
697fe2e2 734
4db35314 735 if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
697fe2e2 736 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
c7addb90 737 if (is_shadow_present_pte(pt[i]))
290fc38d 738 rmap_remove(kvm, &pt[i]);
c7addb90 739 pt[i] = shadow_trap_nonpresent_pte;
697fe2e2 740 }
90cb0529 741 kvm_flush_remote_tlbs(kvm);
697fe2e2
AK
742 return;
743 }
744
745 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
746 ent = pt[i];
747
c7addb90
AK
748 pt[i] = shadow_trap_nonpresent_pte;
749 if (!is_shadow_present_pte(ent))
697fe2e2
AK
750 continue;
751 ent &= PT64_BASE_ADDR_MASK;
90cb0529 752 mmu_page_remove_parent_pte(page_header(ent), &pt[i]);
697fe2e2 753 }
90cb0529 754 kvm_flush_remote_tlbs(kvm);
a436036b
AK
755}
756
4db35314 757static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 758{
4db35314 759 mmu_page_remove_parent_pte(sp, parent_pte);
a436036b
AK
760}
761
12b7d28f
AK
762static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
763{
764 int i;
765
766 for (i = 0; i < KVM_MAX_VCPUS; ++i)
767 if (kvm->vcpus[i])
ad312c7c 768 kvm->vcpus[i]->arch.last_pte_updated = NULL;
12b7d28f
AK
769}
770
4db35314 771static void kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp)
a436036b
AK
772{
773 u64 *parent_pte;
774
4cee5764 775 ++kvm->stat.mmu_shadow_zapped;
4db35314
AK
776 while (sp->multimapped || sp->parent_pte) {
777 if (!sp->multimapped)
778 parent_pte = sp->parent_pte;
a436036b
AK
779 else {
780 struct kvm_pte_chain *chain;
781
4db35314 782 chain = container_of(sp->parent_ptes.first,
a436036b
AK
783 struct kvm_pte_chain, link);
784 parent_pte = chain->parent_ptes[0];
785 }
697fe2e2 786 BUG_ON(!parent_pte);
4db35314 787 kvm_mmu_put_page(sp, parent_pte);
c7addb90 788 set_shadow_pte(parent_pte, shadow_trap_nonpresent_pte);
a436036b 789 }
4db35314
AK
790 kvm_mmu_page_unlink_children(kvm, sp);
791 if (!sp->root_count) {
792 hlist_del(&sp->hash_link);
793 kvm_mmu_free_page(kvm, sp);
36868f7b 794 } else
f05e70ac 795 list_move(&sp->link, &kvm->arch.active_mmu_pages);
12b7d28f 796 kvm_mmu_reset_last_pte_updated(kvm);
a436036b
AK
797}
798
82ce2c96
IE
799/*
800 * Changing the number of mmu pages allocated to the vm
801 * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
802 */
803void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
804{
805 /*
806 * If we set the number of mmu pages to be smaller be than the
807 * number of actived pages , we must to free some mmu pages before we
808 * change the value
809 */
810
f05e70ac 811 if ((kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages) >
82ce2c96 812 kvm_nr_mmu_pages) {
f05e70ac
ZX
813 int n_used_mmu_pages = kvm->arch.n_alloc_mmu_pages
814 - kvm->arch.n_free_mmu_pages;
82ce2c96
IE
815
816 while (n_used_mmu_pages > kvm_nr_mmu_pages) {
817 struct kvm_mmu_page *page;
818
f05e70ac 819 page = container_of(kvm->arch.active_mmu_pages.prev,
82ce2c96
IE
820 struct kvm_mmu_page, link);
821 kvm_mmu_zap_page(kvm, page);
822 n_used_mmu_pages--;
823 }
f05e70ac 824 kvm->arch.n_free_mmu_pages = 0;
82ce2c96
IE
825 }
826 else
f05e70ac
ZX
827 kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
828 - kvm->arch.n_alloc_mmu_pages;
82ce2c96 829
f05e70ac 830 kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
82ce2c96
IE
831}
832
f67a46f4 833static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
a436036b
AK
834{
835 unsigned index;
836 struct hlist_head *bucket;
4db35314 837 struct kvm_mmu_page *sp;
a436036b
AK
838 struct hlist_node *node, *n;
839 int r;
840
841 pgprintk("%s: looking for gfn %lx\n", __FUNCTION__, gfn);
842 r = 0;
843 index = kvm_page_table_hashfn(gfn) % KVM_NUM_MMU_PAGES;
f05e70ac 844 bucket = &kvm->arch.mmu_page_hash[index];
4db35314
AK
845 hlist_for_each_entry_safe(sp, node, n, bucket, hash_link)
846 if (sp->gfn == gfn && !sp->role.metaphysical) {
697fe2e2 847 pgprintk("%s: gfn %lx role %x\n", __FUNCTION__, gfn,
4db35314
AK
848 sp->role.word);
849 kvm_mmu_zap_page(kvm, sp);
a436036b
AK
850 r = 1;
851 }
852 return r;
cea0f0e7
AK
853}
854
f67a46f4 855static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
97a0a01e 856{
4db35314 857 struct kvm_mmu_page *sp;
97a0a01e 858
4db35314
AK
859 while ((sp = kvm_mmu_lookup_page(kvm, gfn)) != NULL) {
860 pgprintk("%s: zap %lx %x\n", __FUNCTION__, gfn, sp->role.word);
861 kvm_mmu_zap_page(kvm, sp);
97a0a01e
AK
862 }
863}
864
38c335f1 865static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
6aa8b732 866{
38c335f1 867 int slot = memslot_id(kvm, gfn_to_memslot(kvm, gfn));
4db35314 868 struct kvm_mmu_page *sp = page_header(__pa(pte));
6aa8b732 869
4db35314 870 __set_bit(slot, &sp->slot_bitmap);
6aa8b732
AK
871}
872
039576c0
AK
873struct page *gva_to_page(struct kvm_vcpu *vcpu, gva_t gva)
874{
72dc67a6
IE
875 struct page *page;
876
ad312c7c 877 gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
039576c0
AK
878
879 if (gpa == UNMAPPED_GVA)
880 return NULL;
72dc67a6
IE
881
882 down_read(&current->mm->mmap_sem);
883 page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
884 up_read(&current->mm->mmap_sem);
885
886 return page;
039576c0
AK
887}
888
1c4f1fd6
AK
889static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *shadow_pte,
890 unsigned pt_access, unsigned pte_access,
891 int user_fault, int write_fault, int dirty,
d7824fff 892 int *ptwrite, gfn_t gfn, struct page *page)
1c4f1fd6
AK
893{
894 u64 spte;
15aaa819 895 int was_rmapped = 0;
75e68e60 896 int was_writeble = is_writeble_pte(*shadow_pte);
15aaa819 897 hfn_t host_pfn = (*shadow_pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
1c4f1fd6 898
bc750ba8 899 pgprintk("%s: spte %llx access %x write_fault %d"
1c4f1fd6 900 " user_fault %d gfn %lx\n",
bc750ba8 901 __FUNCTION__, *shadow_pte, pt_access,
1c4f1fd6
AK
902 write_fault, user_fault, gfn);
903
15aaa819
MT
904 if (is_rmap_pte(*shadow_pte)) {
905 if (host_pfn != page_to_pfn(page)) {
906 pgprintk("hfn old %lx new %lx\n",
907 host_pfn, page_to_pfn(page));
908 rmap_remove(vcpu->kvm, shadow_pte);
909 }
910 else
911 was_rmapped = 1;
912 }
913
1c4f1fd6
AK
914 /*
915 * We don't set the accessed bit, since we sometimes want to see
916 * whether the guest actually used the pte (in order to detect
917 * demand paging).
918 */
919 spte = PT_PRESENT_MASK | PT_DIRTY_MASK;
920 if (!dirty)
921 pte_access &= ~ACC_WRITE_MASK;
922 if (!(pte_access & ACC_EXEC_MASK))
923 spte |= PT64_NX_MASK;
924
1c4f1fd6
AK
925 spte |= PT_PRESENT_MASK;
926 if (pte_access & ACC_USER_MASK)
927 spte |= PT_USER_MASK;
928
929 if (is_error_page(page)) {
930 set_shadow_pte(shadow_pte,
931 shadow_trap_nonpresent_pte | PT_SHADOW_IO_MARK);
932 kvm_release_page_clean(page);
933 return;
934 }
935
936 spte |= page_to_phys(page);
937
938 if ((pte_access & ACC_WRITE_MASK)
939 || (write_fault && !is_write_protection(vcpu) && !user_fault)) {
940 struct kvm_mmu_page *shadow;
941
942 spte |= PT_WRITABLE_MASK;
943 if (user_fault) {
944 mmu_unshadow(vcpu->kvm, gfn);
945 goto unshadowed;
946 }
947
948 shadow = kvm_mmu_lookup_page(vcpu->kvm, gfn);
949 if (shadow) {
950 pgprintk("%s: found shadow page for %lx, marking ro\n",
951 __FUNCTION__, gfn);
952 pte_access &= ~ACC_WRITE_MASK;
953 if (is_writeble_pte(spte)) {
954 spte &= ~PT_WRITABLE_MASK;
955 kvm_x86_ops->tlb_flush(vcpu);
956 }
957 if (write_fault)
958 *ptwrite = 1;
959 }
960 }
961
962unshadowed:
963
964 if (pte_access & ACC_WRITE_MASK)
965 mark_page_dirty(vcpu->kvm, gfn);
966
967 pgprintk("%s: setting spte %llx\n", __FUNCTION__, spte);
968 set_shadow_pte(shadow_pte, spte);
969 page_header_update_slot(vcpu->kvm, shadow_pte, gfn);
970 if (!was_rmapped) {
971 rmap_add(vcpu, shadow_pte, gfn);
972 if (!is_rmap_pte(*shadow_pte))
973 kvm_release_page_clean(page);
75e68e60
IE
974 } else {
975 if (was_writeble)
976 kvm_release_page_dirty(page);
977 else
978 kvm_release_page_clean(page);
1c4f1fd6 979 }
1c4f1fd6 980 if (!ptwrite || !*ptwrite)
ad312c7c 981 vcpu->arch.last_pte_updated = shadow_pte;
1c4f1fd6
AK
982}
983
6aa8b732
AK
984static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
985{
986}
987
aaee2c94
MT
988static int __nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write,
989 gfn_t gfn, struct page *page)
6aa8b732
AK
990{
991 int level = PT32E_ROOT_LEVEL;
ad312c7c 992 hpa_t table_addr = vcpu->arch.mmu.root_hpa;
e833240f 993 int pt_write = 0;
6aa8b732
AK
994
995 for (; ; level--) {
996 u32 index = PT64_INDEX(v, level);
997 u64 *table;
998
999 ASSERT(VALID_PAGE(table_addr));
1000 table = __va(table_addr);
1001
1002 if (level == 1) {
e833240f 1003 mmu_set_spte(vcpu, &table[index], ACC_ALL, ACC_ALL,
d7824fff 1004 0, write, 1, &pt_write, gfn, page);
e833240f 1005 return pt_write || is_io_pte(table[index]);
6aa8b732
AK
1006 }
1007
c7addb90 1008 if (table[index] == shadow_trap_nonpresent_pte) {
25c0de2c 1009 struct kvm_mmu_page *new_table;
cea0f0e7 1010 gfn_t pseudo_gfn;
6aa8b732 1011
cea0f0e7
AK
1012 pseudo_gfn = (v & PT64_DIR_BASE_ADDR_MASK)
1013 >> PAGE_SHIFT;
1014 new_table = kvm_mmu_get_page(vcpu, pseudo_gfn,
1015 v, level - 1,
f7d9c7b7 1016 1, ACC_ALL, &table[index]);
25c0de2c 1017 if (!new_table) {
6aa8b732 1018 pgprintk("nonpaging_map: ENOMEM\n");
d7824fff 1019 kvm_release_page_clean(page);
6aa8b732
AK
1020 return -ENOMEM;
1021 }
1022
47ad8e68 1023 table[index] = __pa(new_table->spt) | PT_PRESENT_MASK
25c0de2c 1024 | PT_WRITABLE_MASK | PT_USER_MASK;
6aa8b732
AK
1025 }
1026 table_addr = table[index] & PT64_BASE_ADDR_MASK;
1027 }
1028}
1029
10589a46
MT
1030static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
1031{
1032 int r;
1033
aaee2c94
MT
1034 struct page *page;
1035
72dc67a6
IE
1036 down_read(&vcpu->kvm->slots_lock);
1037
aaee2c94
MT
1038 down_read(&current->mm->mmap_sem);
1039 page = gfn_to_page(vcpu->kvm, gfn);
72dc67a6 1040 up_read(&current->mm->mmap_sem);
aaee2c94
MT
1041
1042 spin_lock(&vcpu->kvm->mmu_lock);
eb787d10 1043 kvm_mmu_free_some_pages(vcpu);
aaee2c94
MT
1044 r = __nonpaging_map(vcpu, v, write, gfn, page);
1045 spin_unlock(&vcpu->kvm->mmu_lock);
1046
72dc67a6 1047 up_read(&vcpu->kvm->slots_lock);
aaee2c94 1048
10589a46
MT
1049 return r;
1050}
1051
1052
c7addb90
AK
1053static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
1054 struct kvm_mmu_page *sp)
1055{
1056 int i;
1057
1058 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1059 sp->spt[i] = shadow_trap_nonpresent_pte;
1060}
1061
17ac10ad
AK
1062static void mmu_free_roots(struct kvm_vcpu *vcpu)
1063{
1064 int i;
4db35314 1065 struct kvm_mmu_page *sp;
17ac10ad 1066
ad312c7c 1067 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
7b53aa56 1068 return;
aaee2c94 1069 spin_lock(&vcpu->kvm->mmu_lock);
17ac10ad 1070#ifdef CONFIG_X86_64
ad312c7c
ZX
1071 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
1072 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 1073
4db35314
AK
1074 sp = page_header(root);
1075 --sp->root_count;
ad312c7c 1076 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
aaee2c94 1077 spin_unlock(&vcpu->kvm->mmu_lock);
17ac10ad
AK
1078 return;
1079 }
1080#endif
1081 for (i = 0; i < 4; ++i) {
ad312c7c 1082 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 1083
417726a3 1084 if (root) {
417726a3 1085 root &= PT64_BASE_ADDR_MASK;
4db35314
AK
1086 sp = page_header(root);
1087 --sp->root_count;
417726a3 1088 }
ad312c7c 1089 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 1090 }
aaee2c94 1091 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 1092 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
1093}
1094
1095static void mmu_alloc_roots(struct kvm_vcpu *vcpu)
1096{
1097 int i;
cea0f0e7 1098 gfn_t root_gfn;
4db35314 1099 struct kvm_mmu_page *sp;
3bb65a22 1100
ad312c7c 1101 root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
17ac10ad
AK
1102
1103#ifdef CONFIG_X86_64
ad312c7c
ZX
1104 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
1105 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad
AK
1106
1107 ASSERT(!VALID_PAGE(root));
4db35314 1108 sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
f7d9c7b7 1109 PT64_ROOT_LEVEL, 0, ACC_ALL, NULL);
4db35314
AK
1110 root = __pa(sp->spt);
1111 ++sp->root_count;
ad312c7c 1112 vcpu->arch.mmu.root_hpa = root;
17ac10ad
AK
1113 return;
1114 }
1115#endif
1116 for (i = 0; i < 4; ++i) {
ad312c7c 1117 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad
AK
1118
1119 ASSERT(!VALID_PAGE(root));
ad312c7c
ZX
1120 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
1121 if (!is_present_pte(vcpu->arch.pdptrs[i])) {
1122 vcpu->arch.mmu.pae_root[i] = 0;
417726a3
AK
1123 continue;
1124 }
ad312c7c
ZX
1125 root_gfn = vcpu->arch.pdptrs[i] >> PAGE_SHIFT;
1126 } else if (vcpu->arch.mmu.root_level == 0)
cea0f0e7 1127 root_gfn = 0;
4db35314
AK
1128 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
1129 PT32_ROOT_LEVEL, !is_paging(vcpu),
f7d9c7b7 1130 ACC_ALL, NULL);
4db35314
AK
1131 root = __pa(sp->spt);
1132 ++sp->root_count;
ad312c7c 1133 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
17ac10ad 1134 }
ad312c7c 1135 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
17ac10ad
AK
1136}
1137
6aa8b732
AK
1138static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr)
1139{
1140 return vaddr;
1141}
1142
1143static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
3f3e7124 1144 u32 error_code)
6aa8b732 1145{
e833240f 1146 gfn_t gfn;
e2dec939 1147 int r;
6aa8b732 1148
e833240f 1149 pgprintk("%s: gva %lx error %x\n", __FUNCTION__, gva, error_code);
e2dec939
AK
1150 r = mmu_topup_memory_caches(vcpu);
1151 if (r)
1152 return r;
714b93da 1153
6aa8b732 1154 ASSERT(vcpu);
ad312c7c 1155 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 1156
e833240f 1157 gfn = gva >> PAGE_SHIFT;
6aa8b732 1158
e833240f
AK
1159 return nonpaging_map(vcpu, gva & PAGE_MASK,
1160 error_code & PFERR_WRITE_MASK, gfn);
6aa8b732
AK
1161}
1162
6aa8b732
AK
1163static void nonpaging_free(struct kvm_vcpu *vcpu)
1164{
17ac10ad 1165 mmu_free_roots(vcpu);
6aa8b732
AK
1166}
1167
1168static int nonpaging_init_context(struct kvm_vcpu *vcpu)
1169{
ad312c7c 1170 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732
AK
1171
1172 context->new_cr3 = nonpaging_new_cr3;
1173 context->page_fault = nonpaging_page_fault;
6aa8b732
AK
1174 context->gva_to_gpa = nonpaging_gva_to_gpa;
1175 context->free = nonpaging_free;
c7addb90 1176 context->prefetch_page = nonpaging_prefetch_page;
cea0f0e7 1177 context->root_level = 0;
6aa8b732 1178 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 1179 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
1180 return 0;
1181}
1182
d835dfec 1183void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
6aa8b732 1184{
1165f5fe 1185 ++vcpu->stat.tlb_flush;
cbdd1bea 1186 kvm_x86_ops->tlb_flush(vcpu);
6aa8b732
AK
1187}
1188
1189static void paging_new_cr3(struct kvm_vcpu *vcpu)
1190{
24993d53 1191 pgprintk("%s: cr3 %lx\n", __FUNCTION__, vcpu->arch.cr3);
cea0f0e7 1192 mmu_free_roots(vcpu);
6aa8b732
AK
1193}
1194
6aa8b732
AK
1195static void inject_page_fault(struct kvm_vcpu *vcpu,
1196 u64 addr,
1197 u32 err_code)
1198{
c3c91fee 1199 kvm_inject_page_fault(vcpu, addr, err_code);
6aa8b732
AK
1200}
1201
6aa8b732
AK
1202static void paging_free(struct kvm_vcpu *vcpu)
1203{
1204 nonpaging_free(vcpu);
1205}
1206
1207#define PTTYPE 64
1208#include "paging_tmpl.h"
1209#undef PTTYPE
1210
1211#define PTTYPE 32
1212#include "paging_tmpl.h"
1213#undef PTTYPE
1214
17ac10ad 1215static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
6aa8b732 1216{
ad312c7c 1217 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732
AK
1218
1219 ASSERT(is_pae(vcpu));
1220 context->new_cr3 = paging_new_cr3;
1221 context->page_fault = paging64_page_fault;
6aa8b732 1222 context->gva_to_gpa = paging64_gva_to_gpa;
c7addb90 1223 context->prefetch_page = paging64_prefetch_page;
6aa8b732 1224 context->free = paging_free;
17ac10ad
AK
1225 context->root_level = level;
1226 context->shadow_root_level = level;
17c3ba9d 1227 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
1228 return 0;
1229}
1230
17ac10ad
AK
1231static int paging64_init_context(struct kvm_vcpu *vcpu)
1232{
1233 return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
1234}
1235
6aa8b732
AK
1236static int paging32_init_context(struct kvm_vcpu *vcpu)
1237{
ad312c7c 1238 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732
AK
1239
1240 context->new_cr3 = paging_new_cr3;
1241 context->page_fault = paging32_page_fault;
6aa8b732
AK
1242 context->gva_to_gpa = paging32_gva_to_gpa;
1243 context->free = paging_free;
c7addb90 1244 context->prefetch_page = paging32_prefetch_page;
6aa8b732
AK
1245 context->root_level = PT32_ROOT_LEVEL;
1246 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 1247 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
1248 return 0;
1249}
1250
1251static int paging32E_init_context(struct kvm_vcpu *vcpu)
1252{
17ac10ad 1253 return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
6aa8b732
AK
1254}
1255
1256static int init_kvm_mmu(struct kvm_vcpu *vcpu)
1257{
1258 ASSERT(vcpu);
ad312c7c 1259 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732
AK
1260
1261 if (!is_paging(vcpu))
1262 return nonpaging_init_context(vcpu);
a9058ecd 1263 else if (is_long_mode(vcpu))
6aa8b732
AK
1264 return paging64_init_context(vcpu);
1265 else if (is_pae(vcpu))
1266 return paging32E_init_context(vcpu);
1267 else
1268 return paging32_init_context(vcpu);
1269}
1270
1271static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
1272{
1273 ASSERT(vcpu);
ad312c7c
ZX
1274 if (VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
1275 vcpu->arch.mmu.free(vcpu);
1276 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
6aa8b732
AK
1277 }
1278}
1279
1280int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
17c3ba9d
AK
1281{
1282 destroy_kvm_mmu(vcpu);
1283 return init_kvm_mmu(vcpu);
1284}
8668a3c4 1285EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
17c3ba9d
AK
1286
1287int kvm_mmu_load(struct kvm_vcpu *vcpu)
6aa8b732 1288{
714b93da
AK
1289 int r;
1290
e2dec939 1291 r = mmu_topup_memory_caches(vcpu);
17c3ba9d
AK
1292 if (r)
1293 goto out;
aaee2c94 1294 spin_lock(&vcpu->kvm->mmu_lock);
eb787d10 1295 kvm_mmu_free_some_pages(vcpu);
17c3ba9d 1296 mmu_alloc_roots(vcpu);
aaee2c94 1297 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 1298 kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
17c3ba9d 1299 kvm_mmu_flush_tlb(vcpu);
714b93da
AK
1300out:
1301 return r;
6aa8b732 1302}
17c3ba9d
AK
1303EXPORT_SYMBOL_GPL(kvm_mmu_load);
1304
1305void kvm_mmu_unload(struct kvm_vcpu *vcpu)
1306{
1307 mmu_free_roots(vcpu);
1308}
6aa8b732 1309
09072daf 1310static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
4db35314 1311 struct kvm_mmu_page *sp,
ac1b714e
AK
1312 u64 *spte)
1313{
1314 u64 pte;
1315 struct kvm_mmu_page *child;
1316
1317 pte = *spte;
c7addb90 1318 if (is_shadow_present_pte(pte)) {
4db35314 1319 if (sp->role.level == PT_PAGE_TABLE_LEVEL)
290fc38d 1320 rmap_remove(vcpu->kvm, spte);
ac1b714e
AK
1321 else {
1322 child = page_header(pte & PT64_BASE_ADDR_MASK);
90cb0529 1323 mmu_page_remove_parent_pte(child, spte);
ac1b714e
AK
1324 }
1325 }
c7addb90 1326 set_shadow_pte(spte, shadow_trap_nonpresent_pte);
ac1b714e
AK
1327}
1328
0028425f 1329static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
4db35314 1330 struct kvm_mmu_page *sp,
0028425f 1331 u64 *spte,
c7addb90
AK
1332 const void *new, int bytes,
1333 int offset_in_pte)
0028425f 1334{
4db35314 1335 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
4cee5764 1336 ++vcpu->kvm->stat.mmu_pde_zapped;
0028425f 1337 return;
4cee5764 1338 }
0028425f 1339
4cee5764 1340 ++vcpu->kvm->stat.mmu_pte_updated;
4db35314
AK
1341 if (sp->role.glevels == PT32_ROOT_LEVEL)
1342 paging32_update_pte(vcpu, sp, spte, new, bytes, offset_in_pte);
0028425f 1343 else
4db35314 1344 paging64_update_pte(vcpu, sp, spte, new, bytes, offset_in_pte);
0028425f
AK
1345}
1346
79539cec
AK
1347static bool need_remote_flush(u64 old, u64 new)
1348{
1349 if (!is_shadow_present_pte(old))
1350 return false;
1351 if (!is_shadow_present_pte(new))
1352 return true;
1353 if ((old ^ new) & PT64_BASE_ADDR_MASK)
1354 return true;
1355 old ^= PT64_NX_MASK;
1356 new ^= PT64_NX_MASK;
1357 return (old & ~new & PT64_PERM_MASK) != 0;
1358}
1359
1360static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, u64 old, u64 new)
1361{
1362 if (need_remote_flush(old, new))
1363 kvm_flush_remote_tlbs(vcpu->kvm);
1364 else
1365 kvm_mmu_flush_tlb(vcpu);
1366}
1367
12b7d28f
AK
1368static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
1369{
ad312c7c 1370 u64 *spte = vcpu->arch.last_pte_updated;
12b7d28f
AK
1371
1372 return !!(spte && (*spte & PT_ACCESSED_MASK));
1373}
1374
d7824fff
AK
1375static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
1376 const u8 *new, int bytes)
1377{
1378 gfn_t gfn;
1379 int r;
1380 u64 gpte = 0;
72dc67a6 1381 struct page *page;
d7824fff
AK
1382
1383 if (bytes != 4 && bytes != 8)
1384 return;
1385
1386 /*
1387 * Assume that the pte write on a page table of the same type
1388 * as the current vcpu paging mode. This is nearly always true
1389 * (might be false while changing modes). Note it is verified later
1390 * by update_pte().
1391 */
1392 if (is_pae(vcpu)) {
1393 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
1394 if ((bytes == 4) && (gpa % 4 == 0)) {
1395 r = kvm_read_guest(vcpu->kvm, gpa & ~(u64)7, &gpte, 8);
1396 if (r)
1397 return;
1398 memcpy((void *)&gpte + (gpa % 8), new, 4);
1399 } else if ((bytes == 8) && (gpa % 8 == 0)) {
1400 memcpy((void *)&gpte, new, 8);
1401 }
1402 } else {
1403 if ((bytes == 4) && (gpa % 4 == 0))
1404 memcpy((void *)&gpte, new, 4);
1405 }
1406 if (!is_present_pte(gpte))
1407 return;
1408 gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
72dc67a6
IE
1409
1410 down_read(&current->mm->mmap_sem);
1411 page = gfn_to_page(vcpu->kvm, gfn);
1412 up_read(&current->mm->mmap_sem);
1413
d7824fff 1414 vcpu->arch.update_pte.gfn = gfn;
e48bb497 1415 vcpu->arch.update_pte.page = page;
d7824fff
AK
1416}
1417
09072daf 1418void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
fe551881 1419 const u8 *new, int bytes)
da4a00f0 1420{
9b7a0325 1421 gfn_t gfn = gpa >> PAGE_SHIFT;
4db35314 1422 struct kvm_mmu_page *sp;
0e7bc4b9 1423 struct hlist_node *node, *n;
9b7a0325
AK
1424 struct hlist_head *bucket;
1425 unsigned index;
79539cec 1426 u64 entry;
9b7a0325 1427 u64 *spte;
9b7a0325 1428 unsigned offset = offset_in_page(gpa);
0e7bc4b9 1429 unsigned pte_size;
9b7a0325 1430 unsigned page_offset;
0e7bc4b9 1431 unsigned misaligned;
fce0657f 1432 unsigned quadrant;
9b7a0325 1433 int level;
86a5ba02 1434 int flooded = 0;
ac1b714e 1435 int npte;
9b7a0325 1436
da4a00f0 1437 pgprintk("%s: gpa %llx bytes %d\n", __FUNCTION__, gpa, bytes);
d7824fff 1438 mmu_guess_page_from_pte_write(vcpu, gpa, new, bytes);
aaee2c94 1439 spin_lock(&vcpu->kvm->mmu_lock);
eb787d10 1440 kvm_mmu_free_some_pages(vcpu);
4cee5764 1441 ++vcpu->kvm->stat.mmu_pte_write;
c7addb90 1442 kvm_mmu_audit(vcpu, "pre pte write");
ad312c7c 1443 if (gfn == vcpu->arch.last_pt_write_gfn
12b7d28f 1444 && !last_updated_pte_accessed(vcpu)) {
ad312c7c
ZX
1445 ++vcpu->arch.last_pt_write_count;
1446 if (vcpu->arch.last_pt_write_count >= 3)
86a5ba02
AK
1447 flooded = 1;
1448 } else {
ad312c7c
ZX
1449 vcpu->arch.last_pt_write_gfn = gfn;
1450 vcpu->arch.last_pt_write_count = 1;
1451 vcpu->arch.last_pte_updated = NULL;
86a5ba02 1452 }
9b7a0325 1453 index = kvm_page_table_hashfn(gfn) % KVM_NUM_MMU_PAGES;
f05e70ac 1454 bucket = &vcpu->kvm->arch.mmu_page_hash[index];
4db35314
AK
1455 hlist_for_each_entry_safe(sp, node, n, bucket, hash_link) {
1456 if (sp->gfn != gfn || sp->role.metaphysical)
9b7a0325 1457 continue;
4db35314 1458 pte_size = sp->role.glevels == PT32_ROOT_LEVEL ? 4 : 8;
0e7bc4b9 1459 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
e925c5ba 1460 misaligned |= bytes < 4;
86a5ba02 1461 if (misaligned || flooded) {
0e7bc4b9
AK
1462 /*
1463 * Misaligned accesses are too much trouble to fix
1464 * up; also, they usually indicate a page is not used
1465 * as a page table.
86a5ba02
AK
1466 *
1467 * If we're seeing too many writes to a page,
1468 * it may no longer be a page table, or we may be
1469 * forking, in which case it is better to unmap the
1470 * page.
0e7bc4b9
AK
1471 */
1472 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
4db35314
AK
1473 gpa, bytes, sp->role.word);
1474 kvm_mmu_zap_page(vcpu->kvm, sp);
4cee5764 1475 ++vcpu->kvm->stat.mmu_flooded;
0e7bc4b9
AK
1476 continue;
1477 }
9b7a0325 1478 page_offset = offset;
4db35314 1479 level = sp->role.level;
ac1b714e 1480 npte = 1;
4db35314 1481 if (sp->role.glevels == PT32_ROOT_LEVEL) {
ac1b714e
AK
1482 page_offset <<= 1; /* 32->64 */
1483 /*
1484 * A 32-bit pde maps 4MB while the shadow pdes map
1485 * only 2MB. So we need to double the offset again
1486 * and zap two pdes instead of one.
1487 */
1488 if (level == PT32_ROOT_LEVEL) {
6b8d0f9b 1489 page_offset &= ~7; /* kill rounding error */
ac1b714e
AK
1490 page_offset <<= 1;
1491 npte = 2;
1492 }
fce0657f 1493 quadrant = page_offset >> PAGE_SHIFT;
9b7a0325 1494 page_offset &= ~PAGE_MASK;
4db35314 1495 if (quadrant != sp->role.quadrant)
fce0657f 1496 continue;
9b7a0325 1497 }
4db35314 1498 spte = &sp->spt[page_offset / sizeof(*spte)];
ac1b714e 1499 while (npte--) {
79539cec 1500 entry = *spte;
4db35314
AK
1501 mmu_pte_write_zap_pte(vcpu, sp, spte);
1502 mmu_pte_write_new_pte(vcpu, sp, spte, new, bytes,
c7addb90 1503 page_offset & (pte_size - 1));
79539cec 1504 mmu_pte_write_flush_tlb(vcpu, entry, *spte);
ac1b714e 1505 ++spte;
9b7a0325 1506 }
9b7a0325 1507 }
c7addb90 1508 kvm_mmu_audit(vcpu, "post pte write");
aaee2c94 1509 spin_unlock(&vcpu->kvm->mmu_lock);
d7824fff
AK
1510 if (vcpu->arch.update_pte.page) {
1511 kvm_release_page_clean(vcpu->arch.update_pte.page);
1512 vcpu->arch.update_pte.page = NULL;
1513 }
da4a00f0
AK
1514}
1515
a436036b
AK
1516int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
1517{
10589a46
MT
1518 gpa_t gpa;
1519 int r;
a436036b 1520
72dc67a6 1521 down_read(&vcpu->kvm->slots_lock);
10589a46 1522 gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
72dc67a6 1523 up_read(&vcpu->kvm->slots_lock);
10589a46 1524
aaee2c94 1525 spin_lock(&vcpu->kvm->mmu_lock);
10589a46 1526 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
aaee2c94 1527 spin_unlock(&vcpu->kvm->mmu_lock);
10589a46 1528 return r;
a436036b
AK
1529}
1530
22d95b12 1531void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
ebeace86 1532{
f05e70ac 1533 while (vcpu->kvm->arch.n_free_mmu_pages < KVM_REFILL_PAGES) {
4db35314 1534 struct kvm_mmu_page *sp;
ebeace86 1535
f05e70ac 1536 sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
4db35314
AK
1537 struct kvm_mmu_page, link);
1538 kvm_mmu_zap_page(vcpu->kvm, sp);
4cee5764 1539 ++vcpu->kvm->stat.mmu_recycled;
ebeace86
AK
1540 }
1541}
ebeace86 1542
3067714c
AK
1543int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
1544{
1545 int r;
1546 enum emulation_result er;
1547
ad312c7c 1548 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
3067714c
AK
1549 if (r < 0)
1550 goto out;
1551
1552 if (!r) {
1553 r = 1;
1554 goto out;
1555 }
1556
b733bfb5
AK
1557 r = mmu_topup_memory_caches(vcpu);
1558 if (r)
1559 goto out;
1560
3067714c 1561 er = emulate_instruction(vcpu, vcpu->run, cr2, error_code, 0);
3067714c
AK
1562
1563 switch (er) {
1564 case EMULATE_DONE:
1565 return 1;
1566 case EMULATE_DO_MMIO:
1567 ++vcpu->stat.mmio_exits;
1568 return 0;
1569 case EMULATE_FAIL:
1570 kvm_report_emulation_failure(vcpu, "pagetable");
1571 return 1;
1572 default:
1573 BUG();
1574 }
1575out:
3067714c
AK
1576 return r;
1577}
1578EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
1579
6aa8b732
AK
1580static void free_mmu_pages(struct kvm_vcpu *vcpu)
1581{
4db35314 1582 struct kvm_mmu_page *sp;
6aa8b732 1583
f05e70ac
ZX
1584 while (!list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
1585 sp = container_of(vcpu->kvm->arch.active_mmu_pages.next,
4db35314
AK
1586 struct kvm_mmu_page, link);
1587 kvm_mmu_zap_page(vcpu->kvm, sp);
f51234c2 1588 }
ad312c7c 1589 free_page((unsigned long)vcpu->arch.mmu.pae_root);
6aa8b732
AK
1590}
1591
1592static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
1593{
17ac10ad 1594 struct page *page;
6aa8b732
AK
1595 int i;
1596
1597 ASSERT(vcpu);
1598
f05e70ac
ZX
1599 if (vcpu->kvm->arch.n_requested_mmu_pages)
1600 vcpu->kvm->arch.n_free_mmu_pages =
1601 vcpu->kvm->arch.n_requested_mmu_pages;
82ce2c96 1602 else
f05e70ac
ZX
1603 vcpu->kvm->arch.n_free_mmu_pages =
1604 vcpu->kvm->arch.n_alloc_mmu_pages;
17ac10ad
AK
1605 /*
1606 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
1607 * Therefore we need to allocate shadow page tables in the first
1608 * 4GB of memory, which happens to fit the DMA32 zone.
1609 */
1610 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
1611 if (!page)
1612 goto error_1;
ad312c7c 1613 vcpu->arch.mmu.pae_root = page_address(page);
17ac10ad 1614 for (i = 0; i < 4; ++i)
ad312c7c 1615 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 1616
6aa8b732
AK
1617 return 0;
1618
1619error_1:
1620 free_mmu_pages(vcpu);
1621 return -ENOMEM;
1622}
1623
8018c27b 1624int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 1625{
6aa8b732 1626 ASSERT(vcpu);
ad312c7c 1627 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 1628
8018c27b
IM
1629 return alloc_mmu_pages(vcpu);
1630}
6aa8b732 1631
8018c27b
IM
1632int kvm_mmu_setup(struct kvm_vcpu *vcpu)
1633{
1634 ASSERT(vcpu);
ad312c7c 1635 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2c264957 1636
8018c27b 1637 return init_kvm_mmu(vcpu);
6aa8b732
AK
1638}
1639
1640void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
1641{
1642 ASSERT(vcpu);
1643
1644 destroy_kvm_mmu(vcpu);
1645 free_mmu_pages(vcpu);
714b93da 1646 mmu_free_memory_caches(vcpu);
6aa8b732
AK
1647}
1648
90cb0529 1649void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
6aa8b732 1650{
4db35314 1651 struct kvm_mmu_page *sp;
6aa8b732 1652
f05e70ac 1653 list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
6aa8b732
AK
1654 int i;
1655 u64 *pt;
1656
4db35314 1657 if (!test_bit(slot, &sp->slot_bitmap))
6aa8b732
AK
1658 continue;
1659
4db35314 1660 pt = sp->spt;
6aa8b732
AK
1661 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1662 /* avoid RMW */
9647c14c 1663 if (pt[i] & PT_WRITABLE_MASK)
6aa8b732 1664 pt[i] &= ~PT_WRITABLE_MASK;
6aa8b732
AK
1665 }
1666}
37a7d8b0 1667
90cb0529 1668void kvm_mmu_zap_all(struct kvm *kvm)
e0fa826f 1669{
4db35314 1670 struct kvm_mmu_page *sp, *node;
e0fa826f 1671
aaee2c94 1672 spin_lock(&kvm->mmu_lock);
f05e70ac 1673 list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
4db35314 1674 kvm_mmu_zap_page(kvm, sp);
aaee2c94 1675 spin_unlock(&kvm->mmu_lock);
e0fa826f 1676
90cb0529 1677 kvm_flush_remote_tlbs(kvm);
e0fa826f
DL
1678}
1679
b5a33a75
AK
1680void kvm_mmu_module_exit(void)
1681{
1682 if (pte_chain_cache)
1683 kmem_cache_destroy(pte_chain_cache);
1684 if (rmap_desc_cache)
1685 kmem_cache_destroy(rmap_desc_cache);
d3d25b04
AK
1686 if (mmu_page_header_cache)
1687 kmem_cache_destroy(mmu_page_header_cache);
b5a33a75
AK
1688}
1689
1690int kvm_mmu_module_init(void)
1691{
1692 pte_chain_cache = kmem_cache_create("kvm_pte_chain",
1693 sizeof(struct kvm_pte_chain),
20c2df83 1694 0, 0, NULL);
b5a33a75
AK
1695 if (!pte_chain_cache)
1696 goto nomem;
1697 rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
1698 sizeof(struct kvm_rmap_desc),
20c2df83 1699 0, 0, NULL);
b5a33a75
AK
1700 if (!rmap_desc_cache)
1701 goto nomem;
1702
d3d25b04
AK
1703 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
1704 sizeof(struct kvm_mmu_page),
20c2df83 1705 0, 0, NULL);
d3d25b04
AK
1706 if (!mmu_page_header_cache)
1707 goto nomem;
1708
b5a33a75
AK
1709 return 0;
1710
1711nomem:
1712 kvm_mmu_module_exit();
1713 return -ENOMEM;
1714}
1715
3ad82a7e
ZX
1716/*
1717 * Caculate mmu pages needed for kvm.
1718 */
1719unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
1720{
1721 int i;
1722 unsigned int nr_mmu_pages;
1723 unsigned int nr_pages = 0;
1724
1725 for (i = 0; i < kvm->nmemslots; i++)
1726 nr_pages += kvm->memslots[i].npages;
1727
1728 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
1729 nr_mmu_pages = max(nr_mmu_pages,
1730 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
1731
1732 return nr_mmu_pages;
1733}
1734
37a7d8b0
AK
1735#ifdef AUDIT
1736
1737static const char *audit_msg;
1738
1739static gva_t canonicalize(gva_t gva)
1740{
1741#ifdef CONFIG_X86_64
1742 gva = (long long)(gva << 16) >> 16;
1743#endif
1744 return gva;
1745}
1746
1747static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
1748 gva_t va, int level)
1749{
1750 u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
1751 int i;
1752 gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
1753
1754 for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
1755 u64 ent = pt[i];
1756
c7addb90 1757 if (ent == shadow_trap_nonpresent_pte)
37a7d8b0
AK
1758 continue;
1759
1760 va = canonicalize(va);
c7addb90
AK
1761 if (level > 1) {
1762 if (ent == shadow_notrap_nonpresent_pte)
1763 printk(KERN_ERR "audit: (%s) nontrapping pte"
1764 " in nonleaf level: levels %d gva %lx"
1765 " level %d pte %llx\n", audit_msg,
ad312c7c 1766 vcpu->arch.mmu.root_level, va, level, ent);
c7addb90 1767
37a7d8b0 1768 audit_mappings_page(vcpu, ent, va, level - 1);
c7addb90 1769 } else {
ad312c7c 1770 gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, va);
1d28f5f4
AK
1771 struct page *page = gpa_to_page(vcpu, gpa);
1772 hpa_t hpa = page_to_phys(page);
37a7d8b0 1773
c7addb90 1774 if (is_shadow_present_pte(ent)
37a7d8b0 1775 && (ent & PT64_BASE_ADDR_MASK) != hpa)
c7addb90
AK
1776 printk(KERN_ERR "xx audit error: (%s) levels %d"
1777 " gva %lx gpa %llx hpa %llx ent %llx %d\n",
ad312c7c 1778 audit_msg, vcpu->arch.mmu.root_level,
d77c26fc
MD
1779 va, gpa, hpa, ent,
1780 is_shadow_present_pte(ent));
c7addb90
AK
1781 else if (ent == shadow_notrap_nonpresent_pte
1782 && !is_error_hpa(hpa))
1783 printk(KERN_ERR "audit: (%s) notrap shadow,"
1784 " valid guest gva %lx\n", audit_msg, va);
b4231d61 1785 kvm_release_page_clean(page);
c7addb90 1786
37a7d8b0
AK
1787 }
1788 }
1789}
1790
1791static void audit_mappings(struct kvm_vcpu *vcpu)
1792{
1ea252af 1793 unsigned i;
37a7d8b0 1794
ad312c7c
ZX
1795 if (vcpu->arch.mmu.root_level == 4)
1796 audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
37a7d8b0
AK
1797 else
1798 for (i = 0; i < 4; ++i)
ad312c7c 1799 if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
37a7d8b0 1800 audit_mappings_page(vcpu,
ad312c7c 1801 vcpu->arch.mmu.pae_root[i],
37a7d8b0
AK
1802 i << 30,
1803 2);
1804}
1805
1806static int count_rmaps(struct kvm_vcpu *vcpu)
1807{
1808 int nmaps = 0;
1809 int i, j, k;
1810
1811 for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
1812 struct kvm_memory_slot *m = &vcpu->kvm->memslots[i];
1813 struct kvm_rmap_desc *d;
1814
1815 for (j = 0; j < m->npages; ++j) {
290fc38d 1816 unsigned long *rmapp = &m->rmap[j];
37a7d8b0 1817
290fc38d 1818 if (!*rmapp)
37a7d8b0 1819 continue;
290fc38d 1820 if (!(*rmapp & 1)) {
37a7d8b0
AK
1821 ++nmaps;
1822 continue;
1823 }
290fc38d 1824 d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
37a7d8b0
AK
1825 while (d) {
1826 for (k = 0; k < RMAP_EXT; ++k)
1827 if (d->shadow_ptes[k])
1828 ++nmaps;
1829 else
1830 break;
1831 d = d->more;
1832 }
1833 }
1834 }
1835 return nmaps;
1836}
1837
1838static int count_writable_mappings(struct kvm_vcpu *vcpu)
1839{
1840 int nmaps = 0;
4db35314 1841 struct kvm_mmu_page *sp;
37a7d8b0
AK
1842 int i;
1843
f05e70ac 1844 list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
4db35314 1845 u64 *pt = sp->spt;
37a7d8b0 1846
4db35314 1847 if (sp->role.level != PT_PAGE_TABLE_LEVEL)
37a7d8b0
AK
1848 continue;
1849
1850 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
1851 u64 ent = pt[i];
1852
1853 if (!(ent & PT_PRESENT_MASK))
1854 continue;
1855 if (!(ent & PT_WRITABLE_MASK))
1856 continue;
1857 ++nmaps;
1858 }
1859 }
1860 return nmaps;
1861}
1862
1863static void audit_rmap(struct kvm_vcpu *vcpu)
1864{
1865 int n_rmap = count_rmaps(vcpu);
1866 int n_actual = count_writable_mappings(vcpu);
1867
1868 if (n_rmap != n_actual)
1869 printk(KERN_ERR "%s: (%s) rmap %d actual %d\n",
1870 __FUNCTION__, audit_msg, n_rmap, n_actual);
1871}
1872
1873static void audit_write_protection(struct kvm_vcpu *vcpu)
1874{
4db35314 1875 struct kvm_mmu_page *sp;
290fc38d
IE
1876 struct kvm_memory_slot *slot;
1877 unsigned long *rmapp;
1878 gfn_t gfn;
37a7d8b0 1879
f05e70ac 1880 list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
4db35314 1881 if (sp->role.metaphysical)
37a7d8b0
AK
1882 continue;
1883
4db35314
AK
1884 slot = gfn_to_memslot(vcpu->kvm, sp->gfn);
1885 gfn = unalias_gfn(vcpu->kvm, sp->gfn);
290fc38d
IE
1886 rmapp = &slot->rmap[gfn - slot->base_gfn];
1887 if (*rmapp)
37a7d8b0
AK
1888 printk(KERN_ERR "%s: (%s) shadow page has writable"
1889 " mappings: gfn %lx role %x\n",
4db35314
AK
1890 __FUNCTION__, audit_msg, sp->gfn,
1891 sp->role.word);
37a7d8b0
AK
1892 }
1893}
1894
1895static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
1896{
1897 int olddbg = dbg;
1898
1899 dbg = 0;
1900 audit_msg = msg;
1901 audit_rmap(vcpu);
1902 audit_write_protection(vcpu);
1903 audit_mappings(vcpu);
1904 dbg = olddbg;
1905}
1906
1907#endif
This page took 0.279689 seconds and 5 git commands to generate.