Commit | Line | Data |
---|---|---|
6aa8b732 AK |
1 | /* |
2 | * Kernel-based Virtual Machine driver for Linux | |
3 | * | |
4 | * This module enables machines with Intel VT-x extensions to run virtual | |
5 | * machines without emulation or binary translation. | |
6 | * | |
7 | * Copyright (C) 2006 Qumranet, Inc. | |
8 | * | |
9 | * Authors: | |
10 | * Avi Kivity <avi@qumranet.com> | |
11 | * Yaniv Kamay <yaniv@qumranet.com> | |
12 | * | |
13 | * This work is licensed under the terms of the GNU GPL, version 2. See | |
14 | * the COPYING file in the top-level directory. | |
15 | * | |
16 | */ | |
17 | ||
85f455f7 | 18 | #include "irq.h" |
1d737c8a | 19 | #include "mmu.h" |
e495606d | 20 | |
edf88417 | 21 | #include <linux/kvm_host.h> |
6aa8b732 | 22 | #include <linux/module.h> |
9d8f549d | 23 | #include <linux/kernel.h> |
6aa8b732 AK |
24 | #include <linux/mm.h> |
25 | #include <linux/highmem.h> | |
e8edc6e0 | 26 | #include <linux/sched.h> |
c7addb90 | 27 | #include <linux/moduleparam.h> |
229456fc | 28 | #include <linux/ftrace_event.h> |
5fdbf976 | 29 | #include "kvm_cache_regs.h" |
35920a35 | 30 | #include "x86.h" |
e495606d | 31 | |
6aa8b732 | 32 | #include <asm/io.h> |
3b3be0d1 | 33 | #include <asm/desc.h> |
13673a90 | 34 | #include <asm/vmx.h> |
6210e37b | 35 | #include <asm/virtext.h> |
a0861c02 | 36 | #include <asm/mce.h> |
6aa8b732 | 37 | |
229456fc MT |
38 | #include "trace.h" |
39 | ||
4ecac3fd AK |
40 | #define __ex(x) __kvm_handle_fault_on_reboot(x) |
41 | ||
6aa8b732 AK |
42 | MODULE_AUTHOR("Qumranet"); |
43 | MODULE_LICENSE("GPL"); | |
44 | ||
4462d21a | 45 | static int __read_mostly bypass_guest_pf = 1; |
c1f8bc04 | 46 | module_param(bypass_guest_pf, bool, S_IRUGO); |
c7addb90 | 47 | |
4462d21a | 48 | static int __read_mostly enable_vpid = 1; |
736caefe | 49 | module_param_named(vpid, enable_vpid, bool, 0444); |
2384d2b3 | 50 | |
4462d21a | 51 | static int __read_mostly flexpriority_enabled = 1; |
736caefe | 52 | module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO); |
4c9fc8ef | 53 | |
4462d21a | 54 | static int __read_mostly enable_ept = 1; |
736caefe | 55 | module_param_named(ept, enable_ept, bool, S_IRUGO); |
d56f546d | 56 | |
3a624e29 NK |
57 | static int __read_mostly enable_unrestricted_guest = 1; |
58 | module_param_named(unrestricted_guest, | |
59 | enable_unrestricted_guest, bool, S_IRUGO); | |
60 | ||
4462d21a | 61 | static int __read_mostly emulate_invalid_guest_state = 0; |
c1f8bc04 | 62 | module_param(emulate_invalid_guest_state, bool, S_IRUGO); |
04fa4d32 | 63 | |
cdc0e244 AK |
64 | #define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \ |
65 | (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD) | |
66 | #define KVM_GUEST_CR0_MASK \ | |
67 | (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE) | |
68 | #define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \ | |
81231c69 | 69 | (X86_CR0_WP | X86_CR0_NE) |
cdc0e244 AK |
70 | #define KVM_VM_CR0_ALWAYS_ON \ |
71 | (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE) | |
4c38609a AK |
72 | #define KVM_CR4_GUEST_OWNED_BITS \ |
73 | (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \ | |
74 | | X86_CR4_OSXMMEXCPT) | |
75 | ||
cdc0e244 AK |
76 | #define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE) |
77 | #define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE) | |
78 | ||
4b8d54f9 ZE |
79 | /* |
80 | * These 2 parameters are used to config the controls for Pause-Loop Exiting: | |
81 | * ple_gap: upper bound on the amount of time between two successive | |
82 | * executions of PAUSE in a loop. Also indicate if ple enabled. | |
83 | * According to test, this time is usually small than 41 cycles. | |
84 | * ple_window: upper bound on the amount of time a guest is allowed to execute | |
85 | * in a PAUSE loop. Tests indicate that most spinlocks are held for | |
86 | * less than 2^12 cycles | |
87 | * Time is measured based on a counter that runs at the same rate as the TSC, | |
88 | * refer SDM volume 3b section 21.6.13 & 22.1.3. | |
89 | */ | |
90 | #define KVM_VMX_DEFAULT_PLE_GAP 41 | |
91 | #define KVM_VMX_DEFAULT_PLE_WINDOW 4096 | |
92 | static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP; | |
93 | module_param(ple_gap, int, S_IRUGO); | |
94 | ||
95 | static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW; | |
96 | module_param(ple_window, int, S_IRUGO); | |
97 | ||
a2fa3e9f GH |
98 | struct vmcs { |
99 | u32 revision_id; | |
100 | u32 abort; | |
101 | char data[0]; | |
102 | }; | |
103 | ||
26bb0981 AK |
104 | struct shared_msr_entry { |
105 | unsigned index; | |
106 | u64 data; | |
d5696725 | 107 | u64 mask; |
26bb0981 AK |
108 | }; |
109 | ||
a2fa3e9f | 110 | struct vcpu_vmx { |
fb3f0f51 | 111 | struct kvm_vcpu vcpu; |
543e4243 | 112 | struct list_head local_vcpus_link; |
313dbd49 | 113 | unsigned long host_rsp; |
a2fa3e9f | 114 | int launched; |
29bd8a78 | 115 | u8 fail; |
1155f76a | 116 | u32 idt_vectoring_info; |
26bb0981 | 117 | struct shared_msr_entry *guest_msrs; |
a2fa3e9f GH |
118 | int nmsrs; |
119 | int save_nmsrs; | |
a2fa3e9f | 120 | #ifdef CONFIG_X86_64 |
44ea2b17 AK |
121 | u64 msr_host_kernel_gs_base; |
122 | u64 msr_guest_kernel_gs_base; | |
a2fa3e9f GH |
123 | #endif |
124 | struct vmcs *vmcs; | |
125 | struct { | |
126 | int loaded; | |
127 | u16 fs_sel, gs_sel, ldt_sel; | |
152d3f2f LV |
128 | int gs_ldt_reload_needed; |
129 | int fs_reload_needed; | |
d77c26fc | 130 | } host_state; |
9c8cba37 | 131 | struct { |
7ffd92c5 AK |
132 | int vm86_active; |
133 | u8 save_iopl; | |
134 | struct kvm_save_segment { | |
135 | u16 selector; | |
136 | unsigned long base; | |
137 | u32 limit; | |
138 | u32 ar; | |
139 | } tr, es, ds, fs, gs; | |
9c8cba37 AK |
140 | struct { |
141 | bool pending; | |
142 | u8 vector; | |
143 | unsigned rip; | |
144 | } irq; | |
145 | } rmode; | |
2384d2b3 | 146 | int vpid; |
04fa4d32 | 147 | bool emulation_required; |
3b86cd99 JK |
148 | |
149 | /* Support for vnmi-less CPUs */ | |
150 | int soft_vnmi_blocked; | |
151 | ktime_t entry_time; | |
152 | s64 vnmi_blocked_time; | |
a0861c02 | 153 | u32 exit_reason; |
4e47c7a6 SY |
154 | |
155 | bool rdtscp_enabled; | |
a2fa3e9f GH |
156 | }; |
157 | ||
158 | static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu) | |
159 | { | |
fb3f0f51 | 160 | return container_of(vcpu, struct vcpu_vmx, vcpu); |
a2fa3e9f GH |
161 | } |
162 | ||
b7ebfb05 | 163 | static int init_rmode(struct kvm *kvm); |
4e1096d2 | 164 | static u64 construct_eptp(unsigned long root_hpa); |
75880a01 | 165 | |
6aa8b732 AK |
166 | static DEFINE_PER_CPU(struct vmcs *, vmxarea); |
167 | static DEFINE_PER_CPU(struct vmcs *, current_vmcs); | |
543e4243 | 168 | static DEFINE_PER_CPU(struct list_head, vcpus_on_cpu); |
6aa8b732 | 169 | |
3e7c73e9 AK |
170 | static unsigned long *vmx_io_bitmap_a; |
171 | static unsigned long *vmx_io_bitmap_b; | |
5897297b AK |
172 | static unsigned long *vmx_msr_bitmap_legacy; |
173 | static unsigned long *vmx_msr_bitmap_longmode; | |
fdef3ad1 | 174 | |
2384d2b3 SY |
175 | static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS); |
176 | static DEFINE_SPINLOCK(vmx_vpid_lock); | |
177 | ||
1c3d14fe | 178 | static struct vmcs_config { |
6aa8b732 AK |
179 | int size; |
180 | int order; | |
181 | u32 revision_id; | |
1c3d14fe YS |
182 | u32 pin_based_exec_ctrl; |
183 | u32 cpu_based_exec_ctrl; | |
f78e0e2e | 184 | u32 cpu_based_2nd_exec_ctrl; |
1c3d14fe YS |
185 | u32 vmexit_ctrl; |
186 | u32 vmentry_ctrl; | |
187 | } vmcs_config; | |
6aa8b732 | 188 | |
efff9e53 | 189 | static struct vmx_capability { |
d56f546d SY |
190 | u32 ept; |
191 | u32 vpid; | |
192 | } vmx_capability; | |
193 | ||
6aa8b732 AK |
194 | #define VMX_SEGMENT_FIELD(seg) \ |
195 | [VCPU_SREG_##seg] = { \ | |
196 | .selector = GUEST_##seg##_SELECTOR, \ | |
197 | .base = GUEST_##seg##_BASE, \ | |
198 | .limit = GUEST_##seg##_LIMIT, \ | |
199 | .ar_bytes = GUEST_##seg##_AR_BYTES, \ | |
200 | } | |
201 | ||
202 | static struct kvm_vmx_segment_field { | |
203 | unsigned selector; | |
204 | unsigned base; | |
205 | unsigned limit; | |
206 | unsigned ar_bytes; | |
207 | } kvm_vmx_segment_fields[] = { | |
208 | VMX_SEGMENT_FIELD(CS), | |
209 | VMX_SEGMENT_FIELD(DS), | |
210 | VMX_SEGMENT_FIELD(ES), | |
211 | VMX_SEGMENT_FIELD(FS), | |
212 | VMX_SEGMENT_FIELD(GS), | |
213 | VMX_SEGMENT_FIELD(SS), | |
214 | VMX_SEGMENT_FIELD(TR), | |
215 | VMX_SEGMENT_FIELD(LDTR), | |
216 | }; | |
217 | ||
26bb0981 AK |
218 | static u64 host_efer; |
219 | ||
6de4f3ad AK |
220 | static void ept_save_pdptrs(struct kvm_vcpu *vcpu); |
221 | ||
4d56c8a7 AK |
222 | /* |
223 | * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it | |
224 | * away by decrementing the array size. | |
225 | */ | |
6aa8b732 | 226 | static const u32 vmx_msr_index[] = { |
05b3e0c2 | 227 | #ifdef CONFIG_X86_64 |
44ea2b17 | 228 | MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, |
6aa8b732 | 229 | #endif |
4e47c7a6 | 230 | MSR_EFER, MSR_TSC_AUX, MSR_K6_STAR, |
6aa8b732 | 231 | }; |
9d8f549d | 232 | #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index) |
6aa8b732 | 233 | |
6aa8b732 AK |
234 | static inline int is_page_fault(u32 intr_info) |
235 | { | |
236 | return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK | | |
237 | INTR_INFO_VALID_MASK)) == | |
8ab2d2e2 | 238 | (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK); |
6aa8b732 AK |
239 | } |
240 | ||
2ab455cc AL |
241 | static inline int is_no_device(u32 intr_info) |
242 | { | |
243 | return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK | | |
244 | INTR_INFO_VALID_MASK)) == | |
8ab2d2e2 | 245 | (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK); |
2ab455cc AL |
246 | } |
247 | ||
7aa81cc0 AL |
248 | static inline int is_invalid_opcode(u32 intr_info) |
249 | { | |
250 | return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK | | |
251 | INTR_INFO_VALID_MASK)) == | |
8ab2d2e2 | 252 | (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK); |
7aa81cc0 AL |
253 | } |
254 | ||
6aa8b732 AK |
255 | static inline int is_external_interrupt(u32 intr_info) |
256 | { | |
257 | return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK)) | |
258 | == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK); | |
259 | } | |
260 | ||
a0861c02 AK |
261 | static inline int is_machine_check(u32 intr_info) |
262 | { | |
263 | return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK | | |
264 | INTR_INFO_VALID_MASK)) == | |
265 | (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK); | |
266 | } | |
267 | ||
25c5f225 SY |
268 | static inline int cpu_has_vmx_msr_bitmap(void) |
269 | { | |
04547156 | 270 | return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS; |
25c5f225 SY |
271 | } |
272 | ||
6e5d865c YS |
273 | static inline int cpu_has_vmx_tpr_shadow(void) |
274 | { | |
04547156 | 275 | return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW; |
6e5d865c YS |
276 | } |
277 | ||
278 | static inline int vm_need_tpr_shadow(struct kvm *kvm) | |
279 | { | |
04547156 | 280 | return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm)); |
6e5d865c YS |
281 | } |
282 | ||
f78e0e2e SY |
283 | static inline int cpu_has_secondary_exec_ctrls(void) |
284 | { | |
04547156 SY |
285 | return vmcs_config.cpu_based_exec_ctrl & |
286 | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS; | |
f78e0e2e SY |
287 | } |
288 | ||
774ead3a | 289 | static inline bool cpu_has_vmx_virtualize_apic_accesses(void) |
f78e0e2e | 290 | { |
04547156 SY |
291 | return vmcs_config.cpu_based_2nd_exec_ctrl & |
292 | SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES; | |
293 | } | |
294 | ||
295 | static inline bool cpu_has_vmx_flexpriority(void) | |
296 | { | |
297 | return cpu_has_vmx_tpr_shadow() && | |
298 | cpu_has_vmx_virtualize_apic_accesses(); | |
f78e0e2e SY |
299 | } |
300 | ||
e799794e MT |
301 | static inline bool cpu_has_vmx_ept_execute_only(void) |
302 | { | |
303 | return !!(vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT); | |
304 | } | |
305 | ||
306 | static inline bool cpu_has_vmx_eptp_uncacheable(void) | |
307 | { | |
308 | return !!(vmx_capability.ept & VMX_EPTP_UC_BIT); | |
309 | } | |
310 | ||
311 | static inline bool cpu_has_vmx_eptp_writeback(void) | |
312 | { | |
313 | return !!(vmx_capability.ept & VMX_EPTP_WB_BIT); | |
314 | } | |
315 | ||
316 | static inline bool cpu_has_vmx_ept_2m_page(void) | |
317 | { | |
318 | return !!(vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT); | |
319 | } | |
320 | ||
878403b7 SY |
321 | static inline bool cpu_has_vmx_ept_1g_page(void) |
322 | { | |
323 | return !!(vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT); | |
324 | } | |
325 | ||
d56f546d SY |
326 | static inline int cpu_has_vmx_invept_individual_addr(void) |
327 | { | |
04547156 | 328 | return !!(vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT); |
d56f546d SY |
329 | } |
330 | ||
331 | static inline int cpu_has_vmx_invept_context(void) | |
332 | { | |
04547156 | 333 | return !!(vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT); |
d56f546d SY |
334 | } |
335 | ||
336 | static inline int cpu_has_vmx_invept_global(void) | |
337 | { | |
04547156 | 338 | return !!(vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT); |
d56f546d SY |
339 | } |
340 | ||
341 | static inline int cpu_has_vmx_ept(void) | |
342 | { | |
04547156 SY |
343 | return vmcs_config.cpu_based_2nd_exec_ctrl & |
344 | SECONDARY_EXEC_ENABLE_EPT; | |
d56f546d SY |
345 | } |
346 | ||
3a624e29 NK |
347 | static inline int cpu_has_vmx_unrestricted_guest(void) |
348 | { | |
349 | return vmcs_config.cpu_based_2nd_exec_ctrl & | |
350 | SECONDARY_EXEC_UNRESTRICTED_GUEST; | |
351 | } | |
352 | ||
4b8d54f9 ZE |
353 | static inline int cpu_has_vmx_ple(void) |
354 | { | |
355 | return vmcs_config.cpu_based_2nd_exec_ctrl & | |
356 | SECONDARY_EXEC_PAUSE_LOOP_EXITING; | |
357 | } | |
358 | ||
f78e0e2e SY |
359 | static inline int vm_need_virtualize_apic_accesses(struct kvm *kvm) |
360 | { | |
6d3e435e | 361 | return flexpriority_enabled && irqchip_in_kernel(kvm); |
f78e0e2e SY |
362 | } |
363 | ||
2384d2b3 SY |
364 | static inline int cpu_has_vmx_vpid(void) |
365 | { | |
04547156 SY |
366 | return vmcs_config.cpu_based_2nd_exec_ctrl & |
367 | SECONDARY_EXEC_ENABLE_VPID; | |
2384d2b3 SY |
368 | } |
369 | ||
4e47c7a6 SY |
370 | static inline int cpu_has_vmx_rdtscp(void) |
371 | { | |
372 | return vmcs_config.cpu_based_2nd_exec_ctrl & | |
373 | SECONDARY_EXEC_RDTSCP; | |
374 | } | |
375 | ||
f08864b4 SY |
376 | static inline int cpu_has_virtual_nmis(void) |
377 | { | |
378 | return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS; | |
379 | } | |
380 | ||
04547156 SY |
381 | static inline bool report_flexpriority(void) |
382 | { | |
383 | return flexpriority_enabled; | |
384 | } | |
385 | ||
8b9cf98c | 386 | static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr) |
7725f0ba AK |
387 | { |
388 | int i; | |
389 | ||
a2fa3e9f | 390 | for (i = 0; i < vmx->nmsrs; ++i) |
26bb0981 | 391 | if (vmx_msr_index[vmx->guest_msrs[i].index] == msr) |
a75beee6 ED |
392 | return i; |
393 | return -1; | |
394 | } | |
395 | ||
2384d2b3 SY |
396 | static inline void __invvpid(int ext, u16 vpid, gva_t gva) |
397 | { | |
398 | struct { | |
399 | u64 vpid : 16; | |
400 | u64 rsvd : 48; | |
401 | u64 gva; | |
402 | } operand = { vpid, 0, gva }; | |
403 | ||
4ecac3fd | 404 | asm volatile (__ex(ASM_VMX_INVVPID) |
2384d2b3 SY |
405 | /* CF==1 or ZF==1 --> rc = -1 */ |
406 | "; ja 1f ; ud2 ; 1:" | |
407 | : : "a"(&operand), "c"(ext) : "cc", "memory"); | |
408 | } | |
409 | ||
1439442c SY |
410 | static inline void __invept(int ext, u64 eptp, gpa_t gpa) |
411 | { | |
412 | struct { | |
413 | u64 eptp, gpa; | |
414 | } operand = {eptp, gpa}; | |
415 | ||
4ecac3fd | 416 | asm volatile (__ex(ASM_VMX_INVEPT) |
1439442c SY |
417 | /* CF==1 or ZF==1 --> rc = -1 */ |
418 | "; ja 1f ; ud2 ; 1:\n" | |
419 | : : "a" (&operand), "c" (ext) : "cc", "memory"); | |
420 | } | |
421 | ||
26bb0981 | 422 | static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr) |
a75beee6 ED |
423 | { |
424 | int i; | |
425 | ||
8b9cf98c | 426 | i = __find_msr_index(vmx, msr); |
a75beee6 | 427 | if (i >= 0) |
a2fa3e9f | 428 | return &vmx->guest_msrs[i]; |
8b6d44c7 | 429 | return NULL; |
7725f0ba AK |
430 | } |
431 | ||
6aa8b732 AK |
432 | static void vmcs_clear(struct vmcs *vmcs) |
433 | { | |
434 | u64 phys_addr = __pa(vmcs); | |
435 | u8 error; | |
436 | ||
4ecac3fd | 437 | asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0" |
6aa8b732 AK |
438 | : "=g"(error) : "a"(&phys_addr), "m"(phys_addr) |
439 | : "cc", "memory"); | |
440 | if (error) | |
441 | printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n", | |
442 | vmcs, phys_addr); | |
443 | } | |
444 | ||
445 | static void __vcpu_clear(void *arg) | |
446 | { | |
8b9cf98c | 447 | struct vcpu_vmx *vmx = arg; |
d3b2c338 | 448 | int cpu = raw_smp_processor_id(); |
6aa8b732 | 449 | |
8b9cf98c | 450 | if (vmx->vcpu.cpu == cpu) |
a2fa3e9f GH |
451 | vmcs_clear(vmx->vmcs); |
452 | if (per_cpu(current_vmcs, cpu) == vmx->vmcs) | |
6aa8b732 | 453 | per_cpu(current_vmcs, cpu) = NULL; |
ad312c7c | 454 | rdtscll(vmx->vcpu.arch.host_tsc); |
543e4243 AK |
455 | list_del(&vmx->local_vcpus_link); |
456 | vmx->vcpu.cpu = -1; | |
457 | vmx->launched = 0; | |
6aa8b732 AK |
458 | } |
459 | ||
8b9cf98c | 460 | static void vcpu_clear(struct vcpu_vmx *vmx) |
8d0be2b3 | 461 | { |
eae5ecb5 AK |
462 | if (vmx->vcpu.cpu == -1) |
463 | return; | |
8691e5a8 | 464 | smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1); |
8d0be2b3 AK |
465 | } |
466 | ||
2384d2b3 SY |
467 | static inline void vpid_sync_vcpu_all(struct vcpu_vmx *vmx) |
468 | { | |
469 | if (vmx->vpid == 0) | |
470 | return; | |
471 | ||
472 | __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0); | |
473 | } | |
474 | ||
1439442c SY |
475 | static inline void ept_sync_global(void) |
476 | { | |
477 | if (cpu_has_vmx_invept_global()) | |
478 | __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0); | |
479 | } | |
480 | ||
481 | static inline void ept_sync_context(u64 eptp) | |
482 | { | |
089d034e | 483 | if (enable_ept) { |
1439442c SY |
484 | if (cpu_has_vmx_invept_context()) |
485 | __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0); | |
486 | else | |
487 | ept_sync_global(); | |
488 | } | |
489 | } | |
490 | ||
491 | static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa) | |
492 | { | |
089d034e | 493 | if (enable_ept) { |
1439442c SY |
494 | if (cpu_has_vmx_invept_individual_addr()) |
495 | __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR, | |
496 | eptp, gpa); | |
497 | else | |
498 | ept_sync_context(eptp); | |
499 | } | |
500 | } | |
501 | ||
6aa8b732 AK |
502 | static unsigned long vmcs_readl(unsigned long field) |
503 | { | |
504 | unsigned long value; | |
505 | ||
4ecac3fd | 506 | asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX) |
6aa8b732 AK |
507 | : "=a"(value) : "d"(field) : "cc"); |
508 | return value; | |
509 | } | |
510 | ||
511 | static u16 vmcs_read16(unsigned long field) | |
512 | { | |
513 | return vmcs_readl(field); | |
514 | } | |
515 | ||
516 | static u32 vmcs_read32(unsigned long field) | |
517 | { | |
518 | return vmcs_readl(field); | |
519 | } | |
520 | ||
521 | static u64 vmcs_read64(unsigned long field) | |
522 | { | |
05b3e0c2 | 523 | #ifdef CONFIG_X86_64 |
6aa8b732 AK |
524 | return vmcs_readl(field); |
525 | #else | |
526 | return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32); | |
527 | #endif | |
528 | } | |
529 | ||
e52de1b8 AK |
530 | static noinline void vmwrite_error(unsigned long field, unsigned long value) |
531 | { | |
532 | printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n", | |
533 | field, value, vmcs_read32(VM_INSTRUCTION_ERROR)); | |
534 | dump_stack(); | |
535 | } | |
536 | ||
6aa8b732 AK |
537 | static void vmcs_writel(unsigned long field, unsigned long value) |
538 | { | |
539 | u8 error; | |
540 | ||
4ecac3fd | 541 | asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0" |
d77c26fc | 542 | : "=q"(error) : "a"(value), "d"(field) : "cc"); |
e52de1b8 AK |
543 | if (unlikely(error)) |
544 | vmwrite_error(field, value); | |
6aa8b732 AK |
545 | } |
546 | ||
547 | static void vmcs_write16(unsigned long field, u16 value) | |
548 | { | |
549 | vmcs_writel(field, value); | |
550 | } | |
551 | ||
552 | static void vmcs_write32(unsigned long field, u32 value) | |
553 | { | |
554 | vmcs_writel(field, value); | |
555 | } | |
556 | ||
557 | static void vmcs_write64(unsigned long field, u64 value) | |
558 | { | |
6aa8b732 | 559 | vmcs_writel(field, value); |
7682f2d0 | 560 | #ifndef CONFIG_X86_64 |
6aa8b732 AK |
561 | asm volatile (""); |
562 | vmcs_writel(field+1, value >> 32); | |
563 | #endif | |
564 | } | |
565 | ||
2ab455cc AL |
566 | static void vmcs_clear_bits(unsigned long field, u32 mask) |
567 | { | |
568 | vmcs_writel(field, vmcs_readl(field) & ~mask); | |
569 | } | |
570 | ||
571 | static void vmcs_set_bits(unsigned long field, u32 mask) | |
572 | { | |
573 | vmcs_writel(field, vmcs_readl(field) | mask); | |
574 | } | |
575 | ||
abd3f2d6 AK |
576 | static void update_exception_bitmap(struct kvm_vcpu *vcpu) |
577 | { | |
578 | u32 eb; | |
579 | ||
fd7373cc JK |
580 | eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) | |
581 | (1u << NM_VECTOR) | (1u << DB_VECTOR); | |
582 | if ((vcpu->guest_debug & | |
583 | (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) == | |
584 | (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) | |
585 | eb |= 1u << BP_VECTOR; | |
7ffd92c5 | 586 | if (to_vmx(vcpu)->rmode.vm86_active) |
abd3f2d6 | 587 | eb = ~0; |
089d034e | 588 | if (enable_ept) |
1439442c | 589 | eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */ |
02daab21 AK |
590 | if (vcpu->fpu_active) |
591 | eb &= ~(1u << NM_VECTOR); | |
abd3f2d6 AK |
592 | vmcs_write32(EXCEPTION_BITMAP, eb); |
593 | } | |
594 | ||
33ed6329 AK |
595 | static void reload_tss(void) |
596 | { | |
33ed6329 AK |
597 | /* |
598 | * VT restores TR but not its size. Useless. | |
599 | */ | |
600 | struct descriptor_table gdt; | |
a5f61300 | 601 | struct desc_struct *descs; |
33ed6329 | 602 | |
d6e88aec | 603 | kvm_get_gdt(&gdt); |
33ed6329 AK |
604 | descs = (void *)gdt.base; |
605 | descs[GDT_ENTRY_TSS].type = 9; /* available TSS */ | |
606 | load_TR_desc(); | |
33ed6329 AK |
607 | } |
608 | ||
92c0d900 | 609 | static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset) |
2cc51560 | 610 | { |
3a34a881 | 611 | u64 guest_efer; |
51c6cf66 AK |
612 | u64 ignore_bits; |
613 | ||
f6801dff | 614 | guest_efer = vmx->vcpu.arch.efer; |
3a34a881 | 615 | |
51c6cf66 AK |
616 | /* |
617 | * NX is emulated; LMA and LME handled by hardware; SCE meaninless | |
618 | * outside long mode | |
619 | */ | |
620 | ignore_bits = EFER_NX | EFER_SCE; | |
621 | #ifdef CONFIG_X86_64 | |
622 | ignore_bits |= EFER_LMA | EFER_LME; | |
623 | /* SCE is meaningful only in long mode on Intel */ | |
624 | if (guest_efer & EFER_LMA) | |
625 | ignore_bits &= ~(u64)EFER_SCE; | |
626 | #endif | |
51c6cf66 AK |
627 | guest_efer &= ~ignore_bits; |
628 | guest_efer |= host_efer & ignore_bits; | |
26bb0981 | 629 | vmx->guest_msrs[efer_offset].data = guest_efer; |
d5696725 | 630 | vmx->guest_msrs[efer_offset].mask = ~ignore_bits; |
26bb0981 | 631 | return true; |
51c6cf66 AK |
632 | } |
633 | ||
04d2cc77 | 634 | static void vmx_save_host_state(struct kvm_vcpu *vcpu) |
33ed6329 | 635 | { |
04d2cc77 | 636 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
26bb0981 | 637 | int i; |
04d2cc77 | 638 | |
a2fa3e9f | 639 | if (vmx->host_state.loaded) |
33ed6329 AK |
640 | return; |
641 | ||
a2fa3e9f | 642 | vmx->host_state.loaded = 1; |
33ed6329 AK |
643 | /* |
644 | * Set host fs and gs selectors. Unfortunately, 22.2.3 does not | |
645 | * allow segment selectors with cpl > 0 or ti == 1. | |
646 | */ | |
d6e88aec | 647 | vmx->host_state.ldt_sel = kvm_read_ldt(); |
152d3f2f | 648 | vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel; |
d6e88aec | 649 | vmx->host_state.fs_sel = kvm_read_fs(); |
152d3f2f | 650 | if (!(vmx->host_state.fs_sel & 7)) { |
a2fa3e9f | 651 | vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel); |
152d3f2f LV |
652 | vmx->host_state.fs_reload_needed = 0; |
653 | } else { | |
33ed6329 | 654 | vmcs_write16(HOST_FS_SELECTOR, 0); |
152d3f2f | 655 | vmx->host_state.fs_reload_needed = 1; |
33ed6329 | 656 | } |
d6e88aec | 657 | vmx->host_state.gs_sel = kvm_read_gs(); |
a2fa3e9f GH |
658 | if (!(vmx->host_state.gs_sel & 7)) |
659 | vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel); | |
33ed6329 AK |
660 | else { |
661 | vmcs_write16(HOST_GS_SELECTOR, 0); | |
152d3f2f | 662 | vmx->host_state.gs_ldt_reload_needed = 1; |
33ed6329 AK |
663 | } |
664 | ||
665 | #ifdef CONFIG_X86_64 | |
666 | vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE)); | |
667 | vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE)); | |
668 | #else | |
a2fa3e9f GH |
669 | vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel)); |
670 | vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel)); | |
33ed6329 | 671 | #endif |
707c0874 AK |
672 | |
673 | #ifdef CONFIG_X86_64 | |
44ea2b17 AK |
674 | if (is_long_mode(&vmx->vcpu)) { |
675 | rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base); | |
676 | wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base); | |
677 | } | |
707c0874 | 678 | #endif |
26bb0981 AK |
679 | for (i = 0; i < vmx->save_nmsrs; ++i) |
680 | kvm_set_shared_msr(vmx->guest_msrs[i].index, | |
d5696725 AK |
681 | vmx->guest_msrs[i].data, |
682 | vmx->guest_msrs[i].mask); | |
33ed6329 AK |
683 | } |
684 | ||
a9b21b62 | 685 | static void __vmx_load_host_state(struct vcpu_vmx *vmx) |
33ed6329 | 686 | { |
15ad7146 | 687 | unsigned long flags; |
33ed6329 | 688 | |
a2fa3e9f | 689 | if (!vmx->host_state.loaded) |
33ed6329 AK |
690 | return; |
691 | ||
e1beb1d3 | 692 | ++vmx->vcpu.stat.host_state_reload; |
a2fa3e9f | 693 | vmx->host_state.loaded = 0; |
152d3f2f | 694 | if (vmx->host_state.fs_reload_needed) |
d6e88aec | 695 | kvm_load_fs(vmx->host_state.fs_sel); |
152d3f2f | 696 | if (vmx->host_state.gs_ldt_reload_needed) { |
d6e88aec | 697 | kvm_load_ldt(vmx->host_state.ldt_sel); |
33ed6329 AK |
698 | /* |
699 | * If we have to reload gs, we must take care to | |
700 | * preserve our gs base. | |
701 | */ | |
15ad7146 | 702 | local_irq_save(flags); |
d6e88aec | 703 | kvm_load_gs(vmx->host_state.gs_sel); |
33ed6329 AK |
704 | #ifdef CONFIG_X86_64 |
705 | wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE)); | |
706 | #endif | |
15ad7146 | 707 | local_irq_restore(flags); |
33ed6329 | 708 | } |
152d3f2f | 709 | reload_tss(); |
44ea2b17 AK |
710 | #ifdef CONFIG_X86_64 |
711 | if (is_long_mode(&vmx->vcpu)) { | |
712 | rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base); | |
713 | wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base); | |
714 | } | |
715 | #endif | |
33ed6329 AK |
716 | } |
717 | ||
a9b21b62 AK |
718 | static void vmx_load_host_state(struct vcpu_vmx *vmx) |
719 | { | |
720 | preempt_disable(); | |
721 | __vmx_load_host_state(vmx); | |
722 | preempt_enable(); | |
723 | } | |
724 | ||
6aa8b732 AK |
725 | /* |
726 | * Switches to specified vcpu, until a matching vcpu_put(), but assumes | |
727 | * vcpu mutex is already taken. | |
728 | */ | |
15ad7146 | 729 | static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu) |
6aa8b732 | 730 | { |
a2fa3e9f GH |
731 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
732 | u64 phys_addr = __pa(vmx->vmcs); | |
019960ae | 733 | u64 tsc_this, delta, new_offset; |
6aa8b732 | 734 | |
a3d7f85f | 735 | if (vcpu->cpu != cpu) { |
8b9cf98c | 736 | vcpu_clear(vmx); |
2f599714 | 737 | kvm_migrate_timers(vcpu); |
eb5109e3 | 738 | set_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests); |
543e4243 AK |
739 | local_irq_disable(); |
740 | list_add(&vmx->local_vcpus_link, | |
741 | &per_cpu(vcpus_on_cpu, cpu)); | |
742 | local_irq_enable(); | |
a3d7f85f | 743 | } |
6aa8b732 | 744 | |
a2fa3e9f | 745 | if (per_cpu(current_vmcs, cpu) != vmx->vmcs) { |
6aa8b732 AK |
746 | u8 error; |
747 | ||
a2fa3e9f | 748 | per_cpu(current_vmcs, cpu) = vmx->vmcs; |
4ecac3fd | 749 | asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0" |
6aa8b732 AK |
750 | : "=g"(error) : "a"(&phys_addr), "m"(phys_addr) |
751 | : "cc"); | |
752 | if (error) | |
753 | printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n", | |
a2fa3e9f | 754 | vmx->vmcs, phys_addr); |
6aa8b732 AK |
755 | } |
756 | ||
757 | if (vcpu->cpu != cpu) { | |
758 | struct descriptor_table dt; | |
759 | unsigned long sysenter_esp; | |
760 | ||
761 | vcpu->cpu = cpu; | |
762 | /* | |
763 | * Linux uses per-cpu TSS and GDT, so set these when switching | |
764 | * processors. | |
765 | */ | |
d6e88aec AK |
766 | vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */ |
767 | kvm_get_gdt(&dt); | |
6aa8b732 AK |
768 | vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */ |
769 | ||
770 | rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp); | |
771 | vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */ | |
7700270e AK |
772 | |
773 | /* | |
774 | * Make sure the time stamp counter is monotonous. | |
775 | */ | |
776 | rdtscll(tsc_this); | |
019960ae AK |
777 | if (tsc_this < vcpu->arch.host_tsc) { |
778 | delta = vcpu->arch.host_tsc - tsc_this; | |
779 | new_offset = vmcs_read64(TSC_OFFSET) + delta; | |
780 | vmcs_write64(TSC_OFFSET, new_offset); | |
781 | } | |
6aa8b732 | 782 | } |
6aa8b732 AK |
783 | } |
784 | ||
785 | static void vmx_vcpu_put(struct kvm_vcpu *vcpu) | |
786 | { | |
a9b21b62 | 787 | __vmx_load_host_state(to_vmx(vcpu)); |
6aa8b732 AK |
788 | } |
789 | ||
5fd86fcf AK |
790 | static void vmx_fpu_activate(struct kvm_vcpu *vcpu) |
791 | { | |
81231c69 AK |
792 | ulong cr0; |
793 | ||
5fd86fcf AK |
794 | if (vcpu->fpu_active) |
795 | return; | |
796 | vcpu->fpu_active = 1; | |
81231c69 AK |
797 | cr0 = vmcs_readl(GUEST_CR0); |
798 | cr0 &= ~(X86_CR0_TS | X86_CR0_MP); | |
799 | cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP); | |
800 | vmcs_writel(GUEST_CR0, cr0); | |
5fd86fcf | 801 | update_exception_bitmap(vcpu); |
edcafe3c AK |
802 | vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS; |
803 | vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits); | |
5fd86fcf AK |
804 | } |
805 | ||
edcafe3c AK |
806 | static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu); |
807 | ||
5fd86fcf AK |
808 | static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu) |
809 | { | |
edcafe3c | 810 | vmx_decache_cr0_guest_bits(vcpu); |
81231c69 | 811 | vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP); |
5fd86fcf | 812 | update_exception_bitmap(vcpu); |
edcafe3c AK |
813 | vcpu->arch.cr0_guest_owned_bits = 0; |
814 | vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits); | |
815 | vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0); | |
5fd86fcf AK |
816 | } |
817 | ||
6aa8b732 AK |
818 | static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu) |
819 | { | |
345dcaa8 AK |
820 | unsigned long rflags; |
821 | ||
822 | rflags = vmcs_readl(GUEST_RFLAGS); | |
823 | if (to_vmx(vcpu)->rmode.vm86_active) | |
824 | rflags &= ~(unsigned long)(X86_EFLAGS_IOPL | X86_EFLAGS_VM); | |
825 | return rflags; | |
6aa8b732 AK |
826 | } |
827 | ||
828 | static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags) | |
829 | { | |
7ffd92c5 | 830 | if (to_vmx(vcpu)->rmode.vm86_active) |
053de044 | 831 | rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM; |
6aa8b732 AK |
832 | vmcs_writel(GUEST_RFLAGS, rflags); |
833 | } | |
834 | ||
2809f5d2 GC |
835 | static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask) |
836 | { | |
837 | u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO); | |
838 | int ret = 0; | |
839 | ||
840 | if (interruptibility & GUEST_INTR_STATE_STI) | |
841 | ret |= X86_SHADOW_INT_STI; | |
842 | if (interruptibility & GUEST_INTR_STATE_MOV_SS) | |
843 | ret |= X86_SHADOW_INT_MOV_SS; | |
844 | ||
845 | return ret & mask; | |
846 | } | |
847 | ||
848 | static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask) | |
849 | { | |
850 | u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO); | |
851 | u32 interruptibility = interruptibility_old; | |
852 | ||
853 | interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS); | |
854 | ||
855 | if (mask & X86_SHADOW_INT_MOV_SS) | |
856 | interruptibility |= GUEST_INTR_STATE_MOV_SS; | |
857 | if (mask & X86_SHADOW_INT_STI) | |
858 | interruptibility |= GUEST_INTR_STATE_STI; | |
859 | ||
860 | if ((interruptibility != interruptibility_old)) | |
861 | vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility); | |
862 | } | |
863 | ||
6aa8b732 AK |
864 | static void skip_emulated_instruction(struct kvm_vcpu *vcpu) |
865 | { | |
866 | unsigned long rip; | |
6aa8b732 | 867 | |
5fdbf976 | 868 | rip = kvm_rip_read(vcpu); |
6aa8b732 | 869 | rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN); |
5fdbf976 | 870 | kvm_rip_write(vcpu, rip); |
6aa8b732 | 871 | |
2809f5d2 GC |
872 | /* skipping an emulated instruction also counts */ |
873 | vmx_set_interrupt_shadow(vcpu, 0); | |
6aa8b732 AK |
874 | } |
875 | ||
298101da AK |
876 | static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr, |
877 | bool has_error_code, u32 error_code) | |
878 | { | |
77ab6db0 | 879 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
8ab2d2e2 | 880 | u32 intr_info = nr | INTR_INFO_VALID_MASK; |
77ab6db0 | 881 | |
8ab2d2e2 | 882 | if (has_error_code) { |
77ab6db0 | 883 | vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code); |
8ab2d2e2 JK |
884 | intr_info |= INTR_INFO_DELIVER_CODE_MASK; |
885 | } | |
77ab6db0 | 886 | |
7ffd92c5 | 887 | if (vmx->rmode.vm86_active) { |
77ab6db0 JK |
888 | vmx->rmode.irq.pending = true; |
889 | vmx->rmode.irq.vector = nr; | |
890 | vmx->rmode.irq.rip = kvm_rip_read(vcpu); | |
ae0bb3e0 GN |
891 | if (kvm_exception_is_soft(nr)) |
892 | vmx->rmode.irq.rip += | |
893 | vmx->vcpu.arch.event_exit_inst_len; | |
8ab2d2e2 JK |
894 | intr_info |= INTR_TYPE_SOFT_INTR; |
895 | vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info); | |
77ab6db0 JK |
896 | vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1); |
897 | kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1); | |
898 | return; | |
899 | } | |
900 | ||
66fd3f7f GN |
901 | if (kvm_exception_is_soft(nr)) { |
902 | vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, | |
903 | vmx->vcpu.arch.event_exit_inst_len); | |
8ab2d2e2 JK |
904 | intr_info |= INTR_TYPE_SOFT_EXCEPTION; |
905 | } else | |
906 | intr_info |= INTR_TYPE_HARD_EXCEPTION; | |
907 | ||
908 | vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info); | |
298101da AK |
909 | } |
910 | ||
4e47c7a6 SY |
911 | static bool vmx_rdtscp_supported(void) |
912 | { | |
913 | return cpu_has_vmx_rdtscp(); | |
914 | } | |
915 | ||
a75beee6 ED |
916 | /* |
917 | * Swap MSR entry in host/guest MSR entry array. | |
918 | */ | |
8b9cf98c | 919 | static void move_msr_up(struct vcpu_vmx *vmx, int from, int to) |
a75beee6 | 920 | { |
26bb0981 | 921 | struct shared_msr_entry tmp; |
a2fa3e9f GH |
922 | |
923 | tmp = vmx->guest_msrs[to]; | |
924 | vmx->guest_msrs[to] = vmx->guest_msrs[from]; | |
925 | vmx->guest_msrs[from] = tmp; | |
a75beee6 ED |
926 | } |
927 | ||
e38aea3e AK |
928 | /* |
929 | * Set up the vmcs to automatically save and restore system | |
930 | * msrs. Don't touch the 64-bit msrs if the guest is in legacy | |
931 | * mode, as fiddling with msrs is very expensive. | |
932 | */ | |
8b9cf98c | 933 | static void setup_msrs(struct vcpu_vmx *vmx) |
e38aea3e | 934 | { |
26bb0981 | 935 | int save_nmsrs, index; |
5897297b | 936 | unsigned long *msr_bitmap; |
e38aea3e | 937 | |
33f9c505 | 938 | vmx_load_host_state(vmx); |
a75beee6 ED |
939 | save_nmsrs = 0; |
940 | #ifdef CONFIG_X86_64 | |
8b9cf98c | 941 | if (is_long_mode(&vmx->vcpu)) { |
8b9cf98c | 942 | index = __find_msr_index(vmx, MSR_SYSCALL_MASK); |
a75beee6 | 943 | if (index >= 0) |
8b9cf98c RR |
944 | move_msr_up(vmx, index, save_nmsrs++); |
945 | index = __find_msr_index(vmx, MSR_LSTAR); | |
a75beee6 | 946 | if (index >= 0) |
8b9cf98c RR |
947 | move_msr_up(vmx, index, save_nmsrs++); |
948 | index = __find_msr_index(vmx, MSR_CSTAR); | |
a75beee6 | 949 | if (index >= 0) |
8b9cf98c | 950 | move_msr_up(vmx, index, save_nmsrs++); |
4e47c7a6 SY |
951 | index = __find_msr_index(vmx, MSR_TSC_AUX); |
952 | if (index >= 0 && vmx->rdtscp_enabled) | |
953 | move_msr_up(vmx, index, save_nmsrs++); | |
a75beee6 ED |
954 | /* |
955 | * MSR_K6_STAR is only needed on long mode guests, and only | |
956 | * if efer.sce is enabled. | |
957 | */ | |
8b9cf98c | 958 | index = __find_msr_index(vmx, MSR_K6_STAR); |
f6801dff | 959 | if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE)) |
8b9cf98c | 960 | move_msr_up(vmx, index, save_nmsrs++); |
a75beee6 ED |
961 | } |
962 | #endif | |
92c0d900 AK |
963 | index = __find_msr_index(vmx, MSR_EFER); |
964 | if (index >= 0 && update_transition_efer(vmx, index)) | |
26bb0981 | 965 | move_msr_up(vmx, index, save_nmsrs++); |
e38aea3e | 966 | |
26bb0981 | 967 | vmx->save_nmsrs = save_nmsrs; |
5897297b AK |
968 | |
969 | if (cpu_has_vmx_msr_bitmap()) { | |
970 | if (is_long_mode(&vmx->vcpu)) | |
971 | msr_bitmap = vmx_msr_bitmap_longmode; | |
972 | else | |
973 | msr_bitmap = vmx_msr_bitmap_legacy; | |
974 | ||
975 | vmcs_write64(MSR_BITMAP, __pa(msr_bitmap)); | |
976 | } | |
e38aea3e AK |
977 | } |
978 | ||
6aa8b732 AK |
979 | /* |
980 | * reads and returns guest's timestamp counter "register" | |
981 | * guest_tsc = host_tsc + tsc_offset -- 21.3 | |
982 | */ | |
983 | static u64 guest_read_tsc(void) | |
984 | { | |
985 | u64 host_tsc, tsc_offset; | |
986 | ||
987 | rdtscll(host_tsc); | |
988 | tsc_offset = vmcs_read64(TSC_OFFSET); | |
989 | return host_tsc + tsc_offset; | |
990 | } | |
991 | ||
992 | /* | |
993 | * writes 'guest_tsc' into guest's timestamp counter "register" | |
994 | * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc | |
995 | */ | |
53f658b3 | 996 | static void guest_write_tsc(u64 guest_tsc, u64 host_tsc) |
6aa8b732 | 997 | { |
6aa8b732 AK |
998 | vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc); |
999 | } | |
1000 | ||
6aa8b732 AK |
1001 | /* |
1002 | * Reads an msr value (of 'msr_index') into 'pdata'. | |
1003 | * Returns 0 on success, non-0 otherwise. | |
1004 | * Assumes vcpu_load() was already called. | |
1005 | */ | |
1006 | static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata) | |
1007 | { | |
1008 | u64 data; | |
26bb0981 | 1009 | struct shared_msr_entry *msr; |
6aa8b732 AK |
1010 | |
1011 | if (!pdata) { | |
1012 | printk(KERN_ERR "BUG: get_msr called with NULL pdata\n"); | |
1013 | return -EINVAL; | |
1014 | } | |
1015 | ||
1016 | switch (msr_index) { | |
05b3e0c2 | 1017 | #ifdef CONFIG_X86_64 |
6aa8b732 AK |
1018 | case MSR_FS_BASE: |
1019 | data = vmcs_readl(GUEST_FS_BASE); | |
1020 | break; | |
1021 | case MSR_GS_BASE: | |
1022 | data = vmcs_readl(GUEST_GS_BASE); | |
1023 | break; | |
44ea2b17 AK |
1024 | case MSR_KERNEL_GS_BASE: |
1025 | vmx_load_host_state(to_vmx(vcpu)); | |
1026 | data = to_vmx(vcpu)->msr_guest_kernel_gs_base; | |
1027 | break; | |
26bb0981 | 1028 | #endif |
6aa8b732 | 1029 | case MSR_EFER: |
3bab1f5d | 1030 | return kvm_get_msr_common(vcpu, msr_index, pdata); |
af24a4e4 | 1031 | case MSR_IA32_TSC: |
6aa8b732 AK |
1032 | data = guest_read_tsc(); |
1033 | break; | |
1034 | case MSR_IA32_SYSENTER_CS: | |
1035 | data = vmcs_read32(GUEST_SYSENTER_CS); | |
1036 | break; | |
1037 | case MSR_IA32_SYSENTER_EIP: | |
f5b42c33 | 1038 | data = vmcs_readl(GUEST_SYSENTER_EIP); |
6aa8b732 AK |
1039 | break; |
1040 | case MSR_IA32_SYSENTER_ESP: | |
f5b42c33 | 1041 | data = vmcs_readl(GUEST_SYSENTER_ESP); |
6aa8b732 | 1042 | break; |
4e47c7a6 SY |
1043 | case MSR_TSC_AUX: |
1044 | if (!to_vmx(vcpu)->rdtscp_enabled) | |
1045 | return 1; | |
1046 | /* Otherwise falls through */ | |
6aa8b732 | 1047 | default: |
26bb0981 | 1048 | vmx_load_host_state(to_vmx(vcpu)); |
8b9cf98c | 1049 | msr = find_msr_entry(to_vmx(vcpu), msr_index); |
3bab1f5d | 1050 | if (msr) { |
542423b0 | 1051 | vmx_load_host_state(to_vmx(vcpu)); |
3bab1f5d AK |
1052 | data = msr->data; |
1053 | break; | |
6aa8b732 | 1054 | } |
3bab1f5d | 1055 | return kvm_get_msr_common(vcpu, msr_index, pdata); |
6aa8b732 AK |
1056 | } |
1057 | ||
1058 | *pdata = data; | |
1059 | return 0; | |
1060 | } | |
1061 | ||
1062 | /* | |
1063 | * Writes msr value into into the appropriate "register". | |
1064 | * Returns 0 on success, non-0 otherwise. | |
1065 | * Assumes vcpu_load() was already called. | |
1066 | */ | |
1067 | static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data) | |
1068 | { | |
a2fa3e9f | 1069 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
26bb0981 | 1070 | struct shared_msr_entry *msr; |
53f658b3 | 1071 | u64 host_tsc; |
2cc51560 ED |
1072 | int ret = 0; |
1073 | ||
6aa8b732 | 1074 | switch (msr_index) { |
3bab1f5d | 1075 | case MSR_EFER: |
a9b21b62 | 1076 | vmx_load_host_state(vmx); |
2cc51560 | 1077 | ret = kvm_set_msr_common(vcpu, msr_index, data); |
2cc51560 | 1078 | break; |
16175a79 | 1079 | #ifdef CONFIG_X86_64 |
6aa8b732 AK |
1080 | case MSR_FS_BASE: |
1081 | vmcs_writel(GUEST_FS_BASE, data); | |
1082 | break; | |
1083 | case MSR_GS_BASE: | |
1084 | vmcs_writel(GUEST_GS_BASE, data); | |
1085 | break; | |
44ea2b17 AK |
1086 | case MSR_KERNEL_GS_BASE: |
1087 | vmx_load_host_state(vmx); | |
1088 | vmx->msr_guest_kernel_gs_base = data; | |
1089 | break; | |
6aa8b732 AK |
1090 | #endif |
1091 | case MSR_IA32_SYSENTER_CS: | |
1092 | vmcs_write32(GUEST_SYSENTER_CS, data); | |
1093 | break; | |
1094 | case MSR_IA32_SYSENTER_EIP: | |
f5b42c33 | 1095 | vmcs_writel(GUEST_SYSENTER_EIP, data); |
6aa8b732 AK |
1096 | break; |
1097 | case MSR_IA32_SYSENTER_ESP: | |
f5b42c33 | 1098 | vmcs_writel(GUEST_SYSENTER_ESP, data); |
6aa8b732 | 1099 | break; |
af24a4e4 | 1100 | case MSR_IA32_TSC: |
53f658b3 MT |
1101 | rdtscll(host_tsc); |
1102 | guest_write_tsc(data, host_tsc); | |
6aa8b732 | 1103 | break; |
468d472f SY |
1104 | case MSR_IA32_CR_PAT: |
1105 | if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) { | |
1106 | vmcs_write64(GUEST_IA32_PAT, data); | |
1107 | vcpu->arch.pat = data; | |
1108 | break; | |
1109 | } | |
4e47c7a6 SY |
1110 | ret = kvm_set_msr_common(vcpu, msr_index, data); |
1111 | break; | |
1112 | case MSR_TSC_AUX: | |
1113 | if (!vmx->rdtscp_enabled) | |
1114 | return 1; | |
1115 | /* Check reserved bit, higher 32 bits should be zero */ | |
1116 | if ((data >> 32) != 0) | |
1117 | return 1; | |
1118 | /* Otherwise falls through */ | |
6aa8b732 | 1119 | default: |
8b9cf98c | 1120 | msr = find_msr_entry(vmx, msr_index); |
3bab1f5d | 1121 | if (msr) { |
542423b0 | 1122 | vmx_load_host_state(vmx); |
3bab1f5d AK |
1123 | msr->data = data; |
1124 | break; | |
6aa8b732 | 1125 | } |
2cc51560 | 1126 | ret = kvm_set_msr_common(vcpu, msr_index, data); |
6aa8b732 AK |
1127 | } |
1128 | ||
2cc51560 | 1129 | return ret; |
6aa8b732 AK |
1130 | } |
1131 | ||
5fdbf976 | 1132 | static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg) |
6aa8b732 | 1133 | { |
5fdbf976 MT |
1134 | __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail); |
1135 | switch (reg) { | |
1136 | case VCPU_REGS_RSP: | |
1137 | vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP); | |
1138 | break; | |
1139 | case VCPU_REGS_RIP: | |
1140 | vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP); | |
1141 | break; | |
6de4f3ad AK |
1142 | case VCPU_EXREG_PDPTR: |
1143 | if (enable_ept) | |
1144 | ept_save_pdptrs(vcpu); | |
1145 | break; | |
5fdbf976 MT |
1146 | default: |
1147 | break; | |
1148 | } | |
6aa8b732 AK |
1149 | } |
1150 | ||
355be0b9 | 1151 | static void set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg) |
6aa8b732 | 1152 | { |
ae675ef0 JK |
1153 | if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) |
1154 | vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]); | |
1155 | else | |
1156 | vmcs_writel(GUEST_DR7, vcpu->arch.dr7); | |
1157 | ||
abd3f2d6 | 1158 | update_exception_bitmap(vcpu); |
6aa8b732 AK |
1159 | } |
1160 | ||
1161 | static __init int cpu_has_kvm_support(void) | |
1162 | { | |
6210e37b | 1163 | return cpu_has_vmx(); |
6aa8b732 AK |
1164 | } |
1165 | ||
1166 | static __init int vmx_disabled_by_bios(void) | |
1167 | { | |
1168 | u64 msr; | |
1169 | ||
1170 | rdmsrl(MSR_IA32_FEATURE_CONTROL, msr); | |
9ea542fa SY |
1171 | return (msr & (FEATURE_CONTROL_LOCKED | |
1172 | FEATURE_CONTROL_VMXON_ENABLED)) | |
1173 | == FEATURE_CONTROL_LOCKED; | |
62b3ffb8 | 1174 | /* locked but not enabled */ |
6aa8b732 AK |
1175 | } |
1176 | ||
10474ae8 | 1177 | static int hardware_enable(void *garbage) |
6aa8b732 AK |
1178 | { |
1179 | int cpu = raw_smp_processor_id(); | |
1180 | u64 phys_addr = __pa(per_cpu(vmxarea, cpu)); | |
1181 | u64 old; | |
1182 | ||
10474ae8 AG |
1183 | if (read_cr4() & X86_CR4_VMXE) |
1184 | return -EBUSY; | |
1185 | ||
543e4243 | 1186 | INIT_LIST_HEAD(&per_cpu(vcpus_on_cpu, cpu)); |
6aa8b732 | 1187 | rdmsrl(MSR_IA32_FEATURE_CONTROL, old); |
9ea542fa SY |
1188 | if ((old & (FEATURE_CONTROL_LOCKED | |
1189 | FEATURE_CONTROL_VMXON_ENABLED)) | |
1190 | != (FEATURE_CONTROL_LOCKED | | |
1191 | FEATURE_CONTROL_VMXON_ENABLED)) | |
6aa8b732 | 1192 | /* enable and lock */ |
62b3ffb8 | 1193 | wrmsrl(MSR_IA32_FEATURE_CONTROL, old | |
9ea542fa SY |
1194 | FEATURE_CONTROL_LOCKED | |
1195 | FEATURE_CONTROL_VMXON_ENABLED); | |
66aee91a | 1196 | write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */ |
4ecac3fd AK |
1197 | asm volatile (ASM_VMX_VMXON_RAX |
1198 | : : "a"(&phys_addr), "m"(phys_addr) | |
6aa8b732 | 1199 | : "memory", "cc"); |
10474ae8 AG |
1200 | |
1201 | ept_sync_global(); | |
1202 | ||
1203 | return 0; | |
6aa8b732 AK |
1204 | } |
1205 | ||
543e4243 AK |
1206 | static void vmclear_local_vcpus(void) |
1207 | { | |
1208 | int cpu = raw_smp_processor_id(); | |
1209 | struct vcpu_vmx *vmx, *n; | |
1210 | ||
1211 | list_for_each_entry_safe(vmx, n, &per_cpu(vcpus_on_cpu, cpu), | |
1212 | local_vcpus_link) | |
1213 | __vcpu_clear(vmx); | |
1214 | } | |
1215 | ||
710ff4a8 EH |
1216 | |
1217 | /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot() | |
1218 | * tricks. | |
1219 | */ | |
1220 | static void kvm_cpu_vmxoff(void) | |
6aa8b732 | 1221 | { |
4ecac3fd | 1222 | asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc"); |
e693d71b | 1223 | write_cr4(read_cr4() & ~X86_CR4_VMXE); |
6aa8b732 AK |
1224 | } |
1225 | ||
710ff4a8 EH |
1226 | static void hardware_disable(void *garbage) |
1227 | { | |
1228 | vmclear_local_vcpus(); | |
1229 | kvm_cpu_vmxoff(); | |
1230 | } | |
1231 | ||
1c3d14fe | 1232 | static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt, |
d77c26fc | 1233 | u32 msr, u32 *result) |
1c3d14fe YS |
1234 | { |
1235 | u32 vmx_msr_low, vmx_msr_high; | |
1236 | u32 ctl = ctl_min | ctl_opt; | |
1237 | ||
1238 | rdmsr(msr, vmx_msr_low, vmx_msr_high); | |
1239 | ||
1240 | ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */ | |
1241 | ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */ | |
1242 | ||
1243 | /* Ensure minimum (required) set of control bits are supported. */ | |
1244 | if (ctl_min & ~ctl) | |
002c7f7c | 1245 | return -EIO; |
1c3d14fe YS |
1246 | |
1247 | *result = ctl; | |
1248 | return 0; | |
1249 | } | |
1250 | ||
002c7f7c | 1251 | static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf) |
6aa8b732 AK |
1252 | { |
1253 | u32 vmx_msr_low, vmx_msr_high; | |
d56f546d | 1254 | u32 min, opt, min2, opt2; |
1c3d14fe YS |
1255 | u32 _pin_based_exec_control = 0; |
1256 | u32 _cpu_based_exec_control = 0; | |
f78e0e2e | 1257 | u32 _cpu_based_2nd_exec_control = 0; |
1c3d14fe YS |
1258 | u32 _vmexit_control = 0; |
1259 | u32 _vmentry_control = 0; | |
1260 | ||
1261 | min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING; | |
f08864b4 | 1262 | opt = PIN_BASED_VIRTUAL_NMIS; |
1c3d14fe YS |
1263 | if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS, |
1264 | &_pin_based_exec_control) < 0) | |
002c7f7c | 1265 | return -EIO; |
1c3d14fe YS |
1266 | |
1267 | min = CPU_BASED_HLT_EXITING | | |
1268 | #ifdef CONFIG_X86_64 | |
1269 | CPU_BASED_CR8_LOAD_EXITING | | |
1270 | CPU_BASED_CR8_STORE_EXITING | | |
1271 | #endif | |
d56f546d SY |
1272 | CPU_BASED_CR3_LOAD_EXITING | |
1273 | CPU_BASED_CR3_STORE_EXITING | | |
1c3d14fe YS |
1274 | CPU_BASED_USE_IO_BITMAPS | |
1275 | CPU_BASED_MOV_DR_EXITING | | |
a7052897 | 1276 | CPU_BASED_USE_TSC_OFFSETING | |
59708670 SY |
1277 | CPU_BASED_MWAIT_EXITING | |
1278 | CPU_BASED_MONITOR_EXITING | | |
a7052897 | 1279 | CPU_BASED_INVLPG_EXITING; |
f78e0e2e | 1280 | opt = CPU_BASED_TPR_SHADOW | |
25c5f225 | 1281 | CPU_BASED_USE_MSR_BITMAPS | |
f78e0e2e | 1282 | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS; |
1c3d14fe YS |
1283 | if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS, |
1284 | &_cpu_based_exec_control) < 0) | |
002c7f7c | 1285 | return -EIO; |
6e5d865c YS |
1286 | #ifdef CONFIG_X86_64 |
1287 | if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW)) | |
1288 | _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING & | |
1289 | ~CPU_BASED_CR8_STORE_EXITING; | |
1290 | #endif | |
f78e0e2e | 1291 | if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) { |
d56f546d SY |
1292 | min2 = 0; |
1293 | opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES | | |
2384d2b3 | 1294 | SECONDARY_EXEC_WBINVD_EXITING | |
d56f546d | 1295 | SECONDARY_EXEC_ENABLE_VPID | |
3a624e29 | 1296 | SECONDARY_EXEC_ENABLE_EPT | |
4b8d54f9 | 1297 | SECONDARY_EXEC_UNRESTRICTED_GUEST | |
4e47c7a6 SY |
1298 | SECONDARY_EXEC_PAUSE_LOOP_EXITING | |
1299 | SECONDARY_EXEC_RDTSCP; | |
d56f546d SY |
1300 | if (adjust_vmx_controls(min2, opt2, |
1301 | MSR_IA32_VMX_PROCBASED_CTLS2, | |
f78e0e2e SY |
1302 | &_cpu_based_2nd_exec_control) < 0) |
1303 | return -EIO; | |
1304 | } | |
1305 | #ifndef CONFIG_X86_64 | |
1306 | if (!(_cpu_based_2nd_exec_control & | |
1307 | SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) | |
1308 | _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW; | |
1309 | #endif | |
d56f546d | 1310 | if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) { |
a7052897 MT |
1311 | /* CR3 accesses and invlpg don't need to cause VM Exits when EPT |
1312 | enabled */ | |
5fff7d27 GN |
1313 | _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING | |
1314 | CPU_BASED_CR3_STORE_EXITING | | |
1315 | CPU_BASED_INVLPG_EXITING); | |
d56f546d SY |
1316 | rdmsr(MSR_IA32_VMX_EPT_VPID_CAP, |
1317 | vmx_capability.ept, vmx_capability.vpid); | |
1318 | } | |
1c3d14fe YS |
1319 | |
1320 | min = 0; | |
1321 | #ifdef CONFIG_X86_64 | |
1322 | min |= VM_EXIT_HOST_ADDR_SPACE_SIZE; | |
1323 | #endif | |
468d472f | 1324 | opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT; |
1c3d14fe YS |
1325 | if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS, |
1326 | &_vmexit_control) < 0) | |
002c7f7c | 1327 | return -EIO; |
1c3d14fe | 1328 | |
468d472f SY |
1329 | min = 0; |
1330 | opt = VM_ENTRY_LOAD_IA32_PAT; | |
1c3d14fe YS |
1331 | if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS, |
1332 | &_vmentry_control) < 0) | |
002c7f7c | 1333 | return -EIO; |
6aa8b732 | 1334 | |
c68876fd | 1335 | rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high); |
1c3d14fe YS |
1336 | |
1337 | /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */ | |
1338 | if ((vmx_msr_high & 0x1fff) > PAGE_SIZE) | |
002c7f7c | 1339 | return -EIO; |
1c3d14fe YS |
1340 | |
1341 | #ifdef CONFIG_X86_64 | |
1342 | /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */ | |
1343 | if (vmx_msr_high & (1u<<16)) | |
002c7f7c | 1344 | return -EIO; |
1c3d14fe YS |
1345 | #endif |
1346 | ||
1347 | /* Require Write-Back (WB) memory type for VMCS accesses. */ | |
1348 | if (((vmx_msr_high >> 18) & 15) != 6) | |
002c7f7c | 1349 | return -EIO; |
1c3d14fe | 1350 | |
002c7f7c YS |
1351 | vmcs_conf->size = vmx_msr_high & 0x1fff; |
1352 | vmcs_conf->order = get_order(vmcs_config.size); | |
1353 | vmcs_conf->revision_id = vmx_msr_low; | |
1c3d14fe | 1354 | |
002c7f7c YS |
1355 | vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control; |
1356 | vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control; | |
f78e0e2e | 1357 | vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control; |
002c7f7c YS |
1358 | vmcs_conf->vmexit_ctrl = _vmexit_control; |
1359 | vmcs_conf->vmentry_ctrl = _vmentry_control; | |
1c3d14fe YS |
1360 | |
1361 | return 0; | |
c68876fd | 1362 | } |
6aa8b732 AK |
1363 | |
1364 | static struct vmcs *alloc_vmcs_cpu(int cpu) | |
1365 | { | |
1366 | int node = cpu_to_node(cpu); | |
1367 | struct page *pages; | |
1368 | struct vmcs *vmcs; | |
1369 | ||
6484eb3e | 1370 | pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order); |
6aa8b732 AK |
1371 | if (!pages) |
1372 | return NULL; | |
1373 | vmcs = page_address(pages); | |
1c3d14fe YS |
1374 | memset(vmcs, 0, vmcs_config.size); |
1375 | vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */ | |
6aa8b732 AK |
1376 | return vmcs; |
1377 | } | |
1378 | ||
1379 | static struct vmcs *alloc_vmcs(void) | |
1380 | { | |
d3b2c338 | 1381 | return alloc_vmcs_cpu(raw_smp_processor_id()); |
6aa8b732 AK |
1382 | } |
1383 | ||
1384 | static void free_vmcs(struct vmcs *vmcs) | |
1385 | { | |
1c3d14fe | 1386 | free_pages((unsigned long)vmcs, vmcs_config.order); |
6aa8b732 AK |
1387 | } |
1388 | ||
39959588 | 1389 | static void free_kvm_area(void) |
6aa8b732 AK |
1390 | { |
1391 | int cpu; | |
1392 | ||
3230bb47 | 1393 | for_each_possible_cpu(cpu) { |
6aa8b732 | 1394 | free_vmcs(per_cpu(vmxarea, cpu)); |
3230bb47 ZA |
1395 | per_cpu(vmxarea, cpu) = NULL; |
1396 | } | |
6aa8b732 AK |
1397 | } |
1398 | ||
6aa8b732 AK |
1399 | static __init int alloc_kvm_area(void) |
1400 | { | |
1401 | int cpu; | |
1402 | ||
3230bb47 | 1403 | for_each_possible_cpu(cpu) { |
6aa8b732 AK |
1404 | struct vmcs *vmcs; |
1405 | ||
1406 | vmcs = alloc_vmcs_cpu(cpu); | |
1407 | if (!vmcs) { | |
1408 | free_kvm_area(); | |
1409 | return -ENOMEM; | |
1410 | } | |
1411 | ||
1412 | per_cpu(vmxarea, cpu) = vmcs; | |
1413 | } | |
1414 | return 0; | |
1415 | } | |
1416 | ||
1417 | static __init int hardware_setup(void) | |
1418 | { | |
002c7f7c YS |
1419 | if (setup_vmcs_config(&vmcs_config) < 0) |
1420 | return -EIO; | |
50a37eb4 JR |
1421 | |
1422 | if (boot_cpu_has(X86_FEATURE_NX)) | |
1423 | kvm_enable_efer_bits(EFER_NX); | |
1424 | ||
93ba03c2 SY |
1425 | if (!cpu_has_vmx_vpid()) |
1426 | enable_vpid = 0; | |
1427 | ||
3a624e29 | 1428 | if (!cpu_has_vmx_ept()) { |
93ba03c2 | 1429 | enable_ept = 0; |
3a624e29 NK |
1430 | enable_unrestricted_guest = 0; |
1431 | } | |
1432 | ||
1433 | if (!cpu_has_vmx_unrestricted_guest()) | |
1434 | enable_unrestricted_guest = 0; | |
93ba03c2 SY |
1435 | |
1436 | if (!cpu_has_vmx_flexpriority()) | |
1437 | flexpriority_enabled = 0; | |
1438 | ||
95ba8273 GN |
1439 | if (!cpu_has_vmx_tpr_shadow()) |
1440 | kvm_x86_ops->update_cr8_intercept = NULL; | |
1441 | ||
54dee993 MT |
1442 | if (enable_ept && !cpu_has_vmx_ept_2m_page()) |
1443 | kvm_disable_largepages(); | |
1444 | ||
4b8d54f9 ZE |
1445 | if (!cpu_has_vmx_ple()) |
1446 | ple_gap = 0; | |
1447 | ||
6aa8b732 AK |
1448 | return alloc_kvm_area(); |
1449 | } | |
1450 | ||
1451 | static __exit void hardware_unsetup(void) | |
1452 | { | |
1453 | free_kvm_area(); | |
1454 | } | |
1455 | ||
6aa8b732 AK |
1456 | static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save) |
1457 | { | |
1458 | struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg]; | |
1459 | ||
6af11b9e | 1460 | if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) { |
6aa8b732 AK |
1461 | vmcs_write16(sf->selector, save->selector); |
1462 | vmcs_writel(sf->base, save->base); | |
1463 | vmcs_write32(sf->limit, save->limit); | |
1464 | vmcs_write32(sf->ar_bytes, save->ar); | |
1465 | } else { | |
1466 | u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK) | |
1467 | << AR_DPL_SHIFT; | |
1468 | vmcs_write32(sf->ar_bytes, 0x93 | dpl); | |
1469 | } | |
1470 | } | |
1471 | ||
1472 | static void enter_pmode(struct kvm_vcpu *vcpu) | |
1473 | { | |
1474 | unsigned long flags; | |
a89a8fb9 | 1475 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
6aa8b732 | 1476 | |
a89a8fb9 | 1477 | vmx->emulation_required = 1; |
7ffd92c5 | 1478 | vmx->rmode.vm86_active = 0; |
6aa8b732 | 1479 | |
7ffd92c5 AK |
1480 | vmcs_writel(GUEST_TR_BASE, vmx->rmode.tr.base); |
1481 | vmcs_write32(GUEST_TR_LIMIT, vmx->rmode.tr.limit); | |
1482 | vmcs_write32(GUEST_TR_AR_BYTES, vmx->rmode.tr.ar); | |
6aa8b732 AK |
1483 | |
1484 | flags = vmcs_readl(GUEST_RFLAGS); | |
053de044 | 1485 | flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM); |
7ffd92c5 | 1486 | flags |= (vmx->rmode.save_iopl << IOPL_SHIFT); |
6aa8b732 AK |
1487 | vmcs_writel(GUEST_RFLAGS, flags); |
1488 | ||
66aee91a RR |
1489 | vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) | |
1490 | (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME)); | |
6aa8b732 AK |
1491 | |
1492 | update_exception_bitmap(vcpu); | |
1493 | ||
a89a8fb9 MG |
1494 | if (emulate_invalid_guest_state) |
1495 | return; | |
1496 | ||
7ffd92c5 AK |
1497 | fix_pmode_dataseg(VCPU_SREG_ES, &vmx->rmode.es); |
1498 | fix_pmode_dataseg(VCPU_SREG_DS, &vmx->rmode.ds); | |
1499 | fix_pmode_dataseg(VCPU_SREG_GS, &vmx->rmode.gs); | |
1500 | fix_pmode_dataseg(VCPU_SREG_FS, &vmx->rmode.fs); | |
6aa8b732 AK |
1501 | |
1502 | vmcs_write16(GUEST_SS_SELECTOR, 0); | |
1503 | vmcs_write32(GUEST_SS_AR_BYTES, 0x93); | |
1504 | ||
1505 | vmcs_write16(GUEST_CS_SELECTOR, | |
1506 | vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK); | |
1507 | vmcs_write32(GUEST_CS_AR_BYTES, 0x9b); | |
1508 | } | |
1509 | ||
d77c26fc | 1510 | static gva_t rmode_tss_base(struct kvm *kvm) |
6aa8b732 | 1511 | { |
bfc6d222 | 1512 | if (!kvm->arch.tss_addr) { |
bc6678a3 MT |
1513 | struct kvm_memslots *slots; |
1514 | gfn_t base_gfn; | |
1515 | ||
1516 | slots = rcu_dereference(kvm->memslots); | |
1517 | base_gfn = kvm->memslots->memslots[0].base_gfn + | |
46a26bf5 | 1518 | kvm->memslots->memslots[0].npages - 3; |
cbc94022 IE |
1519 | return base_gfn << PAGE_SHIFT; |
1520 | } | |
bfc6d222 | 1521 | return kvm->arch.tss_addr; |
6aa8b732 AK |
1522 | } |
1523 | ||
1524 | static void fix_rmode_seg(int seg, struct kvm_save_segment *save) | |
1525 | { | |
1526 | struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg]; | |
1527 | ||
1528 | save->selector = vmcs_read16(sf->selector); | |
1529 | save->base = vmcs_readl(sf->base); | |
1530 | save->limit = vmcs_read32(sf->limit); | |
1531 | save->ar = vmcs_read32(sf->ar_bytes); | |
15b00f32 JK |
1532 | vmcs_write16(sf->selector, save->base >> 4); |
1533 | vmcs_write32(sf->base, save->base & 0xfffff); | |
6aa8b732 AK |
1534 | vmcs_write32(sf->limit, 0xffff); |
1535 | vmcs_write32(sf->ar_bytes, 0xf3); | |
1536 | } | |
1537 | ||
1538 | static void enter_rmode(struct kvm_vcpu *vcpu) | |
1539 | { | |
1540 | unsigned long flags; | |
a89a8fb9 | 1541 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
6aa8b732 | 1542 | |
3a624e29 NK |
1543 | if (enable_unrestricted_guest) |
1544 | return; | |
1545 | ||
a89a8fb9 | 1546 | vmx->emulation_required = 1; |
7ffd92c5 | 1547 | vmx->rmode.vm86_active = 1; |
6aa8b732 | 1548 | |
7ffd92c5 | 1549 | vmx->rmode.tr.base = vmcs_readl(GUEST_TR_BASE); |
6aa8b732 AK |
1550 | vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm)); |
1551 | ||
7ffd92c5 | 1552 | vmx->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT); |
6aa8b732 AK |
1553 | vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1); |
1554 | ||
7ffd92c5 | 1555 | vmx->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES); |
6aa8b732 AK |
1556 | vmcs_write32(GUEST_TR_AR_BYTES, 0x008b); |
1557 | ||
1558 | flags = vmcs_readl(GUEST_RFLAGS); | |
7ffd92c5 | 1559 | vmx->rmode.save_iopl |
ad312c7c | 1560 | = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT; |
6aa8b732 | 1561 | |
053de044 | 1562 | flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM; |
6aa8b732 AK |
1563 | |
1564 | vmcs_writel(GUEST_RFLAGS, flags); | |
66aee91a | 1565 | vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME); |
6aa8b732 AK |
1566 | update_exception_bitmap(vcpu); |
1567 | ||
a89a8fb9 MG |
1568 | if (emulate_invalid_guest_state) |
1569 | goto continue_rmode; | |
1570 | ||
6aa8b732 AK |
1571 | vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4); |
1572 | vmcs_write32(GUEST_SS_LIMIT, 0xffff); | |
1573 | vmcs_write32(GUEST_SS_AR_BYTES, 0xf3); | |
1574 | ||
1575 | vmcs_write32(GUEST_CS_AR_BYTES, 0xf3); | |
abacf8df | 1576 | vmcs_write32(GUEST_CS_LIMIT, 0xffff); |
8cb5b033 AK |
1577 | if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000) |
1578 | vmcs_writel(GUEST_CS_BASE, 0xf0000); | |
6aa8b732 AK |
1579 | vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4); |
1580 | ||
7ffd92c5 AK |
1581 | fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.es); |
1582 | fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.ds); | |
1583 | fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.gs); | |
1584 | fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.fs); | |
75880a01 | 1585 | |
a89a8fb9 | 1586 | continue_rmode: |
8668a3c4 | 1587 | kvm_mmu_reset_context(vcpu); |
b7ebfb05 | 1588 | init_rmode(vcpu->kvm); |
6aa8b732 AK |
1589 | } |
1590 | ||
401d10de AS |
1591 | static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer) |
1592 | { | |
1593 | struct vcpu_vmx *vmx = to_vmx(vcpu); | |
26bb0981 AK |
1594 | struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER); |
1595 | ||
1596 | if (!msr) | |
1597 | return; | |
401d10de | 1598 | |
44ea2b17 AK |
1599 | /* |
1600 | * Force kernel_gs_base reloading before EFER changes, as control | |
1601 | * of this msr depends on is_long_mode(). | |
1602 | */ | |
1603 | vmx_load_host_state(to_vmx(vcpu)); | |
f6801dff | 1604 | vcpu->arch.efer = efer; |
401d10de AS |
1605 | if (efer & EFER_LMA) { |
1606 | vmcs_write32(VM_ENTRY_CONTROLS, | |
1607 | vmcs_read32(VM_ENTRY_CONTROLS) | | |
1608 | VM_ENTRY_IA32E_MODE); | |
1609 | msr->data = efer; | |
1610 | } else { | |
1611 | vmcs_write32(VM_ENTRY_CONTROLS, | |
1612 | vmcs_read32(VM_ENTRY_CONTROLS) & | |
1613 | ~VM_ENTRY_IA32E_MODE); | |
1614 | ||
1615 | msr->data = efer & ~EFER_LME; | |
1616 | } | |
1617 | setup_msrs(vmx); | |
1618 | } | |
1619 | ||
05b3e0c2 | 1620 | #ifdef CONFIG_X86_64 |
6aa8b732 AK |
1621 | |
1622 | static void enter_lmode(struct kvm_vcpu *vcpu) | |
1623 | { | |
1624 | u32 guest_tr_ar; | |
1625 | ||
1626 | guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES); | |
1627 | if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) { | |
1628 | printk(KERN_DEBUG "%s: tss fixup for long mode. \n", | |
b8688d51 | 1629 | __func__); |
6aa8b732 AK |
1630 | vmcs_write32(GUEST_TR_AR_BYTES, |
1631 | (guest_tr_ar & ~AR_TYPE_MASK) | |
1632 | | AR_TYPE_BUSY_64_TSS); | |
1633 | } | |
f6801dff AK |
1634 | vcpu->arch.efer |= EFER_LMA; |
1635 | vmx_set_efer(vcpu, vcpu->arch.efer); | |
6aa8b732 AK |
1636 | } |
1637 | ||
1638 | static void exit_lmode(struct kvm_vcpu *vcpu) | |
1639 | { | |
f6801dff | 1640 | vcpu->arch.efer &= ~EFER_LMA; |
6aa8b732 AK |
1641 | |
1642 | vmcs_write32(VM_ENTRY_CONTROLS, | |
1643 | vmcs_read32(VM_ENTRY_CONTROLS) | |
1e4e6e00 | 1644 | & ~VM_ENTRY_IA32E_MODE); |
6aa8b732 AK |
1645 | } |
1646 | ||
1647 | #endif | |
1648 | ||
2384d2b3 SY |
1649 | static void vmx_flush_tlb(struct kvm_vcpu *vcpu) |
1650 | { | |
1651 | vpid_sync_vcpu_all(to_vmx(vcpu)); | |
089d034e | 1652 | if (enable_ept) |
4e1096d2 | 1653 | ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa)); |
2384d2b3 SY |
1654 | } |
1655 | ||
e8467fda AK |
1656 | static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu) |
1657 | { | |
1658 | ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits; | |
1659 | ||
1660 | vcpu->arch.cr0 &= ~cr0_guest_owned_bits; | |
1661 | vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits; | |
1662 | } | |
1663 | ||
25c4c276 | 1664 | static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu) |
399badf3 | 1665 | { |
fc78f519 AK |
1666 | ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits; |
1667 | ||
1668 | vcpu->arch.cr4 &= ~cr4_guest_owned_bits; | |
1669 | vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits; | |
399badf3 AK |
1670 | } |
1671 | ||
1439442c SY |
1672 | static void ept_load_pdptrs(struct kvm_vcpu *vcpu) |
1673 | { | |
6de4f3ad AK |
1674 | if (!test_bit(VCPU_EXREG_PDPTR, |
1675 | (unsigned long *)&vcpu->arch.regs_dirty)) | |
1676 | return; | |
1677 | ||
1439442c | 1678 | if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) { |
1439442c SY |
1679 | vmcs_write64(GUEST_PDPTR0, vcpu->arch.pdptrs[0]); |
1680 | vmcs_write64(GUEST_PDPTR1, vcpu->arch.pdptrs[1]); | |
1681 | vmcs_write64(GUEST_PDPTR2, vcpu->arch.pdptrs[2]); | |
1682 | vmcs_write64(GUEST_PDPTR3, vcpu->arch.pdptrs[3]); | |
1683 | } | |
1684 | } | |
1685 | ||
8f5d549f AK |
1686 | static void ept_save_pdptrs(struct kvm_vcpu *vcpu) |
1687 | { | |
1688 | if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) { | |
1689 | vcpu->arch.pdptrs[0] = vmcs_read64(GUEST_PDPTR0); | |
1690 | vcpu->arch.pdptrs[1] = vmcs_read64(GUEST_PDPTR1); | |
1691 | vcpu->arch.pdptrs[2] = vmcs_read64(GUEST_PDPTR2); | |
1692 | vcpu->arch.pdptrs[3] = vmcs_read64(GUEST_PDPTR3); | |
1693 | } | |
6de4f3ad AK |
1694 | |
1695 | __set_bit(VCPU_EXREG_PDPTR, | |
1696 | (unsigned long *)&vcpu->arch.regs_avail); | |
1697 | __set_bit(VCPU_EXREG_PDPTR, | |
1698 | (unsigned long *)&vcpu->arch.regs_dirty); | |
8f5d549f AK |
1699 | } |
1700 | ||
1439442c SY |
1701 | static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4); |
1702 | ||
1703 | static void ept_update_paging_mode_cr0(unsigned long *hw_cr0, | |
1704 | unsigned long cr0, | |
1705 | struct kvm_vcpu *vcpu) | |
1706 | { | |
1707 | if (!(cr0 & X86_CR0_PG)) { | |
1708 | /* From paging/starting to nonpaging */ | |
1709 | vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, | |
65267ea1 | 1710 | vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) | |
1439442c SY |
1711 | (CPU_BASED_CR3_LOAD_EXITING | |
1712 | CPU_BASED_CR3_STORE_EXITING)); | |
1713 | vcpu->arch.cr0 = cr0; | |
fc78f519 | 1714 | vmx_set_cr4(vcpu, kvm_read_cr4(vcpu)); |
1439442c SY |
1715 | } else if (!is_paging(vcpu)) { |
1716 | /* From nonpaging to paging */ | |
1717 | vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, | |
65267ea1 | 1718 | vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) & |
1439442c SY |
1719 | ~(CPU_BASED_CR3_LOAD_EXITING | |
1720 | CPU_BASED_CR3_STORE_EXITING)); | |
1721 | vcpu->arch.cr0 = cr0; | |
fc78f519 | 1722 | vmx_set_cr4(vcpu, kvm_read_cr4(vcpu)); |
1439442c | 1723 | } |
95eb84a7 SY |
1724 | |
1725 | if (!(cr0 & X86_CR0_WP)) | |
1726 | *hw_cr0 &= ~X86_CR0_WP; | |
1439442c SY |
1727 | } |
1728 | ||
6aa8b732 AK |
1729 | static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0) |
1730 | { | |
7ffd92c5 | 1731 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
3a624e29 NK |
1732 | unsigned long hw_cr0; |
1733 | ||
1734 | if (enable_unrestricted_guest) | |
1735 | hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST) | |
1736 | | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST; | |
1737 | else | |
1738 | hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON; | |
1439442c | 1739 | |
7ffd92c5 | 1740 | if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE)) |
6aa8b732 AK |
1741 | enter_pmode(vcpu); |
1742 | ||
7ffd92c5 | 1743 | if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE)) |
6aa8b732 AK |
1744 | enter_rmode(vcpu); |
1745 | ||
05b3e0c2 | 1746 | #ifdef CONFIG_X86_64 |
f6801dff | 1747 | if (vcpu->arch.efer & EFER_LME) { |
707d92fa | 1748 | if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) |
6aa8b732 | 1749 | enter_lmode(vcpu); |
707d92fa | 1750 | if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) |
6aa8b732 AK |
1751 | exit_lmode(vcpu); |
1752 | } | |
1753 | #endif | |
1754 | ||
089d034e | 1755 | if (enable_ept) |
1439442c SY |
1756 | ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu); |
1757 | ||
02daab21 | 1758 | if (!vcpu->fpu_active) |
81231c69 | 1759 | hw_cr0 |= X86_CR0_TS | X86_CR0_MP; |
02daab21 | 1760 | |
6aa8b732 | 1761 | vmcs_writel(CR0_READ_SHADOW, cr0); |
1439442c | 1762 | vmcs_writel(GUEST_CR0, hw_cr0); |
ad312c7c | 1763 | vcpu->arch.cr0 = cr0; |
6aa8b732 AK |
1764 | } |
1765 | ||
1439442c SY |
1766 | static u64 construct_eptp(unsigned long root_hpa) |
1767 | { | |
1768 | u64 eptp; | |
1769 | ||
1770 | /* TODO write the value reading from MSR */ | |
1771 | eptp = VMX_EPT_DEFAULT_MT | | |
1772 | VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT; | |
1773 | eptp |= (root_hpa & PAGE_MASK); | |
1774 | ||
1775 | return eptp; | |
1776 | } | |
1777 | ||
6aa8b732 AK |
1778 | static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3) |
1779 | { | |
1439442c SY |
1780 | unsigned long guest_cr3; |
1781 | u64 eptp; | |
1782 | ||
1783 | guest_cr3 = cr3; | |
089d034e | 1784 | if (enable_ept) { |
1439442c SY |
1785 | eptp = construct_eptp(cr3); |
1786 | vmcs_write64(EPT_POINTER, eptp); | |
1439442c | 1787 | guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 : |
b927a3ce | 1788 | vcpu->kvm->arch.ept_identity_map_addr; |
7c93be44 | 1789 | ept_load_pdptrs(vcpu); |
1439442c SY |
1790 | } |
1791 | ||
2384d2b3 | 1792 | vmx_flush_tlb(vcpu); |
1439442c | 1793 | vmcs_writel(GUEST_CR3, guest_cr3); |
6aa8b732 AK |
1794 | } |
1795 | ||
1796 | static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4) | |
1797 | { | |
7ffd92c5 | 1798 | unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ? |
1439442c SY |
1799 | KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON); |
1800 | ||
ad312c7c | 1801 | vcpu->arch.cr4 = cr4; |
bc23008b AK |
1802 | if (enable_ept) { |
1803 | if (!is_paging(vcpu)) { | |
1804 | hw_cr4 &= ~X86_CR4_PAE; | |
1805 | hw_cr4 |= X86_CR4_PSE; | |
1806 | } else if (!(cr4 & X86_CR4_PAE)) { | |
1807 | hw_cr4 &= ~X86_CR4_PAE; | |
1808 | } | |
1809 | } | |
1439442c SY |
1810 | |
1811 | vmcs_writel(CR4_READ_SHADOW, cr4); | |
1812 | vmcs_writel(GUEST_CR4, hw_cr4); | |
6aa8b732 AK |
1813 | } |
1814 | ||
6aa8b732 AK |
1815 | static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg) |
1816 | { | |
1817 | struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg]; | |
1818 | ||
1819 | return vmcs_readl(sf->base); | |
1820 | } | |
1821 | ||
1822 | static void vmx_get_segment(struct kvm_vcpu *vcpu, | |
1823 | struct kvm_segment *var, int seg) | |
1824 | { | |
1825 | struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg]; | |
1826 | u32 ar; | |
1827 | ||
1828 | var->base = vmcs_readl(sf->base); | |
1829 | var->limit = vmcs_read32(sf->limit); | |
1830 | var->selector = vmcs_read16(sf->selector); | |
1831 | ar = vmcs_read32(sf->ar_bytes); | |
9fd4a3b7 | 1832 | if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state) |
6aa8b732 AK |
1833 | ar = 0; |
1834 | var->type = ar & 15; | |
1835 | var->s = (ar >> 4) & 1; | |
1836 | var->dpl = (ar >> 5) & 3; | |
1837 | var->present = (ar >> 7) & 1; | |
1838 | var->avl = (ar >> 12) & 1; | |
1839 | var->l = (ar >> 13) & 1; | |
1840 | var->db = (ar >> 14) & 1; | |
1841 | var->g = (ar >> 15) & 1; | |
1842 | var->unusable = (ar >> 16) & 1; | |
1843 | } | |
1844 | ||
2e4d2653 IE |
1845 | static int vmx_get_cpl(struct kvm_vcpu *vcpu) |
1846 | { | |
3eeb3288 | 1847 | if (!is_protmode(vcpu)) |
2e4d2653 IE |
1848 | return 0; |
1849 | ||
1850 | if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */ | |
1851 | return 3; | |
1852 | ||
eab4b8aa | 1853 | return vmcs_read16(GUEST_CS_SELECTOR) & 3; |
2e4d2653 IE |
1854 | } |
1855 | ||
653e3108 | 1856 | static u32 vmx_segment_access_rights(struct kvm_segment *var) |
6aa8b732 | 1857 | { |
6aa8b732 AK |
1858 | u32 ar; |
1859 | ||
653e3108 | 1860 | if (var->unusable) |
6aa8b732 AK |
1861 | ar = 1 << 16; |
1862 | else { | |
1863 | ar = var->type & 15; | |
1864 | ar |= (var->s & 1) << 4; | |
1865 | ar |= (var->dpl & 3) << 5; | |
1866 | ar |= (var->present & 1) << 7; | |
1867 | ar |= (var->avl & 1) << 12; | |
1868 | ar |= (var->l & 1) << 13; | |
1869 | ar |= (var->db & 1) << 14; | |
1870 | ar |= (var->g & 1) << 15; | |
1871 | } | |
f7fbf1fd UL |
1872 | if (ar == 0) /* a 0 value means unusable */ |
1873 | ar = AR_UNUSABLE_MASK; | |
653e3108 AK |
1874 | |
1875 | return ar; | |
1876 | } | |
1877 | ||
1878 | static void vmx_set_segment(struct kvm_vcpu *vcpu, | |
1879 | struct kvm_segment *var, int seg) | |
1880 | { | |
7ffd92c5 | 1881 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
653e3108 AK |
1882 | struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg]; |
1883 | u32 ar; | |
1884 | ||
7ffd92c5 AK |
1885 | if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) { |
1886 | vmx->rmode.tr.selector = var->selector; | |
1887 | vmx->rmode.tr.base = var->base; | |
1888 | vmx->rmode.tr.limit = var->limit; | |
1889 | vmx->rmode.tr.ar = vmx_segment_access_rights(var); | |
653e3108 AK |
1890 | return; |
1891 | } | |
1892 | vmcs_writel(sf->base, var->base); | |
1893 | vmcs_write32(sf->limit, var->limit); | |
1894 | vmcs_write16(sf->selector, var->selector); | |
7ffd92c5 | 1895 | if (vmx->rmode.vm86_active && var->s) { |
653e3108 AK |
1896 | /* |
1897 | * Hack real-mode segments into vm86 compatibility. | |
1898 | */ | |
1899 | if (var->base == 0xffff0000 && var->selector == 0xf000) | |
1900 | vmcs_writel(sf->base, 0xf0000); | |
1901 | ar = 0xf3; | |
1902 | } else | |
1903 | ar = vmx_segment_access_rights(var); | |
3a624e29 NK |
1904 | |
1905 | /* | |
1906 | * Fix the "Accessed" bit in AR field of segment registers for older | |
1907 | * qemu binaries. | |
1908 | * IA32 arch specifies that at the time of processor reset the | |
1909 | * "Accessed" bit in the AR field of segment registers is 1. And qemu | |
1910 | * is setting it to 0 in the usedland code. This causes invalid guest | |
1911 | * state vmexit when "unrestricted guest" mode is turned on. | |
1912 | * Fix for this setup issue in cpu_reset is being pushed in the qemu | |
1913 | * tree. Newer qemu binaries with that qemu fix would not need this | |
1914 | * kvm hack. | |
1915 | */ | |
1916 | if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR)) | |
1917 | ar |= 0x1; /* Accessed */ | |
1918 | ||
6aa8b732 AK |
1919 | vmcs_write32(sf->ar_bytes, ar); |
1920 | } | |
1921 | ||
6aa8b732 AK |
1922 | static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l) |
1923 | { | |
1924 | u32 ar = vmcs_read32(GUEST_CS_AR_BYTES); | |
1925 | ||
1926 | *db = (ar >> 14) & 1; | |
1927 | *l = (ar >> 13) & 1; | |
1928 | } | |
1929 | ||
1930 | static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt) | |
1931 | { | |
1932 | dt->limit = vmcs_read32(GUEST_IDTR_LIMIT); | |
1933 | dt->base = vmcs_readl(GUEST_IDTR_BASE); | |
1934 | } | |
1935 | ||
1936 | static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt) | |
1937 | { | |
1938 | vmcs_write32(GUEST_IDTR_LIMIT, dt->limit); | |
1939 | vmcs_writel(GUEST_IDTR_BASE, dt->base); | |
1940 | } | |
1941 | ||
1942 | static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt) | |
1943 | { | |
1944 | dt->limit = vmcs_read32(GUEST_GDTR_LIMIT); | |
1945 | dt->base = vmcs_readl(GUEST_GDTR_BASE); | |
1946 | } | |
1947 | ||
1948 | static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt) | |
1949 | { | |
1950 | vmcs_write32(GUEST_GDTR_LIMIT, dt->limit); | |
1951 | vmcs_writel(GUEST_GDTR_BASE, dt->base); | |
1952 | } | |
1953 | ||
648dfaa7 MG |
1954 | static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg) |
1955 | { | |
1956 | struct kvm_segment var; | |
1957 | u32 ar; | |
1958 | ||
1959 | vmx_get_segment(vcpu, &var, seg); | |
1960 | ar = vmx_segment_access_rights(&var); | |
1961 | ||
1962 | if (var.base != (var.selector << 4)) | |
1963 | return false; | |
1964 | if (var.limit != 0xffff) | |
1965 | return false; | |
1966 | if (ar != 0xf3) | |
1967 | return false; | |
1968 | ||
1969 | return true; | |
1970 | } | |
1971 | ||
1972 | static bool code_segment_valid(struct kvm_vcpu *vcpu) | |
1973 | { | |
1974 | struct kvm_segment cs; | |
1975 | unsigned int cs_rpl; | |
1976 | ||
1977 | vmx_get_segment(vcpu, &cs, VCPU_SREG_CS); | |
1978 | cs_rpl = cs.selector & SELECTOR_RPL_MASK; | |
1979 | ||
1872a3f4 AK |
1980 | if (cs.unusable) |
1981 | return false; | |
648dfaa7 MG |
1982 | if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK)) |
1983 | return false; | |
1984 | if (!cs.s) | |
1985 | return false; | |
1872a3f4 | 1986 | if (cs.type & AR_TYPE_WRITEABLE_MASK) { |
648dfaa7 MG |
1987 | if (cs.dpl > cs_rpl) |
1988 | return false; | |
1872a3f4 | 1989 | } else { |
648dfaa7 MG |
1990 | if (cs.dpl != cs_rpl) |
1991 | return false; | |
1992 | } | |
1993 | if (!cs.present) | |
1994 | return false; | |
1995 | ||
1996 | /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */ | |
1997 | return true; | |
1998 | } | |
1999 | ||
2000 | static bool stack_segment_valid(struct kvm_vcpu *vcpu) | |
2001 | { | |
2002 | struct kvm_segment ss; | |
2003 | unsigned int ss_rpl; | |
2004 | ||
2005 | vmx_get_segment(vcpu, &ss, VCPU_SREG_SS); | |
2006 | ss_rpl = ss.selector & SELECTOR_RPL_MASK; | |
2007 | ||
1872a3f4 AK |
2008 | if (ss.unusable) |
2009 | return true; | |
2010 | if (ss.type != 3 && ss.type != 7) | |
648dfaa7 MG |
2011 | return false; |
2012 | if (!ss.s) | |
2013 | return false; | |
2014 | if (ss.dpl != ss_rpl) /* DPL != RPL */ | |
2015 | return false; | |
2016 | if (!ss.present) | |
2017 | return false; | |
2018 | ||
2019 | return true; | |
2020 | } | |
2021 | ||
2022 | static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg) | |
2023 | { | |
2024 | struct kvm_segment var; | |
2025 | unsigned int rpl; | |
2026 | ||
2027 | vmx_get_segment(vcpu, &var, seg); | |
2028 | rpl = var.selector & SELECTOR_RPL_MASK; | |
2029 | ||
1872a3f4 AK |
2030 | if (var.unusable) |
2031 | return true; | |
648dfaa7 MG |
2032 | if (!var.s) |
2033 | return false; | |
2034 | if (!var.present) | |
2035 | return false; | |
2036 | if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) { | |
2037 | if (var.dpl < rpl) /* DPL < RPL */ | |
2038 | return false; | |
2039 | } | |
2040 | ||
2041 | /* TODO: Add other members to kvm_segment_field to allow checking for other access | |
2042 | * rights flags | |
2043 | */ | |
2044 | return true; | |
2045 | } | |
2046 | ||
2047 | static bool tr_valid(struct kvm_vcpu *vcpu) | |
2048 | { | |
2049 | struct kvm_segment tr; | |
2050 | ||
2051 | vmx_get_segment(vcpu, &tr, VCPU_SREG_TR); | |
2052 | ||
1872a3f4 AK |
2053 | if (tr.unusable) |
2054 | return false; | |
648dfaa7 MG |
2055 | if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */ |
2056 | return false; | |
1872a3f4 | 2057 | if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */ |
648dfaa7 MG |
2058 | return false; |
2059 | if (!tr.present) | |
2060 | return false; | |
2061 | ||
2062 | return true; | |
2063 | } | |
2064 | ||
2065 | static bool ldtr_valid(struct kvm_vcpu *vcpu) | |
2066 | { | |
2067 | struct kvm_segment ldtr; | |
2068 | ||
2069 | vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR); | |
2070 | ||
1872a3f4 AK |
2071 | if (ldtr.unusable) |
2072 | return true; | |
648dfaa7 MG |
2073 | if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */ |
2074 | return false; | |
2075 | if (ldtr.type != 2) | |
2076 | return false; | |
2077 | if (!ldtr.present) | |
2078 | return false; | |
2079 | ||
2080 | return true; | |
2081 | } | |
2082 | ||
2083 | static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu) | |
2084 | { | |
2085 | struct kvm_segment cs, ss; | |
2086 | ||
2087 | vmx_get_segment(vcpu, &cs, VCPU_SREG_CS); | |
2088 | vmx_get_segment(vcpu, &ss, VCPU_SREG_SS); | |
2089 | ||
2090 | return ((cs.selector & SELECTOR_RPL_MASK) == | |
2091 | (ss.selector & SELECTOR_RPL_MASK)); | |
2092 | } | |
2093 | ||
2094 | /* | |
2095 | * Check if guest state is valid. Returns true if valid, false if | |
2096 | * not. | |
2097 | * We assume that registers are always usable | |
2098 | */ | |
2099 | static bool guest_state_valid(struct kvm_vcpu *vcpu) | |
2100 | { | |
2101 | /* real mode guest state checks */ | |
3eeb3288 | 2102 | if (!is_protmode(vcpu)) { |
648dfaa7 MG |
2103 | if (!rmode_segment_valid(vcpu, VCPU_SREG_CS)) |
2104 | return false; | |
2105 | if (!rmode_segment_valid(vcpu, VCPU_SREG_SS)) | |
2106 | return false; | |
2107 | if (!rmode_segment_valid(vcpu, VCPU_SREG_DS)) | |
2108 | return false; | |
2109 | if (!rmode_segment_valid(vcpu, VCPU_SREG_ES)) | |
2110 | return false; | |
2111 | if (!rmode_segment_valid(vcpu, VCPU_SREG_FS)) | |
2112 | return false; | |
2113 | if (!rmode_segment_valid(vcpu, VCPU_SREG_GS)) | |
2114 | return false; | |
2115 | } else { | |
2116 | /* protected mode guest state checks */ | |
2117 | if (!cs_ss_rpl_check(vcpu)) | |
2118 | return false; | |
2119 | if (!code_segment_valid(vcpu)) | |
2120 | return false; | |
2121 | if (!stack_segment_valid(vcpu)) | |
2122 | return false; | |
2123 | if (!data_segment_valid(vcpu, VCPU_SREG_DS)) | |
2124 | return false; | |
2125 | if (!data_segment_valid(vcpu, VCPU_SREG_ES)) | |
2126 | return false; | |
2127 | if (!data_segment_valid(vcpu, VCPU_SREG_FS)) | |
2128 | return false; | |
2129 | if (!data_segment_valid(vcpu, VCPU_SREG_GS)) | |
2130 | return false; | |
2131 | if (!tr_valid(vcpu)) | |
2132 | return false; | |
2133 | if (!ldtr_valid(vcpu)) | |
2134 | return false; | |
2135 | } | |
2136 | /* TODO: | |
2137 | * - Add checks on RIP | |
2138 | * - Add checks on RFLAGS | |
2139 | */ | |
2140 | ||
2141 | return true; | |
2142 | } | |
2143 | ||
d77c26fc | 2144 | static int init_rmode_tss(struct kvm *kvm) |
6aa8b732 | 2145 | { |
6aa8b732 | 2146 | gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT; |
195aefde | 2147 | u16 data = 0; |
10589a46 | 2148 | int ret = 0; |
195aefde | 2149 | int r; |
6aa8b732 | 2150 | |
195aefde IE |
2151 | r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE); |
2152 | if (r < 0) | |
10589a46 | 2153 | goto out; |
195aefde | 2154 | data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE; |
464d17c8 SY |
2155 | r = kvm_write_guest_page(kvm, fn++, &data, |
2156 | TSS_IOPB_BASE_OFFSET, sizeof(u16)); | |
195aefde | 2157 | if (r < 0) |
10589a46 | 2158 | goto out; |
195aefde IE |
2159 | r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE); |
2160 | if (r < 0) | |
10589a46 | 2161 | goto out; |
195aefde IE |
2162 | r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE); |
2163 | if (r < 0) | |
10589a46 | 2164 | goto out; |
195aefde | 2165 | data = ~0; |
10589a46 MT |
2166 | r = kvm_write_guest_page(kvm, fn, &data, |
2167 | RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1, | |
2168 | sizeof(u8)); | |
195aefde | 2169 | if (r < 0) |
10589a46 MT |
2170 | goto out; |
2171 | ||
2172 | ret = 1; | |
2173 | out: | |
10589a46 | 2174 | return ret; |
6aa8b732 AK |
2175 | } |
2176 | ||
b7ebfb05 SY |
2177 | static int init_rmode_identity_map(struct kvm *kvm) |
2178 | { | |
2179 | int i, r, ret; | |
2180 | pfn_t identity_map_pfn; | |
2181 | u32 tmp; | |
2182 | ||
089d034e | 2183 | if (!enable_ept) |
b7ebfb05 SY |
2184 | return 1; |
2185 | if (unlikely(!kvm->arch.ept_identity_pagetable)) { | |
2186 | printk(KERN_ERR "EPT: identity-mapping pagetable " | |
2187 | "haven't been allocated!\n"); | |
2188 | return 0; | |
2189 | } | |
2190 | if (likely(kvm->arch.ept_identity_pagetable_done)) | |
2191 | return 1; | |
2192 | ret = 0; | |
b927a3ce | 2193 | identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT; |
b7ebfb05 SY |
2194 | r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE); |
2195 | if (r < 0) | |
2196 | goto out; | |
2197 | /* Set up identity-mapping pagetable for EPT in real mode */ | |
2198 | for (i = 0; i < PT32_ENT_PER_PAGE; i++) { | |
2199 | tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER | | |
2200 | _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE); | |
2201 | r = kvm_write_guest_page(kvm, identity_map_pfn, | |
2202 | &tmp, i * sizeof(tmp), sizeof(tmp)); | |
2203 | if (r < 0) | |
2204 | goto out; | |
2205 | } | |
2206 | kvm->arch.ept_identity_pagetable_done = true; | |
2207 | ret = 1; | |
2208 | out: | |
2209 | return ret; | |
2210 | } | |
2211 | ||
6aa8b732 AK |
2212 | static void seg_setup(int seg) |
2213 | { | |
2214 | struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg]; | |
3a624e29 | 2215 | unsigned int ar; |
6aa8b732 AK |
2216 | |
2217 | vmcs_write16(sf->selector, 0); | |
2218 | vmcs_writel(sf->base, 0); | |
2219 | vmcs_write32(sf->limit, 0xffff); | |
3a624e29 NK |
2220 | if (enable_unrestricted_guest) { |
2221 | ar = 0x93; | |
2222 | if (seg == VCPU_SREG_CS) | |
2223 | ar |= 0x08; /* code segment */ | |
2224 | } else | |
2225 | ar = 0xf3; | |
2226 | ||
2227 | vmcs_write32(sf->ar_bytes, ar); | |
6aa8b732 AK |
2228 | } |
2229 | ||
f78e0e2e SY |
2230 | static int alloc_apic_access_page(struct kvm *kvm) |
2231 | { | |
2232 | struct kvm_userspace_memory_region kvm_userspace_mem; | |
2233 | int r = 0; | |
2234 | ||
79fac95e | 2235 | mutex_lock(&kvm->slots_lock); |
bfc6d222 | 2236 | if (kvm->arch.apic_access_page) |
f78e0e2e SY |
2237 | goto out; |
2238 | kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT; | |
2239 | kvm_userspace_mem.flags = 0; | |
2240 | kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL; | |
2241 | kvm_userspace_mem.memory_size = PAGE_SIZE; | |
2242 | r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0); | |
2243 | if (r) | |
2244 | goto out; | |
72dc67a6 | 2245 | |
bfc6d222 | 2246 | kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00); |
f78e0e2e | 2247 | out: |
79fac95e | 2248 | mutex_unlock(&kvm->slots_lock); |
f78e0e2e SY |
2249 | return r; |
2250 | } | |
2251 | ||
b7ebfb05 SY |
2252 | static int alloc_identity_pagetable(struct kvm *kvm) |
2253 | { | |
2254 | struct kvm_userspace_memory_region kvm_userspace_mem; | |
2255 | int r = 0; | |
2256 | ||
79fac95e | 2257 | mutex_lock(&kvm->slots_lock); |
b7ebfb05 SY |
2258 | if (kvm->arch.ept_identity_pagetable) |
2259 | goto out; | |
2260 | kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT; | |
2261 | kvm_userspace_mem.flags = 0; | |
b927a3ce SY |
2262 | kvm_userspace_mem.guest_phys_addr = |
2263 | kvm->arch.ept_identity_map_addr; | |
b7ebfb05 SY |
2264 | kvm_userspace_mem.memory_size = PAGE_SIZE; |
2265 | r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0); | |
2266 | if (r) | |
2267 | goto out; | |
2268 | ||
b7ebfb05 | 2269 | kvm->arch.ept_identity_pagetable = gfn_to_page(kvm, |
b927a3ce | 2270 | kvm->arch.ept_identity_map_addr >> PAGE_SHIFT); |
b7ebfb05 | 2271 | out: |
79fac95e | 2272 | mutex_unlock(&kvm->slots_lock); |
b7ebfb05 SY |
2273 | return r; |
2274 | } | |
2275 | ||
2384d2b3 SY |
2276 | static void allocate_vpid(struct vcpu_vmx *vmx) |
2277 | { | |
2278 | int vpid; | |
2279 | ||
2280 | vmx->vpid = 0; | |
919818ab | 2281 | if (!enable_vpid) |
2384d2b3 SY |
2282 | return; |
2283 | spin_lock(&vmx_vpid_lock); | |
2284 | vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS); | |
2285 | if (vpid < VMX_NR_VPIDS) { | |
2286 | vmx->vpid = vpid; | |
2287 | __set_bit(vpid, vmx_vpid_bitmap); | |
2288 | } | |
2289 | spin_unlock(&vmx_vpid_lock); | |
2290 | } | |
2291 | ||
5897297b | 2292 | static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr) |
25c5f225 | 2293 | { |
3e7c73e9 | 2294 | int f = sizeof(unsigned long); |
25c5f225 SY |
2295 | |
2296 | if (!cpu_has_vmx_msr_bitmap()) | |
2297 | return; | |
2298 | ||
2299 | /* | |
2300 | * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals | |
2301 | * have the write-low and read-high bitmap offsets the wrong way round. | |
2302 | * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff. | |
2303 | */ | |
25c5f225 | 2304 | if (msr <= 0x1fff) { |
3e7c73e9 AK |
2305 | __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */ |
2306 | __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */ | |
25c5f225 SY |
2307 | } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) { |
2308 | msr &= 0x1fff; | |
3e7c73e9 AK |
2309 | __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */ |
2310 | __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */ | |
25c5f225 | 2311 | } |
25c5f225 SY |
2312 | } |
2313 | ||
5897297b AK |
2314 | static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only) |
2315 | { | |
2316 | if (!longmode_only) | |
2317 | __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr); | |
2318 | __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr); | |
2319 | } | |
2320 | ||
6aa8b732 AK |
2321 | /* |
2322 | * Sets up the vmcs for emulated real mode. | |
2323 | */ | |
8b9cf98c | 2324 | static int vmx_vcpu_setup(struct vcpu_vmx *vmx) |
6aa8b732 | 2325 | { |
468d472f | 2326 | u32 host_sysenter_cs, msr_low, msr_high; |
6aa8b732 | 2327 | u32 junk; |
53f658b3 | 2328 | u64 host_pat, tsc_this, tsc_base; |
6aa8b732 AK |
2329 | unsigned long a; |
2330 | struct descriptor_table dt; | |
2331 | int i; | |
cd2276a7 | 2332 | unsigned long kvm_vmx_return; |
6e5d865c | 2333 | u32 exec_control; |
6aa8b732 | 2334 | |
6aa8b732 | 2335 | /* I/O */ |
3e7c73e9 AK |
2336 | vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a)); |
2337 | vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b)); | |
6aa8b732 | 2338 | |
25c5f225 | 2339 | if (cpu_has_vmx_msr_bitmap()) |
5897297b | 2340 | vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy)); |
25c5f225 | 2341 | |
6aa8b732 AK |
2342 | vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */ |
2343 | ||
6aa8b732 | 2344 | /* Control */ |
1c3d14fe YS |
2345 | vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, |
2346 | vmcs_config.pin_based_exec_ctrl); | |
6e5d865c YS |
2347 | |
2348 | exec_control = vmcs_config.cpu_based_exec_ctrl; | |
2349 | if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) { | |
2350 | exec_control &= ~CPU_BASED_TPR_SHADOW; | |
2351 | #ifdef CONFIG_X86_64 | |
2352 | exec_control |= CPU_BASED_CR8_STORE_EXITING | | |
2353 | CPU_BASED_CR8_LOAD_EXITING; | |
2354 | #endif | |
2355 | } | |
089d034e | 2356 | if (!enable_ept) |
d56f546d | 2357 | exec_control |= CPU_BASED_CR3_STORE_EXITING | |
83dbc83a MT |
2358 | CPU_BASED_CR3_LOAD_EXITING | |
2359 | CPU_BASED_INVLPG_EXITING; | |
6e5d865c | 2360 | vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control); |
6aa8b732 | 2361 | |
83ff3b9d SY |
2362 | if (cpu_has_secondary_exec_ctrls()) { |
2363 | exec_control = vmcs_config.cpu_based_2nd_exec_ctrl; | |
2364 | if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm)) | |
2365 | exec_control &= | |
2366 | ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES; | |
2384d2b3 SY |
2367 | if (vmx->vpid == 0) |
2368 | exec_control &= ~SECONDARY_EXEC_ENABLE_VPID; | |
046d8710 | 2369 | if (!enable_ept) { |
d56f546d | 2370 | exec_control &= ~SECONDARY_EXEC_ENABLE_EPT; |
046d8710 SY |
2371 | enable_unrestricted_guest = 0; |
2372 | } | |
3a624e29 NK |
2373 | if (!enable_unrestricted_guest) |
2374 | exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST; | |
4b8d54f9 ZE |
2375 | if (!ple_gap) |
2376 | exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING; | |
83ff3b9d SY |
2377 | vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control); |
2378 | } | |
f78e0e2e | 2379 | |
4b8d54f9 ZE |
2380 | if (ple_gap) { |
2381 | vmcs_write32(PLE_GAP, ple_gap); | |
2382 | vmcs_write32(PLE_WINDOW, ple_window); | |
2383 | } | |
2384 | ||
c7addb90 AK |
2385 | vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf); |
2386 | vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf); | |
6aa8b732 AK |
2387 | vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */ |
2388 | ||
2389 | vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */ | |
2390 | vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */ | |
2391 | vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */ | |
2392 | ||
2393 | vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */ | |
2394 | vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */ | |
2395 | vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */ | |
d6e88aec AK |
2396 | vmcs_write16(HOST_FS_SELECTOR, kvm_read_fs()); /* 22.2.4 */ |
2397 | vmcs_write16(HOST_GS_SELECTOR, kvm_read_gs()); /* 22.2.4 */ | |
6aa8b732 | 2398 | vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */ |
05b3e0c2 | 2399 | #ifdef CONFIG_X86_64 |
6aa8b732 AK |
2400 | rdmsrl(MSR_FS_BASE, a); |
2401 | vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */ | |
2402 | rdmsrl(MSR_GS_BASE, a); | |
2403 | vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */ | |
2404 | #else | |
2405 | vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */ | |
2406 | vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */ | |
2407 | #endif | |
2408 | ||
2409 | vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */ | |
2410 | ||
d6e88aec | 2411 | kvm_get_idt(&dt); |
6aa8b732 AK |
2412 | vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */ |
2413 | ||
d77c26fc | 2414 | asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return)); |
cd2276a7 | 2415 | vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */ |
2cc51560 ED |
2416 | vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0); |
2417 | vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0); | |
2418 | vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0); | |
6aa8b732 AK |
2419 | |
2420 | rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk); | |
2421 | vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs); | |
2422 | rdmsrl(MSR_IA32_SYSENTER_ESP, a); | |
2423 | vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */ | |
2424 | rdmsrl(MSR_IA32_SYSENTER_EIP, a); | |
2425 | vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */ | |
2426 | ||
468d472f SY |
2427 | if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) { |
2428 | rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high); | |
2429 | host_pat = msr_low | ((u64) msr_high << 32); | |
2430 | vmcs_write64(HOST_IA32_PAT, host_pat); | |
2431 | } | |
2432 | if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) { | |
2433 | rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high); | |
2434 | host_pat = msr_low | ((u64) msr_high << 32); | |
2435 | /* Write the default value follow host pat */ | |
2436 | vmcs_write64(GUEST_IA32_PAT, host_pat); | |
2437 | /* Keep arch.pat sync with GUEST_IA32_PAT */ | |
2438 | vmx->vcpu.arch.pat = host_pat; | |
2439 | } | |
2440 | ||
6aa8b732 AK |
2441 | for (i = 0; i < NR_VMX_MSR; ++i) { |
2442 | u32 index = vmx_msr_index[i]; | |
2443 | u32 data_low, data_high; | |
a2fa3e9f | 2444 | int j = vmx->nmsrs; |
6aa8b732 AK |
2445 | |
2446 | if (rdmsr_safe(index, &data_low, &data_high) < 0) | |
2447 | continue; | |
432bd6cb AK |
2448 | if (wrmsr_safe(index, data_low, data_high) < 0) |
2449 | continue; | |
26bb0981 AK |
2450 | vmx->guest_msrs[j].index = i; |
2451 | vmx->guest_msrs[j].data = 0; | |
d5696725 | 2452 | vmx->guest_msrs[j].mask = -1ull; |
a2fa3e9f | 2453 | ++vmx->nmsrs; |
6aa8b732 | 2454 | } |
6aa8b732 | 2455 | |
1c3d14fe | 2456 | vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl); |
6aa8b732 AK |
2457 | |
2458 | /* 22.2.1, 20.8.1 */ | |
1c3d14fe YS |
2459 | vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl); |
2460 | ||
e00c8cf2 | 2461 | vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL); |
4c38609a | 2462 | vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS; |
ce03e4f2 AK |
2463 | if (enable_ept) |
2464 | vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE; | |
4c38609a | 2465 | vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits); |
e00c8cf2 | 2466 | |
53f658b3 MT |
2467 | tsc_base = vmx->vcpu.kvm->arch.vm_init_tsc; |
2468 | rdtscll(tsc_this); | |
2469 | if (tsc_this < vmx->vcpu.kvm->arch.vm_init_tsc) | |
2470 | tsc_base = tsc_this; | |
2471 | ||
2472 | guest_write_tsc(0, tsc_base); | |
f78e0e2e | 2473 | |
e00c8cf2 AK |
2474 | return 0; |
2475 | } | |
2476 | ||
b7ebfb05 SY |
2477 | static int init_rmode(struct kvm *kvm) |
2478 | { | |
2479 | if (!init_rmode_tss(kvm)) | |
2480 | return 0; | |
2481 | if (!init_rmode_identity_map(kvm)) | |
2482 | return 0; | |
2483 | return 1; | |
2484 | } | |
2485 | ||
e00c8cf2 AK |
2486 | static int vmx_vcpu_reset(struct kvm_vcpu *vcpu) |
2487 | { | |
2488 | struct vcpu_vmx *vmx = to_vmx(vcpu); | |
2489 | u64 msr; | |
f656ce01 | 2490 | int ret, idx; |
e00c8cf2 | 2491 | |
5fdbf976 | 2492 | vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)); |
f656ce01 | 2493 | idx = srcu_read_lock(&vcpu->kvm->srcu); |
b7ebfb05 | 2494 | if (!init_rmode(vmx->vcpu.kvm)) { |
e00c8cf2 AK |
2495 | ret = -ENOMEM; |
2496 | goto out; | |
2497 | } | |
2498 | ||
7ffd92c5 | 2499 | vmx->rmode.vm86_active = 0; |
e00c8cf2 | 2500 | |
3b86cd99 JK |
2501 | vmx->soft_vnmi_blocked = 0; |
2502 | ||
ad312c7c | 2503 | vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val(); |
2d3ad1f4 | 2504 | kvm_set_cr8(&vmx->vcpu, 0); |
e00c8cf2 | 2505 | msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE; |
c5af89b6 | 2506 | if (kvm_vcpu_is_bsp(&vmx->vcpu)) |
e00c8cf2 AK |
2507 | msr |= MSR_IA32_APICBASE_BSP; |
2508 | kvm_set_apic_base(&vmx->vcpu, msr); | |
2509 | ||
2510 | fx_init(&vmx->vcpu); | |
2511 | ||
5706be0d | 2512 | seg_setup(VCPU_SREG_CS); |
e00c8cf2 AK |
2513 | /* |
2514 | * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode | |
2515 | * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh. | |
2516 | */ | |
c5af89b6 | 2517 | if (kvm_vcpu_is_bsp(&vmx->vcpu)) { |
e00c8cf2 AK |
2518 | vmcs_write16(GUEST_CS_SELECTOR, 0xf000); |
2519 | vmcs_writel(GUEST_CS_BASE, 0x000f0000); | |
2520 | } else { | |
ad312c7c ZX |
2521 | vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8); |
2522 | vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12); | |
e00c8cf2 | 2523 | } |
e00c8cf2 AK |
2524 | |
2525 | seg_setup(VCPU_SREG_DS); | |
2526 | seg_setup(VCPU_SREG_ES); | |
2527 | seg_setup(VCPU_SREG_FS); | |
2528 | seg_setup(VCPU_SREG_GS); | |
2529 | seg_setup(VCPU_SREG_SS); | |
2530 | ||
2531 | vmcs_write16(GUEST_TR_SELECTOR, 0); | |
2532 | vmcs_writel(GUEST_TR_BASE, 0); | |
2533 | vmcs_write32(GUEST_TR_LIMIT, 0xffff); | |
2534 | vmcs_write32(GUEST_TR_AR_BYTES, 0x008b); | |
2535 | ||
2536 | vmcs_write16(GUEST_LDTR_SELECTOR, 0); | |
2537 | vmcs_writel(GUEST_LDTR_BASE, 0); | |
2538 | vmcs_write32(GUEST_LDTR_LIMIT, 0xffff); | |
2539 | vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082); | |
2540 | ||
2541 | vmcs_write32(GUEST_SYSENTER_CS, 0); | |
2542 | vmcs_writel(GUEST_SYSENTER_ESP, 0); | |
2543 | vmcs_writel(GUEST_SYSENTER_EIP, 0); | |
2544 | ||
2545 | vmcs_writel(GUEST_RFLAGS, 0x02); | |
c5af89b6 | 2546 | if (kvm_vcpu_is_bsp(&vmx->vcpu)) |
5fdbf976 | 2547 | kvm_rip_write(vcpu, 0xfff0); |
e00c8cf2 | 2548 | else |
5fdbf976 MT |
2549 | kvm_rip_write(vcpu, 0); |
2550 | kvm_register_write(vcpu, VCPU_REGS_RSP, 0); | |
e00c8cf2 | 2551 | |
e00c8cf2 AK |
2552 | vmcs_writel(GUEST_DR7, 0x400); |
2553 | ||
2554 | vmcs_writel(GUEST_GDTR_BASE, 0); | |
2555 | vmcs_write32(GUEST_GDTR_LIMIT, 0xffff); | |
2556 | ||
2557 | vmcs_writel(GUEST_IDTR_BASE, 0); | |
2558 | vmcs_write32(GUEST_IDTR_LIMIT, 0xffff); | |
2559 | ||
2560 | vmcs_write32(GUEST_ACTIVITY_STATE, 0); | |
2561 | vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0); | |
2562 | vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0); | |
2563 | ||
e00c8cf2 AK |
2564 | /* Special registers */ |
2565 | vmcs_write64(GUEST_IA32_DEBUGCTL, 0); | |
2566 | ||
2567 | setup_msrs(vmx); | |
2568 | ||
6aa8b732 AK |
2569 | vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */ |
2570 | ||
f78e0e2e SY |
2571 | if (cpu_has_vmx_tpr_shadow()) { |
2572 | vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0); | |
2573 | if (vm_need_tpr_shadow(vmx->vcpu.kvm)) | |
2574 | vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, | |
ad312c7c | 2575 | page_to_phys(vmx->vcpu.arch.apic->regs_page)); |
f78e0e2e SY |
2576 | vmcs_write32(TPR_THRESHOLD, 0); |
2577 | } | |
2578 | ||
2579 | if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm)) | |
2580 | vmcs_write64(APIC_ACCESS_ADDR, | |
bfc6d222 | 2581 | page_to_phys(vmx->vcpu.kvm->arch.apic_access_page)); |
6aa8b732 | 2582 | |
2384d2b3 SY |
2583 | if (vmx->vpid != 0) |
2584 | vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid); | |
2585 | ||
fa40052c | 2586 | vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET; |
4d4ec087 | 2587 | vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */ |
8b9cf98c | 2588 | vmx_set_cr4(&vmx->vcpu, 0); |
8b9cf98c | 2589 | vmx_set_efer(&vmx->vcpu, 0); |
8b9cf98c RR |
2590 | vmx_fpu_activate(&vmx->vcpu); |
2591 | update_exception_bitmap(&vmx->vcpu); | |
6aa8b732 | 2592 | |
2384d2b3 SY |
2593 | vpid_sync_vcpu_all(vmx); |
2594 | ||
3200f405 | 2595 | ret = 0; |
6aa8b732 | 2596 | |
a89a8fb9 MG |
2597 | /* HACK: Don't enable emulation on guest boot/reset */ |
2598 | vmx->emulation_required = 0; | |
2599 | ||
6aa8b732 | 2600 | out: |
f656ce01 | 2601 | srcu_read_unlock(&vcpu->kvm->srcu, idx); |
6aa8b732 AK |
2602 | return ret; |
2603 | } | |
2604 | ||
3b86cd99 JK |
2605 | static void enable_irq_window(struct kvm_vcpu *vcpu) |
2606 | { | |
2607 | u32 cpu_based_vm_exec_control; | |
2608 | ||
2609 | cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL); | |
2610 | cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING; | |
2611 | vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control); | |
2612 | } | |
2613 | ||
2614 | static void enable_nmi_window(struct kvm_vcpu *vcpu) | |
2615 | { | |
2616 | u32 cpu_based_vm_exec_control; | |
2617 | ||
2618 | if (!cpu_has_virtual_nmis()) { | |
2619 | enable_irq_window(vcpu); | |
2620 | return; | |
2621 | } | |
2622 | ||
2623 | cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL); | |
2624 | cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING; | |
2625 | vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control); | |
2626 | } | |
2627 | ||
66fd3f7f | 2628 | static void vmx_inject_irq(struct kvm_vcpu *vcpu) |
85f455f7 | 2629 | { |
9c8cba37 | 2630 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
66fd3f7f GN |
2631 | uint32_t intr; |
2632 | int irq = vcpu->arch.interrupt.nr; | |
9c8cba37 | 2633 | |
229456fc | 2634 | trace_kvm_inj_virq(irq); |
2714d1d3 | 2635 | |
fa89a817 | 2636 | ++vcpu->stat.irq_injections; |
7ffd92c5 | 2637 | if (vmx->rmode.vm86_active) { |
9c8cba37 AK |
2638 | vmx->rmode.irq.pending = true; |
2639 | vmx->rmode.irq.vector = irq; | |
5fdbf976 | 2640 | vmx->rmode.irq.rip = kvm_rip_read(vcpu); |
ae0bb3e0 GN |
2641 | if (vcpu->arch.interrupt.soft) |
2642 | vmx->rmode.irq.rip += | |
2643 | vmx->vcpu.arch.event_exit_inst_len; | |
9c5623e3 AK |
2644 | vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, |
2645 | irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK); | |
2646 | vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1); | |
5fdbf976 | 2647 | kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1); |
85f455f7 ED |
2648 | return; |
2649 | } | |
66fd3f7f GN |
2650 | intr = irq | INTR_INFO_VALID_MASK; |
2651 | if (vcpu->arch.interrupt.soft) { | |
2652 | intr |= INTR_TYPE_SOFT_INTR; | |
2653 | vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, | |
2654 | vmx->vcpu.arch.event_exit_inst_len); | |
2655 | } else | |
2656 | intr |= INTR_TYPE_EXT_INTR; | |
2657 | vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr); | |
85f455f7 ED |
2658 | } |
2659 | ||
f08864b4 SY |
2660 | static void vmx_inject_nmi(struct kvm_vcpu *vcpu) |
2661 | { | |
66a5a347 JK |
2662 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
2663 | ||
3b86cd99 JK |
2664 | if (!cpu_has_virtual_nmis()) { |
2665 | /* | |
2666 | * Tracking the NMI-blocked state in software is built upon | |
2667 | * finding the next open IRQ window. This, in turn, depends on | |
2668 | * well-behaving guests: They have to keep IRQs disabled at | |
2669 | * least as long as the NMI handler runs. Otherwise we may | |
2670 | * cause NMI nesting, maybe breaking the guest. But as this is | |
2671 | * highly unlikely, we can live with the residual risk. | |
2672 | */ | |
2673 | vmx->soft_vnmi_blocked = 1; | |
2674 | vmx->vnmi_blocked_time = 0; | |
2675 | } | |
2676 | ||
487b391d | 2677 | ++vcpu->stat.nmi_injections; |
7ffd92c5 | 2678 | if (vmx->rmode.vm86_active) { |
66a5a347 JK |
2679 | vmx->rmode.irq.pending = true; |
2680 | vmx->rmode.irq.vector = NMI_VECTOR; | |
2681 | vmx->rmode.irq.rip = kvm_rip_read(vcpu); | |
2682 | vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, | |
2683 | NMI_VECTOR | INTR_TYPE_SOFT_INTR | | |
2684 | INTR_INFO_VALID_MASK); | |
2685 | vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1); | |
2686 | kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1); | |
2687 | return; | |
2688 | } | |
f08864b4 SY |
2689 | vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, |
2690 | INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR); | |
f08864b4 SY |
2691 | } |
2692 | ||
c4282df9 | 2693 | static int vmx_nmi_allowed(struct kvm_vcpu *vcpu) |
33f089ca | 2694 | { |
3b86cd99 | 2695 | if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked) |
c4282df9 | 2696 | return 0; |
33f089ca | 2697 | |
c4282df9 GN |
2698 | return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & |
2699 | (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS | | |
2700 | GUEST_INTR_STATE_NMI)); | |
33f089ca JK |
2701 | } |
2702 | ||
3cfc3092 JK |
2703 | static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu) |
2704 | { | |
2705 | if (!cpu_has_virtual_nmis()) | |
2706 | return to_vmx(vcpu)->soft_vnmi_blocked; | |
2707 | else | |
2708 | return !!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & | |
2709 | GUEST_INTR_STATE_NMI); | |
2710 | } | |
2711 | ||
2712 | static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked) | |
2713 | { | |
2714 | struct vcpu_vmx *vmx = to_vmx(vcpu); | |
2715 | ||
2716 | if (!cpu_has_virtual_nmis()) { | |
2717 | if (vmx->soft_vnmi_blocked != masked) { | |
2718 | vmx->soft_vnmi_blocked = masked; | |
2719 | vmx->vnmi_blocked_time = 0; | |
2720 | } | |
2721 | } else { | |
2722 | if (masked) | |
2723 | vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, | |
2724 | GUEST_INTR_STATE_NMI); | |
2725 | else | |
2726 | vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO, | |
2727 | GUEST_INTR_STATE_NMI); | |
2728 | } | |
2729 | } | |
2730 | ||
78646121 GN |
2731 | static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu) |
2732 | { | |
c4282df9 GN |
2733 | return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) && |
2734 | !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & | |
2735 | (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS)); | |
78646121 GN |
2736 | } |
2737 | ||
cbc94022 IE |
2738 | static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr) |
2739 | { | |
2740 | int ret; | |
2741 | struct kvm_userspace_memory_region tss_mem = { | |
6fe63979 | 2742 | .slot = TSS_PRIVATE_MEMSLOT, |
cbc94022 IE |
2743 | .guest_phys_addr = addr, |
2744 | .memory_size = PAGE_SIZE * 3, | |
2745 | .flags = 0, | |
2746 | }; | |
2747 | ||
2748 | ret = kvm_set_memory_region(kvm, &tss_mem, 0); | |
2749 | if (ret) | |
2750 | return ret; | |
bfc6d222 | 2751 | kvm->arch.tss_addr = addr; |
cbc94022 IE |
2752 | return 0; |
2753 | } | |
2754 | ||
6aa8b732 AK |
2755 | static int handle_rmode_exception(struct kvm_vcpu *vcpu, |
2756 | int vec, u32 err_code) | |
2757 | { | |
b3f37707 NK |
2758 | /* |
2759 | * Instruction with address size override prefix opcode 0x67 | |
2760 | * Cause the #SS fault with 0 error code in VM86 mode. | |
2761 | */ | |
2762 | if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) | |
851ba692 | 2763 | if (emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE) |
6aa8b732 | 2764 | return 1; |
77ab6db0 JK |
2765 | /* |
2766 | * Forward all other exceptions that are valid in real mode. | |
2767 | * FIXME: Breaks guest debugging in real mode, needs to be fixed with | |
2768 | * the required debugging infrastructure rework. | |
2769 | */ | |
2770 | switch (vec) { | |
77ab6db0 | 2771 | case DB_VECTOR: |
d0bfb940 JK |
2772 | if (vcpu->guest_debug & |
2773 | (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) | |
2774 | return 0; | |
2775 | kvm_queue_exception(vcpu, vec); | |
2776 | return 1; | |
77ab6db0 | 2777 | case BP_VECTOR: |
d0bfb940 JK |
2778 | if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) |
2779 | return 0; | |
2780 | /* fall through */ | |
2781 | case DE_VECTOR: | |
77ab6db0 JK |
2782 | case OF_VECTOR: |
2783 | case BR_VECTOR: | |
2784 | case UD_VECTOR: | |
2785 | case DF_VECTOR: | |
2786 | case SS_VECTOR: | |
2787 | case GP_VECTOR: | |
2788 | case MF_VECTOR: | |
2789 | kvm_queue_exception(vcpu, vec); | |
2790 | return 1; | |
2791 | } | |
6aa8b732 AK |
2792 | return 0; |
2793 | } | |
2794 | ||
a0861c02 AK |
2795 | /* |
2796 | * Trigger machine check on the host. We assume all the MSRs are already set up | |
2797 | * by the CPU and that we still run on the same CPU as the MCE occurred on. | |
2798 | * We pass a fake environment to the machine check handler because we want | |
2799 | * the guest to be always treated like user space, no matter what context | |
2800 | * it used internally. | |
2801 | */ | |
2802 | static void kvm_machine_check(void) | |
2803 | { | |
2804 | #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64) | |
2805 | struct pt_regs regs = { | |
2806 | .cs = 3, /* Fake ring 3 no matter what the guest ran on */ | |
2807 | .flags = X86_EFLAGS_IF, | |
2808 | }; | |
2809 | ||
2810 | do_machine_check(®s, 0); | |
2811 | #endif | |
2812 | } | |
2813 | ||
851ba692 | 2814 | static int handle_machine_check(struct kvm_vcpu *vcpu) |
a0861c02 AK |
2815 | { |
2816 | /* already handled by vcpu_run */ | |
2817 | return 1; | |
2818 | } | |
2819 | ||
851ba692 | 2820 | static int handle_exception(struct kvm_vcpu *vcpu) |
6aa8b732 | 2821 | { |
1155f76a | 2822 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
851ba692 | 2823 | struct kvm_run *kvm_run = vcpu->run; |
d0bfb940 | 2824 | u32 intr_info, ex_no, error_code; |
42dbaa5a | 2825 | unsigned long cr2, rip, dr6; |
6aa8b732 AK |
2826 | u32 vect_info; |
2827 | enum emulation_result er; | |
2828 | ||
1155f76a | 2829 | vect_info = vmx->idt_vectoring_info; |
6aa8b732 AK |
2830 | intr_info = vmcs_read32(VM_EXIT_INTR_INFO); |
2831 | ||
a0861c02 | 2832 | if (is_machine_check(intr_info)) |
851ba692 | 2833 | return handle_machine_check(vcpu); |
a0861c02 | 2834 | |
6aa8b732 | 2835 | if ((vect_info & VECTORING_INFO_VALID_MASK) && |
65ac7264 AK |
2836 | !is_page_fault(intr_info)) { |
2837 | vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR; | |
2838 | vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX; | |
2839 | vcpu->run->internal.ndata = 2; | |
2840 | vcpu->run->internal.data[0] = vect_info; | |
2841 | vcpu->run->internal.data[1] = intr_info; | |
2842 | return 0; | |
2843 | } | |
6aa8b732 | 2844 | |
e4a41889 | 2845 | if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR) |
1b6269db | 2846 | return 1; /* already handled by vmx_vcpu_run() */ |
2ab455cc AL |
2847 | |
2848 | if (is_no_device(intr_info)) { | |
5fd86fcf | 2849 | vmx_fpu_activate(vcpu); |
2ab455cc AL |
2850 | return 1; |
2851 | } | |
2852 | ||
7aa81cc0 | 2853 | if (is_invalid_opcode(intr_info)) { |
851ba692 | 2854 | er = emulate_instruction(vcpu, 0, 0, EMULTYPE_TRAP_UD); |
7aa81cc0 | 2855 | if (er != EMULATE_DONE) |
7ee5d940 | 2856 | kvm_queue_exception(vcpu, UD_VECTOR); |
7aa81cc0 AL |
2857 | return 1; |
2858 | } | |
2859 | ||
6aa8b732 | 2860 | error_code = 0; |
5fdbf976 | 2861 | rip = kvm_rip_read(vcpu); |
2e11384c | 2862 | if (intr_info & INTR_INFO_DELIVER_CODE_MASK) |
6aa8b732 AK |
2863 | error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE); |
2864 | if (is_page_fault(intr_info)) { | |
1439442c | 2865 | /* EPT won't cause page fault directly */ |
089d034e | 2866 | if (enable_ept) |
1439442c | 2867 | BUG(); |
6aa8b732 | 2868 | cr2 = vmcs_readl(EXIT_QUALIFICATION); |
229456fc MT |
2869 | trace_kvm_page_fault(cr2, error_code); |
2870 | ||
3298b75c | 2871 | if (kvm_event_needs_reinjection(vcpu)) |
577bdc49 | 2872 | kvm_mmu_unprotect_page_virt(vcpu, cr2); |
3067714c | 2873 | return kvm_mmu_page_fault(vcpu, cr2, error_code); |
6aa8b732 AK |
2874 | } |
2875 | ||
7ffd92c5 | 2876 | if (vmx->rmode.vm86_active && |
6aa8b732 | 2877 | handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK, |
72d6e5a0 | 2878 | error_code)) { |
ad312c7c ZX |
2879 | if (vcpu->arch.halt_request) { |
2880 | vcpu->arch.halt_request = 0; | |
72d6e5a0 AK |
2881 | return kvm_emulate_halt(vcpu); |
2882 | } | |
6aa8b732 | 2883 | return 1; |
72d6e5a0 | 2884 | } |
6aa8b732 | 2885 | |
d0bfb940 | 2886 | ex_no = intr_info & INTR_INFO_VECTOR_MASK; |
42dbaa5a JK |
2887 | switch (ex_no) { |
2888 | case DB_VECTOR: | |
2889 | dr6 = vmcs_readl(EXIT_QUALIFICATION); | |
2890 | if (!(vcpu->guest_debug & | |
2891 | (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) { | |
2892 | vcpu->arch.dr6 = dr6 | DR6_FIXED_1; | |
2893 | kvm_queue_exception(vcpu, DB_VECTOR); | |
2894 | return 1; | |
2895 | } | |
2896 | kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1; | |
2897 | kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7); | |
2898 | /* fall through */ | |
2899 | case BP_VECTOR: | |
6aa8b732 | 2900 | kvm_run->exit_reason = KVM_EXIT_DEBUG; |
d0bfb940 JK |
2901 | kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip; |
2902 | kvm_run->debug.arch.exception = ex_no; | |
42dbaa5a JK |
2903 | break; |
2904 | default: | |
d0bfb940 JK |
2905 | kvm_run->exit_reason = KVM_EXIT_EXCEPTION; |
2906 | kvm_run->ex.exception = ex_no; | |
2907 | kvm_run->ex.error_code = error_code; | |
42dbaa5a | 2908 | break; |
6aa8b732 | 2909 | } |
6aa8b732 AK |
2910 | return 0; |
2911 | } | |
2912 | ||
851ba692 | 2913 | static int handle_external_interrupt(struct kvm_vcpu *vcpu) |
6aa8b732 | 2914 | { |
1165f5fe | 2915 | ++vcpu->stat.irq_exits; |
6aa8b732 AK |
2916 | return 1; |
2917 | } | |
2918 | ||
851ba692 | 2919 | static int handle_triple_fault(struct kvm_vcpu *vcpu) |
988ad74f | 2920 | { |
851ba692 | 2921 | vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN; |
988ad74f AK |
2922 | return 0; |
2923 | } | |
6aa8b732 | 2924 | |
851ba692 | 2925 | static int handle_io(struct kvm_vcpu *vcpu) |
6aa8b732 | 2926 | { |
bfdaab09 | 2927 | unsigned long exit_qualification; |
34c33d16 | 2928 | int size, in, string; |
039576c0 | 2929 | unsigned port; |
6aa8b732 | 2930 | |
1165f5fe | 2931 | ++vcpu->stat.io_exits; |
bfdaab09 | 2932 | exit_qualification = vmcs_readl(EXIT_QUALIFICATION); |
039576c0 | 2933 | string = (exit_qualification & 16) != 0; |
e70669ab LV |
2934 | |
2935 | if (string) { | |
851ba692 | 2936 | if (emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DO_MMIO) |
e70669ab LV |
2937 | return 0; |
2938 | return 1; | |
2939 | } | |
2940 | ||
2941 | size = (exit_qualification & 7) + 1; | |
2942 | in = (exit_qualification & 8) != 0; | |
039576c0 | 2943 | port = exit_qualification >> 16; |
e70669ab | 2944 | |
e93f36bc | 2945 | skip_emulated_instruction(vcpu); |
851ba692 | 2946 | return kvm_emulate_pio(vcpu, in, size, port); |
6aa8b732 AK |
2947 | } |
2948 | ||
102d8325 IM |
2949 | static void |
2950 | vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall) | |
2951 | { | |
2952 | /* | |
2953 | * Patch in the VMCALL instruction: | |
2954 | */ | |
2955 | hypercall[0] = 0x0f; | |
2956 | hypercall[1] = 0x01; | |
2957 | hypercall[2] = 0xc1; | |
102d8325 IM |
2958 | } |
2959 | ||
851ba692 | 2960 | static int handle_cr(struct kvm_vcpu *vcpu) |
6aa8b732 | 2961 | { |
229456fc | 2962 | unsigned long exit_qualification, val; |
6aa8b732 AK |
2963 | int cr; |
2964 | int reg; | |
2965 | ||
bfdaab09 | 2966 | exit_qualification = vmcs_readl(EXIT_QUALIFICATION); |
6aa8b732 AK |
2967 | cr = exit_qualification & 15; |
2968 | reg = (exit_qualification >> 8) & 15; | |
2969 | switch ((exit_qualification >> 4) & 3) { | |
2970 | case 0: /* mov to cr */ | |
229456fc MT |
2971 | val = kvm_register_read(vcpu, reg); |
2972 | trace_kvm_cr_write(cr, val); | |
6aa8b732 AK |
2973 | switch (cr) { |
2974 | case 0: | |
229456fc | 2975 | kvm_set_cr0(vcpu, val); |
6aa8b732 AK |
2976 | skip_emulated_instruction(vcpu); |
2977 | return 1; | |
2978 | case 3: | |
229456fc | 2979 | kvm_set_cr3(vcpu, val); |
6aa8b732 AK |
2980 | skip_emulated_instruction(vcpu); |
2981 | return 1; | |
2982 | case 4: | |
229456fc | 2983 | kvm_set_cr4(vcpu, val); |
6aa8b732 AK |
2984 | skip_emulated_instruction(vcpu); |
2985 | return 1; | |
0a5fff19 GN |
2986 | case 8: { |
2987 | u8 cr8_prev = kvm_get_cr8(vcpu); | |
2988 | u8 cr8 = kvm_register_read(vcpu, reg); | |
2989 | kvm_set_cr8(vcpu, cr8); | |
2990 | skip_emulated_instruction(vcpu); | |
2991 | if (irqchip_in_kernel(vcpu->kvm)) | |
2992 | return 1; | |
2993 | if (cr8_prev <= cr8) | |
2994 | return 1; | |
851ba692 | 2995 | vcpu->run->exit_reason = KVM_EXIT_SET_TPR; |
0a5fff19 GN |
2996 | return 0; |
2997 | } | |
6aa8b732 AK |
2998 | }; |
2999 | break; | |
25c4c276 | 3000 | case 2: /* clts */ |
edcafe3c | 3001 | vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS)); |
4d4ec087 | 3002 | trace_kvm_cr_write(0, kvm_read_cr0(vcpu)); |
25c4c276 | 3003 | skip_emulated_instruction(vcpu); |
6b52d186 | 3004 | vmx_fpu_activate(vcpu); |
25c4c276 | 3005 | return 1; |
6aa8b732 AK |
3006 | case 1: /*mov from cr*/ |
3007 | switch (cr) { | |
3008 | case 3: | |
5fdbf976 | 3009 | kvm_register_write(vcpu, reg, vcpu->arch.cr3); |
229456fc | 3010 | trace_kvm_cr_read(cr, vcpu->arch.cr3); |
6aa8b732 AK |
3011 | skip_emulated_instruction(vcpu); |
3012 | return 1; | |
3013 | case 8: | |
229456fc MT |
3014 | val = kvm_get_cr8(vcpu); |
3015 | kvm_register_write(vcpu, reg, val); | |
3016 | trace_kvm_cr_read(cr, val); | |
6aa8b732 AK |
3017 | skip_emulated_instruction(vcpu); |
3018 | return 1; | |
3019 | } | |
3020 | break; | |
3021 | case 3: /* lmsw */ | |
a1f83a74 | 3022 | val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f; |
4d4ec087 | 3023 | trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val); |
a1f83a74 | 3024 | kvm_lmsw(vcpu, val); |
6aa8b732 AK |
3025 | |
3026 | skip_emulated_instruction(vcpu); | |
3027 | return 1; | |
3028 | default: | |
3029 | break; | |
3030 | } | |
851ba692 | 3031 | vcpu->run->exit_reason = 0; |
f0242478 | 3032 | pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n", |
6aa8b732 AK |
3033 | (int)(exit_qualification >> 4) & 3, cr); |
3034 | return 0; | |
3035 | } | |
3036 | ||
138ac8d8 JK |
3037 | static int check_dr_alias(struct kvm_vcpu *vcpu) |
3038 | { | |
3039 | if (kvm_read_cr4_bits(vcpu, X86_CR4_DE)) { | |
3040 | kvm_queue_exception(vcpu, UD_VECTOR); | |
3041 | return -1; | |
3042 | } | |
3043 | return 0; | |
3044 | } | |
3045 | ||
851ba692 | 3046 | static int handle_dr(struct kvm_vcpu *vcpu) |
6aa8b732 | 3047 | { |
bfdaab09 | 3048 | unsigned long exit_qualification; |
6aa8b732 AK |
3049 | unsigned long val; |
3050 | int dr, reg; | |
3051 | ||
f2483415 | 3052 | /* Do not handle if the CPL > 0, will trigger GP on re-entry */ |
0a79b009 AK |
3053 | if (!kvm_require_cpl(vcpu, 0)) |
3054 | return 1; | |
42dbaa5a JK |
3055 | dr = vmcs_readl(GUEST_DR7); |
3056 | if (dr & DR7_GD) { | |
3057 | /* | |
3058 | * As the vm-exit takes precedence over the debug trap, we | |
3059 | * need to emulate the latter, either for the host or the | |
3060 | * guest debugging itself. | |
3061 | */ | |
3062 | if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) { | |
851ba692 AK |
3063 | vcpu->run->debug.arch.dr6 = vcpu->arch.dr6; |
3064 | vcpu->run->debug.arch.dr7 = dr; | |
3065 | vcpu->run->debug.arch.pc = | |
42dbaa5a JK |
3066 | vmcs_readl(GUEST_CS_BASE) + |
3067 | vmcs_readl(GUEST_RIP); | |
851ba692 AK |
3068 | vcpu->run->debug.arch.exception = DB_VECTOR; |
3069 | vcpu->run->exit_reason = KVM_EXIT_DEBUG; | |
42dbaa5a JK |
3070 | return 0; |
3071 | } else { | |
3072 | vcpu->arch.dr7 &= ~DR7_GD; | |
3073 | vcpu->arch.dr6 |= DR6_BD; | |
3074 | vmcs_writel(GUEST_DR7, vcpu->arch.dr7); | |
3075 | kvm_queue_exception(vcpu, DB_VECTOR); | |
3076 | return 1; | |
3077 | } | |
3078 | } | |
3079 | ||
bfdaab09 | 3080 | exit_qualification = vmcs_readl(EXIT_QUALIFICATION); |
42dbaa5a JK |
3081 | dr = exit_qualification & DEBUG_REG_ACCESS_NUM; |
3082 | reg = DEBUG_REG_ACCESS_REG(exit_qualification); | |
3083 | if (exit_qualification & TYPE_MOV_FROM_DR) { | |
6aa8b732 | 3084 | switch (dr) { |
42dbaa5a JK |
3085 | case 0 ... 3: |
3086 | val = vcpu->arch.db[dr]; | |
3087 | break; | |
138ac8d8 JK |
3088 | case 4: |
3089 | if (check_dr_alias(vcpu) < 0) | |
3090 | return 1; | |
3091 | /* fall through */ | |
6aa8b732 | 3092 | case 6: |
42dbaa5a | 3093 | val = vcpu->arch.dr6; |
6aa8b732 | 3094 | break; |
138ac8d8 JK |
3095 | case 5: |
3096 | if (check_dr_alias(vcpu) < 0) | |
3097 | return 1; | |
3098 | /* fall through */ | |
3099 | default: /* 7 */ | |
42dbaa5a | 3100 | val = vcpu->arch.dr7; |
6aa8b732 | 3101 | break; |
6aa8b732 | 3102 | } |
5fdbf976 | 3103 | kvm_register_write(vcpu, reg, val); |
6aa8b732 | 3104 | } else { |
42dbaa5a JK |
3105 | val = vcpu->arch.regs[reg]; |
3106 | switch (dr) { | |
3107 | case 0 ... 3: | |
3108 | vcpu->arch.db[dr] = val; | |
3109 | if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) | |
3110 | vcpu->arch.eff_db[dr] = val; | |
3111 | break; | |
138ac8d8 JK |
3112 | case 4: |
3113 | if (check_dr_alias(vcpu) < 0) | |
f2483415 | 3114 | return 1; |
138ac8d8 | 3115 | /* fall through */ |
42dbaa5a JK |
3116 | case 6: |
3117 | if (val & 0xffffffff00000000ULL) { | |
f2483415 JK |
3118 | kvm_inject_gp(vcpu, 0); |
3119 | return 1; | |
42dbaa5a JK |
3120 | } |
3121 | vcpu->arch.dr6 = (val & DR6_VOLATILE) | DR6_FIXED_1; | |
3122 | break; | |
138ac8d8 JK |
3123 | case 5: |
3124 | if (check_dr_alias(vcpu) < 0) | |
3125 | return 1; | |
3126 | /* fall through */ | |
3127 | default: /* 7 */ | |
42dbaa5a | 3128 | if (val & 0xffffffff00000000ULL) { |
f2483415 JK |
3129 | kvm_inject_gp(vcpu, 0); |
3130 | return 1; | |
42dbaa5a JK |
3131 | } |
3132 | vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1; | |
3133 | if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) { | |
3134 | vmcs_writel(GUEST_DR7, vcpu->arch.dr7); | |
3135 | vcpu->arch.switch_db_regs = | |
3136 | (val & DR7_BP_EN_MASK); | |
3137 | } | |
3138 | break; | |
3139 | } | |
6aa8b732 | 3140 | } |
6aa8b732 AK |
3141 | skip_emulated_instruction(vcpu); |
3142 | return 1; | |
3143 | } | |
3144 | ||
851ba692 | 3145 | static int handle_cpuid(struct kvm_vcpu *vcpu) |
6aa8b732 | 3146 | { |
06465c5a AK |
3147 | kvm_emulate_cpuid(vcpu); |
3148 | return 1; | |
6aa8b732 AK |
3149 | } |
3150 | ||
851ba692 | 3151 | static int handle_rdmsr(struct kvm_vcpu *vcpu) |
6aa8b732 | 3152 | { |
ad312c7c | 3153 | u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX]; |
6aa8b732 AK |
3154 | u64 data; |
3155 | ||
3156 | if (vmx_get_msr(vcpu, ecx, &data)) { | |
59200273 | 3157 | trace_kvm_msr_read_ex(ecx); |
c1a5d4f9 | 3158 | kvm_inject_gp(vcpu, 0); |
6aa8b732 AK |
3159 | return 1; |
3160 | } | |
3161 | ||
229456fc | 3162 | trace_kvm_msr_read(ecx, data); |
2714d1d3 | 3163 | |
6aa8b732 | 3164 | /* FIXME: handling of bits 32:63 of rax, rdx */ |
ad312c7c ZX |
3165 | vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u; |
3166 | vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u; | |
6aa8b732 AK |
3167 | skip_emulated_instruction(vcpu); |
3168 | return 1; | |
3169 | } | |
3170 | ||
851ba692 | 3171 | static int handle_wrmsr(struct kvm_vcpu *vcpu) |
6aa8b732 | 3172 | { |
ad312c7c ZX |
3173 | u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX]; |
3174 | u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u) | |
3175 | | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32); | |
6aa8b732 AK |
3176 | |
3177 | if (vmx_set_msr(vcpu, ecx, data) != 0) { | |
59200273 | 3178 | trace_kvm_msr_write_ex(ecx, data); |
c1a5d4f9 | 3179 | kvm_inject_gp(vcpu, 0); |
6aa8b732 AK |
3180 | return 1; |
3181 | } | |
3182 | ||
59200273 | 3183 | trace_kvm_msr_write(ecx, data); |
6aa8b732 AK |
3184 | skip_emulated_instruction(vcpu); |
3185 | return 1; | |
3186 | } | |
3187 | ||
851ba692 | 3188 | static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu) |
6e5d865c YS |
3189 | { |
3190 | return 1; | |
3191 | } | |
3192 | ||
851ba692 | 3193 | static int handle_interrupt_window(struct kvm_vcpu *vcpu) |
6aa8b732 | 3194 | { |
85f455f7 ED |
3195 | u32 cpu_based_vm_exec_control; |
3196 | ||
3197 | /* clear pending irq */ | |
3198 | cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL); | |
3199 | cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING; | |
3200 | vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control); | |
2714d1d3 | 3201 | |
a26bf12a | 3202 | ++vcpu->stat.irq_window_exits; |
2714d1d3 | 3203 | |
c1150d8c DL |
3204 | /* |
3205 | * If the user space waits to inject interrupts, exit as soon as | |
3206 | * possible | |
3207 | */ | |
8061823a | 3208 | if (!irqchip_in_kernel(vcpu->kvm) && |
851ba692 | 3209 | vcpu->run->request_interrupt_window && |
8061823a | 3210 | !kvm_cpu_has_interrupt(vcpu)) { |
851ba692 | 3211 | vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN; |
c1150d8c DL |
3212 | return 0; |
3213 | } | |
6aa8b732 AK |
3214 | return 1; |
3215 | } | |
3216 | ||
851ba692 | 3217 | static int handle_halt(struct kvm_vcpu *vcpu) |
6aa8b732 AK |
3218 | { |
3219 | skip_emulated_instruction(vcpu); | |
d3bef15f | 3220 | return kvm_emulate_halt(vcpu); |
6aa8b732 AK |
3221 | } |
3222 | ||
851ba692 | 3223 | static int handle_vmcall(struct kvm_vcpu *vcpu) |
c21415e8 | 3224 | { |
510043da | 3225 | skip_emulated_instruction(vcpu); |
7aa81cc0 AL |
3226 | kvm_emulate_hypercall(vcpu); |
3227 | return 1; | |
c21415e8 IM |
3228 | } |
3229 | ||
851ba692 | 3230 | static int handle_vmx_insn(struct kvm_vcpu *vcpu) |
e3c7cb6a AK |
3231 | { |
3232 | kvm_queue_exception(vcpu, UD_VECTOR); | |
3233 | return 1; | |
3234 | } | |
3235 | ||
851ba692 | 3236 | static int handle_invlpg(struct kvm_vcpu *vcpu) |
a7052897 | 3237 | { |
f9c617f6 | 3238 | unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION); |
a7052897 MT |
3239 | |
3240 | kvm_mmu_invlpg(vcpu, exit_qualification); | |
3241 | skip_emulated_instruction(vcpu); | |
3242 | return 1; | |
3243 | } | |
3244 | ||
851ba692 | 3245 | static int handle_wbinvd(struct kvm_vcpu *vcpu) |
e5edaa01 ED |
3246 | { |
3247 | skip_emulated_instruction(vcpu); | |
3248 | /* TODO: Add support for VT-d/pass-through device */ | |
3249 | return 1; | |
3250 | } | |
3251 | ||
851ba692 | 3252 | static int handle_apic_access(struct kvm_vcpu *vcpu) |
f78e0e2e | 3253 | { |
f9c617f6 | 3254 | unsigned long exit_qualification; |
f78e0e2e SY |
3255 | enum emulation_result er; |
3256 | unsigned long offset; | |
3257 | ||
f9c617f6 | 3258 | exit_qualification = vmcs_readl(EXIT_QUALIFICATION); |
f78e0e2e SY |
3259 | offset = exit_qualification & 0xffful; |
3260 | ||
851ba692 | 3261 | er = emulate_instruction(vcpu, 0, 0, 0); |
f78e0e2e SY |
3262 | |
3263 | if (er != EMULATE_DONE) { | |
3264 | printk(KERN_ERR | |
3265 | "Fail to handle apic access vmexit! Offset is 0x%lx\n", | |
3266 | offset); | |
7f582ab6 | 3267 | return -ENOEXEC; |
f78e0e2e SY |
3268 | } |
3269 | return 1; | |
3270 | } | |
3271 | ||
851ba692 | 3272 | static int handle_task_switch(struct kvm_vcpu *vcpu) |
37817f29 | 3273 | { |
60637aac | 3274 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
37817f29 IE |
3275 | unsigned long exit_qualification; |
3276 | u16 tss_selector; | |
64a7ec06 GN |
3277 | int reason, type, idt_v; |
3278 | ||
3279 | idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK); | |
3280 | type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK); | |
37817f29 IE |
3281 | |
3282 | exit_qualification = vmcs_readl(EXIT_QUALIFICATION); | |
3283 | ||
3284 | reason = (u32)exit_qualification >> 30; | |
64a7ec06 GN |
3285 | if (reason == TASK_SWITCH_GATE && idt_v) { |
3286 | switch (type) { | |
3287 | case INTR_TYPE_NMI_INTR: | |
3288 | vcpu->arch.nmi_injected = false; | |
3289 | if (cpu_has_virtual_nmis()) | |
3290 | vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, | |
3291 | GUEST_INTR_STATE_NMI); | |
3292 | break; | |
3293 | case INTR_TYPE_EXT_INTR: | |
66fd3f7f | 3294 | case INTR_TYPE_SOFT_INTR: |
64a7ec06 GN |
3295 | kvm_clear_interrupt_queue(vcpu); |
3296 | break; | |
3297 | case INTR_TYPE_HARD_EXCEPTION: | |
3298 | case INTR_TYPE_SOFT_EXCEPTION: | |
3299 | kvm_clear_exception_queue(vcpu); | |
3300 | break; | |
3301 | default: | |
3302 | break; | |
3303 | } | |
60637aac | 3304 | } |
37817f29 IE |
3305 | tss_selector = exit_qualification; |
3306 | ||
64a7ec06 GN |
3307 | if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION && |
3308 | type != INTR_TYPE_EXT_INTR && | |
3309 | type != INTR_TYPE_NMI_INTR)) | |
3310 | skip_emulated_instruction(vcpu); | |
3311 | ||
42dbaa5a JK |
3312 | if (!kvm_task_switch(vcpu, tss_selector, reason)) |
3313 | return 0; | |
3314 | ||
3315 | /* clear all local breakpoint enable flags */ | |
3316 | vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55); | |
3317 | ||
3318 | /* | |
3319 | * TODO: What about debug traps on tss switch? | |
3320 | * Are we supposed to inject them and update dr6? | |
3321 | */ | |
3322 | ||
3323 | return 1; | |
37817f29 IE |
3324 | } |
3325 | ||
851ba692 | 3326 | static int handle_ept_violation(struct kvm_vcpu *vcpu) |
1439442c | 3327 | { |
f9c617f6 | 3328 | unsigned long exit_qualification; |
1439442c | 3329 | gpa_t gpa; |
1439442c | 3330 | int gla_validity; |
1439442c | 3331 | |
f9c617f6 | 3332 | exit_qualification = vmcs_readl(EXIT_QUALIFICATION); |
1439442c SY |
3333 | |
3334 | if (exit_qualification & (1 << 6)) { | |
3335 | printk(KERN_ERR "EPT: GPA exceeds GAW!\n"); | |
7f582ab6 | 3336 | return -EINVAL; |
1439442c SY |
3337 | } |
3338 | ||
3339 | gla_validity = (exit_qualification >> 7) & 0x3; | |
3340 | if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) { | |
3341 | printk(KERN_ERR "EPT: Handling EPT violation failed!\n"); | |
3342 | printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n", | |
3343 | (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS), | |
f9c617f6 | 3344 | vmcs_readl(GUEST_LINEAR_ADDRESS)); |
1439442c SY |
3345 | printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n", |
3346 | (long unsigned int)exit_qualification); | |
851ba692 AK |
3347 | vcpu->run->exit_reason = KVM_EXIT_UNKNOWN; |
3348 | vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION; | |
596ae895 | 3349 | return 0; |
1439442c SY |
3350 | } |
3351 | ||
3352 | gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS); | |
229456fc | 3353 | trace_kvm_page_fault(gpa, exit_qualification); |
49cd7d22 | 3354 | return kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0); |
1439442c SY |
3355 | } |
3356 | ||
68f89400 MT |
3357 | static u64 ept_rsvd_mask(u64 spte, int level) |
3358 | { | |
3359 | int i; | |
3360 | u64 mask = 0; | |
3361 | ||
3362 | for (i = 51; i > boot_cpu_data.x86_phys_bits; i--) | |
3363 | mask |= (1ULL << i); | |
3364 | ||
3365 | if (level > 2) | |
3366 | /* bits 7:3 reserved */ | |
3367 | mask |= 0xf8; | |
3368 | else if (level == 2) { | |
3369 | if (spte & (1ULL << 7)) | |
3370 | /* 2MB ref, bits 20:12 reserved */ | |
3371 | mask |= 0x1ff000; | |
3372 | else | |
3373 | /* bits 6:3 reserved */ | |
3374 | mask |= 0x78; | |
3375 | } | |
3376 | ||
3377 | return mask; | |
3378 | } | |
3379 | ||
3380 | static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte, | |
3381 | int level) | |
3382 | { | |
3383 | printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level); | |
3384 | ||
3385 | /* 010b (write-only) */ | |
3386 | WARN_ON((spte & 0x7) == 0x2); | |
3387 | ||
3388 | /* 110b (write/execute) */ | |
3389 | WARN_ON((spte & 0x7) == 0x6); | |
3390 | ||
3391 | /* 100b (execute-only) and value not supported by logical processor */ | |
3392 | if (!cpu_has_vmx_ept_execute_only()) | |
3393 | WARN_ON((spte & 0x7) == 0x4); | |
3394 | ||
3395 | /* not 000b */ | |
3396 | if ((spte & 0x7)) { | |
3397 | u64 rsvd_bits = spte & ept_rsvd_mask(spte, level); | |
3398 | ||
3399 | if (rsvd_bits != 0) { | |
3400 | printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n", | |
3401 | __func__, rsvd_bits); | |
3402 | WARN_ON(1); | |
3403 | } | |
3404 | ||
3405 | if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) { | |
3406 | u64 ept_mem_type = (spte & 0x38) >> 3; | |
3407 | ||
3408 | if (ept_mem_type == 2 || ept_mem_type == 3 || | |
3409 | ept_mem_type == 7) { | |
3410 | printk(KERN_ERR "%s: ept_mem_type=0x%llx\n", | |
3411 | __func__, ept_mem_type); | |
3412 | WARN_ON(1); | |
3413 | } | |
3414 | } | |
3415 | } | |
3416 | } | |
3417 | ||
851ba692 | 3418 | static int handle_ept_misconfig(struct kvm_vcpu *vcpu) |
68f89400 MT |
3419 | { |
3420 | u64 sptes[4]; | |
3421 | int nr_sptes, i; | |
3422 | gpa_t gpa; | |
3423 | ||
3424 | gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS); | |
3425 | ||
3426 | printk(KERN_ERR "EPT: Misconfiguration.\n"); | |
3427 | printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa); | |
3428 | ||
3429 | nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes); | |
3430 | ||
3431 | for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i) | |
3432 | ept_misconfig_inspect_spte(vcpu, sptes[i-1], i); | |
3433 | ||
851ba692 AK |
3434 | vcpu->run->exit_reason = KVM_EXIT_UNKNOWN; |
3435 | vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG; | |
68f89400 MT |
3436 | |
3437 | return 0; | |
3438 | } | |
3439 | ||
851ba692 | 3440 | static int handle_nmi_window(struct kvm_vcpu *vcpu) |
f08864b4 SY |
3441 | { |
3442 | u32 cpu_based_vm_exec_control; | |
3443 | ||
3444 | /* clear pending NMI */ | |
3445 | cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL); | |
3446 | cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING; | |
3447 | vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control); | |
3448 | ++vcpu->stat.nmi_window_exits; | |
3449 | ||
3450 | return 1; | |
3451 | } | |
3452 | ||
80ced186 | 3453 | static int handle_invalid_guest_state(struct kvm_vcpu *vcpu) |
ea953ef0 | 3454 | { |
8b3079a5 AK |
3455 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
3456 | enum emulation_result err = EMULATE_DONE; | |
80ced186 | 3457 | int ret = 1; |
ea953ef0 MG |
3458 | |
3459 | while (!guest_state_valid(vcpu)) { | |
851ba692 | 3460 | err = emulate_instruction(vcpu, 0, 0, 0); |
ea953ef0 | 3461 | |
80ced186 MG |
3462 | if (err == EMULATE_DO_MMIO) { |
3463 | ret = 0; | |
3464 | goto out; | |
3465 | } | |
1d5a4d9b GT |
3466 | |
3467 | if (err != EMULATE_DONE) { | |
80ced186 MG |
3468 | vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR; |
3469 | vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION; | |
a9c7399d | 3470 | vcpu->run->internal.ndata = 0; |
80ced186 MG |
3471 | ret = 0; |
3472 | goto out; | |
ea953ef0 MG |
3473 | } |
3474 | ||
3475 | if (signal_pending(current)) | |
80ced186 | 3476 | goto out; |
ea953ef0 MG |
3477 | if (need_resched()) |
3478 | schedule(); | |
3479 | } | |
3480 | ||
80ced186 MG |
3481 | vmx->emulation_required = 0; |
3482 | out: | |
3483 | return ret; | |
ea953ef0 MG |
3484 | } |
3485 | ||
4b8d54f9 ZE |
3486 | /* |
3487 | * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE | |
3488 | * exiting, so only get here on cpu with PAUSE-Loop-Exiting. | |
3489 | */ | |
9fb41ba8 | 3490 | static int handle_pause(struct kvm_vcpu *vcpu) |
4b8d54f9 ZE |
3491 | { |
3492 | skip_emulated_instruction(vcpu); | |
3493 | kvm_vcpu_on_spin(vcpu); | |
3494 | ||
3495 | return 1; | |
3496 | } | |
3497 | ||
59708670 SY |
3498 | static int handle_invalid_op(struct kvm_vcpu *vcpu) |
3499 | { | |
3500 | kvm_queue_exception(vcpu, UD_VECTOR); | |
3501 | return 1; | |
3502 | } | |
3503 | ||
6aa8b732 AK |
3504 | /* |
3505 | * The exit handlers return 1 if the exit was handled fully and guest execution | |
3506 | * may resume. Otherwise they set the kvm_run parameter to indicate what needs | |
3507 | * to be done to userspace and return 0. | |
3508 | */ | |
851ba692 | 3509 | static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = { |
6aa8b732 AK |
3510 | [EXIT_REASON_EXCEPTION_NMI] = handle_exception, |
3511 | [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt, | |
988ad74f | 3512 | [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault, |
f08864b4 | 3513 | [EXIT_REASON_NMI_WINDOW] = handle_nmi_window, |
6aa8b732 | 3514 | [EXIT_REASON_IO_INSTRUCTION] = handle_io, |
6aa8b732 AK |
3515 | [EXIT_REASON_CR_ACCESS] = handle_cr, |
3516 | [EXIT_REASON_DR_ACCESS] = handle_dr, | |
3517 | [EXIT_REASON_CPUID] = handle_cpuid, | |
3518 | [EXIT_REASON_MSR_READ] = handle_rdmsr, | |
3519 | [EXIT_REASON_MSR_WRITE] = handle_wrmsr, | |
3520 | [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window, | |
3521 | [EXIT_REASON_HLT] = handle_halt, | |
a7052897 | 3522 | [EXIT_REASON_INVLPG] = handle_invlpg, |
c21415e8 | 3523 | [EXIT_REASON_VMCALL] = handle_vmcall, |
e3c7cb6a AK |
3524 | [EXIT_REASON_VMCLEAR] = handle_vmx_insn, |
3525 | [EXIT_REASON_VMLAUNCH] = handle_vmx_insn, | |
3526 | [EXIT_REASON_VMPTRLD] = handle_vmx_insn, | |
3527 | [EXIT_REASON_VMPTRST] = handle_vmx_insn, | |
3528 | [EXIT_REASON_VMREAD] = handle_vmx_insn, | |
3529 | [EXIT_REASON_VMRESUME] = handle_vmx_insn, | |
3530 | [EXIT_REASON_VMWRITE] = handle_vmx_insn, | |
3531 | [EXIT_REASON_VMOFF] = handle_vmx_insn, | |
3532 | [EXIT_REASON_VMON] = handle_vmx_insn, | |
f78e0e2e SY |
3533 | [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold, |
3534 | [EXIT_REASON_APIC_ACCESS] = handle_apic_access, | |
e5edaa01 | 3535 | [EXIT_REASON_WBINVD] = handle_wbinvd, |
37817f29 | 3536 | [EXIT_REASON_TASK_SWITCH] = handle_task_switch, |
a0861c02 | 3537 | [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check, |
68f89400 MT |
3538 | [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation, |
3539 | [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig, | |
4b8d54f9 | 3540 | [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause, |
59708670 SY |
3541 | [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op, |
3542 | [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op, | |
6aa8b732 AK |
3543 | }; |
3544 | ||
3545 | static const int kvm_vmx_max_exit_handlers = | |
50a3485c | 3546 | ARRAY_SIZE(kvm_vmx_exit_handlers); |
6aa8b732 AK |
3547 | |
3548 | /* | |
3549 | * The guest has exited. See if we can fix it or if we need userspace | |
3550 | * assistance. | |
3551 | */ | |
851ba692 | 3552 | static int vmx_handle_exit(struct kvm_vcpu *vcpu) |
6aa8b732 | 3553 | { |
29bd8a78 | 3554 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
a0861c02 | 3555 | u32 exit_reason = vmx->exit_reason; |
1155f76a | 3556 | u32 vectoring_info = vmx->idt_vectoring_info; |
29bd8a78 | 3557 | |
229456fc | 3558 | trace_kvm_exit(exit_reason, kvm_rip_read(vcpu)); |
2714d1d3 | 3559 | |
80ced186 MG |
3560 | /* If guest state is invalid, start emulating */ |
3561 | if (vmx->emulation_required && emulate_invalid_guest_state) | |
3562 | return handle_invalid_guest_state(vcpu); | |
1d5a4d9b | 3563 | |
1439442c SY |
3564 | /* Access CR3 don't cause VMExit in paging mode, so we need |
3565 | * to sync with guest real CR3. */ | |
6de4f3ad | 3566 | if (enable_ept && is_paging(vcpu)) |
1439442c | 3567 | vcpu->arch.cr3 = vmcs_readl(GUEST_CR3); |
1439442c | 3568 | |
29bd8a78 | 3569 | if (unlikely(vmx->fail)) { |
851ba692 AK |
3570 | vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY; |
3571 | vcpu->run->fail_entry.hardware_entry_failure_reason | |
29bd8a78 AK |
3572 | = vmcs_read32(VM_INSTRUCTION_ERROR); |
3573 | return 0; | |
3574 | } | |
6aa8b732 | 3575 | |
d77c26fc | 3576 | if ((vectoring_info & VECTORING_INFO_VALID_MASK) && |
1439442c | 3577 | (exit_reason != EXIT_REASON_EXCEPTION_NMI && |
60637aac JK |
3578 | exit_reason != EXIT_REASON_EPT_VIOLATION && |
3579 | exit_reason != EXIT_REASON_TASK_SWITCH)) | |
3580 | printk(KERN_WARNING "%s: unexpected, valid vectoring info " | |
3581 | "(0x%x) and exit reason is 0x%x\n", | |
3582 | __func__, vectoring_info, exit_reason); | |
3b86cd99 JK |
3583 | |
3584 | if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked)) { | |
c4282df9 | 3585 | if (vmx_interrupt_allowed(vcpu)) { |
3b86cd99 | 3586 | vmx->soft_vnmi_blocked = 0; |
3b86cd99 | 3587 | } else if (vmx->vnmi_blocked_time > 1000000000LL && |
4531220b | 3588 | vcpu->arch.nmi_pending) { |
3b86cd99 JK |
3589 | /* |
3590 | * This CPU don't support us in finding the end of an | |
3591 | * NMI-blocked window if the guest runs with IRQs | |
3592 | * disabled. So we pull the trigger after 1 s of | |
3593 | * futile waiting, but inform the user about this. | |
3594 | */ | |
3595 | printk(KERN_WARNING "%s: Breaking out of NMI-blocked " | |
3596 | "state on VCPU %d after 1 s timeout\n", | |
3597 | __func__, vcpu->vcpu_id); | |
3598 | vmx->soft_vnmi_blocked = 0; | |
3b86cd99 | 3599 | } |
3b86cd99 JK |
3600 | } |
3601 | ||
6aa8b732 AK |
3602 | if (exit_reason < kvm_vmx_max_exit_handlers |
3603 | && kvm_vmx_exit_handlers[exit_reason]) | |
851ba692 | 3604 | return kvm_vmx_exit_handlers[exit_reason](vcpu); |
6aa8b732 | 3605 | else { |
851ba692 AK |
3606 | vcpu->run->exit_reason = KVM_EXIT_UNKNOWN; |
3607 | vcpu->run->hw.hardware_exit_reason = exit_reason; | |
6aa8b732 AK |
3608 | } |
3609 | return 0; | |
3610 | } | |
3611 | ||
95ba8273 | 3612 | static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr) |
6e5d865c | 3613 | { |
95ba8273 | 3614 | if (irr == -1 || tpr < irr) { |
6e5d865c YS |
3615 | vmcs_write32(TPR_THRESHOLD, 0); |
3616 | return; | |
3617 | } | |
3618 | ||
95ba8273 | 3619 | vmcs_write32(TPR_THRESHOLD, irr); |
6e5d865c YS |
3620 | } |
3621 | ||
cf393f75 AK |
3622 | static void vmx_complete_interrupts(struct vcpu_vmx *vmx) |
3623 | { | |
3624 | u32 exit_intr_info; | |
7b4a25cb | 3625 | u32 idt_vectoring_info = vmx->idt_vectoring_info; |
cf393f75 AK |
3626 | bool unblock_nmi; |
3627 | u8 vector; | |
668f612f AK |
3628 | int type; |
3629 | bool idtv_info_valid; | |
cf393f75 AK |
3630 | |
3631 | exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO); | |
20f65983 | 3632 | |
a0861c02 AK |
3633 | vmx->exit_reason = vmcs_read32(VM_EXIT_REASON); |
3634 | ||
3635 | /* Handle machine checks before interrupts are enabled */ | |
3636 | if ((vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY) | |
3637 | || (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI | |
3638 | && is_machine_check(exit_intr_info))) | |
3639 | kvm_machine_check(); | |
3640 | ||
20f65983 GN |
3641 | /* We need to handle NMIs before interrupts are enabled */ |
3642 | if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR && | |
229456fc | 3643 | (exit_intr_info & INTR_INFO_VALID_MASK)) |
20f65983 | 3644 | asm("int $2"); |
20f65983 GN |
3645 | |
3646 | idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK; | |
3647 | ||
cf393f75 AK |
3648 | if (cpu_has_virtual_nmis()) { |
3649 | unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0; | |
3650 | vector = exit_intr_info & INTR_INFO_VECTOR_MASK; | |
3651 | /* | |
7b4a25cb | 3652 | * SDM 3: 27.7.1.2 (September 2008) |
cf393f75 AK |
3653 | * Re-set bit "block by NMI" before VM entry if vmexit caused by |
3654 | * a guest IRET fault. | |
7b4a25cb GN |
3655 | * SDM 3: 23.2.2 (September 2008) |
3656 | * Bit 12 is undefined in any of the following cases: | |
3657 | * If the VM exit sets the valid bit in the IDT-vectoring | |
3658 | * information field. | |
3659 | * If the VM exit is due to a double fault. | |
cf393f75 | 3660 | */ |
7b4a25cb GN |
3661 | if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi && |
3662 | vector != DF_VECTOR && !idtv_info_valid) | |
cf393f75 AK |
3663 | vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, |
3664 | GUEST_INTR_STATE_NMI); | |
3b86cd99 JK |
3665 | } else if (unlikely(vmx->soft_vnmi_blocked)) |
3666 | vmx->vnmi_blocked_time += | |
3667 | ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time)); | |
668f612f | 3668 | |
37b96e98 GN |
3669 | vmx->vcpu.arch.nmi_injected = false; |
3670 | kvm_clear_exception_queue(&vmx->vcpu); | |
3671 | kvm_clear_interrupt_queue(&vmx->vcpu); | |
3672 | ||
3673 | if (!idtv_info_valid) | |
3674 | return; | |
3675 | ||
668f612f AK |
3676 | vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK; |
3677 | type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK; | |
37b96e98 | 3678 | |
64a7ec06 | 3679 | switch (type) { |
37b96e98 GN |
3680 | case INTR_TYPE_NMI_INTR: |
3681 | vmx->vcpu.arch.nmi_injected = true; | |
668f612f | 3682 | /* |
7b4a25cb | 3683 | * SDM 3: 27.7.1.2 (September 2008) |
37b96e98 GN |
3684 | * Clear bit "block by NMI" before VM entry if a NMI |
3685 | * delivery faulted. | |
668f612f | 3686 | */ |
37b96e98 GN |
3687 | vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO, |
3688 | GUEST_INTR_STATE_NMI); | |
3689 | break; | |
37b96e98 | 3690 | case INTR_TYPE_SOFT_EXCEPTION: |
66fd3f7f GN |
3691 | vmx->vcpu.arch.event_exit_inst_len = |
3692 | vmcs_read32(VM_EXIT_INSTRUCTION_LEN); | |
3693 | /* fall through */ | |
3694 | case INTR_TYPE_HARD_EXCEPTION: | |
35920a35 | 3695 | if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) { |
37b96e98 GN |
3696 | u32 err = vmcs_read32(IDT_VECTORING_ERROR_CODE); |
3697 | kvm_queue_exception_e(&vmx->vcpu, vector, err); | |
35920a35 AK |
3698 | } else |
3699 | kvm_queue_exception(&vmx->vcpu, vector); | |
37b96e98 | 3700 | break; |
66fd3f7f GN |
3701 | case INTR_TYPE_SOFT_INTR: |
3702 | vmx->vcpu.arch.event_exit_inst_len = | |
3703 | vmcs_read32(VM_EXIT_INSTRUCTION_LEN); | |
3704 | /* fall through */ | |
37b96e98 | 3705 | case INTR_TYPE_EXT_INTR: |
66fd3f7f GN |
3706 | kvm_queue_interrupt(&vmx->vcpu, vector, |
3707 | type == INTR_TYPE_SOFT_INTR); | |
37b96e98 GN |
3708 | break; |
3709 | default: | |
3710 | break; | |
f7d9238f | 3711 | } |
cf393f75 AK |
3712 | } |
3713 | ||
9c8cba37 AK |
3714 | /* |
3715 | * Failure to inject an interrupt should give us the information | |
3716 | * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs | |
3717 | * when fetching the interrupt redirection bitmap in the real-mode | |
3718 | * tss, this doesn't happen. So we do it ourselves. | |
3719 | */ | |
3720 | static void fixup_rmode_irq(struct vcpu_vmx *vmx) | |
3721 | { | |
3722 | vmx->rmode.irq.pending = 0; | |
5fdbf976 | 3723 | if (kvm_rip_read(&vmx->vcpu) + 1 != vmx->rmode.irq.rip) |
9c8cba37 | 3724 | return; |
5fdbf976 | 3725 | kvm_rip_write(&vmx->vcpu, vmx->rmode.irq.rip); |
9c8cba37 AK |
3726 | if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) { |
3727 | vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK; | |
3728 | vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR; | |
3729 | return; | |
3730 | } | |
3731 | vmx->idt_vectoring_info = | |
3732 | VECTORING_INFO_VALID_MASK | |
3733 | | INTR_TYPE_EXT_INTR | |
3734 | | vmx->rmode.irq.vector; | |
3735 | } | |
3736 | ||
c801949d AK |
3737 | #ifdef CONFIG_X86_64 |
3738 | #define R "r" | |
3739 | #define Q "q" | |
3740 | #else | |
3741 | #define R "e" | |
3742 | #define Q "l" | |
3743 | #endif | |
3744 | ||
851ba692 | 3745 | static void vmx_vcpu_run(struct kvm_vcpu *vcpu) |
6aa8b732 | 3746 | { |
a2fa3e9f | 3747 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
e6adf283 | 3748 | |
3b86cd99 JK |
3749 | /* Record the guest's net vcpu time for enforced NMI injections. */ |
3750 | if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked)) | |
3751 | vmx->entry_time = ktime_get(); | |
3752 | ||
80ced186 MG |
3753 | /* Don't enter VMX if guest state is invalid, let the exit handler |
3754 | start emulation until we arrive back to a valid state */ | |
3755 | if (vmx->emulation_required && emulate_invalid_guest_state) | |
a89a8fb9 | 3756 | return; |
a89a8fb9 | 3757 | |
5fdbf976 MT |
3758 | if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty)) |
3759 | vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]); | |
3760 | if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty)) | |
3761 | vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]); | |
3762 | ||
787ff736 GN |
3763 | /* When single-stepping over STI and MOV SS, we must clear the |
3764 | * corresponding interruptibility bits in the guest state. Otherwise | |
3765 | * vmentry fails as it then expects bit 14 (BS) in pending debug | |
3766 | * exceptions being set, but that's not correct for the guest debugging | |
3767 | * case. */ | |
3768 | if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) | |
3769 | vmx_set_interrupt_shadow(vcpu, 0); | |
3770 | ||
e6adf283 AK |
3771 | /* |
3772 | * Loading guest fpu may have cleared host cr0.ts | |
3773 | */ | |
3774 | vmcs_writel(HOST_CR0, read_cr0()); | |
3775 | ||
d77c26fc | 3776 | asm( |
6aa8b732 | 3777 | /* Store host registers */ |
c801949d AK |
3778 | "push %%"R"dx; push %%"R"bp;" |
3779 | "push %%"R"cx \n\t" | |
313dbd49 AK |
3780 | "cmp %%"R"sp, %c[host_rsp](%0) \n\t" |
3781 | "je 1f \n\t" | |
3782 | "mov %%"R"sp, %c[host_rsp](%0) \n\t" | |
4ecac3fd | 3783 | __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t" |
313dbd49 | 3784 | "1: \n\t" |
d3edefc0 AK |
3785 | /* Reload cr2 if changed */ |
3786 | "mov %c[cr2](%0), %%"R"ax \n\t" | |
3787 | "mov %%cr2, %%"R"dx \n\t" | |
3788 | "cmp %%"R"ax, %%"R"dx \n\t" | |
3789 | "je 2f \n\t" | |
3790 | "mov %%"R"ax, %%cr2 \n\t" | |
3791 | "2: \n\t" | |
6aa8b732 | 3792 | /* Check if vmlaunch of vmresume is needed */ |
e08aa78a | 3793 | "cmpl $0, %c[launched](%0) \n\t" |
6aa8b732 | 3794 | /* Load guest registers. Don't clobber flags. */ |
c801949d AK |
3795 | "mov %c[rax](%0), %%"R"ax \n\t" |
3796 | "mov %c[rbx](%0), %%"R"bx \n\t" | |
3797 | "mov %c[rdx](%0), %%"R"dx \n\t" | |
3798 | "mov %c[rsi](%0), %%"R"si \n\t" | |
3799 | "mov %c[rdi](%0), %%"R"di \n\t" | |
3800 | "mov %c[rbp](%0), %%"R"bp \n\t" | |
05b3e0c2 | 3801 | #ifdef CONFIG_X86_64 |
e08aa78a AK |
3802 | "mov %c[r8](%0), %%r8 \n\t" |
3803 | "mov %c[r9](%0), %%r9 \n\t" | |
3804 | "mov %c[r10](%0), %%r10 \n\t" | |
3805 | "mov %c[r11](%0), %%r11 \n\t" | |
3806 | "mov %c[r12](%0), %%r12 \n\t" | |
3807 | "mov %c[r13](%0), %%r13 \n\t" | |
3808 | "mov %c[r14](%0), %%r14 \n\t" | |
3809 | "mov %c[r15](%0), %%r15 \n\t" | |
6aa8b732 | 3810 | #endif |
c801949d AK |
3811 | "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */ |
3812 | ||
6aa8b732 | 3813 | /* Enter guest mode */ |
cd2276a7 | 3814 | "jne .Llaunched \n\t" |
4ecac3fd | 3815 | __ex(ASM_VMX_VMLAUNCH) "\n\t" |
cd2276a7 | 3816 | "jmp .Lkvm_vmx_return \n\t" |
4ecac3fd | 3817 | ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t" |
cd2276a7 | 3818 | ".Lkvm_vmx_return: " |
6aa8b732 | 3819 | /* Save guest registers, load host registers, keep flags */ |
c801949d AK |
3820 | "xchg %0, (%%"R"sp) \n\t" |
3821 | "mov %%"R"ax, %c[rax](%0) \n\t" | |
3822 | "mov %%"R"bx, %c[rbx](%0) \n\t" | |
3823 | "push"Q" (%%"R"sp); pop"Q" %c[rcx](%0) \n\t" | |
3824 | "mov %%"R"dx, %c[rdx](%0) \n\t" | |
3825 | "mov %%"R"si, %c[rsi](%0) \n\t" | |
3826 | "mov %%"R"di, %c[rdi](%0) \n\t" | |
3827 | "mov %%"R"bp, %c[rbp](%0) \n\t" | |
05b3e0c2 | 3828 | #ifdef CONFIG_X86_64 |
e08aa78a AK |
3829 | "mov %%r8, %c[r8](%0) \n\t" |
3830 | "mov %%r9, %c[r9](%0) \n\t" | |
3831 | "mov %%r10, %c[r10](%0) \n\t" | |
3832 | "mov %%r11, %c[r11](%0) \n\t" | |
3833 | "mov %%r12, %c[r12](%0) \n\t" | |
3834 | "mov %%r13, %c[r13](%0) \n\t" | |
3835 | "mov %%r14, %c[r14](%0) \n\t" | |
3836 | "mov %%r15, %c[r15](%0) \n\t" | |
6aa8b732 | 3837 | #endif |
c801949d AK |
3838 | "mov %%cr2, %%"R"ax \n\t" |
3839 | "mov %%"R"ax, %c[cr2](%0) \n\t" | |
3840 | ||
3841 | "pop %%"R"bp; pop %%"R"bp; pop %%"R"dx \n\t" | |
e08aa78a AK |
3842 | "setbe %c[fail](%0) \n\t" |
3843 | : : "c"(vmx), "d"((unsigned long)HOST_RSP), | |
3844 | [launched]"i"(offsetof(struct vcpu_vmx, launched)), | |
3845 | [fail]"i"(offsetof(struct vcpu_vmx, fail)), | |
313dbd49 | 3846 | [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)), |
ad312c7c ZX |
3847 | [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])), |
3848 | [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])), | |
3849 | [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])), | |
3850 | [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])), | |
3851 | [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])), | |
3852 | [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])), | |
3853 | [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])), | |
05b3e0c2 | 3854 | #ifdef CONFIG_X86_64 |
ad312c7c ZX |
3855 | [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])), |
3856 | [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])), | |
3857 | [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])), | |
3858 | [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])), | |
3859 | [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])), | |
3860 | [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])), | |
3861 | [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])), | |
3862 | [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])), | |
6aa8b732 | 3863 | #endif |
ad312c7c | 3864 | [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)) |
c2036300 | 3865 | : "cc", "memory" |
c801949d | 3866 | , R"bx", R"di", R"si" |
c2036300 | 3867 | #ifdef CONFIG_X86_64 |
c2036300 LV |
3868 | , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15" |
3869 | #endif | |
3870 | ); | |
6aa8b732 | 3871 | |
6de4f3ad AK |
3872 | vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP) |
3873 | | (1 << VCPU_EXREG_PDPTR)); | |
5fdbf976 MT |
3874 | vcpu->arch.regs_dirty = 0; |
3875 | ||
1155f76a | 3876 | vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD); |
9c8cba37 AK |
3877 | if (vmx->rmode.irq.pending) |
3878 | fixup_rmode_irq(vmx); | |
1155f76a | 3879 | |
d77c26fc | 3880 | asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS)); |
15ad7146 | 3881 | vmx->launched = 1; |
1b6269db | 3882 | |
cf393f75 | 3883 | vmx_complete_interrupts(vmx); |
6aa8b732 AK |
3884 | } |
3885 | ||
c801949d AK |
3886 | #undef R |
3887 | #undef Q | |
3888 | ||
6aa8b732 AK |
3889 | static void vmx_free_vmcs(struct kvm_vcpu *vcpu) |
3890 | { | |
a2fa3e9f GH |
3891 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
3892 | ||
3893 | if (vmx->vmcs) { | |
543e4243 | 3894 | vcpu_clear(vmx); |
a2fa3e9f GH |
3895 | free_vmcs(vmx->vmcs); |
3896 | vmx->vmcs = NULL; | |
6aa8b732 AK |
3897 | } |
3898 | } | |
3899 | ||
3900 | static void vmx_free_vcpu(struct kvm_vcpu *vcpu) | |
3901 | { | |
fb3f0f51 RR |
3902 | struct vcpu_vmx *vmx = to_vmx(vcpu); |
3903 | ||
2384d2b3 SY |
3904 | spin_lock(&vmx_vpid_lock); |
3905 | if (vmx->vpid != 0) | |
3906 | __clear_bit(vmx->vpid, vmx_vpid_bitmap); | |
3907 | spin_unlock(&vmx_vpid_lock); | |
6aa8b732 | 3908 | vmx_free_vmcs(vcpu); |
fb3f0f51 RR |
3909 | kfree(vmx->guest_msrs); |
3910 | kvm_vcpu_uninit(vcpu); | |
a4770347 | 3911 | kmem_cache_free(kvm_vcpu_cache, vmx); |
6aa8b732 AK |
3912 | } |
3913 | ||
fb3f0f51 | 3914 | static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id) |
6aa8b732 | 3915 | { |
fb3f0f51 | 3916 | int err; |
c16f862d | 3917 | struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL); |
15ad7146 | 3918 | int cpu; |
6aa8b732 | 3919 | |
a2fa3e9f | 3920 | if (!vmx) |
fb3f0f51 RR |
3921 | return ERR_PTR(-ENOMEM); |
3922 | ||
2384d2b3 SY |
3923 | allocate_vpid(vmx); |
3924 | ||
fb3f0f51 RR |
3925 | err = kvm_vcpu_init(&vmx->vcpu, kvm, id); |
3926 | if (err) | |
3927 | goto free_vcpu; | |
965b58a5 | 3928 | |
a2fa3e9f | 3929 | vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL); |
fb3f0f51 RR |
3930 | if (!vmx->guest_msrs) { |
3931 | err = -ENOMEM; | |
3932 | goto uninit_vcpu; | |
3933 | } | |
965b58a5 | 3934 | |
a2fa3e9f GH |
3935 | vmx->vmcs = alloc_vmcs(); |
3936 | if (!vmx->vmcs) | |
fb3f0f51 | 3937 | goto free_msrs; |
a2fa3e9f GH |
3938 | |
3939 | vmcs_clear(vmx->vmcs); | |
3940 | ||
15ad7146 AK |
3941 | cpu = get_cpu(); |
3942 | vmx_vcpu_load(&vmx->vcpu, cpu); | |
8b9cf98c | 3943 | err = vmx_vcpu_setup(vmx); |
fb3f0f51 | 3944 | vmx_vcpu_put(&vmx->vcpu); |
15ad7146 | 3945 | put_cpu(); |
fb3f0f51 RR |
3946 | if (err) |
3947 | goto free_vmcs; | |
5e4a0b3c MT |
3948 | if (vm_need_virtualize_apic_accesses(kvm)) |
3949 | if (alloc_apic_access_page(kvm) != 0) | |
3950 | goto free_vmcs; | |
fb3f0f51 | 3951 | |
b927a3ce SY |
3952 | if (enable_ept) { |
3953 | if (!kvm->arch.ept_identity_map_addr) | |
3954 | kvm->arch.ept_identity_map_addr = | |
3955 | VMX_EPT_IDENTITY_PAGETABLE_ADDR; | |
b7ebfb05 SY |
3956 | if (alloc_identity_pagetable(kvm) != 0) |
3957 | goto free_vmcs; | |
b927a3ce | 3958 | } |
b7ebfb05 | 3959 | |
fb3f0f51 RR |
3960 | return &vmx->vcpu; |
3961 | ||
3962 | free_vmcs: | |
3963 | free_vmcs(vmx->vmcs); | |
3964 | free_msrs: | |
fb3f0f51 RR |
3965 | kfree(vmx->guest_msrs); |
3966 | uninit_vcpu: | |
3967 | kvm_vcpu_uninit(&vmx->vcpu); | |
3968 | free_vcpu: | |
a4770347 | 3969 | kmem_cache_free(kvm_vcpu_cache, vmx); |
fb3f0f51 | 3970 | return ERR_PTR(err); |
6aa8b732 AK |
3971 | } |
3972 | ||
002c7f7c YS |
3973 | static void __init vmx_check_processor_compat(void *rtn) |
3974 | { | |
3975 | struct vmcs_config vmcs_conf; | |
3976 | ||
3977 | *(int *)rtn = 0; | |
3978 | if (setup_vmcs_config(&vmcs_conf) < 0) | |
3979 | *(int *)rtn = -EIO; | |
3980 | if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) { | |
3981 | printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n", | |
3982 | smp_processor_id()); | |
3983 | *(int *)rtn = -EIO; | |
3984 | } | |
3985 | } | |
3986 | ||
67253af5 SY |
3987 | static int get_ept_level(void) |
3988 | { | |
3989 | return VMX_EPT_DEFAULT_GAW + 1; | |
3990 | } | |
3991 | ||
4b12f0de | 3992 | static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio) |
64d4d521 | 3993 | { |
4b12f0de SY |
3994 | u64 ret; |
3995 | ||
522c68c4 SY |
3996 | /* For VT-d and EPT combination |
3997 | * 1. MMIO: always map as UC | |
3998 | * 2. EPT with VT-d: | |
3999 | * a. VT-d without snooping control feature: can't guarantee the | |
4000 | * result, try to trust guest. | |
4001 | * b. VT-d with snooping control feature: snooping control feature of | |
4002 | * VT-d engine can guarantee the cache correctness. Just set it | |
4003 | * to WB to keep consistent with host. So the same as item 3. | |
a19a6d11 | 4004 | * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep |
522c68c4 SY |
4005 | * consistent with host MTRR |
4006 | */ | |
4b12f0de SY |
4007 | if (is_mmio) |
4008 | ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT; | |
522c68c4 SY |
4009 | else if (vcpu->kvm->arch.iommu_domain && |
4010 | !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY)) | |
4011 | ret = kvm_get_guest_memory_type(vcpu, gfn) << | |
4012 | VMX_EPT_MT_EPTE_SHIFT; | |
4b12f0de | 4013 | else |
522c68c4 | 4014 | ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT) |
a19a6d11 | 4015 | | VMX_EPT_IPAT_BIT; |
4b12f0de SY |
4016 | |
4017 | return ret; | |
64d4d521 SY |
4018 | } |
4019 | ||
f4c9e87c AK |
4020 | #define _ER(x) { EXIT_REASON_##x, #x } |
4021 | ||
229456fc | 4022 | static const struct trace_print_flags vmx_exit_reasons_str[] = { |
f4c9e87c AK |
4023 | _ER(EXCEPTION_NMI), |
4024 | _ER(EXTERNAL_INTERRUPT), | |
4025 | _ER(TRIPLE_FAULT), | |
4026 | _ER(PENDING_INTERRUPT), | |
4027 | _ER(NMI_WINDOW), | |
4028 | _ER(TASK_SWITCH), | |
4029 | _ER(CPUID), | |
4030 | _ER(HLT), | |
4031 | _ER(INVLPG), | |
4032 | _ER(RDPMC), | |
4033 | _ER(RDTSC), | |
4034 | _ER(VMCALL), | |
4035 | _ER(VMCLEAR), | |
4036 | _ER(VMLAUNCH), | |
4037 | _ER(VMPTRLD), | |
4038 | _ER(VMPTRST), | |
4039 | _ER(VMREAD), | |
4040 | _ER(VMRESUME), | |
4041 | _ER(VMWRITE), | |
4042 | _ER(VMOFF), | |
4043 | _ER(VMON), | |
4044 | _ER(CR_ACCESS), | |
4045 | _ER(DR_ACCESS), | |
4046 | _ER(IO_INSTRUCTION), | |
4047 | _ER(MSR_READ), | |
4048 | _ER(MSR_WRITE), | |
4049 | _ER(MWAIT_INSTRUCTION), | |
4050 | _ER(MONITOR_INSTRUCTION), | |
4051 | _ER(PAUSE_INSTRUCTION), | |
4052 | _ER(MCE_DURING_VMENTRY), | |
4053 | _ER(TPR_BELOW_THRESHOLD), | |
4054 | _ER(APIC_ACCESS), | |
4055 | _ER(EPT_VIOLATION), | |
4056 | _ER(EPT_MISCONFIG), | |
4057 | _ER(WBINVD), | |
229456fc MT |
4058 | { -1, NULL } |
4059 | }; | |
4060 | ||
f4c9e87c AK |
4061 | #undef _ER |
4062 | ||
17cc3935 | 4063 | static int vmx_get_lpage_level(void) |
344f414f | 4064 | { |
878403b7 SY |
4065 | if (enable_ept && !cpu_has_vmx_ept_1g_page()) |
4066 | return PT_DIRECTORY_LEVEL; | |
4067 | else | |
4068 | /* For shadow and EPT supported 1GB page */ | |
4069 | return PT_PDPE_LEVEL; | |
344f414f JR |
4070 | } |
4071 | ||
4e47c7a6 SY |
4072 | static inline u32 bit(int bitno) |
4073 | { | |
4074 | return 1 << (bitno & 31); | |
4075 | } | |
4076 | ||
0e851880 SY |
4077 | static void vmx_cpuid_update(struct kvm_vcpu *vcpu) |
4078 | { | |
4e47c7a6 SY |
4079 | struct kvm_cpuid_entry2 *best; |
4080 | struct vcpu_vmx *vmx = to_vmx(vcpu); | |
4081 | u32 exec_control; | |
4082 | ||
4083 | vmx->rdtscp_enabled = false; | |
4084 | if (vmx_rdtscp_supported()) { | |
4085 | exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL); | |
4086 | if (exec_control & SECONDARY_EXEC_RDTSCP) { | |
4087 | best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0); | |
4088 | if (best && (best->edx & bit(X86_FEATURE_RDTSCP))) | |
4089 | vmx->rdtscp_enabled = true; | |
4090 | else { | |
4091 | exec_control &= ~SECONDARY_EXEC_RDTSCP; | |
4092 | vmcs_write32(SECONDARY_VM_EXEC_CONTROL, | |
4093 | exec_control); | |
4094 | } | |
4095 | } | |
4096 | } | |
0e851880 SY |
4097 | } |
4098 | ||
cbdd1bea | 4099 | static struct kvm_x86_ops vmx_x86_ops = { |
6aa8b732 AK |
4100 | .cpu_has_kvm_support = cpu_has_kvm_support, |
4101 | .disabled_by_bios = vmx_disabled_by_bios, | |
4102 | .hardware_setup = hardware_setup, | |
4103 | .hardware_unsetup = hardware_unsetup, | |
002c7f7c | 4104 | .check_processor_compatibility = vmx_check_processor_compat, |
6aa8b732 AK |
4105 | .hardware_enable = hardware_enable, |
4106 | .hardware_disable = hardware_disable, | |
04547156 | 4107 | .cpu_has_accelerated_tpr = report_flexpriority, |
6aa8b732 AK |
4108 | |
4109 | .vcpu_create = vmx_create_vcpu, | |
4110 | .vcpu_free = vmx_free_vcpu, | |
04d2cc77 | 4111 | .vcpu_reset = vmx_vcpu_reset, |
6aa8b732 | 4112 | |
04d2cc77 | 4113 | .prepare_guest_switch = vmx_save_host_state, |
6aa8b732 AK |
4114 | .vcpu_load = vmx_vcpu_load, |
4115 | .vcpu_put = vmx_vcpu_put, | |
4116 | ||
4117 | .set_guest_debug = set_guest_debug, | |
4118 | .get_msr = vmx_get_msr, | |
4119 | .set_msr = vmx_set_msr, | |
4120 | .get_segment_base = vmx_get_segment_base, | |
4121 | .get_segment = vmx_get_segment, | |
4122 | .set_segment = vmx_set_segment, | |
2e4d2653 | 4123 | .get_cpl = vmx_get_cpl, |
6aa8b732 | 4124 | .get_cs_db_l_bits = vmx_get_cs_db_l_bits, |
e8467fda | 4125 | .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits, |
25c4c276 | 4126 | .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits, |
6aa8b732 | 4127 | .set_cr0 = vmx_set_cr0, |
6aa8b732 AK |
4128 | .set_cr3 = vmx_set_cr3, |
4129 | .set_cr4 = vmx_set_cr4, | |
6aa8b732 | 4130 | .set_efer = vmx_set_efer, |
6aa8b732 AK |
4131 | .get_idt = vmx_get_idt, |
4132 | .set_idt = vmx_set_idt, | |
4133 | .get_gdt = vmx_get_gdt, | |
4134 | .set_gdt = vmx_set_gdt, | |
5fdbf976 | 4135 | .cache_reg = vmx_cache_reg, |
6aa8b732 AK |
4136 | .get_rflags = vmx_get_rflags, |
4137 | .set_rflags = vmx_set_rflags, | |
ebcbab4c | 4138 | .fpu_activate = vmx_fpu_activate, |
02daab21 | 4139 | .fpu_deactivate = vmx_fpu_deactivate, |
6aa8b732 AK |
4140 | |
4141 | .tlb_flush = vmx_flush_tlb, | |
6aa8b732 | 4142 | |
6aa8b732 | 4143 | .run = vmx_vcpu_run, |
6062d012 | 4144 | .handle_exit = vmx_handle_exit, |
6aa8b732 | 4145 | .skip_emulated_instruction = skip_emulated_instruction, |
2809f5d2 GC |
4146 | .set_interrupt_shadow = vmx_set_interrupt_shadow, |
4147 | .get_interrupt_shadow = vmx_get_interrupt_shadow, | |
102d8325 | 4148 | .patch_hypercall = vmx_patch_hypercall, |
2a8067f1 | 4149 | .set_irq = vmx_inject_irq, |
95ba8273 | 4150 | .set_nmi = vmx_inject_nmi, |
298101da | 4151 | .queue_exception = vmx_queue_exception, |
78646121 | 4152 | .interrupt_allowed = vmx_interrupt_allowed, |
95ba8273 | 4153 | .nmi_allowed = vmx_nmi_allowed, |
3cfc3092 JK |
4154 | .get_nmi_mask = vmx_get_nmi_mask, |
4155 | .set_nmi_mask = vmx_set_nmi_mask, | |
95ba8273 GN |
4156 | .enable_nmi_window = enable_nmi_window, |
4157 | .enable_irq_window = enable_irq_window, | |
4158 | .update_cr8_intercept = update_cr8_intercept, | |
95ba8273 | 4159 | |
cbc94022 | 4160 | .set_tss_addr = vmx_set_tss_addr, |
67253af5 | 4161 | .get_tdp_level = get_ept_level, |
4b12f0de | 4162 | .get_mt_mask = vmx_get_mt_mask, |
229456fc MT |
4163 | |
4164 | .exit_reasons_str = vmx_exit_reasons_str, | |
17cc3935 | 4165 | .get_lpage_level = vmx_get_lpage_level, |
0e851880 SY |
4166 | |
4167 | .cpuid_update = vmx_cpuid_update, | |
4e47c7a6 SY |
4168 | |
4169 | .rdtscp_supported = vmx_rdtscp_supported, | |
6aa8b732 AK |
4170 | }; |
4171 | ||
4172 | static int __init vmx_init(void) | |
4173 | { | |
26bb0981 AK |
4174 | int r, i; |
4175 | ||
4176 | rdmsrl_safe(MSR_EFER, &host_efer); | |
4177 | ||
4178 | for (i = 0; i < NR_VMX_MSR; ++i) | |
4179 | kvm_define_shared_msr(i, vmx_msr_index[i]); | |
fdef3ad1 | 4180 | |
3e7c73e9 | 4181 | vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL); |
fdef3ad1 HQ |
4182 | if (!vmx_io_bitmap_a) |
4183 | return -ENOMEM; | |
4184 | ||
3e7c73e9 | 4185 | vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL); |
fdef3ad1 HQ |
4186 | if (!vmx_io_bitmap_b) { |
4187 | r = -ENOMEM; | |
4188 | goto out; | |
4189 | } | |
4190 | ||
5897297b AK |
4191 | vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL); |
4192 | if (!vmx_msr_bitmap_legacy) { | |
25c5f225 SY |
4193 | r = -ENOMEM; |
4194 | goto out1; | |
4195 | } | |
4196 | ||
5897297b AK |
4197 | vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL); |
4198 | if (!vmx_msr_bitmap_longmode) { | |
4199 | r = -ENOMEM; | |
4200 | goto out2; | |
4201 | } | |
4202 | ||
fdef3ad1 HQ |
4203 | /* |
4204 | * Allow direct access to the PC debug port (it is often used for I/O | |
4205 | * delays, but the vmexits simply slow things down). | |
4206 | */ | |
3e7c73e9 AK |
4207 | memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE); |
4208 | clear_bit(0x80, vmx_io_bitmap_a); | |
fdef3ad1 | 4209 | |
3e7c73e9 | 4210 | memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE); |
fdef3ad1 | 4211 | |
5897297b AK |
4212 | memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE); |
4213 | memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE); | |
25c5f225 | 4214 | |
2384d2b3 SY |
4215 | set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */ |
4216 | ||
cb498ea2 | 4217 | r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE); |
fdef3ad1 | 4218 | if (r) |
5897297b | 4219 | goto out3; |
25c5f225 | 4220 | |
5897297b AK |
4221 | vmx_disable_intercept_for_msr(MSR_FS_BASE, false); |
4222 | vmx_disable_intercept_for_msr(MSR_GS_BASE, false); | |
4223 | vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true); | |
4224 | vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false); | |
4225 | vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false); | |
4226 | vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false); | |
fdef3ad1 | 4227 | |
089d034e | 4228 | if (enable_ept) { |
1439442c | 4229 | bypass_guest_pf = 0; |
5fdbcb9d | 4230 | kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK | |
2aaf69dc | 4231 | VMX_EPT_WRITABLE_MASK); |
534e38b4 | 4232 | kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull, |
4b12f0de | 4233 | VMX_EPT_EXECUTABLE_MASK); |
5fdbcb9d SY |
4234 | kvm_enable_tdp(); |
4235 | } else | |
4236 | kvm_disable_tdp(); | |
1439442c | 4237 | |
c7addb90 AK |
4238 | if (bypass_guest_pf) |
4239 | kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull); | |
4240 | ||
fdef3ad1 HQ |
4241 | return 0; |
4242 | ||
5897297b AK |
4243 | out3: |
4244 | free_page((unsigned long)vmx_msr_bitmap_longmode); | |
25c5f225 | 4245 | out2: |
5897297b | 4246 | free_page((unsigned long)vmx_msr_bitmap_legacy); |
fdef3ad1 | 4247 | out1: |
3e7c73e9 | 4248 | free_page((unsigned long)vmx_io_bitmap_b); |
fdef3ad1 | 4249 | out: |
3e7c73e9 | 4250 | free_page((unsigned long)vmx_io_bitmap_a); |
fdef3ad1 | 4251 | return r; |
6aa8b732 AK |
4252 | } |
4253 | ||
4254 | static void __exit vmx_exit(void) | |
4255 | { | |
5897297b AK |
4256 | free_page((unsigned long)vmx_msr_bitmap_legacy); |
4257 | free_page((unsigned long)vmx_msr_bitmap_longmode); | |
3e7c73e9 AK |
4258 | free_page((unsigned long)vmx_io_bitmap_b); |
4259 | free_page((unsigned long)vmx_io_bitmap_a); | |
fdef3ad1 | 4260 | |
cb498ea2 | 4261 | kvm_exit(); |
6aa8b732 AK |
4262 | } |
4263 | ||
4264 | module_init(vmx_init) | |
4265 | module_exit(vmx_exit) |