KVM: modify memslots layout in struct kvm
[deliverable/linux.git] / arch / x86 / kvm / x86.c
CommitLineData
043405e1
CO
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * derived from drivers/kvm/kvm_main.c
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
4d5c5d0f
BAY
7 * Copyright (C) 2008 Qumranet, Inc.
8 * Copyright IBM Corporation, 2008
043405e1
CO
9 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
4d5c5d0f
BAY
13 * Amit Shah <amit.shah@qumranet.com>
14 * Ben-Ami Yassour <benami@il.ibm.com>
043405e1
CO
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
20
edf88417 21#include <linux/kvm_host.h>
313a3dc7 22#include "irq.h"
1d737c8a 23#include "mmu.h"
7837699f 24#include "i8254.h"
37817f29 25#include "tss.h"
5fdbf976 26#include "kvm_cache_regs.h"
26eef70c 27#include "x86.h"
313a3dc7 28
18068523 29#include <linux/clocksource.h>
4d5c5d0f 30#include <linux/interrupt.h>
313a3dc7
CO
31#include <linux/kvm.h>
32#include <linux/fs.h>
33#include <linux/vmalloc.h>
5fb76f9b 34#include <linux/module.h>
0de10343 35#include <linux/mman.h>
2bacc55c 36#include <linux/highmem.h>
19de40a8 37#include <linux/iommu.h>
62c476c7 38#include <linux/intel-iommu.h>
c8076604 39#include <linux/cpufreq.h>
18863bdd 40#include <linux/user-return-notifier.h>
aec51dc4
AK
41#include <trace/events/kvm.h>
42#undef TRACE_INCLUDE_FILE
229456fc
MT
43#define CREATE_TRACE_POINTS
44#include "trace.h"
043405e1 45
24f1e32c 46#include <asm/debugreg.h>
043405e1 47#include <asm/uaccess.h>
d825ed0a 48#include <asm/msr.h>
a5f61300 49#include <asm/desc.h>
0bed3b56 50#include <asm/mtrr.h>
890ca9ae 51#include <asm/mce.h>
043405e1 52
313a3dc7 53#define MAX_IO_MSRS 256
a03490ed
CO
54#define CR0_RESERVED_BITS \
55 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
56 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
57 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
58#define CR4_RESERVED_BITS \
59 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
60 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
61 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
62 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
63
64#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
890ca9ae
HY
65
66#define KVM_MAX_MCE_BANKS 32
67#define KVM_MCE_CAP_SUPPORTED MCG_CTL_P
68
50a37eb4
JR
69/* EFER defaults:
70 * - enable syscall per default because its emulated by KVM
71 * - enable LME and LMA per default on 64 bit KVM
72 */
73#ifdef CONFIG_X86_64
74static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
75#else
76static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
77#endif
313a3dc7 78
ba1389b7
AK
79#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
80#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
417bc304 81
cb142eb7 82static void update_cr8_intercept(struct kvm_vcpu *vcpu);
674eea0f
AK
83static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
84 struct kvm_cpuid_entry2 __user *entries);
85
97896d04 86struct kvm_x86_ops *kvm_x86_ops;
5fdbf976 87EXPORT_SYMBOL_GPL(kvm_x86_ops);
97896d04 88
ed85c068
AP
89int ignore_msrs = 0;
90module_param_named(ignore_msrs, ignore_msrs, bool, S_IRUGO | S_IWUSR);
91
18863bdd
AK
92#define KVM_NR_SHARED_MSRS 16
93
94struct kvm_shared_msrs_global {
95 int nr;
2bf78fa7 96 u32 msrs[KVM_NR_SHARED_MSRS];
18863bdd
AK
97};
98
99struct kvm_shared_msrs {
100 struct user_return_notifier urn;
101 bool registered;
2bf78fa7
SY
102 struct kvm_shared_msr_values {
103 u64 host;
104 u64 curr;
105 } values[KVM_NR_SHARED_MSRS];
18863bdd
AK
106};
107
108static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
109static DEFINE_PER_CPU(struct kvm_shared_msrs, shared_msrs);
110
417bc304 111struct kvm_stats_debugfs_item debugfs_entries[] = {
ba1389b7
AK
112 { "pf_fixed", VCPU_STAT(pf_fixed) },
113 { "pf_guest", VCPU_STAT(pf_guest) },
114 { "tlb_flush", VCPU_STAT(tlb_flush) },
115 { "invlpg", VCPU_STAT(invlpg) },
116 { "exits", VCPU_STAT(exits) },
117 { "io_exits", VCPU_STAT(io_exits) },
118 { "mmio_exits", VCPU_STAT(mmio_exits) },
119 { "signal_exits", VCPU_STAT(signal_exits) },
120 { "irq_window", VCPU_STAT(irq_window_exits) },
f08864b4 121 { "nmi_window", VCPU_STAT(nmi_window_exits) },
ba1389b7
AK
122 { "halt_exits", VCPU_STAT(halt_exits) },
123 { "halt_wakeup", VCPU_STAT(halt_wakeup) },
f11c3a8d 124 { "hypercalls", VCPU_STAT(hypercalls) },
ba1389b7
AK
125 { "request_irq", VCPU_STAT(request_irq_exits) },
126 { "irq_exits", VCPU_STAT(irq_exits) },
127 { "host_state_reload", VCPU_STAT(host_state_reload) },
128 { "efer_reload", VCPU_STAT(efer_reload) },
129 { "fpu_reload", VCPU_STAT(fpu_reload) },
130 { "insn_emulation", VCPU_STAT(insn_emulation) },
131 { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
fa89a817 132 { "irq_injections", VCPU_STAT(irq_injections) },
c4abb7c9 133 { "nmi_injections", VCPU_STAT(nmi_injections) },
4cee5764
AK
134 { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
135 { "mmu_pte_write", VM_STAT(mmu_pte_write) },
136 { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
137 { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
138 { "mmu_flooded", VM_STAT(mmu_flooded) },
139 { "mmu_recycled", VM_STAT(mmu_recycled) },
dfc5aa00 140 { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
4731d4c7 141 { "mmu_unsync", VM_STAT(mmu_unsync) },
0f74a24c 142 { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
05da4558 143 { "largepages", VM_STAT(lpages) },
417bc304
HB
144 { NULL }
145};
146
18863bdd
AK
147static void kvm_on_user_return(struct user_return_notifier *urn)
148{
149 unsigned slot;
18863bdd
AK
150 struct kvm_shared_msrs *locals
151 = container_of(urn, struct kvm_shared_msrs, urn);
2bf78fa7 152 struct kvm_shared_msr_values *values;
18863bdd
AK
153
154 for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
2bf78fa7
SY
155 values = &locals->values[slot];
156 if (values->host != values->curr) {
157 wrmsrl(shared_msrs_global.msrs[slot], values->host);
158 values->curr = values->host;
18863bdd
AK
159 }
160 }
161 locals->registered = false;
162 user_return_notifier_unregister(urn);
163}
164
2bf78fa7 165static void shared_msr_update(unsigned slot, u32 msr)
18863bdd 166{
2bf78fa7 167 struct kvm_shared_msrs *smsr;
18863bdd
AK
168 u64 value;
169
2bf78fa7
SY
170 smsr = &__get_cpu_var(shared_msrs);
171 /* only read, and nobody should modify it at this time,
172 * so don't need lock */
173 if (slot >= shared_msrs_global.nr) {
174 printk(KERN_ERR "kvm: invalid MSR slot!");
175 return;
176 }
177 rdmsrl_safe(msr, &value);
178 smsr->values[slot].host = value;
179 smsr->values[slot].curr = value;
180}
181
182void kvm_define_shared_msr(unsigned slot, u32 msr)
183{
18863bdd
AK
184 if (slot >= shared_msrs_global.nr)
185 shared_msrs_global.nr = slot + 1;
2bf78fa7
SY
186 shared_msrs_global.msrs[slot] = msr;
187 /* we need ensured the shared_msr_global have been updated */
188 smp_wmb();
18863bdd
AK
189}
190EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
191
192static void kvm_shared_msr_cpu_online(void)
193{
194 unsigned i;
18863bdd
AK
195
196 for (i = 0; i < shared_msrs_global.nr; ++i)
2bf78fa7 197 shared_msr_update(i, shared_msrs_global.msrs[i]);
18863bdd
AK
198}
199
d5696725 200void kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
18863bdd
AK
201{
202 struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
203
2bf78fa7 204 if (((value ^ smsr->values[slot].curr) & mask) == 0)
18863bdd 205 return;
2bf78fa7
SY
206 smsr->values[slot].curr = value;
207 wrmsrl(shared_msrs_global.msrs[slot], value);
18863bdd
AK
208 if (!smsr->registered) {
209 smsr->urn.on_user_return = kvm_on_user_return;
210 user_return_notifier_register(&smsr->urn);
211 smsr->registered = true;
212 }
213}
214EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
215
3548bab5
AK
216static void drop_user_return_notifiers(void *ignore)
217{
218 struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
219
220 if (smsr->registered)
221 kvm_on_user_return(&smsr->urn);
222}
223
5fb76f9b
CO
224unsigned long segment_base(u16 selector)
225{
226 struct descriptor_table gdt;
a5f61300 227 struct desc_struct *d;
5fb76f9b
CO
228 unsigned long table_base;
229 unsigned long v;
230
231 if (selector == 0)
232 return 0;
233
b792c344 234 kvm_get_gdt(&gdt);
5fb76f9b
CO
235 table_base = gdt.base;
236
237 if (selector & 4) { /* from ldt */
b792c344 238 u16 ldt_selector = kvm_read_ldt();
5fb76f9b 239
5fb76f9b
CO
240 table_base = segment_base(ldt_selector);
241 }
a5f61300 242 d = (struct desc_struct *)(table_base + (selector & ~7));
46a359e7 243 v = get_desc_base(d);
5fb76f9b 244#ifdef CONFIG_X86_64
a5f61300
AK
245 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
246 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
5fb76f9b
CO
247#endif
248 return v;
249}
250EXPORT_SYMBOL_GPL(segment_base);
251
6866b83e
CO
252u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
253{
254 if (irqchip_in_kernel(vcpu->kvm))
ad312c7c 255 return vcpu->arch.apic_base;
6866b83e 256 else
ad312c7c 257 return vcpu->arch.apic_base;
6866b83e
CO
258}
259EXPORT_SYMBOL_GPL(kvm_get_apic_base);
260
261void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
262{
263 /* TODO: reserve bits check */
264 if (irqchip_in_kernel(vcpu->kvm))
265 kvm_lapic_set_base(vcpu, data);
266 else
ad312c7c 267 vcpu->arch.apic_base = data;
6866b83e
CO
268}
269EXPORT_SYMBOL_GPL(kvm_set_apic_base);
270
3fd28fce
ED
271#define EXCPT_BENIGN 0
272#define EXCPT_CONTRIBUTORY 1
273#define EXCPT_PF 2
274
275static int exception_class(int vector)
276{
277 switch (vector) {
278 case PF_VECTOR:
279 return EXCPT_PF;
280 case DE_VECTOR:
281 case TS_VECTOR:
282 case NP_VECTOR:
283 case SS_VECTOR:
284 case GP_VECTOR:
285 return EXCPT_CONTRIBUTORY;
286 default:
287 break;
288 }
289 return EXCPT_BENIGN;
290}
291
292static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
293 unsigned nr, bool has_error, u32 error_code)
294{
295 u32 prev_nr;
296 int class1, class2;
297
298 if (!vcpu->arch.exception.pending) {
299 queue:
300 vcpu->arch.exception.pending = true;
301 vcpu->arch.exception.has_error_code = has_error;
302 vcpu->arch.exception.nr = nr;
303 vcpu->arch.exception.error_code = error_code;
304 return;
305 }
306
307 /* to check exception */
308 prev_nr = vcpu->arch.exception.nr;
309 if (prev_nr == DF_VECTOR) {
310 /* triple fault -> shutdown */
311 set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
312 return;
313 }
314 class1 = exception_class(prev_nr);
315 class2 = exception_class(nr);
316 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
317 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
318 /* generate double fault per SDM Table 5-5 */
319 vcpu->arch.exception.pending = true;
320 vcpu->arch.exception.has_error_code = true;
321 vcpu->arch.exception.nr = DF_VECTOR;
322 vcpu->arch.exception.error_code = 0;
323 } else
324 /* replace previous exception with a new one in a hope
325 that instruction re-execution will regenerate lost
326 exception */
327 goto queue;
328}
329
298101da
AK
330void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
331{
3fd28fce 332 kvm_multiple_exception(vcpu, nr, false, 0);
298101da
AK
333}
334EXPORT_SYMBOL_GPL(kvm_queue_exception);
335
c3c91fee
AK
336void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
337 u32 error_code)
338{
339 ++vcpu->stat.pf_guest;
ad312c7c 340 vcpu->arch.cr2 = addr;
c3c91fee
AK
341 kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
342}
343
3419ffc8
SY
344void kvm_inject_nmi(struct kvm_vcpu *vcpu)
345{
346 vcpu->arch.nmi_pending = 1;
347}
348EXPORT_SYMBOL_GPL(kvm_inject_nmi);
349
298101da
AK
350void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
351{
3fd28fce 352 kvm_multiple_exception(vcpu, nr, true, error_code);
298101da
AK
353}
354EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
355
0a79b009
AK
356/*
357 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
358 * a #GP and return false.
359 */
360bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
298101da 361{
0a79b009
AK
362 if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
363 return true;
364 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
365 return false;
298101da 366}
0a79b009 367EXPORT_SYMBOL_GPL(kvm_require_cpl);
298101da 368
a03490ed
CO
369/*
370 * Load the pae pdptrs. Return true is they are all valid.
371 */
372int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
373{
374 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
375 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
376 int i;
377 int ret;
ad312c7c 378 u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
a03490ed 379
a03490ed
CO
380 ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
381 offset * sizeof(u64), sizeof(pdpte));
382 if (ret < 0) {
383 ret = 0;
384 goto out;
385 }
386 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
43a3795a 387 if (is_present_gpte(pdpte[i]) &&
20c466b5 388 (pdpte[i] & vcpu->arch.mmu.rsvd_bits_mask[0][2])) {
a03490ed
CO
389 ret = 0;
390 goto out;
391 }
392 }
393 ret = 1;
394
ad312c7c 395 memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
6de4f3ad
AK
396 __set_bit(VCPU_EXREG_PDPTR,
397 (unsigned long *)&vcpu->arch.regs_avail);
398 __set_bit(VCPU_EXREG_PDPTR,
399 (unsigned long *)&vcpu->arch.regs_dirty);
a03490ed 400out:
a03490ed
CO
401
402 return ret;
403}
cc4b6871 404EXPORT_SYMBOL_GPL(load_pdptrs);
a03490ed 405
d835dfec
AK
406static bool pdptrs_changed(struct kvm_vcpu *vcpu)
407{
ad312c7c 408 u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
d835dfec
AK
409 bool changed = true;
410 int r;
411
412 if (is_long_mode(vcpu) || !is_pae(vcpu))
413 return false;
414
6de4f3ad
AK
415 if (!test_bit(VCPU_EXREG_PDPTR,
416 (unsigned long *)&vcpu->arch.regs_avail))
417 return true;
418
ad312c7c 419 r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
d835dfec
AK
420 if (r < 0)
421 goto out;
ad312c7c 422 changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
d835dfec 423out:
d835dfec
AK
424
425 return changed;
426}
427
2d3ad1f4 428void kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
a03490ed
CO
429{
430 if (cr0 & CR0_RESERVED_BITS) {
431 printk(KERN_DEBUG "set_cr0: 0x%lx #GP, reserved bits 0x%lx\n",
ad312c7c 432 cr0, vcpu->arch.cr0);
c1a5d4f9 433 kvm_inject_gp(vcpu, 0);
a03490ed
CO
434 return;
435 }
436
437 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
438 printk(KERN_DEBUG "set_cr0: #GP, CD == 0 && NW == 1\n");
c1a5d4f9 439 kvm_inject_gp(vcpu, 0);
a03490ed
CO
440 return;
441 }
442
443 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
444 printk(KERN_DEBUG "set_cr0: #GP, set PG flag "
445 "and a clear PE flag\n");
c1a5d4f9 446 kvm_inject_gp(vcpu, 0);
a03490ed
CO
447 return;
448 }
449
450 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
451#ifdef CONFIG_X86_64
ad312c7c 452 if ((vcpu->arch.shadow_efer & EFER_LME)) {
a03490ed
CO
453 int cs_db, cs_l;
454
455 if (!is_pae(vcpu)) {
456 printk(KERN_DEBUG "set_cr0: #GP, start paging "
457 "in long mode while PAE is disabled\n");
c1a5d4f9 458 kvm_inject_gp(vcpu, 0);
a03490ed
CO
459 return;
460 }
461 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
462 if (cs_l) {
463 printk(KERN_DEBUG "set_cr0: #GP, start paging "
464 "in long mode while CS.L == 1\n");
c1a5d4f9 465 kvm_inject_gp(vcpu, 0);
a03490ed
CO
466 return;
467
468 }
469 } else
470#endif
ad312c7c 471 if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
a03490ed
CO
472 printk(KERN_DEBUG "set_cr0: #GP, pdptrs "
473 "reserved bits\n");
c1a5d4f9 474 kvm_inject_gp(vcpu, 0);
a03490ed
CO
475 return;
476 }
477
478 }
479
480 kvm_x86_ops->set_cr0(vcpu, cr0);
ad312c7c 481 vcpu->arch.cr0 = cr0;
a03490ed 482
a03490ed 483 kvm_mmu_reset_context(vcpu);
a03490ed
CO
484 return;
485}
2d3ad1f4 486EXPORT_SYMBOL_GPL(kvm_set_cr0);
a03490ed 487
2d3ad1f4 488void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
a03490ed 489{
2d3ad1f4 490 kvm_set_cr0(vcpu, (vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f));
a03490ed 491}
2d3ad1f4 492EXPORT_SYMBOL_GPL(kvm_lmsw);
a03490ed 493
2d3ad1f4 494void kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
a03490ed 495{
fc78f519 496 unsigned long old_cr4 = kvm_read_cr4(vcpu);
a2edf57f
AK
497 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE;
498
a03490ed
CO
499 if (cr4 & CR4_RESERVED_BITS) {
500 printk(KERN_DEBUG "set_cr4: #GP, reserved bits\n");
c1a5d4f9 501 kvm_inject_gp(vcpu, 0);
a03490ed
CO
502 return;
503 }
504
505 if (is_long_mode(vcpu)) {
506 if (!(cr4 & X86_CR4_PAE)) {
507 printk(KERN_DEBUG "set_cr4: #GP, clearing PAE while "
508 "in long mode\n");
c1a5d4f9 509 kvm_inject_gp(vcpu, 0);
a03490ed
CO
510 return;
511 }
a2edf57f
AK
512 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
513 && ((cr4 ^ old_cr4) & pdptr_bits)
ad312c7c 514 && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
a03490ed 515 printk(KERN_DEBUG "set_cr4: #GP, pdptrs reserved bits\n");
c1a5d4f9 516 kvm_inject_gp(vcpu, 0);
a03490ed
CO
517 return;
518 }
519
520 if (cr4 & X86_CR4_VMXE) {
521 printk(KERN_DEBUG "set_cr4: #GP, setting VMXE\n");
c1a5d4f9 522 kvm_inject_gp(vcpu, 0);
a03490ed
CO
523 return;
524 }
525 kvm_x86_ops->set_cr4(vcpu, cr4);
ad312c7c 526 vcpu->arch.cr4 = cr4;
5a41accd 527 vcpu->arch.mmu.base_role.cr4_pge = (cr4 & X86_CR4_PGE) && !tdp_enabled;
a03490ed 528 kvm_mmu_reset_context(vcpu);
a03490ed 529}
2d3ad1f4 530EXPORT_SYMBOL_GPL(kvm_set_cr4);
a03490ed 531
2d3ad1f4 532void kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
a03490ed 533{
ad312c7c 534 if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
0ba73cda 535 kvm_mmu_sync_roots(vcpu);
d835dfec
AK
536 kvm_mmu_flush_tlb(vcpu);
537 return;
538 }
539
a03490ed
CO
540 if (is_long_mode(vcpu)) {
541 if (cr3 & CR3_L_MODE_RESERVED_BITS) {
542 printk(KERN_DEBUG "set_cr3: #GP, reserved bits\n");
c1a5d4f9 543 kvm_inject_gp(vcpu, 0);
a03490ed
CO
544 return;
545 }
546 } else {
547 if (is_pae(vcpu)) {
548 if (cr3 & CR3_PAE_RESERVED_BITS) {
549 printk(KERN_DEBUG
550 "set_cr3: #GP, reserved bits\n");
c1a5d4f9 551 kvm_inject_gp(vcpu, 0);
a03490ed
CO
552 return;
553 }
554 if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
555 printk(KERN_DEBUG "set_cr3: #GP, pdptrs "
556 "reserved bits\n");
c1a5d4f9 557 kvm_inject_gp(vcpu, 0);
a03490ed
CO
558 return;
559 }
560 }
561 /*
562 * We don't check reserved bits in nonpae mode, because
563 * this isn't enforced, and VMware depends on this.
564 */
565 }
566
a03490ed
CO
567 /*
568 * Does the new cr3 value map to physical memory? (Note, we
569 * catch an invalid cr3 even in real-mode, because it would
570 * cause trouble later on when we turn on paging anyway.)
571 *
572 * A real CPU would silently accept an invalid cr3 and would
573 * attempt to use it - with largely undefined (and often hard
574 * to debug) behavior on the guest side.
575 */
576 if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
c1a5d4f9 577 kvm_inject_gp(vcpu, 0);
a03490ed 578 else {
ad312c7c
ZX
579 vcpu->arch.cr3 = cr3;
580 vcpu->arch.mmu.new_cr3(vcpu);
a03490ed 581 }
a03490ed 582}
2d3ad1f4 583EXPORT_SYMBOL_GPL(kvm_set_cr3);
a03490ed 584
2d3ad1f4 585void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
a03490ed
CO
586{
587 if (cr8 & CR8_RESERVED_BITS) {
588 printk(KERN_DEBUG "set_cr8: #GP, reserved bits 0x%lx\n", cr8);
c1a5d4f9 589 kvm_inject_gp(vcpu, 0);
a03490ed
CO
590 return;
591 }
592 if (irqchip_in_kernel(vcpu->kvm))
593 kvm_lapic_set_tpr(vcpu, cr8);
594 else
ad312c7c 595 vcpu->arch.cr8 = cr8;
a03490ed 596}
2d3ad1f4 597EXPORT_SYMBOL_GPL(kvm_set_cr8);
a03490ed 598
2d3ad1f4 599unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
a03490ed
CO
600{
601 if (irqchip_in_kernel(vcpu->kvm))
602 return kvm_lapic_get_cr8(vcpu);
603 else
ad312c7c 604 return vcpu->arch.cr8;
a03490ed 605}
2d3ad1f4 606EXPORT_SYMBOL_GPL(kvm_get_cr8);
a03490ed 607
d8017474
AG
608static inline u32 bit(int bitno)
609{
610 return 1 << (bitno & 31);
611}
612
043405e1
CO
613/*
614 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
615 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
616 *
617 * This list is modified at module load time to reflect the
e3267cbb
GC
618 * capabilities of the host cpu. This capabilities test skips MSRs that are
619 * kvm-specific. Those are put in the beginning of the list.
043405e1 620 */
e3267cbb
GC
621
622#define KVM_SAVE_MSRS_BEGIN 2
043405e1 623static u32 msrs_to_save[] = {
e3267cbb 624 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
043405e1
CO
625 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
626 MSR_K6_STAR,
627#ifdef CONFIG_X86_64
628 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
629#endif
e3267cbb 630 MSR_IA32_TSC, MSR_IA32_PERF_STATUS, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
043405e1
CO
631};
632
633static unsigned num_msrs_to_save;
634
635static u32 emulated_msrs[] = {
636 MSR_IA32_MISC_ENABLE,
637};
638
15c4a640
CO
639static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
640{
f2b4b7dd 641 if (efer & efer_reserved_bits) {
15c4a640
CO
642 printk(KERN_DEBUG "set_efer: 0x%llx #GP, reserved bits\n",
643 efer);
c1a5d4f9 644 kvm_inject_gp(vcpu, 0);
15c4a640
CO
645 return;
646 }
647
648 if (is_paging(vcpu)
ad312c7c 649 && (vcpu->arch.shadow_efer & EFER_LME) != (efer & EFER_LME)) {
15c4a640 650 printk(KERN_DEBUG "set_efer: #GP, change LME while paging\n");
c1a5d4f9 651 kvm_inject_gp(vcpu, 0);
15c4a640
CO
652 return;
653 }
654
1b2fd70c
AG
655 if (efer & EFER_FFXSR) {
656 struct kvm_cpuid_entry2 *feat;
657
658 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
659 if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT))) {
660 printk(KERN_DEBUG "set_efer: #GP, enable FFXSR w/o CPUID capability\n");
661 kvm_inject_gp(vcpu, 0);
662 return;
663 }
664 }
665
d8017474
AG
666 if (efer & EFER_SVME) {
667 struct kvm_cpuid_entry2 *feat;
668
669 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
670 if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM))) {
671 printk(KERN_DEBUG "set_efer: #GP, enable SVM w/o SVM\n");
672 kvm_inject_gp(vcpu, 0);
673 return;
674 }
675 }
676
15c4a640
CO
677 kvm_x86_ops->set_efer(vcpu, efer);
678
679 efer &= ~EFER_LMA;
ad312c7c 680 efer |= vcpu->arch.shadow_efer & EFER_LMA;
15c4a640 681
ad312c7c 682 vcpu->arch.shadow_efer = efer;
9645bb56
AK
683
684 vcpu->arch.mmu.base_role.nxe = (efer & EFER_NX) && !tdp_enabled;
685 kvm_mmu_reset_context(vcpu);
15c4a640
CO
686}
687
f2b4b7dd
JR
688void kvm_enable_efer_bits(u64 mask)
689{
690 efer_reserved_bits &= ~mask;
691}
692EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
693
694
15c4a640
CO
695/*
696 * Writes msr value into into the appropriate "register".
697 * Returns 0 on success, non-0 otherwise.
698 * Assumes vcpu_load() was already called.
699 */
700int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
701{
702 return kvm_x86_ops->set_msr(vcpu, msr_index, data);
703}
704
313a3dc7
CO
705/*
706 * Adapt set_msr() to msr_io()'s calling convention
707 */
708static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
709{
710 return kvm_set_msr(vcpu, index, *data);
711}
712
18068523
GOC
713static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
714{
715 static int version;
50d0a0f9 716 struct pvclock_wall_clock wc;
923de3cf 717 struct timespec boot;
18068523
GOC
718
719 if (!wall_clock)
720 return;
721
722 version++;
723
18068523
GOC
724 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
725
50d0a0f9
GH
726 /*
727 * The guest calculates current wall clock time by adding
728 * system time (updated by kvm_write_guest_time below) to the
729 * wall clock specified here. guest system time equals host
730 * system time for us, thus we must fill in host boot time here.
731 */
923de3cf 732 getboottime(&boot);
50d0a0f9
GH
733
734 wc.sec = boot.tv_sec;
735 wc.nsec = boot.tv_nsec;
736 wc.version = version;
18068523
GOC
737
738 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
739
740 version++;
741 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
18068523
GOC
742}
743
50d0a0f9
GH
744static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
745{
746 uint32_t quotient, remainder;
747
748 /* Don't try to replace with do_div(), this one calculates
749 * "(dividend << 32) / divisor" */
750 __asm__ ( "divl %4"
751 : "=a" (quotient), "=d" (remainder)
752 : "0" (0), "1" (dividend), "r" (divisor) );
753 return quotient;
754}
755
756static void kvm_set_time_scale(uint32_t tsc_khz, struct pvclock_vcpu_time_info *hv_clock)
757{
758 uint64_t nsecs = 1000000000LL;
759 int32_t shift = 0;
760 uint64_t tps64;
761 uint32_t tps32;
762
763 tps64 = tsc_khz * 1000LL;
764 while (tps64 > nsecs*2) {
765 tps64 >>= 1;
766 shift--;
767 }
768
769 tps32 = (uint32_t)tps64;
770 while (tps32 <= (uint32_t)nsecs) {
771 tps32 <<= 1;
772 shift++;
773 }
774
775 hv_clock->tsc_shift = shift;
776 hv_clock->tsc_to_system_mul = div_frac(nsecs, tps32);
777
778 pr_debug("%s: tsc_khz %u, tsc_shift %d, tsc_mul %u\n",
80a914dc 779 __func__, tsc_khz, hv_clock->tsc_shift,
50d0a0f9
GH
780 hv_clock->tsc_to_system_mul);
781}
782
c8076604
GH
783static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
784
18068523
GOC
785static void kvm_write_guest_time(struct kvm_vcpu *v)
786{
787 struct timespec ts;
788 unsigned long flags;
789 struct kvm_vcpu_arch *vcpu = &v->arch;
790 void *shared_kaddr;
463656c0 791 unsigned long this_tsc_khz;
18068523
GOC
792
793 if ((!vcpu->time_page))
794 return;
795
463656c0
AK
796 this_tsc_khz = get_cpu_var(cpu_tsc_khz);
797 if (unlikely(vcpu->hv_clock_tsc_khz != this_tsc_khz)) {
798 kvm_set_time_scale(this_tsc_khz, &vcpu->hv_clock);
799 vcpu->hv_clock_tsc_khz = this_tsc_khz;
50d0a0f9 800 }
463656c0 801 put_cpu_var(cpu_tsc_khz);
50d0a0f9 802
18068523
GOC
803 /* Keep irq disabled to prevent changes to the clock */
804 local_irq_save(flags);
af24a4e4 805 kvm_get_msr(v, MSR_IA32_TSC, &vcpu->hv_clock.tsc_timestamp);
18068523 806 ktime_get_ts(&ts);
923de3cf 807 monotonic_to_bootbased(&ts);
18068523
GOC
808 local_irq_restore(flags);
809
810 /* With all the info we got, fill in the values */
811
812 vcpu->hv_clock.system_time = ts.tv_nsec +
afbcf7ab
GC
813 (NSEC_PER_SEC * (u64)ts.tv_sec) + v->kvm->arch.kvmclock_offset;
814
18068523
GOC
815 /*
816 * The interface expects us to write an even number signaling that the
817 * update is finished. Since the guest won't see the intermediate
50d0a0f9 818 * state, we just increase by 2 at the end.
18068523 819 */
50d0a0f9 820 vcpu->hv_clock.version += 2;
18068523
GOC
821
822 shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
823
824 memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
50d0a0f9 825 sizeof(vcpu->hv_clock));
18068523
GOC
826
827 kunmap_atomic(shared_kaddr, KM_USER0);
828
829 mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
830}
831
c8076604
GH
832static int kvm_request_guest_time_update(struct kvm_vcpu *v)
833{
834 struct kvm_vcpu_arch *vcpu = &v->arch;
835
836 if (!vcpu->time_page)
837 return 0;
838 set_bit(KVM_REQ_KVMCLOCK_UPDATE, &v->requests);
839 return 1;
840}
841
9ba075a6
AK
842static bool msr_mtrr_valid(unsigned msr)
843{
844 switch (msr) {
845 case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
846 case MSR_MTRRfix64K_00000:
847 case MSR_MTRRfix16K_80000:
848 case MSR_MTRRfix16K_A0000:
849 case MSR_MTRRfix4K_C0000:
850 case MSR_MTRRfix4K_C8000:
851 case MSR_MTRRfix4K_D0000:
852 case MSR_MTRRfix4K_D8000:
853 case MSR_MTRRfix4K_E0000:
854 case MSR_MTRRfix4K_E8000:
855 case MSR_MTRRfix4K_F0000:
856 case MSR_MTRRfix4K_F8000:
857 case MSR_MTRRdefType:
858 case MSR_IA32_CR_PAT:
859 return true;
860 case 0x2f8:
861 return true;
862 }
863 return false;
864}
865
d6289b93
MT
866static bool valid_pat_type(unsigned t)
867{
868 return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
869}
870
871static bool valid_mtrr_type(unsigned t)
872{
873 return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
874}
875
876static bool mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
877{
878 int i;
879
880 if (!msr_mtrr_valid(msr))
881 return false;
882
883 if (msr == MSR_IA32_CR_PAT) {
884 for (i = 0; i < 8; i++)
885 if (!valid_pat_type((data >> (i * 8)) & 0xff))
886 return false;
887 return true;
888 } else if (msr == MSR_MTRRdefType) {
889 if (data & ~0xcff)
890 return false;
891 return valid_mtrr_type(data & 0xff);
892 } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
893 for (i = 0; i < 8 ; i++)
894 if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
895 return false;
896 return true;
897 }
898
899 /* variable MTRRs */
900 return valid_mtrr_type(data & 0xff);
901}
902
9ba075a6
AK
903static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
904{
0bed3b56
SY
905 u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
906
d6289b93 907 if (!mtrr_valid(vcpu, msr, data))
9ba075a6
AK
908 return 1;
909
0bed3b56
SY
910 if (msr == MSR_MTRRdefType) {
911 vcpu->arch.mtrr_state.def_type = data;
912 vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
913 } else if (msr == MSR_MTRRfix64K_00000)
914 p[0] = data;
915 else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
916 p[1 + msr - MSR_MTRRfix16K_80000] = data;
917 else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
918 p[3 + msr - MSR_MTRRfix4K_C0000] = data;
919 else if (msr == MSR_IA32_CR_PAT)
920 vcpu->arch.pat = data;
921 else { /* Variable MTRRs */
922 int idx, is_mtrr_mask;
923 u64 *pt;
924
925 idx = (msr - 0x200) / 2;
926 is_mtrr_mask = msr - 0x200 - 2 * idx;
927 if (!is_mtrr_mask)
928 pt =
929 (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
930 else
931 pt =
932 (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
933 *pt = data;
934 }
935
936 kvm_mmu_reset_context(vcpu);
9ba075a6
AK
937 return 0;
938}
15c4a640 939
890ca9ae 940static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
15c4a640 941{
890ca9ae
HY
942 u64 mcg_cap = vcpu->arch.mcg_cap;
943 unsigned bank_num = mcg_cap & 0xff;
944
15c4a640 945 switch (msr) {
15c4a640 946 case MSR_IA32_MCG_STATUS:
890ca9ae 947 vcpu->arch.mcg_status = data;
15c4a640 948 break;
c7ac679c 949 case MSR_IA32_MCG_CTL:
890ca9ae
HY
950 if (!(mcg_cap & MCG_CTL_P))
951 return 1;
952 if (data != 0 && data != ~(u64)0)
953 return -1;
954 vcpu->arch.mcg_ctl = data;
955 break;
956 default:
957 if (msr >= MSR_IA32_MC0_CTL &&
958 msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
959 u32 offset = msr - MSR_IA32_MC0_CTL;
960 /* only 0 or all 1s can be written to IA32_MCi_CTL */
961 if ((offset & 0x3) == 0 &&
962 data != 0 && data != ~(u64)0)
963 return -1;
964 vcpu->arch.mce_banks[offset] = data;
965 break;
966 }
967 return 1;
968 }
969 return 0;
970}
971
ffde22ac
ES
972static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
973{
974 struct kvm *kvm = vcpu->kvm;
975 int lm = is_long_mode(vcpu);
976 u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
977 : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
978 u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
979 : kvm->arch.xen_hvm_config.blob_size_32;
980 u32 page_num = data & ~PAGE_MASK;
981 u64 page_addr = data & PAGE_MASK;
982 u8 *page;
983 int r;
984
985 r = -E2BIG;
986 if (page_num >= blob_size)
987 goto out;
988 r = -ENOMEM;
989 page = kzalloc(PAGE_SIZE, GFP_KERNEL);
990 if (!page)
991 goto out;
992 r = -EFAULT;
993 if (copy_from_user(page, blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE))
994 goto out_free;
995 if (kvm_write_guest(kvm, page_addr, page, PAGE_SIZE))
996 goto out_free;
997 r = 0;
998out_free:
999 kfree(page);
1000out:
1001 return r;
1002}
1003
15c4a640
CO
1004int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1005{
1006 switch (msr) {
15c4a640
CO
1007 case MSR_EFER:
1008 set_efer(vcpu, data);
1009 break;
8f1589d9
AP
1010 case MSR_K7_HWCR:
1011 data &= ~(u64)0x40; /* ignore flush filter disable */
1012 if (data != 0) {
1013 pr_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
1014 data);
1015 return 1;
1016 }
15c4a640 1017 break;
f7c6d140
AP
1018 case MSR_FAM10H_MMIO_CONF_BASE:
1019 if (data != 0) {
1020 pr_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
1021 "0x%llx\n", data);
1022 return 1;
1023 }
15c4a640 1024 break;
c323c0e5 1025 case MSR_AMD64_NB_CFG:
c7ac679c 1026 break;
b5e2fec0
AG
1027 case MSR_IA32_DEBUGCTLMSR:
1028 if (!data) {
1029 /* We support the non-activated case already */
1030 break;
1031 } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
1032 /* Values other than LBR and BTF are vendor-specific,
1033 thus reserved and should throw a #GP */
1034 return 1;
1035 }
1036 pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
1037 __func__, data);
1038 break;
15c4a640
CO
1039 case MSR_IA32_UCODE_REV:
1040 case MSR_IA32_UCODE_WRITE:
61a6bd67 1041 case MSR_VM_HSAVE_PA:
6098ca93 1042 case MSR_AMD64_PATCH_LOADER:
15c4a640 1043 break;
9ba075a6
AK
1044 case 0x200 ... 0x2ff:
1045 return set_msr_mtrr(vcpu, msr, data);
15c4a640
CO
1046 case MSR_IA32_APICBASE:
1047 kvm_set_apic_base(vcpu, data);
1048 break;
0105d1a5
GN
1049 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
1050 return kvm_x2apic_msr_write(vcpu, msr, data);
15c4a640 1051 case MSR_IA32_MISC_ENABLE:
ad312c7c 1052 vcpu->arch.ia32_misc_enable_msr = data;
15c4a640 1053 break;
18068523
GOC
1054 case MSR_KVM_WALL_CLOCK:
1055 vcpu->kvm->arch.wall_clock = data;
1056 kvm_write_wall_clock(vcpu->kvm, data);
1057 break;
1058 case MSR_KVM_SYSTEM_TIME: {
1059 if (vcpu->arch.time_page) {
1060 kvm_release_page_dirty(vcpu->arch.time_page);
1061 vcpu->arch.time_page = NULL;
1062 }
1063
1064 vcpu->arch.time = data;
1065
1066 /* we verify if the enable bit is set... */
1067 if (!(data & 1))
1068 break;
1069
1070 /* ...but clean it before doing the actual write */
1071 vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
1072
18068523
GOC
1073 vcpu->arch.time_page =
1074 gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
18068523
GOC
1075
1076 if (is_error_page(vcpu->arch.time_page)) {
1077 kvm_release_page_clean(vcpu->arch.time_page);
1078 vcpu->arch.time_page = NULL;
1079 }
1080
c8076604 1081 kvm_request_guest_time_update(vcpu);
18068523
GOC
1082 break;
1083 }
890ca9ae
HY
1084 case MSR_IA32_MCG_CTL:
1085 case MSR_IA32_MCG_STATUS:
1086 case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
1087 return set_msr_mce(vcpu, msr, data);
71db6023
AP
1088
1089 /* Performance counters are not protected by a CPUID bit,
1090 * so we should check all of them in the generic path for the sake of
1091 * cross vendor migration.
1092 * Writing a zero into the event select MSRs disables them,
1093 * which we perfectly emulate ;-). Any other value should be at least
1094 * reported, some guests depend on them.
1095 */
1096 case MSR_P6_EVNTSEL0:
1097 case MSR_P6_EVNTSEL1:
1098 case MSR_K7_EVNTSEL0:
1099 case MSR_K7_EVNTSEL1:
1100 case MSR_K7_EVNTSEL2:
1101 case MSR_K7_EVNTSEL3:
1102 if (data != 0)
1103 pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
1104 "0x%x data 0x%llx\n", msr, data);
1105 break;
1106 /* at least RHEL 4 unconditionally writes to the perfctr registers,
1107 * so we ignore writes to make it happy.
1108 */
1109 case MSR_P6_PERFCTR0:
1110 case MSR_P6_PERFCTR1:
1111 case MSR_K7_PERFCTR0:
1112 case MSR_K7_PERFCTR1:
1113 case MSR_K7_PERFCTR2:
1114 case MSR_K7_PERFCTR3:
1115 pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
1116 "0x%x data 0x%llx\n", msr, data);
1117 break;
15c4a640 1118 default:
ffde22ac
ES
1119 if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
1120 return xen_hvm_config(vcpu, data);
ed85c068
AP
1121 if (!ignore_msrs) {
1122 pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
1123 msr, data);
1124 return 1;
1125 } else {
1126 pr_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
1127 msr, data);
1128 break;
1129 }
15c4a640
CO
1130 }
1131 return 0;
1132}
1133EXPORT_SYMBOL_GPL(kvm_set_msr_common);
1134
1135
1136/*
1137 * Reads an msr value (of 'msr_index') into 'pdata'.
1138 * Returns 0 on success, non-0 otherwise.
1139 * Assumes vcpu_load() was already called.
1140 */
1141int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
1142{
1143 return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
1144}
1145
9ba075a6
AK
1146static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
1147{
0bed3b56
SY
1148 u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
1149
9ba075a6
AK
1150 if (!msr_mtrr_valid(msr))
1151 return 1;
1152
0bed3b56
SY
1153 if (msr == MSR_MTRRdefType)
1154 *pdata = vcpu->arch.mtrr_state.def_type +
1155 (vcpu->arch.mtrr_state.enabled << 10);
1156 else if (msr == MSR_MTRRfix64K_00000)
1157 *pdata = p[0];
1158 else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
1159 *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
1160 else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
1161 *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
1162 else if (msr == MSR_IA32_CR_PAT)
1163 *pdata = vcpu->arch.pat;
1164 else { /* Variable MTRRs */
1165 int idx, is_mtrr_mask;
1166 u64 *pt;
1167
1168 idx = (msr - 0x200) / 2;
1169 is_mtrr_mask = msr - 0x200 - 2 * idx;
1170 if (!is_mtrr_mask)
1171 pt =
1172 (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
1173 else
1174 pt =
1175 (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
1176 *pdata = *pt;
1177 }
1178
9ba075a6
AK
1179 return 0;
1180}
1181
890ca9ae 1182static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
15c4a640
CO
1183{
1184 u64 data;
890ca9ae
HY
1185 u64 mcg_cap = vcpu->arch.mcg_cap;
1186 unsigned bank_num = mcg_cap & 0xff;
15c4a640
CO
1187
1188 switch (msr) {
15c4a640
CO
1189 case MSR_IA32_P5_MC_ADDR:
1190 case MSR_IA32_P5_MC_TYPE:
890ca9ae
HY
1191 data = 0;
1192 break;
15c4a640 1193 case MSR_IA32_MCG_CAP:
890ca9ae
HY
1194 data = vcpu->arch.mcg_cap;
1195 break;
c7ac679c 1196 case MSR_IA32_MCG_CTL:
890ca9ae
HY
1197 if (!(mcg_cap & MCG_CTL_P))
1198 return 1;
1199 data = vcpu->arch.mcg_ctl;
1200 break;
1201 case MSR_IA32_MCG_STATUS:
1202 data = vcpu->arch.mcg_status;
1203 break;
1204 default:
1205 if (msr >= MSR_IA32_MC0_CTL &&
1206 msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
1207 u32 offset = msr - MSR_IA32_MC0_CTL;
1208 data = vcpu->arch.mce_banks[offset];
1209 break;
1210 }
1211 return 1;
1212 }
1213 *pdata = data;
1214 return 0;
1215}
1216
1217int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
1218{
1219 u64 data;
1220
1221 switch (msr) {
890ca9ae 1222 case MSR_IA32_PLATFORM_ID:
15c4a640 1223 case MSR_IA32_UCODE_REV:
15c4a640 1224 case MSR_IA32_EBL_CR_POWERON:
b5e2fec0
AG
1225 case MSR_IA32_DEBUGCTLMSR:
1226 case MSR_IA32_LASTBRANCHFROMIP:
1227 case MSR_IA32_LASTBRANCHTOIP:
1228 case MSR_IA32_LASTINTFROMIP:
1229 case MSR_IA32_LASTINTTOIP:
60af2ecd
JSR
1230 case MSR_K8_SYSCFG:
1231 case MSR_K7_HWCR:
61a6bd67 1232 case MSR_VM_HSAVE_PA:
1f3ee616
AS
1233 case MSR_P6_PERFCTR0:
1234 case MSR_P6_PERFCTR1:
7fe29e0f
AS
1235 case MSR_P6_EVNTSEL0:
1236 case MSR_P6_EVNTSEL1:
9e699624 1237 case MSR_K7_EVNTSEL0:
1f3ee616 1238 case MSR_K7_PERFCTR0:
1fdbd48c 1239 case MSR_K8_INT_PENDING_MSG:
c323c0e5 1240 case MSR_AMD64_NB_CFG:
f7c6d140 1241 case MSR_FAM10H_MMIO_CONF_BASE:
15c4a640
CO
1242 data = 0;
1243 break;
9ba075a6
AK
1244 case MSR_MTRRcap:
1245 data = 0x500 | KVM_NR_VAR_MTRR;
1246 break;
1247 case 0x200 ... 0x2ff:
1248 return get_msr_mtrr(vcpu, msr, pdata);
15c4a640
CO
1249 case 0xcd: /* fsb frequency */
1250 data = 3;
1251 break;
1252 case MSR_IA32_APICBASE:
1253 data = kvm_get_apic_base(vcpu);
1254 break;
0105d1a5
GN
1255 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
1256 return kvm_x2apic_msr_read(vcpu, msr, pdata);
1257 break;
15c4a640 1258 case MSR_IA32_MISC_ENABLE:
ad312c7c 1259 data = vcpu->arch.ia32_misc_enable_msr;
15c4a640 1260 break;
847f0ad8
AG
1261 case MSR_IA32_PERF_STATUS:
1262 /* TSC increment by tick */
1263 data = 1000ULL;
1264 /* CPU multiplier */
1265 data |= (((uint64_t)4ULL) << 40);
1266 break;
15c4a640 1267 case MSR_EFER:
ad312c7c 1268 data = vcpu->arch.shadow_efer;
15c4a640 1269 break;
18068523
GOC
1270 case MSR_KVM_WALL_CLOCK:
1271 data = vcpu->kvm->arch.wall_clock;
1272 break;
1273 case MSR_KVM_SYSTEM_TIME:
1274 data = vcpu->arch.time;
1275 break;
890ca9ae
HY
1276 case MSR_IA32_P5_MC_ADDR:
1277 case MSR_IA32_P5_MC_TYPE:
1278 case MSR_IA32_MCG_CAP:
1279 case MSR_IA32_MCG_CTL:
1280 case MSR_IA32_MCG_STATUS:
1281 case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
1282 return get_msr_mce(vcpu, msr, pdata);
15c4a640 1283 default:
ed85c068
AP
1284 if (!ignore_msrs) {
1285 pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
1286 return 1;
1287 } else {
1288 pr_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr);
1289 data = 0;
1290 }
1291 break;
15c4a640
CO
1292 }
1293 *pdata = data;
1294 return 0;
1295}
1296EXPORT_SYMBOL_GPL(kvm_get_msr_common);
1297
313a3dc7
CO
1298/*
1299 * Read or write a bunch of msrs. All parameters are kernel addresses.
1300 *
1301 * @return number of msrs set successfully.
1302 */
1303static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
1304 struct kvm_msr_entry *entries,
1305 int (*do_msr)(struct kvm_vcpu *vcpu,
1306 unsigned index, u64 *data))
1307{
1308 int i;
1309
1310 vcpu_load(vcpu);
1311
3200f405 1312 down_read(&vcpu->kvm->slots_lock);
313a3dc7
CO
1313 for (i = 0; i < msrs->nmsrs; ++i)
1314 if (do_msr(vcpu, entries[i].index, &entries[i].data))
1315 break;
3200f405 1316 up_read(&vcpu->kvm->slots_lock);
313a3dc7
CO
1317
1318 vcpu_put(vcpu);
1319
1320 return i;
1321}
1322
1323/*
1324 * Read or write a bunch of msrs. Parameters are user addresses.
1325 *
1326 * @return number of msrs set successfully.
1327 */
1328static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
1329 int (*do_msr)(struct kvm_vcpu *vcpu,
1330 unsigned index, u64 *data),
1331 int writeback)
1332{
1333 struct kvm_msrs msrs;
1334 struct kvm_msr_entry *entries;
1335 int r, n;
1336 unsigned size;
1337
1338 r = -EFAULT;
1339 if (copy_from_user(&msrs, user_msrs, sizeof msrs))
1340 goto out;
1341
1342 r = -E2BIG;
1343 if (msrs.nmsrs >= MAX_IO_MSRS)
1344 goto out;
1345
1346 r = -ENOMEM;
1347 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
1348 entries = vmalloc(size);
1349 if (!entries)
1350 goto out;
1351
1352 r = -EFAULT;
1353 if (copy_from_user(entries, user_msrs->entries, size))
1354 goto out_free;
1355
1356 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
1357 if (r < 0)
1358 goto out_free;
1359
1360 r = -EFAULT;
1361 if (writeback && copy_to_user(user_msrs->entries, entries, size))
1362 goto out_free;
1363
1364 r = n;
1365
1366out_free:
1367 vfree(entries);
1368out:
1369 return r;
1370}
1371
018d00d2
ZX
1372int kvm_dev_ioctl_check_extension(long ext)
1373{
1374 int r;
1375
1376 switch (ext) {
1377 case KVM_CAP_IRQCHIP:
1378 case KVM_CAP_HLT:
1379 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
018d00d2 1380 case KVM_CAP_SET_TSS_ADDR:
07716717 1381 case KVM_CAP_EXT_CPUID:
c8076604 1382 case KVM_CAP_CLOCKSOURCE:
7837699f 1383 case KVM_CAP_PIT:
a28e4f5a 1384 case KVM_CAP_NOP_IO_DELAY:
62d9f0db 1385 case KVM_CAP_MP_STATE:
ed848624 1386 case KVM_CAP_SYNC_MMU:
52d939a0 1387 case KVM_CAP_REINJECT_CONTROL:
4925663a 1388 case KVM_CAP_IRQ_INJECT_STATUS:
e56d532f 1389 case KVM_CAP_ASSIGN_DEV_IRQ:
721eecbf 1390 case KVM_CAP_IRQFD:
d34e6b17 1391 case KVM_CAP_IOEVENTFD:
c5ff41ce 1392 case KVM_CAP_PIT2:
e9f42757 1393 case KVM_CAP_PIT_STATE2:
b927a3ce 1394 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
ffde22ac 1395 case KVM_CAP_XEN_HVM:
afbcf7ab 1396 case KVM_CAP_ADJUST_CLOCK:
3cfc3092 1397 case KVM_CAP_VCPU_EVENTS:
018d00d2
ZX
1398 r = 1;
1399 break;
542472b5
LV
1400 case KVM_CAP_COALESCED_MMIO:
1401 r = KVM_COALESCED_MMIO_PAGE_OFFSET;
1402 break;
774ead3a
AK
1403 case KVM_CAP_VAPIC:
1404 r = !kvm_x86_ops->cpu_has_accelerated_tpr();
1405 break;
f725230a
AK
1406 case KVM_CAP_NR_VCPUS:
1407 r = KVM_MAX_VCPUS;
1408 break;
a988b910
AK
1409 case KVM_CAP_NR_MEMSLOTS:
1410 r = KVM_MEMORY_SLOTS;
1411 break;
a68a6a72
MT
1412 case KVM_CAP_PV_MMU: /* obsolete */
1413 r = 0;
2f333bcb 1414 break;
62c476c7 1415 case KVM_CAP_IOMMU:
19de40a8 1416 r = iommu_found();
62c476c7 1417 break;
890ca9ae
HY
1418 case KVM_CAP_MCE:
1419 r = KVM_MAX_MCE_BANKS;
1420 break;
018d00d2
ZX
1421 default:
1422 r = 0;
1423 break;
1424 }
1425 return r;
1426
1427}
1428
043405e1
CO
1429long kvm_arch_dev_ioctl(struct file *filp,
1430 unsigned int ioctl, unsigned long arg)
1431{
1432 void __user *argp = (void __user *)arg;
1433 long r;
1434
1435 switch (ioctl) {
1436 case KVM_GET_MSR_INDEX_LIST: {
1437 struct kvm_msr_list __user *user_msr_list = argp;
1438 struct kvm_msr_list msr_list;
1439 unsigned n;
1440
1441 r = -EFAULT;
1442 if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
1443 goto out;
1444 n = msr_list.nmsrs;
1445 msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
1446 if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
1447 goto out;
1448 r = -E2BIG;
e125e7b6 1449 if (n < msr_list.nmsrs)
043405e1
CO
1450 goto out;
1451 r = -EFAULT;
1452 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
1453 num_msrs_to_save * sizeof(u32)))
1454 goto out;
e125e7b6 1455 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
043405e1
CO
1456 &emulated_msrs,
1457 ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
1458 goto out;
1459 r = 0;
1460 break;
1461 }
674eea0f
AK
1462 case KVM_GET_SUPPORTED_CPUID: {
1463 struct kvm_cpuid2 __user *cpuid_arg = argp;
1464 struct kvm_cpuid2 cpuid;
1465
1466 r = -EFAULT;
1467 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
1468 goto out;
1469 r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
19355475 1470 cpuid_arg->entries);
674eea0f
AK
1471 if (r)
1472 goto out;
1473
1474 r = -EFAULT;
1475 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
1476 goto out;
1477 r = 0;
1478 break;
1479 }
890ca9ae
HY
1480 case KVM_X86_GET_MCE_CAP_SUPPORTED: {
1481 u64 mce_cap;
1482
1483 mce_cap = KVM_MCE_CAP_SUPPORTED;
1484 r = -EFAULT;
1485 if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
1486 goto out;
1487 r = 0;
1488 break;
1489 }
043405e1
CO
1490 default:
1491 r = -EINVAL;
1492 }
1493out:
1494 return r;
1495}
1496
313a3dc7
CO
1497void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1498{
1499 kvm_x86_ops->vcpu_load(vcpu, cpu);
6b7d7e76
ZA
1500 if (unlikely(per_cpu(cpu_tsc_khz, cpu) == 0)) {
1501 unsigned long khz = cpufreq_quick_get(cpu);
1502 if (!khz)
1503 khz = tsc_khz;
1504 per_cpu(cpu_tsc_khz, cpu) = khz;
1505 }
c8076604 1506 kvm_request_guest_time_update(vcpu);
313a3dc7
CO
1507}
1508
1509void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
1510{
1511 kvm_x86_ops->vcpu_put(vcpu);
9327fd11 1512 kvm_put_guest_fpu(vcpu);
313a3dc7
CO
1513}
1514
07716717 1515static int is_efer_nx(void)
313a3dc7 1516{
e286e86e 1517 unsigned long long efer = 0;
313a3dc7 1518
e286e86e 1519 rdmsrl_safe(MSR_EFER, &efer);
07716717
DK
1520 return efer & EFER_NX;
1521}
1522
1523static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
1524{
1525 int i;
1526 struct kvm_cpuid_entry2 *e, *entry;
1527
313a3dc7 1528 entry = NULL;
ad312c7c
ZX
1529 for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
1530 e = &vcpu->arch.cpuid_entries[i];
313a3dc7
CO
1531 if (e->function == 0x80000001) {
1532 entry = e;
1533 break;
1534 }
1535 }
07716717 1536 if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
313a3dc7
CO
1537 entry->edx &= ~(1 << 20);
1538 printk(KERN_INFO "kvm: guest NX capability removed\n");
1539 }
1540}
1541
07716717 1542/* when an old userspace process fills a new kernel module */
313a3dc7
CO
1543static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
1544 struct kvm_cpuid *cpuid,
1545 struct kvm_cpuid_entry __user *entries)
07716717
DK
1546{
1547 int r, i;
1548 struct kvm_cpuid_entry *cpuid_entries;
1549
1550 r = -E2BIG;
1551 if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
1552 goto out;
1553 r = -ENOMEM;
1554 cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
1555 if (!cpuid_entries)
1556 goto out;
1557 r = -EFAULT;
1558 if (copy_from_user(cpuid_entries, entries,
1559 cpuid->nent * sizeof(struct kvm_cpuid_entry)))
1560 goto out_free;
1561 for (i = 0; i < cpuid->nent; i++) {
ad312c7c
ZX
1562 vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
1563 vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
1564 vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
1565 vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
1566 vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
1567 vcpu->arch.cpuid_entries[i].index = 0;
1568 vcpu->arch.cpuid_entries[i].flags = 0;
1569 vcpu->arch.cpuid_entries[i].padding[0] = 0;
1570 vcpu->arch.cpuid_entries[i].padding[1] = 0;
1571 vcpu->arch.cpuid_entries[i].padding[2] = 0;
1572 }
1573 vcpu->arch.cpuid_nent = cpuid->nent;
07716717
DK
1574 cpuid_fix_nx_cap(vcpu);
1575 r = 0;
fc61b800 1576 kvm_apic_set_version(vcpu);
0e851880 1577 kvm_x86_ops->cpuid_update(vcpu);
07716717
DK
1578
1579out_free:
1580 vfree(cpuid_entries);
1581out:
1582 return r;
1583}
1584
1585static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
19355475
AS
1586 struct kvm_cpuid2 *cpuid,
1587 struct kvm_cpuid_entry2 __user *entries)
313a3dc7
CO
1588{
1589 int r;
1590
1591 r = -E2BIG;
1592 if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
1593 goto out;
1594 r = -EFAULT;
ad312c7c 1595 if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
07716717 1596 cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
313a3dc7 1597 goto out;
ad312c7c 1598 vcpu->arch.cpuid_nent = cpuid->nent;
fc61b800 1599 kvm_apic_set_version(vcpu);
0e851880 1600 kvm_x86_ops->cpuid_update(vcpu);
313a3dc7
CO
1601 return 0;
1602
1603out:
1604 return r;
1605}
1606
07716717 1607static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
19355475
AS
1608 struct kvm_cpuid2 *cpuid,
1609 struct kvm_cpuid_entry2 __user *entries)
07716717
DK
1610{
1611 int r;
1612
1613 r = -E2BIG;
ad312c7c 1614 if (cpuid->nent < vcpu->arch.cpuid_nent)
07716717
DK
1615 goto out;
1616 r = -EFAULT;
ad312c7c 1617 if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
19355475 1618 vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
07716717
DK
1619 goto out;
1620 return 0;
1621
1622out:
ad312c7c 1623 cpuid->nent = vcpu->arch.cpuid_nent;
07716717
DK
1624 return r;
1625}
1626
07716717 1627static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
19355475 1628 u32 index)
07716717
DK
1629{
1630 entry->function = function;
1631 entry->index = index;
1632 cpuid_count(entry->function, entry->index,
19355475 1633 &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
07716717
DK
1634 entry->flags = 0;
1635}
1636
7faa4ee1
AK
1637#define F(x) bit(X86_FEATURE_##x)
1638
07716717
DK
1639static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
1640 u32 index, int *nent, int maxnent)
1641{
7faa4ee1 1642 unsigned f_nx = is_efer_nx() ? F(NX) : 0;
344f414f 1643 unsigned f_gbpages = kvm_x86_ops->gb_page_enable() ? F(GBPAGES) : 0;
07716717 1644#ifdef CONFIG_X86_64
7faa4ee1
AK
1645 unsigned f_lm = F(LM);
1646#else
1647 unsigned f_lm = 0;
07716717 1648#endif
4e47c7a6 1649 unsigned f_rdtscp = kvm_x86_ops->rdtscp_supported() ? F(RDTSCP) : 0;
7faa4ee1
AK
1650
1651 /* cpuid 1.edx */
1652 const u32 kvm_supported_word0_x86_features =
1653 F(FPU) | F(VME) | F(DE) | F(PSE) |
1654 F(TSC) | F(MSR) | F(PAE) | F(MCE) |
1655 F(CX8) | F(APIC) | 0 /* Reserved */ | F(SEP) |
1656 F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
1657 F(PAT) | F(PSE36) | 0 /* PSN */ | F(CLFLSH) |
1658 0 /* Reserved, DS, ACPI */ | F(MMX) |
1659 F(FXSR) | F(XMM) | F(XMM2) | F(SELFSNOOP) |
1660 0 /* HTT, TM, Reserved, PBE */;
1661 /* cpuid 0x80000001.edx */
1662 const u32 kvm_supported_word1_x86_features =
1663 F(FPU) | F(VME) | F(DE) | F(PSE) |
1664 F(TSC) | F(MSR) | F(PAE) | F(MCE) |
1665 F(CX8) | F(APIC) | 0 /* Reserved */ | F(SYSCALL) |
1666 F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
1667 F(PAT) | F(PSE36) | 0 /* Reserved */ |
1668 f_nx | 0 /* Reserved */ | F(MMXEXT) | F(MMX) |
4e47c7a6 1669 F(FXSR) | F(FXSR_OPT) | f_gbpages | f_rdtscp |
7faa4ee1
AK
1670 0 /* Reserved */ | f_lm | F(3DNOWEXT) | F(3DNOW);
1671 /* cpuid 1.ecx */
1672 const u32 kvm_supported_word4_x86_features =
d149c731
AK
1673 F(XMM3) | 0 /* Reserved, DTES64, MONITOR */ |
1674 0 /* DS-CPL, VMX, SMX, EST */ |
1675 0 /* TM2 */ | F(SSSE3) | 0 /* CNXT-ID */ | 0 /* Reserved */ |
1676 0 /* Reserved */ | F(CX16) | 0 /* xTPR Update, PDCM */ |
1677 0 /* Reserved, DCA */ | F(XMM4_1) |
0105d1a5 1678 F(XMM4_2) | F(X2APIC) | F(MOVBE) | F(POPCNT) |
d149c731 1679 0 /* Reserved, XSAVE, OSXSAVE */;
7faa4ee1 1680 /* cpuid 0x80000001.ecx */
07716717 1681 const u32 kvm_supported_word6_x86_features =
7faa4ee1
AK
1682 F(LAHF_LM) | F(CMP_LEGACY) | F(SVM) | 0 /* ExtApicSpace */ |
1683 F(CR8_LEGACY) | F(ABM) | F(SSE4A) | F(MISALIGNSSE) |
1684 F(3DNOWPREFETCH) | 0 /* OSVW */ | 0 /* IBS */ | F(SSE5) |
1685 0 /* SKINIT */ | 0 /* WDT */;
07716717 1686
19355475 1687 /* all calls to cpuid_count() should be made on the same cpu */
07716717
DK
1688 get_cpu();
1689 do_cpuid_1_ent(entry, function, index);
1690 ++*nent;
1691
1692 switch (function) {
1693 case 0:
1694 entry->eax = min(entry->eax, (u32)0xb);
1695 break;
1696 case 1:
1697 entry->edx &= kvm_supported_word0_x86_features;
7faa4ee1 1698 entry->ecx &= kvm_supported_word4_x86_features;
0d1de2d9
GN
1699 /* we support x2apic emulation even if host does not support
1700 * it since we emulate x2apic in software */
1701 entry->ecx |= F(X2APIC);
07716717
DK
1702 break;
1703 /* function 2 entries are STATEFUL. That is, repeated cpuid commands
1704 * may return different values. This forces us to get_cpu() before
1705 * issuing the first command, and also to emulate this annoying behavior
1706 * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
1707 case 2: {
1708 int t, times = entry->eax & 0xff;
1709
1710 entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
0fdf8e59 1711 entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
07716717
DK
1712 for (t = 1; t < times && *nent < maxnent; ++t) {
1713 do_cpuid_1_ent(&entry[t], function, 0);
1714 entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
1715 ++*nent;
1716 }
1717 break;
1718 }
1719 /* function 4 and 0xb have additional index. */
1720 case 4: {
14af3f3c 1721 int i, cache_type;
07716717
DK
1722
1723 entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
1724 /* read more entries until cache_type is zero */
14af3f3c
HH
1725 for (i = 1; *nent < maxnent; ++i) {
1726 cache_type = entry[i - 1].eax & 0x1f;
07716717
DK
1727 if (!cache_type)
1728 break;
14af3f3c
HH
1729 do_cpuid_1_ent(&entry[i], function, i);
1730 entry[i].flags |=
07716717
DK
1731 KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
1732 ++*nent;
1733 }
1734 break;
1735 }
1736 case 0xb: {
14af3f3c 1737 int i, level_type;
07716717
DK
1738
1739 entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
1740 /* read more entries until level_type is zero */
14af3f3c 1741 for (i = 1; *nent < maxnent; ++i) {
0853d2c1 1742 level_type = entry[i - 1].ecx & 0xff00;
07716717
DK
1743 if (!level_type)
1744 break;
14af3f3c
HH
1745 do_cpuid_1_ent(&entry[i], function, i);
1746 entry[i].flags |=
07716717
DK
1747 KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
1748 ++*nent;
1749 }
1750 break;
1751 }
1752 case 0x80000000:
1753 entry->eax = min(entry->eax, 0x8000001a);
1754 break;
1755 case 0x80000001:
1756 entry->edx &= kvm_supported_word1_x86_features;
1757 entry->ecx &= kvm_supported_word6_x86_features;
1758 break;
1759 }
1760 put_cpu();
1761}
1762
7faa4ee1
AK
1763#undef F
1764
674eea0f 1765static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
19355475 1766 struct kvm_cpuid_entry2 __user *entries)
07716717
DK
1767{
1768 struct kvm_cpuid_entry2 *cpuid_entries;
1769 int limit, nent = 0, r = -E2BIG;
1770 u32 func;
1771
1772 if (cpuid->nent < 1)
1773 goto out;
6a544355
AK
1774 if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
1775 cpuid->nent = KVM_MAX_CPUID_ENTRIES;
07716717
DK
1776 r = -ENOMEM;
1777 cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
1778 if (!cpuid_entries)
1779 goto out;
1780
1781 do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
1782 limit = cpuid_entries[0].eax;
1783 for (func = 1; func <= limit && nent < cpuid->nent; ++func)
1784 do_cpuid_ent(&cpuid_entries[nent], func, 0,
19355475 1785 &nent, cpuid->nent);
07716717
DK
1786 r = -E2BIG;
1787 if (nent >= cpuid->nent)
1788 goto out_free;
1789
1790 do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
1791 limit = cpuid_entries[nent - 1].eax;
1792 for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
1793 do_cpuid_ent(&cpuid_entries[nent], func, 0,
19355475 1794 &nent, cpuid->nent);
cb007648
MM
1795 r = -E2BIG;
1796 if (nent >= cpuid->nent)
1797 goto out_free;
1798
07716717
DK
1799 r = -EFAULT;
1800 if (copy_to_user(entries, cpuid_entries,
19355475 1801 nent * sizeof(struct kvm_cpuid_entry2)))
07716717
DK
1802 goto out_free;
1803 cpuid->nent = nent;
1804 r = 0;
1805
1806out_free:
1807 vfree(cpuid_entries);
1808out:
1809 return r;
1810}
1811
313a3dc7
CO
1812static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
1813 struct kvm_lapic_state *s)
1814{
1815 vcpu_load(vcpu);
ad312c7c 1816 memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
313a3dc7
CO
1817 vcpu_put(vcpu);
1818
1819 return 0;
1820}
1821
1822static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
1823 struct kvm_lapic_state *s)
1824{
1825 vcpu_load(vcpu);
ad312c7c 1826 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
313a3dc7 1827 kvm_apic_post_state_restore(vcpu);
cb142eb7 1828 update_cr8_intercept(vcpu);
313a3dc7
CO
1829 vcpu_put(vcpu);
1830
1831 return 0;
1832}
1833
f77bc6a4
ZX
1834static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
1835 struct kvm_interrupt *irq)
1836{
1837 if (irq->irq < 0 || irq->irq >= 256)
1838 return -EINVAL;
1839 if (irqchip_in_kernel(vcpu->kvm))
1840 return -ENXIO;
1841 vcpu_load(vcpu);
1842
66fd3f7f 1843 kvm_queue_interrupt(vcpu, irq->irq, false);
f77bc6a4
ZX
1844
1845 vcpu_put(vcpu);
1846
1847 return 0;
1848}
1849
c4abb7c9
JK
1850static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
1851{
1852 vcpu_load(vcpu);
1853 kvm_inject_nmi(vcpu);
1854 vcpu_put(vcpu);
1855
1856 return 0;
1857}
1858
b209749f
AK
1859static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
1860 struct kvm_tpr_access_ctl *tac)
1861{
1862 if (tac->flags)
1863 return -EINVAL;
1864 vcpu->arch.tpr_access_reporting = !!tac->enabled;
1865 return 0;
1866}
1867
890ca9ae
HY
1868static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
1869 u64 mcg_cap)
1870{
1871 int r;
1872 unsigned bank_num = mcg_cap & 0xff, bank;
1873
1874 r = -EINVAL;
a9e38c3e 1875 if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
890ca9ae
HY
1876 goto out;
1877 if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
1878 goto out;
1879 r = 0;
1880 vcpu->arch.mcg_cap = mcg_cap;
1881 /* Init IA32_MCG_CTL to all 1s */
1882 if (mcg_cap & MCG_CTL_P)
1883 vcpu->arch.mcg_ctl = ~(u64)0;
1884 /* Init IA32_MCi_CTL to all 1s */
1885 for (bank = 0; bank < bank_num; bank++)
1886 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
1887out:
1888 return r;
1889}
1890
1891static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
1892 struct kvm_x86_mce *mce)
1893{
1894 u64 mcg_cap = vcpu->arch.mcg_cap;
1895 unsigned bank_num = mcg_cap & 0xff;
1896 u64 *banks = vcpu->arch.mce_banks;
1897
1898 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
1899 return -EINVAL;
1900 /*
1901 * if IA32_MCG_CTL is not all 1s, the uncorrected error
1902 * reporting is disabled
1903 */
1904 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
1905 vcpu->arch.mcg_ctl != ~(u64)0)
1906 return 0;
1907 banks += 4 * mce->bank;
1908 /*
1909 * if IA32_MCi_CTL is not all 1s, the uncorrected error
1910 * reporting is disabled for the bank
1911 */
1912 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
1913 return 0;
1914 if (mce->status & MCI_STATUS_UC) {
1915 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
fc78f519 1916 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
890ca9ae
HY
1917 printk(KERN_DEBUG "kvm: set_mce: "
1918 "injects mce exception while "
1919 "previous one is in progress!\n");
1920 set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
1921 return 0;
1922 }
1923 if (banks[1] & MCI_STATUS_VAL)
1924 mce->status |= MCI_STATUS_OVER;
1925 banks[2] = mce->addr;
1926 banks[3] = mce->misc;
1927 vcpu->arch.mcg_status = mce->mcg_status;
1928 banks[1] = mce->status;
1929 kvm_queue_exception(vcpu, MC_VECTOR);
1930 } else if (!(banks[1] & MCI_STATUS_VAL)
1931 || !(banks[1] & MCI_STATUS_UC)) {
1932 if (banks[1] & MCI_STATUS_VAL)
1933 mce->status |= MCI_STATUS_OVER;
1934 banks[2] = mce->addr;
1935 banks[3] = mce->misc;
1936 banks[1] = mce->status;
1937 } else
1938 banks[1] |= MCI_STATUS_OVER;
1939 return 0;
1940}
1941
3cfc3092
JK
1942static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
1943 struct kvm_vcpu_events *events)
1944{
1945 vcpu_load(vcpu);
1946
1947 events->exception.injected = vcpu->arch.exception.pending;
1948 events->exception.nr = vcpu->arch.exception.nr;
1949 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
1950 events->exception.error_code = vcpu->arch.exception.error_code;
1951
1952 events->interrupt.injected = vcpu->arch.interrupt.pending;
1953 events->interrupt.nr = vcpu->arch.interrupt.nr;
1954 events->interrupt.soft = vcpu->arch.interrupt.soft;
1955
1956 events->nmi.injected = vcpu->arch.nmi_injected;
1957 events->nmi.pending = vcpu->arch.nmi_pending;
1958 events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
1959
1960 events->sipi_vector = vcpu->arch.sipi_vector;
1961
dab4b911
JK
1962 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
1963 | KVM_VCPUEVENT_VALID_SIPI_VECTOR);
3cfc3092
JK
1964
1965 vcpu_put(vcpu);
1966}
1967
1968static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
1969 struct kvm_vcpu_events *events)
1970{
dab4b911
JK
1971 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
1972 | KVM_VCPUEVENT_VALID_SIPI_VECTOR))
3cfc3092
JK
1973 return -EINVAL;
1974
1975 vcpu_load(vcpu);
1976
1977 vcpu->arch.exception.pending = events->exception.injected;
1978 vcpu->arch.exception.nr = events->exception.nr;
1979 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
1980 vcpu->arch.exception.error_code = events->exception.error_code;
1981
1982 vcpu->arch.interrupt.pending = events->interrupt.injected;
1983 vcpu->arch.interrupt.nr = events->interrupt.nr;
1984 vcpu->arch.interrupt.soft = events->interrupt.soft;
1985 if (vcpu->arch.interrupt.pending && irqchip_in_kernel(vcpu->kvm))
1986 kvm_pic_clear_isr_ack(vcpu->kvm);
1987
1988 vcpu->arch.nmi_injected = events->nmi.injected;
dab4b911
JK
1989 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
1990 vcpu->arch.nmi_pending = events->nmi.pending;
3cfc3092
JK
1991 kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
1992
dab4b911
JK
1993 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR)
1994 vcpu->arch.sipi_vector = events->sipi_vector;
3cfc3092
JK
1995
1996 vcpu_put(vcpu);
1997
1998 return 0;
1999}
2000
313a3dc7
CO
2001long kvm_arch_vcpu_ioctl(struct file *filp,
2002 unsigned int ioctl, unsigned long arg)
2003{
2004 struct kvm_vcpu *vcpu = filp->private_data;
2005 void __user *argp = (void __user *)arg;
2006 int r;
b772ff36 2007 struct kvm_lapic_state *lapic = NULL;
313a3dc7
CO
2008
2009 switch (ioctl) {
2010 case KVM_GET_LAPIC: {
2204ae3c
MT
2011 r = -EINVAL;
2012 if (!vcpu->arch.apic)
2013 goto out;
b772ff36 2014 lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
313a3dc7 2015
b772ff36
DH
2016 r = -ENOMEM;
2017 if (!lapic)
2018 goto out;
2019 r = kvm_vcpu_ioctl_get_lapic(vcpu, lapic);
313a3dc7
CO
2020 if (r)
2021 goto out;
2022 r = -EFAULT;
b772ff36 2023 if (copy_to_user(argp, lapic, sizeof(struct kvm_lapic_state)))
313a3dc7
CO
2024 goto out;
2025 r = 0;
2026 break;
2027 }
2028 case KVM_SET_LAPIC: {
2204ae3c
MT
2029 r = -EINVAL;
2030 if (!vcpu->arch.apic)
2031 goto out;
b772ff36
DH
2032 lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
2033 r = -ENOMEM;
2034 if (!lapic)
2035 goto out;
313a3dc7 2036 r = -EFAULT;
b772ff36 2037 if (copy_from_user(lapic, argp, sizeof(struct kvm_lapic_state)))
313a3dc7 2038 goto out;
b772ff36 2039 r = kvm_vcpu_ioctl_set_lapic(vcpu, lapic);
313a3dc7
CO
2040 if (r)
2041 goto out;
2042 r = 0;
2043 break;
2044 }
f77bc6a4
ZX
2045 case KVM_INTERRUPT: {
2046 struct kvm_interrupt irq;
2047
2048 r = -EFAULT;
2049 if (copy_from_user(&irq, argp, sizeof irq))
2050 goto out;
2051 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
2052 if (r)
2053 goto out;
2054 r = 0;
2055 break;
2056 }
c4abb7c9
JK
2057 case KVM_NMI: {
2058 r = kvm_vcpu_ioctl_nmi(vcpu);
2059 if (r)
2060 goto out;
2061 r = 0;
2062 break;
2063 }
313a3dc7
CO
2064 case KVM_SET_CPUID: {
2065 struct kvm_cpuid __user *cpuid_arg = argp;
2066 struct kvm_cpuid cpuid;
2067
2068 r = -EFAULT;
2069 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
2070 goto out;
2071 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
2072 if (r)
2073 goto out;
2074 break;
2075 }
07716717
DK
2076 case KVM_SET_CPUID2: {
2077 struct kvm_cpuid2 __user *cpuid_arg = argp;
2078 struct kvm_cpuid2 cpuid;
2079
2080 r = -EFAULT;
2081 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
2082 goto out;
2083 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
19355475 2084 cpuid_arg->entries);
07716717
DK
2085 if (r)
2086 goto out;
2087 break;
2088 }
2089 case KVM_GET_CPUID2: {
2090 struct kvm_cpuid2 __user *cpuid_arg = argp;
2091 struct kvm_cpuid2 cpuid;
2092
2093 r = -EFAULT;
2094 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
2095 goto out;
2096 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
19355475 2097 cpuid_arg->entries);
07716717
DK
2098 if (r)
2099 goto out;
2100 r = -EFAULT;
2101 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
2102 goto out;
2103 r = 0;
2104 break;
2105 }
313a3dc7
CO
2106 case KVM_GET_MSRS:
2107 r = msr_io(vcpu, argp, kvm_get_msr, 1);
2108 break;
2109 case KVM_SET_MSRS:
2110 r = msr_io(vcpu, argp, do_set_msr, 0);
2111 break;
b209749f
AK
2112 case KVM_TPR_ACCESS_REPORTING: {
2113 struct kvm_tpr_access_ctl tac;
2114
2115 r = -EFAULT;
2116 if (copy_from_user(&tac, argp, sizeof tac))
2117 goto out;
2118 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
2119 if (r)
2120 goto out;
2121 r = -EFAULT;
2122 if (copy_to_user(argp, &tac, sizeof tac))
2123 goto out;
2124 r = 0;
2125 break;
2126 };
b93463aa
AK
2127 case KVM_SET_VAPIC_ADDR: {
2128 struct kvm_vapic_addr va;
2129
2130 r = -EINVAL;
2131 if (!irqchip_in_kernel(vcpu->kvm))
2132 goto out;
2133 r = -EFAULT;
2134 if (copy_from_user(&va, argp, sizeof va))
2135 goto out;
2136 r = 0;
2137 kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
2138 break;
2139 }
890ca9ae
HY
2140 case KVM_X86_SETUP_MCE: {
2141 u64 mcg_cap;
2142
2143 r = -EFAULT;
2144 if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
2145 goto out;
2146 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
2147 break;
2148 }
2149 case KVM_X86_SET_MCE: {
2150 struct kvm_x86_mce mce;
2151
2152 r = -EFAULT;
2153 if (copy_from_user(&mce, argp, sizeof mce))
2154 goto out;
2155 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
2156 break;
2157 }
3cfc3092
JK
2158 case KVM_GET_VCPU_EVENTS: {
2159 struct kvm_vcpu_events events;
2160
2161 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
2162
2163 r = -EFAULT;
2164 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
2165 break;
2166 r = 0;
2167 break;
2168 }
2169 case KVM_SET_VCPU_EVENTS: {
2170 struct kvm_vcpu_events events;
2171
2172 r = -EFAULT;
2173 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
2174 break;
2175
2176 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
2177 break;
2178 }
313a3dc7
CO
2179 default:
2180 r = -EINVAL;
2181 }
2182out:
7a6ce84c 2183 kfree(lapic);
313a3dc7
CO
2184 return r;
2185}
2186
1fe779f8
CO
2187static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
2188{
2189 int ret;
2190
2191 if (addr > (unsigned int)(-3 * PAGE_SIZE))
2192 return -1;
2193 ret = kvm_x86_ops->set_tss_addr(kvm, addr);
2194 return ret;
2195}
2196
b927a3ce
SY
2197static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
2198 u64 ident_addr)
2199{
2200 kvm->arch.ept_identity_map_addr = ident_addr;
2201 return 0;
2202}
2203
1fe779f8
CO
2204static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
2205 u32 kvm_nr_mmu_pages)
2206{
2207 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
2208 return -EINVAL;
2209
72dc67a6 2210 down_write(&kvm->slots_lock);
7c8a83b7 2211 spin_lock(&kvm->mmu_lock);
1fe779f8
CO
2212
2213 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
f05e70ac 2214 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
1fe779f8 2215
7c8a83b7 2216 spin_unlock(&kvm->mmu_lock);
72dc67a6 2217 up_write(&kvm->slots_lock);
1fe779f8
CO
2218 return 0;
2219}
2220
2221static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
2222{
f05e70ac 2223 return kvm->arch.n_alloc_mmu_pages;
1fe779f8
CO
2224}
2225
e9f85cde
ZX
2226gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
2227{
2228 int i;
2229 struct kvm_mem_alias *alias;
2230
d69fb81f
ZX
2231 for (i = 0; i < kvm->arch.naliases; ++i) {
2232 alias = &kvm->arch.aliases[i];
e9f85cde
ZX
2233 if (gfn >= alias->base_gfn
2234 && gfn < alias->base_gfn + alias->npages)
2235 return alias->target_gfn + gfn - alias->base_gfn;
2236 }
2237 return gfn;
2238}
2239
1fe779f8
CO
2240/*
2241 * Set a new alias region. Aliases map a portion of physical memory into
2242 * another portion. This is useful for memory windows, for example the PC
2243 * VGA region.
2244 */
2245static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
2246 struct kvm_memory_alias *alias)
2247{
2248 int r, n;
2249 struct kvm_mem_alias *p;
2250
2251 r = -EINVAL;
2252 /* General sanity checks */
2253 if (alias->memory_size & (PAGE_SIZE - 1))
2254 goto out;
2255 if (alias->guest_phys_addr & (PAGE_SIZE - 1))
2256 goto out;
2257 if (alias->slot >= KVM_ALIAS_SLOTS)
2258 goto out;
2259 if (alias->guest_phys_addr + alias->memory_size
2260 < alias->guest_phys_addr)
2261 goto out;
2262 if (alias->target_phys_addr + alias->memory_size
2263 < alias->target_phys_addr)
2264 goto out;
2265
72dc67a6 2266 down_write(&kvm->slots_lock);
a1708ce8 2267 spin_lock(&kvm->mmu_lock);
1fe779f8 2268
d69fb81f 2269 p = &kvm->arch.aliases[alias->slot];
1fe779f8
CO
2270 p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
2271 p->npages = alias->memory_size >> PAGE_SHIFT;
2272 p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
2273
2274 for (n = KVM_ALIAS_SLOTS; n > 0; --n)
d69fb81f 2275 if (kvm->arch.aliases[n - 1].npages)
1fe779f8 2276 break;
d69fb81f 2277 kvm->arch.naliases = n;
1fe779f8 2278
a1708ce8 2279 spin_unlock(&kvm->mmu_lock);
1fe779f8
CO
2280 kvm_mmu_zap_all(kvm);
2281
72dc67a6 2282 up_write(&kvm->slots_lock);
1fe779f8
CO
2283
2284 return 0;
2285
2286out:
2287 return r;
2288}
2289
2290static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
2291{
2292 int r;
2293
2294 r = 0;
2295 switch (chip->chip_id) {
2296 case KVM_IRQCHIP_PIC_MASTER:
2297 memcpy(&chip->chip.pic,
2298 &pic_irqchip(kvm)->pics[0],
2299 sizeof(struct kvm_pic_state));
2300 break;
2301 case KVM_IRQCHIP_PIC_SLAVE:
2302 memcpy(&chip->chip.pic,
2303 &pic_irqchip(kvm)->pics[1],
2304 sizeof(struct kvm_pic_state));
2305 break;
2306 case KVM_IRQCHIP_IOAPIC:
eba0226b 2307 r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
2308 break;
2309 default:
2310 r = -EINVAL;
2311 break;
2312 }
2313 return r;
2314}
2315
2316static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
2317{
2318 int r;
2319
2320 r = 0;
2321 switch (chip->chip_id) {
2322 case KVM_IRQCHIP_PIC_MASTER:
894a9c55 2323 spin_lock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
2324 memcpy(&pic_irqchip(kvm)->pics[0],
2325 &chip->chip.pic,
2326 sizeof(struct kvm_pic_state));
894a9c55 2327 spin_unlock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
2328 break;
2329 case KVM_IRQCHIP_PIC_SLAVE:
894a9c55 2330 spin_lock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
2331 memcpy(&pic_irqchip(kvm)->pics[1],
2332 &chip->chip.pic,
2333 sizeof(struct kvm_pic_state));
894a9c55 2334 spin_unlock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
2335 break;
2336 case KVM_IRQCHIP_IOAPIC:
eba0226b 2337 r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
2338 break;
2339 default:
2340 r = -EINVAL;
2341 break;
2342 }
2343 kvm_pic_update_irq(pic_irqchip(kvm));
2344 return r;
2345}
2346
e0f63cb9
SY
2347static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
2348{
2349 int r = 0;
2350
894a9c55 2351 mutex_lock(&kvm->arch.vpit->pit_state.lock);
e0f63cb9 2352 memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
894a9c55 2353 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
e0f63cb9
SY
2354 return r;
2355}
2356
2357static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
2358{
2359 int r = 0;
2360
894a9c55 2361 mutex_lock(&kvm->arch.vpit->pit_state.lock);
e0f63cb9 2362 memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
e9f42757
BK
2363 kvm_pit_load_count(kvm, 0, ps->channels[0].count, 0);
2364 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
2365 return r;
2366}
2367
2368static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
2369{
2370 int r = 0;
2371
2372 mutex_lock(&kvm->arch.vpit->pit_state.lock);
2373 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
2374 sizeof(ps->channels));
2375 ps->flags = kvm->arch.vpit->pit_state.flags;
2376 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
2377 return r;
2378}
2379
2380static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
2381{
2382 int r = 0, start = 0;
2383 u32 prev_legacy, cur_legacy;
2384 mutex_lock(&kvm->arch.vpit->pit_state.lock);
2385 prev_legacy = kvm->arch.vpit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
2386 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
2387 if (!prev_legacy && cur_legacy)
2388 start = 1;
2389 memcpy(&kvm->arch.vpit->pit_state.channels, &ps->channels,
2390 sizeof(kvm->arch.vpit->pit_state.channels));
2391 kvm->arch.vpit->pit_state.flags = ps->flags;
2392 kvm_pit_load_count(kvm, 0, kvm->arch.vpit->pit_state.channels[0].count, start);
894a9c55 2393 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
e0f63cb9
SY
2394 return r;
2395}
2396
52d939a0
MT
2397static int kvm_vm_ioctl_reinject(struct kvm *kvm,
2398 struct kvm_reinject_control *control)
2399{
2400 if (!kvm->arch.vpit)
2401 return -ENXIO;
894a9c55 2402 mutex_lock(&kvm->arch.vpit->pit_state.lock);
52d939a0 2403 kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
894a9c55 2404 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
52d939a0
MT
2405 return 0;
2406}
2407
5bb064dc
ZX
2408/*
2409 * Get (and clear) the dirty memory log for a memory slot.
2410 */
2411int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
2412 struct kvm_dirty_log *log)
2413{
2414 int r;
2415 int n;
2416 struct kvm_memory_slot *memslot;
2417 int is_dirty = 0;
2418
72dc67a6 2419 down_write(&kvm->slots_lock);
5bb064dc
ZX
2420
2421 r = kvm_get_dirty_log(kvm, log, &is_dirty);
2422 if (r)
2423 goto out;
2424
2425 /* If nothing is dirty, don't bother messing with page tables. */
2426 if (is_dirty) {
7c8a83b7 2427 spin_lock(&kvm->mmu_lock);
5bb064dc 2428 kvm_mmu_slot_remove_write_access(kvm, log->slot);
7c8a83b7 2429 spin_unlock(&kvm->mmu_lock);
46a26bf5 2430 memslot = &kvm->memslots->memslots[log->slot];
5bb064dc
ZX
2431 n = ALIGN(memslot->npages, BITS_PER_LONG) / 8;
2432 memset(memslot->dirty_bitmap, 0, n);
2433 }
2434 r = 0;
2435out:
72dc67a6 2436 up_write(&kvm->slots_lock);
5bb064dc
ZX
2437 return r;
2438}
2439
1fe779f8
CO
2440long kvm_arch_vm_ioctl(struct file *filp,
2441 unsigned int ioctl, unsigned long arg)
2442{
2443 struct kvm *kvm = filp->private_data;
2444 void __user *argp = (void __user *)arg;
367e1319 2445 int r = -ENOTTY;
f0d66275
DH
2446 /*
2447 * This union makes it completely explicit to gcc-3.x
2448 * that these two variables' stack usage should be
2449 * combined, not added together.
2450 */
2451 union {
2452 struct kvm_pit_state ps;
e9f42757 2453 struct kvm_pit_state2 ps2;
f0d66275 2454 struct kvm_memory_alias alias;
c5ff41ce 2455 struct kvm_pit_config pit_config;
f0d66275 2456 } u;
1fe779f8
CO
2457
2458 switch (ioctl) {
2459 case KVM_SET_TSS_ADDR:
2460 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
2461 if (r < 0)
2462 goto out;
2463 break;
b927a3ce
SY
2464 case KVM_SET_IDENTITY_MAP_ADDR: {
2465 u64 ident_addr;
2466
2467 r = -EFAULT;
2468 if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
2469 goto out;
2470 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
2471 if (r < 0)
2472 goto out;
2473 break;
2474 }
1fe779f8
CO
2475 case KVM_SET_MEMORY_REGION: {
2476 struct kvm_memory_region kvm_mem;
2477 struct kvm_userspace_memory_region kvm_userspace_mem;
2478
2479 r = -EFAULT;
2480 if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
2481 goto out;
2482 kvm_userspace_mem.slot = kvm_mem.slot;
2483 kvm_userspace_mem.flags = kvm_mem.flags;
2484 kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
2485 kvm_userspace_mem.memory_size = kvm_mem.memory_size;
2486 r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
2487 if (r)
2488 goto out;
2489 break;
2490 }
2491 case KVM_SET_NR_MMU_PAGES:
2492 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
2493 if (r)
2494 goto out;
2495 break;
2496 case KVM_GET_NR_MMU_PAGES:
2497 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
2498 break;
f0d66275 2499 case KVM_SET_MEMORY_ALIAS:
1fe779f8 2500 r = -EFAULT;
f0d66275 2501 if (copy_from_user(&u.alias, argp, sizeof(struct kvm_memory_alias)))
1fe779f8 2502 goto out;
f0d66275 2503 r = kvm_vm_ioctl_set_memory_alias(kvm, &u.alias);
1fe779f8
CO
2504 if (r)
2505 goto out;
2506 break;
3ddea128
MT
2507 case KVM_CREATE_IRQCHIP: {
2508 struct kvm_pic *vpic;
2509
2510 mutex_lock(&kvm->lock);
2511 r = -EEXIST;
2512 if (kvm->arch.vpic)
2513 goto create_irqchip_unlock;
1fe779f8 2514 r = -ENOMEM;
3ddea128
MT
2515 vpic = kvm_create_pic(kvm);
2516 if (vpic) {
1fe779f8
CO
2517 r = kvm_ioapic_init(kvm);
2518 if (r) {
3ddea128
MT
2519 kfree(vpic);
2520 goto create_irqchip_unlock;
1fe779f8
CO
2521 }
2522 } else
3ddea128
MT
2523 goto create_irqchip_unlock;
2524 smp_wmb();
2525 kvm->arch.vpic = vpic;
2526 smp_wmb();
399ec807
AK
2527 r = kvm_setup_default_irq_routing(kvm);
2528 if (r) {
3ddea128 2529 mutex_lock(&kvm->irq_lock);
399ec807
AK
2530 kfree(kvm->arch.vpic);
2531 kfree(kvm->arch.vioapic);
3ddea128
MT
2532 kvm->arch.vpic = NULL;
2533 kvm->arch.vioapic = NULL;
2534 mutex_unlock(&kvm->irq_lock);
399ec807 2535 }
3ddea128
MT
2536 create_irqchip_unlock:
2537 mutex_unlock(&kvm->lock);
1fe779f8 2538 break;
3ddea128 2539 }
7837699f 2540 case KVM_CREATE_PIT:
c5ff41ce
JK
2541 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
2542 goto create_pit;
2543 case KVM_CREATE_PIT2:
2544 r = -EFAULT;
2545 if (copy_from_user(&u.pit_config, argp,
2546 sizeof(struct kvm_pit_config)))
2547 goto out;
2548 create_pit:
108b5669 2549 down_write(&kvm->slots_lock);
269e05e4
AK
2550 r = -EEXIST;
2551 if (kvm->arch.vpit)
2552 goto create_pit_unlock;
7837699f 2553 r = -ENOMEM;
c5ff41ce 2554 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
7837699f
SY
2555 if (kvm->arch.vpit)
2556 r = 0;
269e05e4 2557 create_pit_unlock:
108b5669 2558 up_write(&kvm->slots_lock);
7837699f 2559 break;
4925663a 2560 case KVM_IRQ_LINE_STATUS:
1fe779f8
CO
2561 case KVM_IRQ_LINE: {
2562 struct kvm_irq_level irq_event;
2563
2564 r = -EFAULT;
2565 if (copy_from_user(&irq_event, argp, sizeof irq_event))
2566 goto out;
2567 if (irqchip_in_kernel(kvm)) {
4925663a 2568 __s32 status;
4925663a
GN
2569 status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
2570 irq_event.irq, irq_event.level);
4925663a
GN
2571 if (ioctl == KVM_IRQ_LINE_STATUS) {
2572 irq_event.status = status;
2573 if (copy_to_user(argp, &irq_event,
2574 sizeof irq_event))
2575 goto out;
2576 }
1fe779f8
CO
2577 r = 0;
2578 }
2579 break;
2580 }
2581 case KVM_GET_IRQCHIP: {
2582 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
f0d66275 2583 struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
1fe779f8 2584
f0d66275
DH
2585 r = -ENOMEM;
2586 if (!chip)
1fe779f8 2587 goto out;
f0d66275
DH
2588 r = -EFAULT;
2589 if (copy_from_user(chip, argp, sizeof *chip))
2590 goto get_irqchip_out;
1fe779f8
CO
2591 r = -ENXIO;
2592 if (!irqchip_in_kernel(kvm))
f0d66275
DH
2593 goto get_irqchip_out;
2594 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
1fe779f8 2595 if (r)
f0d66275 2596 goto get_irqchip_out;
1fe779f8 2597 r = -EFAULT;
f0d66275
DH
2598 if (copy_to_user(argp, chip, sizeof *chip))
2599 goto get_irqchip_out;
1fe779f8 2600 r = 0;
f0d66275
DH
2601 get_irqchip_out:
2602 kfree(chip);
2603 if (r)
2604 goto out;
1fe779f8
CO
2605 break;
2606 }
2607 case KVM_SET_IRQCHIP: {
2608 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
f0d66275 2609 struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
1fe779f8 2610
f0d66275
DH
2611 r = -ENOMEM;
2612 if (!chip)
1fe779f8 2613 goto out;
f0d66275
DH
2614 r = -EFAULT;
2615 if (copy_from_user(chip, argp, sizeof *chip))
2616 goto set_irqchip_out;
1fe779f8
CO
2617 r = -ENXIO;
2618 if (!irqchip_in_kernel(kvm))
f0d66275
DH
2619 goto set_irqchip_out;
2620 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
1fe779f8 2621 if (r)
f0d66275 2622 goto set_irqchip_out;
1fe779f8 2623 r = 0;
f0d66275
DH
2624 set_irqchip_out:
2625 kfree(chip);
2626 if (r)
2627 goto out;
1fe779f8
CO
2628 break;
2629 }
e0f63cb9 2630 case KVM_GET_PIT: {
e0f63cb9 2631 r = -EFAULT;
f0d66275 2632 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
2633 goto out;
2634 r = -ENXIO;
2635 if (!kvm->arch.vpit)
2636 goto out;
f0d66275 2637 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
e0f63cb9
SY
2638 if (r)
2639 goto out;
2640 r = -EFAULT;
f0d66275 2641 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
2642 goto out;
2643 r = 0;
2644 break;
2645 }
2646 case KVM_SET_PIT: {
e0f63cb9 2647 r = -EFAULT;
f0d66275 2648 if (copy_from_user(&u.ps, argp, sizeof u.ps))
e0f63cb9
SY
2649 goto out;
2650 r = -ENXIO;
2651 if (!kvm->arch.vpit)
2652 goto out;
f0d66275 2653 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
e0f63cb9
SY
2654 if (r)
2655 goto out;
2656 r = 0;
2657 break;
2658 }
e9f42757
BK
2659 case KVM_GET_PIT2: {
2660 r = -ENXIO;
2661 if (!kvm->arch.vpit)
2662 goto out;
2663 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
2664 if (r)
2665 goto out;
2666 r = -EFAULT;
2667 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
2668 goto out;
2669 r = 0;
2670 break;
2671 }
2672 case KVM_SET_PIT2: {
2673 r = -EFAULT;
2674 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
2675 goto out;
2676 r = -ENXIO;
2677 if (!kvm->arch.vpit)
2678 goto out;
2679 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
2680 if (r)
2681 goto out;
2682 r = 0;
2683 break;
2684 }
52d939a0
MT
2685 case KVM_REINJECT_CONTROL: {
2686 struct kvm_reinject_control control;
2687 r = -EFAULT;
2688 if (copy_from_user(&control, argp, sizeof(control)))
2689 goto out;
2690 r = kvm_vm_ioctl_reinject(kvm, &control);
2691 if (r)
2692 goto out;
2693 r = 0;
2694 break;
2695 }
ffde22ac
ES
2696 case KVM_XEN_HVM_CONFIG: {
2697 r = -EFAULT;
2698 if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
2699 sizeof(struct kvm_xen_hvm_config)))
2700 goto out;
2701 r = -EINVAL;
2702 if (kvm->arch.xen_hvm_config.flags)
2703 goto out;
2704 r = 0;
2705 break;
2706 }
afbcf7ab
GC
2707 case KVM_SET_CLOCK: {
2708 struct timespec now;
2709 struct kvm_clock_data user_ns;
2710 u64 now_ns;
2711 s64 delta;
2712
2713 r = -EFAULT;
2714 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
2715 goto out;
2716
2717 r = -EINVAL;
2718 if (user_ns.flags)
2719 goto out;
2720
2721 r = 0;
2722 ktime_get_ts(&now);
2723 now_ns = timespec_to_ns(&now);
2724 delta = user_ns.clock - now_ns;
2725 kvm->arch.kvmclock_offset = delta;
2726 break;
2727 }
2728 case KVM_GET_CLOCK: {
2729 struct timespec now;
2730 struct kvm_clock_data user_ns;
2731 u64 now_ns;
2732
2733 ktime_get_ts(&now);
2734 now_ns = timespec_to_ns(&now);
2735 user_ns.clock = kvm->arch.kvmclock_offset + now_ns;
2736 user_ns.flags = 0;
2737
2738 r = -EFAULT;
2739 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
2740 goto out;
2741 r = 0;
2742 break;
2743 }
2744
1fe779f8
CO
2745 default:
2746 ;
2747 }
2748out:
2749 return r;
2750}
2751
a16b043c 2752static void kvm_init_msr_list(void)
043405e1
CO
2753{
2754 u32 dummy[2];
2755 unsigned i, j;
2756
e3267cbb
GC
2757 /* skip the first msrs in the list. KVM-specific */
2758 for (i = j = KVM_SAVE_MSRS_BEGIN; i < ARRAY_SIZE(msrs_to_save); i++) {
043405e1
CO
2759 if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
2760 continue;
2761 if (j < i)
2762 msrs_to_save[j] = msrs_to_save[i];
2763 j++;
2764 }
2765 num_msrs_to_save = j;
2766}
2767
bda9020e
MT
2768static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
2769 const void *v)
bbd9b64e 2770{
bda9020e
MT
2771 if (vcpu->arch.apic &&
2772 !kvm_iodevice_write(&vcpu->arch.apic->dev, addr, len, v))
2773 return 0;
bbd9b64e 2774
bda9020e 2775 return kvm_io_bus_write(&vcpu->kvm->mmio_bus, addr, len, v);
bbd9b64e
CO
2776}
2777
bda9020e 2778static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
bbd9b64e 2779{
bda9020e
MT
2780 if (vcpu->arch.apic &&
2781 !kvm_iodevice_read(&vcpu->arch.apic->dev, addr, len, v))
2782 return 0;
bbd9b64e 2783
bda9020e 2784 return kvm_io_bus_read(&vcpu->kvm->mmio_bus, addr, len, v);
bbd9b64e
CO
2785}
2786
cded19f3
HE
2787static int kvm_read_guest_virt(gva_t addr, void *val, unsigned int bytes,
2788 struct kvm_vcpu *vcpu)
bbd9b64e
CO
2789{
2790 void *data = val;
10589a46 2791 int r = X86EMUL_CONTINUE;
bbd9b64e
CO
2792
2793 while (bytes) {
ad312c7c 2794 gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
bbd9b64e 2795 unsigned offset = addr & (PAGE_SIZE-1);
77c2002e 2796 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
bbd9b64e
CO
2797 int ret;
2798
10589a46
MT
2799 if (gpa == UNMAPPED_GVA) {
2800 r = X86EMUL_PROPAGATE_FAULT;
2801 goto out;
2802 }
77c2002e 2803 ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
10589a46
MT
2804 if (ret < 0) {
2805 r = X86EMUL_UNHANDLEABLE;
2806 goto out;
2807 }
bbd9b64e 2808
77c2002e
IE
2809 bytes -= toread;
2810 data += toread;
2811 addr += toread;
bbd9b64e 2812 }
10589a46 2813out:
10589a46 2814 return r;
bbd9b64e 2815}
77c2002e 2816
cded19f3
HE
2817static int kvm_write_guest_virt(gva_t addr, void *val, unsigned int bytes,
2818 struct kvm_vcpu *vcpu)
77c2002e
IE
2819{
2820 void *data = val;
2821 int r = X86EMUL_CONTINUE;
2822
2823 while (bytes) {
2824 gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
2825 unsigned offset = addr & (PAGE_SIZE-1);
2826 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
2827 int ret;
2828
2829 if (gpa == UNMAPPED_GVA) {
2830 r = X86EMUL_PROPAGATE_FAULT;
2831 goto out;
2832 }
2833 ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
2834 if (ret < 0) {
2835 r = X86EMUL_UNHANDLEABLE;
2836 goto out;
2837 }
2838
2839 bytes -= towrite;
2840 data += towrite;
2841 addr += towrite;
2842 }
2843out:
2844 return r;
2845}
2846
bbd9b64e 2847
bbd9b64e
CO
2848static int emulator_read_emulated(unsigned long addr,
2849 void *val,
2850 unsigned int bytes,
2851 struct kvm_vcpu *vcpu)
2852{
bbd9b64e
CO
2853 gpa_t gpa;
2854
2855 if (vcpu->mmio_read_completed) {
2856 memcpy(val, vcpu->mmio_data, bytes);
aec51dc4
AK
2857 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
2858 vcpu->mmio_phys_addr, *(u64 *)val);
bbd9b64e
CO
2859 vcpu->mmio_read_completed = 0;
2860 return X86EMUL_CONTINUE;
2861 }
2862
ad312c7c 2863 gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
bbd9b64e
CO
2864
2865 /* For APIC access vmexit */
2866 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
2867 goto mmio;
2868
77c2002e
IE
2869 if (kvm_read_guest_virt(addr, val, bytes, vcpu)
2870 == X86EMUL_CONTINUE)
bbd9b64e
CO
2871 return X86EMUL_CONTINUE;
2872 if (gpa == UNMAPPED_GVA)
2873 return X86EMUL_PROPAGATE_FAULT;
2874
2875mmio:
2876 /*
2877 * Is this MMIO handled locally?
2878 */
aec51dc4
AK
2879 if (!vcpu_mmio_read(vcpu, gpa, bytes, val)) {
2880 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes, gpa, *(u64 *)val);
bbd9b64e
CO
2881 return X86EMUL_CONTINUE;
2882 }
aec51dc4
AK
2883
2884 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
bbd9b64e
CO
2885
2886 vcpu->mmio_needed = 1;
2887 vcpu->mmio_phys_addr = gpa;
2888 vcpu->mmio_size = bytes;
2889 vcpu->mmio_is_write = 0;
2890
2891 return X86EMUL_UNHANDLEABLE;
2892}
2893
3200f405 2894int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 2895 const void *val, int bytes)
bbd9b64e
CO
2896{
2897 int ret;
2898
2899 ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
9f811285 2900 if (ret < 0)
bbd9b64e 2901 return 0;
ad218f85 2902 kvm_mmu_pte_write(vcpu, gpa, val, bytes, 1);
bbd9b64e
CO
2903 return 1;
2904}
2905
2906static int emulator_write_emulated_onepage(unsigned long addr,
2907 const void *val,
2908 unsigned int bytes,
2909 struct kvm_vcpu *vcpu)
2910{
10589a46
MT
2911 gpa_t gpa;
2912
10589a46 2913 gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
bbd9b64e
CO
2914
2915 if (gpa == UNMAPPED_GVA) {
c3c91fee 2916 kvm_inject_page_fault(vcpu, addr, 2);
bbd9b64e
CO
2917 return X86EMUL_PROPAGATE_FAULT;
2918 }
2919
2920 /* For APIC access vmexit */
2921 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
2922 goto mmio;
2923
2924 if (emulator_write_phys(vcpu, gpa, val, bytes))
2925 return X86EMUL_CONTINUE;
2926
2927mmio:
aec51dc4 2928 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
bbd9b64e
CO
2929 /*
2930 * Is this MMIO handled locally?
2931 */
bda9020e 2932 if (!vcpu_mmio_write(vcpu, gpa, bytes, val))
bbd9b64e 2933 return X86EMUL_CONTINUE;
bbd9b64e
CO
2934
2935 vcpu->mmio_needed = 1;
2936 vcpu->mmio_phys_addr = gpa;
2937 vcpu->mmio_size = bytes;
2938 vcpu->mmio_is_write = 1;
2939 memcpy(vcpu->mmio_data, val, bytes);
2940
2941 return X86EMUL_CONTINUE;
2942}
2943
2944int emulator_write_emulated(unsigned long addr,
2945 const void *val,
2946 unsigned int bytes,
2947 struct kvm_vcpu *vcpu)
2948{
2949 /* Crossing a page boundary? */
2950 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
2951 int rc, now;
2952
2953 now = -addr & ~PAGE_MASK;
2954 rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
2955 if (rc != X86EMUL_CONTINUE)
2956 return rc;
2957 addr += now;
2958 val += now;
2959 bytes -= now;
2960 }
2961 return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
2962}
2963EXPORT_SYMBOL_GPL(emulator_write_emulated);
2964
2965static int emulator_cmpxchg_emulated(unsigned long addr,
2966 const void *old,
2967 const void *new,
2968 unsigned int bytes,
2969 struct kvm_vcpu *vcpu)
2970{
9f51e24e 2971 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
2bacc55c
MT
2972#ifndef CONFIG_X86_64
2973 /* guests cmpxchg8b have to be emulated atomically */
2974 if (bytes == 8) {
10589a46 2975 gpa_t gpa;
2bacc55c 2976 struct page *page;
c0b49b0d 2977 char *kaddr;
2bacc55c
MT
2978 u64 val;
2979
10589a46
MT
2980 gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
2981
2bacc55c
MT
2982 if (gpa == UNMAPPED_GVA ||
2983 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
2984 goto emul_write;
2985
2986 if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
2987 goto emul_write;
2988
2989 val = *(u64 *)new;
72dc67a6 2990
2bacc55c 2991 page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
72dc67a6 2992
c0b49b0d
AM
2993 kaddr = kmap_atomic(page, KM_USER0);
2994 set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
2995 kunmap_atomic(kaddr, KM_USER0);
2bacc55c
MT
2996 kvm_release_page_dirty(page);
2997 }
3200f405 2998emul_write:
2bacc55c
MT
2999#endif
3000
bbd9b64e
CO
3001 return emulator_write_emulated(addr, new, bytes, vcpu);
3002}
3003
3004static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
3005{
3006 return kvm_x86_ops->get_segment_base(vcpu, seg);
3007}
3008
3009int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
3010{
a7052897 3011 kvm_mmu_invlpg(vcpu, address);
bbd9b64e
CO
3012 return X86EMUL_CONTINUE;
3013}
3014
3015int emulate_clts(struct kvm_vcpu *vcpu)
3016{
ad312c7c 3017 kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 & ~X86_CR0_TS);
bbd9b64e
CO
3018 return X86EMUL_CONTINUE;
3019}
3020
3021int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
3022{
3023 struct kvm_vcpu *vcpu = ctxt->vcpu;
3024
3025 switch (dr) {
3026 case 0 ... 3:
3027 *dest = kvm_x86_ops->get_dr(vcpu, dr);
3028 return X86EMUL_CONTINUE;
3029 default:
b8688d51 3030 pr_unimpl(vcpu, "%s: unexpected dr %u\n", __func__, dr);
bbd9b64e
CO
3031 return X86EMUL_UNHANDLEABLE;
3032 }
3033}
3034
3035int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
3036{
3037 unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
3038 int exception;
3039
3040 kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask, &exception);
3041 if (exception) {
3042 /* FIXME: better handling */
3043 return X86EMUL_UNHANDLEABLE;
3044 }
3045 return X86EMUL_CONTINUE;
3046}
3047
3048void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
3049{
bbd9b64e 3050 u8 opcodes[4];
5fdbf976 3051 unsigned long rip = kvm_rip_read(vcpu);
bbd9b64e
CO
3052 unsigned long rip_linear;
3053
f76c710d 3054 if (!printk_ratelimit())
bbd9b64e
CO
3055 return;
3056
25be4608
GC
3057 rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
3058
77c2002e 3059 kvm_read_guest_virt(rip_linear, (void *)opcodes, 4, vcpu);
bbd9b64e
CO
3060
3061 printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
3062 context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
bbd9b64e
CO
3063}
3064EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
3065
14af3f3c 3066static struct x86_emulate_ops emulate_ops = {
77c2002e 3067 .read_std = kvm_read_guest_virt,
bbd9b64e
CO
3068 .read_emulated = emulator_read_emulated,
3069 .write_emulated = emulator_write_emulated,
3070 .cmpxchg_emulated = emulator_cmpxchg_emulated,
3071};
3072
5fdbf976
MT
3073static void cache_all_regs(struct kvm_vcpu *vcpu)
3074{
3075 kvm_register_read(vcpu, VCPU_REGS_RAX);
3076 kvm_register_read(vcpu, VCPU_REGS_RSP);
3077 kvm_register_read(vcpu, VCPU_REGS_RIP);
3078 vcpu->arch.regs_dirty = ~0;
3079}
3080
bbd9b64e 3081int emulate_instruction(struct kvm_vcpu *vcpu,
bbd9b64e
CO
3082 unsigned long cr2,
3083 u16 error_code,
571008da 3084 int emulation_type)
bbd9b64e 3085{
310b5d30 3086 int r, shadow_mask;
571008da 3087 struct decode_cache *c;
851ba692 3088 struct kvm_run *run = vcpu->run;
bbd9b64e 3089
26eef70c 3090 kvm_clear_exception_queue(vcpu);
ad312c7c 3091 vcpu->arch.mmio_fault_cr2 = cr2;
5fdbf976 3092 /*
56e82318 3093 * TODO: fix emulate.c to use guest_read/write_register
5fdbf976
MT
3094 * instead of direct ->regs accesses, can save hundred cycles
3095 * on Intel for instructions that don't read/change RSP, for
3096 * for example.
3097 */
3098 cache_all_regs(vcpu);
bbd9b64e
CO
3099
3100 vcpu->mmio_is_write = 0;
ad312c7c 3101 vcpu->arch.pio.string = 0;
bbd9b64e 3102
571008da 3103 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
bbd9b64e
CO
3104 int cs_db, cs_l;
3105 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
3106
ad312c7c 3107 vcpu->arch.emulate_ctxt.vcpu = vcpu;
91586a3b 3108 vcpu->arch.emulate_ctxt.eflags = kvm_get_rflags(vcpu);
ad312c7c
ZX
3109 vcpu->arch.emulate_ctxt.mode =
3110 (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
bbd9b64e
CO
3111 ? X86EMUL_MODE_REAL : cs_l
3112 ? X86EMUL_MODE_PROT64 : cs_db
3113 ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
3114
ad312c7c 3115 r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
571008da 3116
0cb5762e
AP
3117 /* Only allow emulation of specific instructions on #UD
3118 * (namely VMMCALL, sysenter, sysexit, syscall)*/
571008da 3119 c = &vcpu->arch.emulate_ctxt.decode;
0cb5762e
AP
3120 if (emulation_type & EMULTYPE_TRAP_UD) {
3121 if (!c->twobyte)
3122 return EMULATE_FAIL;
3123 switch (c->b) {
3124 case 0x01: /* VMMCALL */
3125 if (c->modrm_mod != 3 || c->modrm_rm != 1)
3126 return EMULATE_FAIL;
3127 break;
3128 case 0x34: /* sysenter */
3129 case 0x35: /* sysexit */
3130 if (c->modrm_mod != 0 || c->modrm_rm != 0)
3131 return EMULATE_FAIL;
3132 break;
3133 case 0x05: /* syscall */
3134 if (c->modrm_mod != 0 || c->modrm_rm != 0)
3135 return EMULATE_FAIL;
3136 break;
3137 default:
3138 return EMULATE_FAIL;
3139 }
3140
3141 if (!(c->modrm_reg == 0 || c->modrm_reg == 3))
3142 return EMULATE_FAIL;
3143 }
571008da 3144
f2b5756b 3145 ++vcpu->stat.insn_emulation;
bbd9b64e 3146 if (r) {
f2b5756b 3147 ++vcpu->stat.insn_emulation_fail;
bbd9b64e
CO
3148 if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
3149 return EMULATE_DONE;
3150 return EMULATE_FAIL;
3151 }
3152 }
3153
ba8afb6b
GN
3154 if (emulation_type & EMULTYPE_SKIP) {
3155 kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.decode.eip);
3156 return EMULATE_DONE;
3157 }
3158
ad312c7c 3159 r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
310b5d30
GC
3160 shadow_mask = vcpu->arch.emulate_ctxt.interruptibility;
3161
3162 if (r == 0)
3163 kvm_x86_ops->set_interrupt_shadow(vcpu, shadow_mask);
bbd9b64e 3164
ad312c7c 3165 if (vcpu->arch.pio.string)
bbd9b64e
CO
3166 return EMULATE_DO_MMIO;
3167
3168 if ((r || vcpu->mmio_is_write) && run) {
3169 run->exit_reason = KVM_EXIT_MMIO;
3170 run->mmio.phys_addr = vcpu->mmio_phys_addr;
3171 memcpy(run->mmio.data, vcpu->mmio_data, 8);
3172 run->mmio.len = vcpu->mmio_size;
3173 run->mmio.is_write = vcpu->mmio_is_write;
3174 }
3175
3176 if (r) {
3177 if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
3178 return EMULATE_DONE;
3179 if (!vcpu->mmio_needed) {
3180 kvm_report_emulation_failure(vcpu, "mmio");
3181 return EMULATE_FAIL;
3182 }
3183 return EMULATE_DO_MMIO;
3184 }
3185
91586a3b 3186 kvm_set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
bbd9b64e
CO
3187
3188 if (vcpu->mmio_is_write) {
3189 vcpu->mmio_needed = 0;
3190 return EMULATE_DO_MMIO;
3191 }
3192
3193 return EMULATE_DONE;
3194}
3195EXPORT_SYMBOL_GPL(emulate_instruction);
3196
de7d789a
CO
3197static int pio_copy_data(struct kvm_vcpu *vcpu)
3198{
ad312c7c 3199 void *p = vcpu->arch.pio_data;
0f346074 3200 gva_t q = vcpu->arch.pio.guest_gva;
de7d789a 3201 unsigned bytes;
0f346074 3202 int ret;
de7d789a 3203
ad312c7c
ZX
3204 bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
3205 if (vcpu->arch.pio.in)
0f346074 3206 ret = kvm_write_guest_virt(q, p, bytes, vcpu);
de7d789a 3207 else
0f346074
IE
3208 ret = kvm_read_guest_virt(q, p, bytes, vcpu);
3209 return ret;
de7d789a
CO
3210}
3211
3212int complete_pio(struct kvm_vcpu *vcpu)
3213{
ad312c7c 3214 struct kvm_pio_request *io = &vcpu->arch.pio;
de7d789a
CO
3215 long delta;
3216 int r;
5fdbf976 3217 unsigned long val;
de7d789a
CO
3218
3219 if (!io->string) {
5fdbf976
MT
3220 if (io->in) {
3221 val = kvm_register_read(vcpu, VCPU_REGS_RAX);
3222 memcpy(&val, vcpu->arch.pio_data, io->size);
3223 kvm_register_write(vcpu, VCPU_REGS_RAX, val);
3224 }
de7d789a
CO
3225 } else {
3226 if (io->in) {
3227 r = pio_copy_data(vcpu);
5fdbf976 3228 if (r)
de7d789a 3229 return r;
de7d789a
CO
3230 }
3231
3232 delta = 1;
3233 if (io->rep) {
3234 delta *= io->cur_count;
3235 /*
3236 * The size of the register should really depend on
3237 * current address size.
3238 */
5fdbf976
MT
3239 val = kvm_register_read(vcpu, VCPU_REGS_RCX);
3240 val -= delta;
3241 kvm_register_write(vcpu, VCPU_REGS_RCX, val);
de7d789a
CO
3242 }
3243 if (io->down)
3244 delta = -delta;
3245 delta *= io->size;
5fdbf976
MT
3246 if (io->in) {
3247 val = kvm_register_read(vcpu, VCPU_REGS_RDI);
3248 val += delta;
3249 kvm_register_write(vcpu, VCPU_REGS_RDI, val);
3250 } else {
3251 val = kvm_register_read(vcpu, VCPU_REGS_RSI);
3252 val += delta;
3253 kvm_register_write(vcpu, VCPU_REGS_RSI, val);
3254 }
de7d789a
CO
3255 }
3256
de7d789a
CO
3257 io->count -= io->cur_count;
3258 io->cur_count = 0;
3259
3260 return 0;
3261}
3262
bda9020e 3263static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
de7d789a
CO
3264{
3265 /* TODO: String I/O for in kernel device */
bda9020e 3266 int r;
de7d789a 3267
ad312c7c 3268 if (vcpu->arch.pio.in)
bda9020e
MT
3269 r = kvm_io_bus_read(&vcpu->kvm->pio_bus, vcpu->arch.pio.port,
3270 vcpu->arch.pio.size, pd);
de7d789a 3271 else
bda9020e
MT
3272 r = kvm_io_bus_write(&vcpu->kvm->pio_bus, vcpu->arch.pio.port,
3273 vcpu->arch.pio.size, pd);
3274 return r;
de7d789a
CO
3275}
3276
bda9020e 3277static int pio_string_write(struct kvm_vcpu *vcpu)
de7d789a 3278{
ad312c7c
ZX
3279 struct kvm_pio_request *io = &vcpu->arch.pio;
3280 void *pd = vcpu->arch.pio_data;
bda9020e 3281 int i, r = 0;
de7d789a 3282
de7d789a 3283 for (i = 0; i < io->cur_count; i++) {
bda9020e
MT
3284 if (kvm_io_bus_write(&vcpu->kvm->pio_bus,
3285 io->port, io->size, pd)) {
3286 r = -EOPNOTSUPP;
3287 break;
3288 }
de7d789a
CO
3289 pd += io->size;
3290 }
bda9020e 3291 return r;
de7d789a
CO
3292}
3293
851ba692 3294int kvm_emulate_pio(struct kvm_vcpu *vcpu, int in, int size, unsigned port)
de7d789a 3295{
5fdbf976 3296 unsigned long val;
de7d789a
CO
3297
3298 vcpu->run->exit_reason = KVM_EXIT_IO;
3299 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
ad312c7c 3300 vcpu->run->io.size = vcpu->arch.pio.size = size;
de7d789a 3301 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
ad312c7c
ZX
3302 vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
3303 vcpu->run->io.port = vcpu->arch.pio.port = port;
3304 vcpu->arch.pio.in = in;
3305 vcpu->arch.pio.string = 0;
3306 vcpu->arch.pio.down = 0;
ad312c7c 3307 vcpu->arch.pio.rep = 0;
de7d789a 3308
229456fc
MT
3309 trace_kvm_pio(vcpu->run->io.direction == KVM_EXIT_IO_OUT, port,
3310 size, 1);
2714d1d3 3311
5fdbf976
MT
3312 val = kvm_register_read(vcpu, VCPU_REGS_RAX);
3313 memcpy(vcpu->arch.pio_data, &val, 4);
de7d789a 3314
bda9020e 3315 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
de7d789a
CO
3316 complete_pio(vcpu);
3317 return 1;
3318 }
3319 return 0;
3320}
3321EXPORT_SYMBOL_GPL(kvm_emulate_pio);
3322
851ba692 3323int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, int in,
de7d789a
CO
3324 int size, unsigned long count, int down,
3325 gva_t address, int rep, unsigned port)
3326{
3327 unsigned now, in_page;
0f346074 3328 int ret = 0;
de7d789a
CO
3329
3330 vcpu->run->exit_reason = KVM_EXIT_IO;
3331 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
ad312c7c 3332 vcpu->run->io.size = vcpu->arch.pio.size = size;
de7d789a 3333 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
ad312c7c
ZX
3334 vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
3335 vcpu->run->io.port = vcpu->arch.pio.port = port;
3336 vcpu->arch.pio.in = in;
3337 vcpu->arch.pio.string = 1;
3338 vcpu->arch.pio.down = down;
ad312c7c 3339 vcpu->arch.pio.rep = rep;
de7d789a 3340
229456fc
MT
3341 trace_kvm_pio(vcpu->run->io.direction == KVM_EXIT_IO_OUT, port,
3342 size, count);
2714d1d3 3343
de7d789a
CO
3344 if (!count) {
3345 kvm_x86_ops->skip_emulated_instruction(vcpu);
3346 return 1;
3347 }
3348
3349 if (!down)
3350 in_page = PAGE_SIZE - offset_in_page(address);
3351 else
3352 in_page = offset_in_page(address) + size;
3353 now = min(count, (unsigned long)in_page / size);
0f346074 3354 if (!now)
de7d789a 3355 now = 1;
de7d789a
CO
3356 if (down) {
3357 /*
3358 * String I/O in reverse. Yuck. Kill the guest, fix later.
3359 */
3360 pr_unimpl(vcpu, "guest string pio down\n");
c1a5d4f9 3361 kvm_inject_gp(vcpu, 0);
de7d789a
CO
3362 return 1;
3363 }
3364 vcpu->run->io.count = now;
ad312c7c 3365 vcpu->arch.pio.cur_count = now;
de7d789a 3366
ad312c7c 3367 if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
de7d789a
CO
3368 kvm_x86_ops->skip_emulated_instruction(vcpu);
3369
0f346074 3370 vcpu->arch.pio.guest_gva = address;
de7d789a 3371
ad312c7c 3372 if (!vcpu->arch.pio.in) {
de7d789a
CO
3373 /* string PIO write */
3374 ret = pio_copy_data(vcpu);
0f346074
IE
3375 if (ret == X86EMUL_PROPAGATE_FAULT) {
3376 kvm_inject_gp(vcpu, 0);
3377 return 1;
3378 }
bda9020e 3379 if (ret == 0 && !pio_string_write(vcpu)) {
de7d789a 3380 complete_pio(vcpu);
ad312c7c 3381 if (vcpu->arch.pio.count == 0)
de7d789a
CO
3382 ret = 1;
3383 }
bda9020e
MT
3384 }
3385 /* no string PIO read support yet */
de7d789a
CO
3386
3387 return ret;
3388}
3389EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
3390
c8076604
GH
3391static void bounce_off(void *info)
3392{
3393 /* nothing */
3394}
3395
c8076604
GH
3396static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
3397 void *data)
3398{
3399 struct cpufreq_freqs *freq = data;
3400 struct kvm *kvm;
3401 struct kvm_vcpu *vcpu;
3402 int i, send_ipi = 0;
3403
c8076604
GH
3404 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
3405 return 0;
3406 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
3407 return 0;
0cca7907 3408 per_cpu(cpu_tsc_khz, freq->cpu) = freq->new;
c8076604
GH
3409
3410 spin_lock(&kvm_lock);
3411 list_for_each_entry(kvm, &vm_list, vm_list) {
988a2cae 3412 kvm_for_each_vcpu(i, vcpu, kvm) {
c8076604
GH
3413 if (vcpu->cpu != freq->cpu)
3414 continue;
3415 if (!kvm_request_guest_time_update(vcpu))
3416 continue;
3417 if (vcpu->cpu != smp_processor_id())
3418 send_ipi++;
3419 }
3420 }
3421 spin_unlock(&kvm_lock);
3422
3423 if (freq->old < freq->new && send_ipi) {
3424 /*
3425 * We upscale the frequency. Must make the guest
3426 * doesn't see old kvmclock values while running with
3427 * the new frequency, otherwise we risk the guest sees
3428 * time go backwards.
3429 *
3430 * In case we update the frequency for another cpu
3431 * (which might be in guest context) send an interrupt
3432 * to kick the cpu out of guest context. Next time
3433 * guest context is entered kvmclock will be updated,
3434 * so the guest will not see stale values.
3435 */
3436 smp_call_function_single(freq->cpu, bounce_off, NULL, 1);
3437 }
3438 return 0;
3439}
3440
3441static struct notifier_block kvmclock_cpufreq_notifier_block = {
3442 .notifier_call = kvmclock_cpufreq_notifier
3443};
3444
b820cc0c
ZA
3445static void kvm_timer_init(void)
3446{
3447 int cpu;
3448
b820cc0c 3449 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
b820cc0c
ZA
3450 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
3451 CPUFREQ_TRANSITION_NOTIFIER);
6b7d7e76
ZA
3452 for_each_online_cpu(cpu) {
3453 unsigned long khz = cpufreq_get(cpu);
3454 if (!khz)
3455 khz = tsc_khz;
3456 per_cpu(cpu_tsc_khz, cpu) = khz;
3457 }
0cca7907
ZA
3458 } else {
3459 for_each_possible_cpu(cpu)
3460 per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
b820cc0c
ZA
3461 }
3462}
3463
f8c16bba 3464int kvm_arch_init(void *opaque)
043405e1 3465{
b820cc0c 3466 int r;
f8c16bba
ZX
3467 struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
3468
f8c16bba
ZX
3469 if (kvm_x86_ops) {
3470 printk(KERN_ERR "kvm: already loaded the other module\n");
56c6d28a
ZX
3471 r = -EEXIST;
3472 goto out;
f8c16bba
ZX
3473 }
3474
3475 if (!ops->cpu_has_kvm_support()) {
3476 printk(KERN_ERR "kvm: no hardware support\n");
56c6d28a
ZX
3477 r = -EOPNOTSUPP;
3478 goto out;
f8c16bba
ZX
3479 }
3480 if (ops->disabled_by_bios()) {
3481 printk(KERN_ERR "kvm: disabled by bios\n");
56c6d28a
ZX
3482 r = -EOPNOTSUPP;
3483 goto out;
f8c16bba
ZX
3484 }
3485
97db56ce
AK
3486 r = kvm_mmu_module_init();
3487 if (r)
3488 goto out;
3489
3490 kvm_init_msr_list();
3491
f8c16bba 3492 kvm_x86_ops = ops;
56c6d28a 3493 kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
7b52345e
SY
3494 kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
3495 kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
4b12f0de 3496 PT_DIRTY_MASK, PT64_NX_MASK, 0);
c8076604 3497
b820cc0c 3498 kvm_timer_init();
c8076604 3499
f8c16bba 3500 return 0;
56c6d28a
ZX
3501
3502out:
56c6d28a 3503 return r;
043405e1 3504}
8776e519 3505
f8c16bba
ZX
3506void kvm_arch_exit(void)
3507{
888d256e
JK
3508 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
3509 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
3510 CPUFREQ_TRANSITION_NOTIFIER);
f8c16bba 3511 kvm_x86_ops = NULL;
56c6d28a
ZX
3512 kvm_mmu_module_exit();
3513}
f8c16bba 3514
8776e519
HB
3515int kvm_emulate_halt(struct kvm_vcpu *vcpu)
3516{
3517 ++vcpu->stat.halt_exits;
3518 if (irqchip_in_kernel(vcpu->kvm)) {
a4535290 3519 vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
8776e519
HB
3520 return 1;
3521 } else {
3522 vcpu->run->exit_reason = KVM_EXIT_HLT;
3523 return 0;
3524 }
3525}
3526EXPORT_SYMBOL_GPL(kvm_emulate_halt);
3527
2f333bcb
MT
3528static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
3529 unsigned long a1)
3530{
3531 if (is_long_mode(vcpu))
3532 return a0;
3533 else
3534 return a0 | ((gpa_t)a1 << 32);
3535}
3536
8776e519
HB
3537int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
3538{
3539 unsigned long nr, a0, a1, a2, a3, ret;
2f333bcb 3540 int r = 1;
8776e519 3541
5fdbf976
MT
3542 nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
3543 a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
3544 a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
3545 a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
3546 a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
8776e519 3547
229456fc 3548 trace_kvm_hypercall(nr, a0, a1, a2, a3);
2714d1d3 3549
8776e519
HB
3550 if (!is_long_mode(vcpu)) {
3551 nr &= 0xFFFFFFFF;
3552 a0 &= 0xFFFFFFFF;
3553 a1 &= 0xFFFFFFFF;
3554 a2 &= 0xFFFFFFFF;
3555 a3 &= 0xFFFFFFFF;
3556 }
3557
07708c4a
JK
3558 if (kvm_x86_ops->get_cpl(vcpu) != 0) {
3559 ret = -KVM_EPERM;
3560 goto out;
3561 }
3562
8776e519 3563 switch (nr) {
b93463aa
AK
3564 case KVM_HC_VAPIC_POLL_IRQ:
3565 ret = 0;
3566 break;
2f333bcb
MT
3567 case KVM_HC_MMU_OP:
3568 r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
3569 break;
8776e519
HB
3570 default:
3571 ret = -KVM_ENOSYS;
3572 break;
3573 }
07708c4a 3574out:
5fdbf976 3575 kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
f11c3a8d 3576 ++vcpu->stat.hypercalls;
2f333bcb 3577 return r;
8776e519
HB
3578}
3579EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
3580
3581int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
3582{
3583 char instruction[3];
3584 int ret = 0;
5fdbf976 3585 unsigned long rip = kvm_rip_read(vcpu);
8776e519 3586
8776e519
HB
3587
3588 /*
3589 * Blow out the MMU to ensure that no other VCPU has an active mapping
3590 * to ensure that the updated hypercall appears atomically across all
3591 * VCPUs.
3592 */
3593 kvm_mmu_zap_all(vcpu->kvm);
3594
8776e519 3595 kvm_x86_ops->patch_hypercall(vcpu, instruction);
5fdbf976 3596 if (emulator_write_emulated(rip, instruction, 3, vcpu)
8776e519
HB
3597 != X86EMUL_CONTINUE)
3598 ret = -EFAULT;
3599
8776e519
HB
3600 return ret;
3601}
3602
3603static u64 mk_cr_64(u64 curr_cr, u32 new_val)
3604{
3605 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
3606}
3607
3608void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
3609{
3610 struct descriptor_table dt = { limit, base };
3611
3612 kvm_x86_ops->set_gdt(vcpu, &dt);
3613}
3614
3615void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
3616{
3617 struct descriptor_table dt = { limit, base };
3618
3619 kvm_x86_ops->set_idt(vcpu, &dt);
3620}
3621
3622void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
3623 unsigned long *rflags)
3624{
2d3ad1f4 3625 kvm_lmsw(vcpu, msw);
91586a3b 3626 *rflags = kvm_get_rflags(vcpu);
8776e519
HB
3627}
3628
3629unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
3630{
54e445ca
JR
3631 unsigned long value;
3632
8776e519
HB
3633 switch (cr) {
3634 case 0:
54e445ca
JR
3635 value = vcpu->arch.cr0;
3636 break;
8776e519 3637 case 2:
54e445ca
JR
3638 value = vcpu->arch.cr2;
3639 break;
8776e519 3640 case 3:
54e445ca
JR
3641 value = vcpu->arch.cr3;
3642 break;
8776e519 3643 case 4:
fc78f519 3644 value = kvm_read_cr4(vcpu);
54e445ca 3645 break;
152ff9be 3646 case 8:
54e445ca
JR
3647 value = kvm_get_cr8(vcpu);
3648 break;
8776e519 3649 default:
b8688d51 3650 vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
8776e519
HB
3651 return 0;
3652 }
54e445ca
JR
3653
3654 return value;
8776e519
HB
3655}
3656
3657void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
3658 unsigned long *rflags)
3659{
3660 switch (cr) {
3661 case 0:
2d3ad1f4 3662 kvm_set_cr0(vcpu, mk_cr_64(vcpu->arch.cr0, val));
91586a3b 3663 *rflags = kvm_get_rflags(vcpu);
8776e519
HB
3664 break;
3665 case 2:
ad312c7c 3666 vcpu->arch.cr2 = val;
8776e519
HB
3667 break;
3668 case 3:
2d3ad1f4 3669 kvm_set_cr3(vcpu, val);
8776e519
HB
3670 break;
3671 case 4:
fc78f519 3672 kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
8776e519 3673 break;
152ff9be 3674 case 8:
2d3ad1f4 3675 kvm_set_cr8(vcpu, val & 0xfUL);
152ff9be 3676 break;
8776e519 3677 default:
b8688d51 3678 vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
8776e519
HB
3679 }
3680}
3681
07716717
DK
3682static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
3683{
ad312c7c
ZX
3684 struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
3685 int j, nent = vcpu->arch.cpuid_nent;
07716717
DK
3686
3687 e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
3688 /* when no next entry is found, the current entry[i] is reselected */
0fdf8e59 3689 for (j = i + 1; ; j = (j + 1) % nent) {
ad312c7c 3690 struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
07716717
DK
3691 if (ej->function == e->function) {
3692 ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
3693 return j;
3694 }
3695 }
3696 return 0; /* silence gcc, even though control never reaches here */
3697}
3698
3699/* find an entry with matching function, matching index (if needed), and that
3700 * should be read next (if it's stateful) */
3701static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
3702 u32 function, u32 index)
3703{
3704 if (e->function != function)
3705 return 0;
3706 if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
3707 return 0;
3708 if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
19355475 3709 !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
07716717
DK
3710 return 0;
3711 return 1;
3712}
3713
d8017474
AG
3714struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
3715 u32 function, u32 index)
8776e519
HB
3716{
3717 int i;
d8017474 3718 struct kvm_cpuid_entry2 *best = NULL;
8776e519 3719
ad312c7c 3720 for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
d8017474
AG
3721 struct kvm_cpuid_entry2 *e;
3722
ad312c7c 3723 e = &vcpu->arch.cpuid_entries[i];
07716717
DK
3724 if (is_matching_cpuid_entry(e, function, index)) {
3725 if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
3726 move_to_next_stateful_cpuid_entry(vcpu, i);
8776e519
HB
3727 best = e;
3728 break;
3729 }
3730 /*
3731 * Both basic or both extended?
3732 */
3733 if (((e->function ^ function) & 0x80000000) == 0)
3734 if (!best || e->function > best->function)
3735 best = e;
3736 }
d8017474
AG
3737 return best;
3738}
0e851880 3739EXPORT_SYMBOL_GPL(kvm_find_cpuid_entry);
d8017474 3740
82725b20
DE
3741int cpuid_maxphyaddr(struct kvm_vcpu *vcpu)
3742{
3743 struct kvm_cpuid_entry2 *best;
3744
3745 best = kvm_find_cpuid_entry(vcpu, 0x80000008, 0);
3746 if (best)
3747 return best->eax & 0xff;
3748 return 36;
3749}
3750
d8017474
AG
3751void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
3752{
3753 u32 function, index;
3754 struct kvm_cpuid_entry2 *best;
3755
3756 function = kvm_register_read(vcpu, VCPU_REGS_RAX);
3757 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
3758 kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
3759 kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
3760 kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
3761 kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
3762 best = kvm_find_cpuid_entry(vcpu, function, index);
8776e519 3763 if (best) {
5fdbf976
MT
3764 kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
3765 kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
3766 kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
3767 kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
8776e519 3768 }
8776e519 3769 kvm_x86_ops->skip_emulated_instruction(vcpu);
229456fc
MT
3770 trace_kvm_cpuid(function,
3771 kvm_register_read(vcpu, VCPU_REGS_RAX),
3772 kvm_register_read(vcpu, VCPU_REGS_RBX),
3773 kvm_register_read(vcpu, VCPU_REGS_RCX),
3774 kvm_register_read(vcpu, VCPU_REGS_RDX));
8776e519
HB
3775}
3776EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
d0752060 3777
b6c7a5dc
HB
3778/*
3779 * Check if userspace requested an interrupt window, and that the
3780 * interrupt window is open.
3781 *
3782 * No need to exit to userspace if we already have an interrupt queued.
3783 */
851ba692 3784static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
b6c7a5dc 3785{
8061823a 3786 return (!irqchip_in_kernel(vcpu->kvm) && !kvm_cpu_has_interrupt(vcpu) &&
851ba692 3787 vcpu->run->request_interrupt_window &&
5df56646 3788 kvm_arch_interrupt_allowed(vcpu));
b6c7a5dc
HB
3789}
3790
851ba692 3791static void post_kvm_run_save(struct kvm_vcpu *vcpu)
b6c7a5dc 3792{
851ba692
AK
3793 struct kvm_run *kvm_run = vcpu->run;
3794
91586a3b 3795 kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
2d3ad1f4 3796 kvm_run->cr8 = kvm_get_cr8(vcpu);
b6c7a5dc 3797 kvm_run->apic_base = kvm_get_apic_base(vcpu);
4531220b 3798 if (irqchip_in_kernel(vcpu->kvm))
b6c7a5dc 3799 kvm_run->ready_for_interrupt_injection = 1;
4531220b 3800 else
b6c7a5dc 3801 kvm_run->ready_for_interrupt_injection =
fa9726b0
GN
3802 kvm_arch_interrupt_allowed(vcpu) &&
3803 !kvm_cpu_has_interrupt(vcpu) &&
3804 !kvm_event_needs_reinjection(vcpu);
b6c7a5dc
HB
3805}
3806
b93463aa
AK
3807static void vapic_enter(struct kvm_vcpu *vcpu)
3808{
3809 struct kvm_lapic *apic = vcpu->arch.apic;
3810 struct page *page;
3811
3812 if (!apic || !apic->vapic_addr)
3813 return;
3814
3815 page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
72dc67a6
IE
3816
3817 vcpu->arch.apic->vapic_page = page;
b93463aa
AK
3818}
3819
3820static void vapic_exit(struct kvm_vcpu *vcpu)
3821{
3822 struct kvm_lapic *apic = vcpu->arch.apic;
3823
3824 if (!apic || !apic->vapic_addr)
3825 return;
3826
f8b78fa3 3827 down_read(&vcpu->kvm->slots_lock);
b93463aa
AK
3828 kvm_release_page_dirty(apic->vapic_page);
3829 mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
f8b78fa3 3830 up_read(&vcpu->kvm->slots_lock);
b93463aa
AK
3831}
3832
95ba8273
GN
3833static void update_cr8_intercept(struct kvm_vcpu *vcpu)
3834{
3835 int max_irr, tpr;
3836
3837 if (!kvm_x86_ops->update_cr8_intercept)
3838 return;
3839
88c808fd
AK
3840 if (!vcpu->arch.apic)
3841 return;
3842
8db3baa2
GN
3843 if (!vcpu->arch.apic->vapic_addr)
3844 max_irr = kvm_lapic_find_highest_irr(vcpu);
3845 else
3846 max_irr = -1;
95ba8273
GN
3847
3848 if (max_irr != -1)
3849 max_irr >>= 4;
3850
3851 tpr = kvm_lapic_get_cr8(vcpu);
3852
3853 kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
3854}
3855
851ba692 3856static void inject_pending_event(struct kvm_vcpu *vcpu)
95ba8273
GN
3857{
3858 /* try to reinject previous events if any */
b59bb7bd
GN
3859 if (vcpu->arch.exception.pending) {
3860 kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
3861 vcpu->arch.exception.has_error_code,
3862 vcpu->arch.exception.error_code);
3863 return;
3864 }
3865
95ba8273
GN
3866 if (vcpu->arch.nmi_injected) {
3867 kvm_x86_ops->set_nmi(vcpu);
3868 return;
3869 }
3870
3871 if (vcpu->arch.interrupt.pending) {
66fd3f7f 3872 kvm_x86_ops->set_irq(vcpu);
95ba8273
GN
3873 return;
3874 }
3875
3876 /* try to inject new event if pending */
3877 if (vcpu->arch.nmi_pending) {
3878 if (kvm_x86_ops->nmi_allowed(vcpu)) {
3879 vcpu->arch.nmi_pending = false;
3880 vcpu->arch.nmi_injected = true;
3881 kvm_x86_ops->set_nmi(vcpu);
3882 }
3883 } else if (kvm_cpu_has_interrupt(vcpu)) {
3884 if (kvm_x86_ops->interrupt_allowed(vcpu)) {
66fd3f7f
GN
3885 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
3886 false);
3887 kvm_x86_ops->set_irq(vcpu);
95ba8273
GN
3888 }
3889 }
3890}
3891
851ba692 3892static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
b6c7a5dc
HB
3893{
3894 int r;
6a8b1d13 3895 bool req_int_win = !irqchip_in_kernel(vcpu->kvm) &&
851ba692 3896 vcpu->run->request_interrupt_window;
b6c7a5dc 3897
2e53d63a
MT
3898 if (vcpu->requests)
3899 if (test_and_clear_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests))
3900 kvm_mmu_unload(vcpu);
3901
b6c7a5dc
HB
3902 r = kvm_mmu_reload(vcpu);
3903 if (unlikely(r))
3904 goto out;
3905
2f52d58c
AK
3906 if (vcpu->requests) {
3907 if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
2f599714 3908 __kvm_migrate_timers(vcpu);
c8076604
GH
3909 if (test_and_clear_bit(KVM_REQ_KVMCLOCK_UPDATE, &vcpu->requests))
3910 kvm_write_guest_time(vcpu);
4731d4c7
MT
3911 if (test_and_clear_bit(KVM_REQ_MMU_SYNC, &vcpu->requests))
3912 kvm_mmu_sync_roots(vcpu);
d4acf7e7
MT
3913 if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
3914 kvm_x86_ops->tlb_flush(vcpu);
b93463aa
AK
3915 if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
3916 &vcpu->requests)) {
851ba692 3917 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
b93463aa
AK
3918 r = 0;
3919 goto out;
3920 }
71c4dfaf 3921 if (test_and_clear_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests)) {
851ba692 3922 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
71c4dfaf
JR
3923 r = 0;
3924 goto out;
3925 }
2f52d58c 3926 }
b93463aa 3927
b6c7a5dc
HB
3928 preempt_disable();
3929
3930 kvm_x86_ops->prepare_guest_switch(vcpu);
3931 kvm_load_guest_fpu(vcpu);
3932
3933 local_irq_disable();
3934
32f88400
MT
3935 clear_bit(KVM_REQ_KICK, &vcpu->requests);
3936 smp_mb__after_clear_bit();
3937
d7690175 3938 if (vcpu->requests || need_resched() || signal_pending(current)) {
c7f0f24b 3939 set_bit(KVM_REQ_KICK, &vcpu->requests);
6c142801
AK
3940 local_irq_enable();
3941 preempt_enable();
3942 r = 1;
3943 goto out;
3944 }
3945
851ba692 3946 inject_pending_event(vcpu);
b6c7a5dc 3947
6a8b1d13
GN
3948 /* enable NMI/IRQ window open exits if needed */
3949 if (vcpu->arch.nmi_pending)
3950 kvm_x86_ops->enable_nmi_window(vcpu);
3951 else if (kvm_cpu_has_interrupt(vcpu) || req_int_win)
3952 kvm_x86_ops->enable_irq_window(vcpu);
3953
95ba8273 3954 if (kvm_lapic_enabled(vcpu)) {
8db3baa2
GN
3955 update_cr8_intercept(vcpu);
3956 kvm_lapic_sync_to_vapic(vcpu);
95ba8273 3957 }
b93463aa 3958
3200f405
MT
3959 up_read(&vcpu->kvm->slots_lock);
3960
b6c7a5dc
HB
3961 kvm_guest_enter();
3962
42dbaa5a 3963 if (unlikely(vcpu->arch.switch_db_regs)) {
42dbaa5a
JK
3964 set_debugreg(0, 7);
3965 set_debugreg(vcpu->arch.eff_db[0], 0);
3966 set_debugreg(vcpu->arch.eff_db[1], 1);
3967 set_debugreg(vcpu->arch.eff_db[2], 2);
3968 set_debugreg(vcpu->arch.eff_db[3], 3);
3969 }
b6c7a5dc 3970
229456fc 3971 trace_kvm_entry(vcpu->vcpu_id);
851ba692 3972 kvm_x86_ops->run(vcpu);
b6c7a5dc 3973
24f1e32c
FW
3974 /*
3975 * If the guest has used debug registers, at least dr7
3976 * will be disabled while returning to the host.
3977 * If we don't have active breakpoints in the host, we don't
3978 * care about the messed up debug address registers. But if
3979 * we have some of them active, restore the old state.
3980 */
59d8eb53 3981 if (hw_breakpoint_active())
24f1e32c 3982 hw_breakpoint_restore();
42dbaa5a 3983
32f88400 3984 set_bit(KVM_REQ_KICK, &vcpu->requests);
b6c7a5dc
HB
3985 local_irq_enable();
3986
3987 ++vcpu->stat.exits;
3988
3989 /*
3990 * We must have an instruction between local_irq_enable() and
3991 * kvm_guest_exit(), so the timer interrupt isn't delayed by
3992 * the interrupt shadow. The stat.exits increment will do nicely.
3993 * But we need to prevent reordering, hence this barrier():
3994 */
3995 barrier();
3996
3997 kvm_guest_exit();
3998
3999 preempt_enable();
4000
3200f405
MT
4001 down_read(&vcpu->kvm->slots_lock);
4002
b6c7a5dc
HB
4003 /*
4004 * Profile KVM exit RIPs:
4005 */
4006 if (unlikely(prof_on == KVM_PROFILING)) {
5fdbf976
MT
4007 unsigned long rip = kvm_rip_read(vcpu);
4008 profile_hit(KVM_PROFILING, (void *)rip);
b6c7a5dc
HB
4009 }
4010
298101da 4011
b93463aa
AK
4012 kvm_lapic_sync_from_vapic(vcpu);
4013
851ba692 4014 r = kvm_x86_ops->handle_exit(vcpu);
d7690175
MT
4015out:
4016 return r;
4017}
b6c7a5dc 4018
09cec754 4019
851ba692 4020static int __vcpu_run(struct kvm_vcpu *vcpu)
d7690175
MT
4021{
4022 int r;
4023
4024 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
1b10bf31
JK
4025 pr_debug("vcpu %d received sipi with vector # %x\n",
4026 vcpu->vcpu_id, vcpu->arch.sipi_vector);
d7690175 4027 kvm_lapic_reset(vcpu);
5f179287 4028 r = kvm_arch_vcpu_reset(vcpu);
d7690175
MT
4029 if (r)
4030 return r;
4031 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
b6c7a5dc
HB
4032 }
4033
d7690175
MT
4034 down_read(&vcpu->kvm->slots_lock);
4035 vapic_enter(vcpu);
4036
4037 r = 1;
4038 while (r > 0) {
af2152f5 4039 if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
851ba692 4040 r = vcpu_enter_guest(vcpu);
d7690175
MT
4041 else {
4042 up_read(&vcpu->kvm->slots_lock);
4043 kvm_vcpu_block(vcpu);
4044 down_read(&vcpu->kvm->slots_lock);
4045 if (test_and_clear_bit(KVM_REQ_UNHALT, &vcpu->requests))
09cec754
GN
4046 {
4047 switch(vcpu->arch.mp_state) {
4048 case KVM_MP_STATE_HALTED:
d7690175 4049 vcpu->arch.mp_state =
09cec754
GN
4050 KVM_MP_STATE_RUNNABLE;
4051 case KVM_MP_STATE_RUNNABLE:
4052 break;
4053 case KVM_MP_STATE_SIPI_RECEIVED:
4054 default:
4055 r = -EINTR;
4056 break;
4057 }
4058 }
d7690175
MT
4059 }
4060
09cec754
GN
4061 if (r <= 0)
4062 break;
4063
4064 clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
4065 if (kvm_cpu_has_pending_timer(vcpu))
4066 kvm_inject_pending_timer_irqs(vcpu);
4067
851ba692 4068 if (dm_request_for_irq_injection(vcpu)) {
09cec754 4069 r = -EINTR;
851ba692 4070 vcpu->run->exit_reason = KVM_EXIT_INTR;
09cec754
GN
4071 ++vcpu->stat.request_irq_exits;
4072 }
4073 if (signal_pending(current)) {
4074 r = -EINTR;
851ba692 4075 vcpu->run->exit_reason = KVM_EXIT_INTR;
09cec754
GN
4076 ++vcpu->stat.signal_exits;
4077 }
4078 if (need_resched()) {
4079 up_read(&vcpu->kvm->slots_lock);
4080 kvm_resched(vcpu);
4081 down_read(&vcpu->kvm->slots_lock);
d7690175 4082 }
b6c7a5dc
HB
4083 }
4084
d7690175 4085 up_read(&vcpu->kvm->slots_lock);
851ba692 4086 post_kvm_run_save(vcpu);
b6c7a5dc 4087
b93463aa
AK
4088 vapic_exit(vcpu);
4089
b6c7a5dc
HB
4090 return r;
4091}
4092
4093int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
4094{
4095 int r;
4096 sigset_t sigsaved;
4097
4098 vcpu_load(vcpu);
4099
ac9f6dc0
AK
4100 if (vcpu->sigset_active)
4101 sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
4102
a4535290 4103 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
b6c7a5dc 4104 kvm_vcpu_block(vcpu);
d7690175 4105 clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
ac9f6dc0
AK
4106 r = -EAGAIN;
4107 goto out;
b6c7a5dc
HB
4108 }
4109
b6c7a5dc
HB
4110 /* re-sync apic's tpr */
4111 if (!irqchip_in_kernel(vcpu->kvm))
2d3ad1f4 4112 kvm_set_cr8(vcpu, kvm_run->cr8);
b6c7a5dc 4113
ad312c7c 4114 if (vcpu->arch.pio.cur_count) {
b6c7a5dc
HB
4115 r = complete_pio(vcpu);
4116 if (r)
4117 goto out;
4118 }
b6c7a5dc
HB
4119 if (vcpu->mmio_needed) {
4120 memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
4121 vcpu->mmio_read_completed = 1;
4122 vcpu->mmio_needed = 0;
3200f405
MT
4123
4124 down_read(&vcpu->kvm->slots_lock);
851ba692 4125 r = emulate_instruction(vcpu, vcpu->arch.mmio_fault_cr2, 0,
571008da 4126 EMULTYPE_NO_DECODE);
3200f405 4127 up_read(&vcpu->kvm->slots_lock);
b6c7a5dc
HB
4128 if (r == EMULATE_DO_MMIO) {
4129 /*
4130 * Read-modify-write. Back to userspace.
4131 */
4132 r = 0;
4133 goto out;
4134 }
4135 }
5fdbf976
MT
4136 if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
4137 kvm_register_write(vcpu, VCPU_REGS_RAX,
4138 kvm_run->hypercall.ret);
b6c7a5dc 4139
851ba692 4140 r = __vcpu_run(vcpu);
b6c7a5dc
HB
4141
4142out:
4143 if (vcpu->sigset_active)
4144 sigprocmask(SIG_SETMASK, &sigsaved, NULL);
4145
4146 vcpu_put(vcpu);
4147 return r;
4148}
4149
4150int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
4151{
4152 vcpu_load(vcpu);
4153
5fdbf976
MT
4154 regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
4155 regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
4156 regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
4157 regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
4158 regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
4159 regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
4160 regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
4161 regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
b6c7a5dc 4162#ifdef CONFIG_X86_64
5fdbf976
MT
4163 regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
4164 regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
4165 regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
4166 regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
4167 regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
4168 regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
4169 regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
4170 regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
b6c7a5dc
HB
4171#endif
4172
5fdbf976 4173 regs->rip = kvm_rip_read(vcpu);
91586a3b 4174 regs->rflags = kvm_get_rflags(vcpu);
b6c7a5dc
HB
4175
4176 vcpu_put(vcpu);
4177
4178 return 0;
4179}
4180
4181int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
4182{
4183 vcpu_load(vcpu);
4184
5fdbf976
MT
4185 kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
4186 kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
4187 kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
4188 kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
4189 kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
4190 kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
4191 kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
4192 kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
b6c7a5dc 4193#ifdef CONFIG_X86_64
5fdbf976
MT
4194 kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
4195 kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
4196 kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
4197 kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
4198 kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
4199 kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
4200 kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
4201 kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
b6c7a5dc
HB
4202#endif
4203
5fdbf976 4204 kvm_rip_write(vcpu, regs->rip);
91586a3b 4205 kvm_set_rflags(vcpu, regs->rflags);
b6c7a5dc 4206
b4f14abd
JK
4207 vcpu->arch.exception.pending = false;
4208
b6c7a5dc
HB
4209 vcpu_put(vcpu);
4210
4211 return 0;
4212}
4213
3e6e0aab
GT
4214void kvm_get_segment(struct kvm_vcpu *vcpu,
4215 struct kvm_segment *var, int seg)
b6c7a5dc 4216{
14af3f3c 4217 kvm_x86_ops->get_segment(vcpu, var, seg);
b6c7a5dc
HB
4218}
4219
4220void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4221{
4222 struct kvm_segment cs;
4223
3e6e0aab 4224 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
b6c7a5dc
HB
4225 *db = cs.db;
4226 *l = cs.l;
4227}
4228EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
4229
4230int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
4231 struct kvm_sregs *sregs)
4232{
4233 struct descriptor_table dt;
b6c7a5dc
HB
4234
4235 vcpu_load(vcpu);
4236
3e6e0aab
GT
4237 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
4238 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
4239 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
4240 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
4241 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
4242 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 4243
3e6e0aab
GT
4244 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
4245 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc
HB
4246
4247 kvm_x86_ops->get_idt(vcpu, &dt);
4248 sregs->idt.limit = dt.limit;
4249 sregs->idt.base = dt.base;
4250 kvm_x86_ops->get_gdt(vcpu, &dt);
4251 sregs->gdt.limit = dt.limit;
4252 sregs->gdt.base = dt.base;
4253
ad312c7c
ZX
4254 sregs->cr0 = vcpu->arch.cr0;
4255 sregs->cr2 = vcpu->arch.cr2;
4256 sregs->cr3 = vcpu->arch.cr3;
fc78f519 4257 sregs->cr4 = kvm_read_cr4(vcpu);
2d3ad1f4 4258 sregs->cr8 = kvm_get_cr8(vcpu);
ad312c7c 4259 sregs->efer = vcpu->arch.shadow_efer;
b6c7a5dc
HB
4260 sregs->apic_base = kvm_get_apic_base(vcpu);
4261
923c61bb 4262 memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
b6c7a5dc 4263
36752c9b 4264 if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
14d0bc1f
GN
4265 set_bit(vcpu->arch.interrupt.nr,
4266 (unsigned long *)sregs->interrupt_bitmap);
16d7a191 4267
b6c7a5dc
HB
4268 vcpu_put(vcpu);
4269
4270 return 0;
4271}
4272
62d9f0db
MT
4273int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
4274 struct kvm_mp_state *mp_state)
4275{
4276 vcpu_load(vcpu);
4277 mp_state->mp_state = vcpu->arch.mp_state;
4278 vcpu_put(vcpu);
4279 return 0;
4280}
4281
4282int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
4283 struct kvm_mp_state *mp_state)
4284{
4285 vcpu_load(vcpu);
4286 vcpu->arch.mp_state = mp_state->mp_state;
4287 vcpu_put(vcpu);
4288 return 0;
4289}
4290
3e6e0aab 4291static void kvm_set_segment(struct kvm_vcpu *vcpu,
b6c7a5dc
HB
4292 struct kvm_segment *var, int seg)
4293{
14af3f3c 4294 kvm_x86_ops->set_segment(vcpu, var, seg);
b6c7a5dc
HB
4295}
4296
37817f29
IE
4297static void seg_desct_to_kvm_desct(struct desc_struct *seg_desc, u16 selector,
4298 struct kvm_segment *kvm_desct)
4299{
46a359e7
AM
4300 kvm_desct->base = get_desc_base(seg_desc);
4301 kvm_desct->limit = get_desc_limit(seg_desc);
c93cd3a5
MT
4302 if (seg_desc->g) {
4303 kvm_desct->limit <<= 12;
4304 kvm_desct->limit |= 0xfff;
4305 }
37817f29
IE
4306 kvm_desct->selector = selector;
4307 kvm_desct->type = seg_desc->type;
4308 kvm_desct->present = seg_desc->p;
4309 kvm_desct->dpl = seg_desc->dpl;
4310 kvm_desct->db = seg_desc->d;
4311 kvm_desct->s = seg_desc->s;
4312 kvm_desct->l = seg_desc->l;
4313 kvm_desct->g = seg_desc->g;
4314 kvm_desct->avl = seg_desc->avl;
4315 if (!selector)
4316 kvm_desct->unusable = 1;
4317 else
4318 kvm_desct->unusable = 0;
4319 kvm_desct->padding = 0;
4320}
4321
b8222ad2
AS
4322static void get_segment_descriptor_dtable(struct kvm_vcpu *vcpu,
4323 u16 selector,
4324 struct descriptor_table *dtable)
37817f29
IE
4325{
4326 if (selector & 1 << 2) {
4327 struct kvm_segment kvm_seg;
4328
3e6e0aab 4329 kvm_get_segment(vcpu, &kvm_seg, VCPU_SREG_LDTR);
37817f29
IE
4330
4331 if (kvm_seg.unusable)
4332 dtable->limit = 0;
4333 else
4334 dtable->limit = kvm_seg.limit;
4335 dtable->base = kvm_seg.base;
4336 }
4337 else
4338 kvm_x86_ops->get_gdt(vcpu, dtable);
4339}
4340
4341/* allowed just for 8 bytes segments */
4342static int load_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
4343 struct desc_struct *seg_desc)
4344{
4345 struct descriptor_table dtable;
4346 u16 index = selector >> 3;
4347
b8222ad2 4348 get_segment_descriptor_dtable(vcpu, selector, &dtable);
37817f29
IE
4349
4350 if (dtable.limit < index * 8 + 7) {
4351 kvm_queue_exception_e(vcpu, GP_VECTOR, selector & 0xfffc);
4352 return 1;
4353 }
d9048d32 4354 return kvm_read_guest_virt(dtable.base + index*8, seg_desc, sizeof(*seg_desc), vcpu);
37817f29
IE
4355}
4356
4357/* allowed just for 8 bytes segments */
4358static int save_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
4359 struct desc_struct *seg_desc)
4360{
4361 struct descriptor_table dtable;
4362 u16 index = selector >> 3;
4363
b8222ad2 4364 get_segment_descriptor_dtable(vcpu, selector, &dtable);
37817f29
IE
4365
4366 if (dtable.limit < index * 8 + 7)
4367 return 1;
d9048d32 4368 return kvm_write_guest_virt(dtable.base + index*8, seg_desc, sizeof(*seg_desc), vcpu);
37817f29
IE
4369}
4370
abb39119 4371static gpa_t get_tss_base_addr(struct kvm_vcpu *vcpu,
37817f29
IE
4372 struct desc_struct *seg_desc)
4373{
46a359e7 4374 u32 base_addr = get_desc_base(seg_desc);
37817f29 4375
98899aa0 4376 return vcpu->arch.mmu.gva_to_gpa(vcpu, base_addr);
37817f29
IE
4377}
4378
37817f29
IE
4379static u16 get_segment_selector(struct kvm_vcpu *vcpu, int seg)
4380{
4381 struct kvm_segment kvm_seg;
4382
3e6e0aab 4383 kvm_get_segment(vcpu, &kvm_seg, seg);
37817f29
IE
4384 return kvm_seg.selector;
4385}
4386
4387static int load_segment_descriptor_to_kvm_desct(struct kvm_vcpu *vcpu,
4388 u16 selector,
4389 struct kvm_segment *kvm_seg)
4390{
4391 struct desc_struct seg_desc;
4392
4393 if (load_guest_segment_descriptor(vcpu, selector, &seg_desc))
4394 return 1;
4395 seg_desct_to_kvm_desct(&seg_desc, selector, kvm_seg);
4396 return 0;
4397}
4398
2259e3a7 4399static int kvm_load_realmode_segment(struct kvm_vcpu *vcpu, u16 selector, int seg)
f4bbd9aa
AK
4400{
4401 struct kvm_segment segvar = {
4402 .base = selector << 4,
4403 .limit = 0xffff,
4404 .selector = selector,
4405 .type = 3,
4406 .present = 1,
4407 .dpl = 3,
4408 .db = 0,
4409 .s = 1,
4410 .l = 0,
4411 .g = 0,
4412 .avl = 0,
4413 .unusable = 0,
4414 };
4415 kvm_x86_ops->set_segment(vcpu, &segvar, seg);
4416 return 0;
4417}
4418
c0c7c04b
AL
4419static int is_vm86_segment(struct kvm_vcpu *vcpu, int seg)
4420{
4421 return (seg != VCPU_SREG_LDTR) &&
4422 (seg != VCPU_SREG_TR) &&
91586a3b 4423 (kvm_get_rflags(vcpu) & X86_EFLAGS_VM);
c0c7c04b
AL
4424}
4425
cb84b55f
MT
4426static void kvm_check_segment_descriptor(struct kvm_vcpu *vcpu, int seg,
4427 u16 selector)
4428{
4429 /* NULL selector is not valid for CS and SS */
4430 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
4431 if (!selector)
4432 kvm_queue_exception_e(vcpu, TS_VECTOR, selector >> 3);
4433}
4434
3e6e0aab
GT
4435int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
4436 int type_bits, int seg)
37817f29
IE
4437{
4438 struct kvm_segment kvm_seg;
4439
c0c7c04b 4440 if (is_vm86_segment(vcpu, seg) || !(vcpu->arch.cr0 & X86_CR0_PE))
f4bbd9aa 4441 return kvm_load_realmode_segment(vcpu, selector, seg);
37817f29
IE
4442 if (load_segment_descriptor_to_kvm_desct(vcpu, selector, &kvm_seg))
4443 return 1;
cb84b55f
MT
4444
4445 kvm_check_segment_descriptor(vcpu, seg, selector);
37817f29
IE
4446 kvm_seg.type |= type_bits;
4447
4448 if (seg != VCPU_SREG_SS && seg != VCPU_SREG_CS &&
4449 seg != VCPU_SREG_LDTR)
4450 if (!kvm_seg.s)
4451 kvm_seg.unusable = 1;
4452
3e6e0aab 4453 kvm_set_segment(vcpu, &kvm_seg, seg);
37817f29
IE
4454 return 0;
4455}
4456
4457static void save_state_to_tss32(struct kvm_vcpu *vcpu,
4458 struct tss_segment_32 *tss)
4459{
4460 tss->cr3 = vcpu->arch.cr3;
5fdbf976 4461 tss->eip = kvm_rip_read(vcpu);
91586a3b 4462 tss->eflags = kvm_get_rflags(vcpu);
5fdbf976
MT
4463 tss->eax = kvm_register_read(vcpu, VCPU_REGS_RAX);
4464 tss->ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
4465 tss->edx = kvm_register_read(vcpu, VCPU_REGS_RDX);
4466 tss->ebx = kvm_register_read(vcpu, VCPU_REGS_RBX);
4467 tss->esp = kvm_register_read(vcpu, VCPU_REGS_RSP);
4468 tss->ebp = kvm_register_read(vcpu, VCPU_REGS_RBP);
4469 tss->esi = kvm_register_read(vcpu, VCPU_REGS_RSI);
4470 tss->edi = kvm_register_read(vcpu, VCPU_REGS_RDI);
37817f29
IE
4471 tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
4472 tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
4473 tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
4474 tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
4475 tss->fs = get_segment_selector(vcpu, VCPU_SREG_FS);
4476 tss->gs = get_segment_selector(vcpu, VCPU_SREG_GS);
4477 tss->ldt_selector = get_segment_selector(vcpu, VCPU_SREG_LDTR);
37817f29
IE
4478}
4479
4480static int load_state_from_tss32(struct kvm_vcpu *vcpu,
4481 struct tss_segment_32 *tss)
4482{
4483 kvm_set_cr3(vcpu, tss->cr3);
4484
5fdbf976 4485 kvm_rip_write(vcpu, tss->eip);
91586a3b 4486 kvm_set_rflags(vcpu, tss->eflags | 2);
37817f29 4487
5fdbf976
MT
4488 kvm_register_write(vcpu, VCPU_REGS_RAX, tss->eax);
4489 kvm_register_write(vcpu, VCPU_REGS_RCX, tss->ecx);
4490 kvm_register_write(vcpu, VCPU_REGS_RDX, tss->edx);
4491 kvm_register_write(vcpu, VCPU_REGS_RBX, tss->ebx);
4492 kvm_register_write(vcpu, VCPU_REGS_RSP, tss->esp);
4493 kvm_register_write(vcpu, VCPU_REGS_RBP, tss->ebp);
4494 kvm_register_write(vcpu, VCPU_REGS_RSI, tss->esi);
4495 kvm_register_write(vcpu, VCPU_REGS_RDI, tss->edi);
37817f29 4496
3e6e0aab 4497 if (kvm_load_segment_descriptor(vcpu, tss->ldt_selector, 0, VCPU_SREG_LDTR))
37817f29
IE
4498 return 1;
4499
3e6e0aab 4500 if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
37817f29
IE
4501 return 1;
4502
3e6e0aab 4503 if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
37817f29
IE
4504 return 1;
4505
3e6e0aab 4506 if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
37817f29
IE
4507 return 1;
4508
3e6e0aab 4509 if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
37817f29
IE
4510 return 1;
4511
3e6e0aab 4512 if (kvm_load_segment_descriptor(vcpu, tss->fs, 1, VCPU_SREG_FS))
37817f29
IE
4513 return 1;
4514
3e6e0aab 4515 if (kvm_load_segment_descriptor(vcpu, tss->gs, 1, VCPU_SREG_GS))
37817f29
IE
4516 return 1;
4517 return 0;
4518}
4519
4520static void save_state_to_tss16(struct kvm_vcpu *vcpu,
4521 struct tss_segment_16 *tss)
4522{
5fdbf976 4523 tss->ip = kvm_rip_read(vcpu);
91586a3b 4524 tss->flag = kvm_get_rflags(vcpu);
5fdbf976
MT
4525 tss->ax = kvm_register_read(vcpu, VCPU_REGS_RAX);
4526 tss->cx = kvm_register_read(vcpu, VCPU_REGS_RCX);
4527 tss->dx = kvm_register_read(vcpu, VCPU_REGS_RDX);
4528 tss->bx = kvm_register_read(vcpu, VCPU_REGS_RBX);
4529 tss->sp = kvm_register_read(vcpu, VCPU_REGS_RSP);
4530 tss->bp = kvm_register_read(vcpu, VCPU_REGS_RBP);
4531 tss->si = kvm_register_read(vcpu, VCPU_REGS_RSI);
4532 tss->di = kvm_register_read(vcpu, VCPU_REGS_RDI);
37817f29
IE
4533
4534 tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
4535 tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
4536 tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
4537 tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
4538 tss->ldt = get_segment_selector(vcpu, VCPU_SREG_LDTR);
37817f29
IE
4539}
4540
4541static int load_state_from_tss16(struct kvm_vcpu *vcpu,
4542 struct tss_segment_16 *tss)
4543{
5fdbf976 4544 kvm_rip_write(vcpu, tss->ip);
91586a3b 4545 kvm_set_rflags(vcpu, tss->flag | 2);
5fdbf976
MT
4546 kvm_register_write(vcpu, VCPU_REGS_RAX, tss->ax);
4547 kvm_register_write(vcpu, VCPU_REGS_RCX, tss->cx);
4548 kvm_register_write(vcpu, VCPU_REGS_RDX, tss->dx);
4549 kvm_register_write(vcpu, VCPU_REGS_RBX, tss->bx);
4550 kvm_register_write(vcpu, VCPU_REGS_RSP, tss->sp);
4551 kvm_register_write(vcpu, VCPU_REGS_RBP, tss->bp);
4552 kvm_register_write(vcpu, VCPU_REGS_RSI, tss->si);
4553 kvm_register_write(vcpu, VCPU_REGS_RDI, tss->di);
37817f29 4554
3e6e0aab 4555 if (kvm_load_segment_descriptor(vcpu, tss->ldt, 0, VCPU_SREG_LDTR))
37817f29
IE
4556 return 1;
4557
3e6e0aab 4558 if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
37817f29
IE
4559 return 1;
4560
3e6e0aab 4561 if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
37817f29
IE
4562 return 1;
4563
3e6e0aab 4564 if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
37817f29
IE
4565 return 1;
4566
3e6e0aab 4567 if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
37817f29
IE
4568 return 1;
4569 return 0;
4570}
4571
8b2cf73c 4572static int kvm_task_switch_16(struct kvm_vcpu *vcpu, u16 tss_selector,
b237ac37
GN
4573 u16 old_tss_sel, u32 old_tss_base,
4574 struct desc_struct *nseg_desc)
37817f29
IE
4575{
4576 struct tss_segment_16 tss_segment_16;
4577 int ret = 0;
4578
34198bf8
MT
4579 if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
4580 sizeof tss_segment_16))
37817f29
IE
4581 goto out;
4582
4583 save_state_to_tss16(vcpu, &tss_segment_16);
37817f29 4584
34198bf8
MT
4585 if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
4586 sizeof tss_segment_16))
37817f29 4587 goto out;
34198bf8
MT
4588
4589 if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
4590 &tss_segment_16, sizeof tss_segment_16))
4591 goto out;
4592
b237ac37
GN
4593 if (old_tss_sel != 0xffff) {
4594 tss_segment_16.prev_task_link = old_tss_sel;
4595
4596 if (kvm_write_guest(vcpu->kvm,
4597 get_tss_base_addr(vcpu, nseg_desc),
4598 &tss_segment_16.prev_task_link,
4599 sizeof tss_segment_16.prev_task_link))
4600 goto out;
4601 }
4602
37817f29
IE
4603 if (load_state_from_tss16(vcpu, &tss_segment_16))
4604 goto out;
4605
4606 ret = 1;
4607out:
4608 return ret;
4609}
4610
8b2cf73c 4611static int kvm_task_switch_32(struct kvm_vcpu *vcpu, u16 tss_selector,
b237ac37 4612 u16 old_tss_sel, u32 old_tss_base,
37817f29
IE
4613 struct desc_struct *nseg_desc)
4614{
4615 struct tss_segment_32 tss_segment_32;
4616 int ret = 0;
4617
34198bf8
MT
4618 if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
4619 sizeof tss_segment_32))
37817f29
IE
4620 goto out;
4621
4622 save_state_to_tss32(vcpu, &tss_segment_32);
37817f29 4623
34198bf8
MT
4624 if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
4625 sizeof tss_segment_32))
4626 goto out;
4627
4628 if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
4629 &tss_segment_32, sizeof tss_segment_32))
37817f29 4630 goto out;
34198bf8 4631
b237ac37
GN
4632 if (old_tss_sel != 0xffff) {
4633 tss_segment_32.prev_task_link = old_tss_sel;
4634
4635 if (kvm_write_guest(vcpu->kvm,
4636 get_tss_base_addr(vcpu, nseg_desc),
4637 &tss_segment_32.prev_task_link,
4638 sizeof tss_segment_32.prev_task_link))
4639 goto out;
4640 }
4641
37817f29
IE
4642 if (load_state_from_tss32(vcpu, &tss_segment_32))
4643 goto out;
4644
4645 ret = 1;
4646out:
4647 return ret;
4648}
4649
4650int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason)
4651{
4652 struct kvm_segment tr_seg;
4653 struct desc_struct cseg_desc;
4654 struct desc_struct nseg_desc;
4655 int ret = 0;
34198bf8
MT
4656 u32 old_tss_base = get_segment_base(vcpu, VCPU_SREG_TR);
4657 u16 old_tss_sel = get_segment_selector(vcpu, VCPU_SREG_TR);
37817f29 4658
34198bf8 4659 old_tss_base = vcpu->arch.mmu.gva_to_gpa(vcpu, old_tss_base);
37817f29 4660
34198bf8
MT
4661 /* FIXME: Handle errors. Failure to read either TSS or their
4662 * descriptors should generate a pagefault.
4663 */
37817f29
IE
4664 if (load_guest_segment_descriptor(vcpu, tss_selector, &nseg_desc))
4665 goto out;
4666
34198bf8 4667 if (load_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc))
37817f29
IE
4668 goto out;
4669
37817f29
IE
4670 if (reason != TASK_SWITCH_IRET) {
4671 int cpl;
4672
4673 cpl = kvm_x86_ops->get_cpl(vcpu);
4674 if ((tss_selector & 3) > nseg_desc.dpl || cpl > nseg_desc.dpl) {
4675 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
4676 return 1;
4677 }
4678 }
4679
46a359e7 4680 if (!nseg_desc.p || get_desc_limit(&nseg_desc) < 0x67) {
37817f29
IE
4681 kvm_queue_exception_e(vcpu, TS_VECTOR, tss_selector & 0xfffc);
4682 return 1;
4683 }
4684
4685 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
3fe913e7 4686 cseg_desc.type &= ~(1 << 1); //clear the B flag
34198bf8 4687 save_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc);
37817f29
IE
4688 }
4689
4690 if (reason == TASK_SWITCH_IRET) {
91586a3b
JK
4691 u32 eflags = kvm_get_rflags(vcpu);
4692 kvm_set_rflags(vcpu, eflags & ~X86_EFLAGS_NT);
37817f29
IE
4693 }
4694
b237ac37
GN
4695 /* set back link to prev task only if NT bit is set in eflags
4696 note that old_tss_sel is not used afetr this point */
4697 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
4698 old_tss_sel = 0xffff;
4699
37817f29 4700 if (nseg_desc.type & 8)
b237ac37
GN
4701 ret = kvm_task_switch_32(vcpu, tss_selector, old_tss_sel,
4702 old_tss_base, &nseg_desc);
37817f29 4703 else
b237ac37
GN
4704 ret = kvm_task_switch_16(vcpu, tss_selector, old_tss_sel,
4705 old_tss_base, &nseg_desc);
37817f29
IE
4706
4707 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE) {
91586a3b
JK
4708 u32 eflags = kvm_get_rflags(vcpu);
4709 kvm_set_rflags(vcpu, eflags | X86_EFLAGS_NT);
37817f29
IE
4710 }
4711
4712 if (reason != TASK_SWITCH_IRET) {
3fe913e7 4713 nseg_desc.type |= (1 << 1);
37817f29
IE
4714 save_guest_segment_descriptor(vcpu, tss_selector,
4715 &nseg_desc);
4716 }
4717
4718 kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 | X86_CR0_TS);
4719 seg_desct_to_kvm_desct(&nseg_desc, tss_selector, &tr_seg);
4720 tr_seg.type = 11;
3e6e0aab 4721 kvm_set_segment(vcpu, &tr_seg, VCPU_SREG_TR);
37817f29 4722out:
37817f29
IE
4723 return ret;
4724}
4725EXPORT_SYMBOL_GPL(kvm_task_switch);
4726
b6c7a5dc
HB
4727int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
4728 struct kvm_sregs *sregs)
4729{
4730 int mmu_reset_needed = 0;
923c61bb 4731 int pending_vec, max_bits;
b6c7a5dc
HB
4732 struct descriptor_table dt;
4733
4734 vcpu_load(vcpu);
4735
4736 dt.limit = sregs->idt.limit;
4737 dt.base = sregs->idt.base;
4738 kvm_x86_ops->set_idt(vcpu, &dt);
4739 dt.limit = sregs->gdt.limit;
4740 dt.base = sregs->gdt.base;
4741 kvm_x86_ops->set_gdt(vcpu, &dt);
4742
ad312c7c
ZX
4743 vcpu->arch.cr2 = sregs->cr2;
4744 mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
dc7e795e 4745 vcpu->arch.cr3 = sregs->cr3;
b6c7a5dc 4746
2d3ad1f4 4747 kvm_set_cr8(vcpu, sregs->cr8);
b6c7a5dc 4748
ad312c7c 4749 mmu_reset_needed |= vcpu->arch.shadow_efer != sregs->efer;
b6c7a5dc 4750 kvm_x86_ops->set_efer(vcpu, sregs->efer);
b6c7a5dc
HB
4751 kvm_set_apic_base(vcpu, sregs->apic_base);
4752
ad312c7c 4753 mmu_reset_needed |= vcpu->arch.cr0 != sregs->cr0;
b6c7a5dc 4754 kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
d7306163 4755 vcpu->arch.cr0 = sregs->cr0;
b6c7a5dc 4756
fc78f519 4757 mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
b6c7a5dc 4758 kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
7c93be44 4759 if (!is_long_mode(vcpu) && is_pae(vcpu)) {
ad312c7c 4760 load_pdptrs(vcpu, vcpu->arch.cr3);
7c93be44
MT
4761 mmu_reset_needed = 1;
4762 }
b6c7a5dc
HB
4763
4764 if (mmu_reset_needed)
4765 kvm_mmu_reset_context(vcpu);
4766
923c61bb
GN
4767 max_bits = (sizeof sregs->interrupt_bitmap) << 3;
4768 pending_vec = find_first_bit(
4769 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
4770 if (pending_vec < max_bits) {
66fd3f7f 4771 kvm_queue_interrupt(vcpu, pending_vec, false);
923c61bb
GN
4772 pr_debug("Set back pending irq %d\n", pending_vec);
4773 if (irqchip_in_kernel(vcpu->kvm))
4774 kvm_pic_clear_isr_ack(vcpu->kvm);
b6c7a5dc
HB
4775 }
4776
3e6e0aab
GT
4777 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
4778 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
4779 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
4780 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
4781 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
4782 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 4783
3e6e0aab
GT
4784 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
4785 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 4786
5f0269f5
ME
4787 update_cr8_intercept(vcpu);
4788
9c3e4aab 4789 /* Older userspace won't unhalt the vcpu on reset. */
c5af89b6 4790 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
9c3e4aab
MT
4791 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
4792 !(vcpu->arch.cr0 & X86_CR0_PE))
4793 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
4794
b6c7a5dc
HB
4795 vcpu_put(vcpu);
4796
4797 return 0;
4798}
4799
d0bfb940
JK
4800int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
4801 struct kvm_guest_debug *dbg)
b6c7a5dc 4802{
355be0b9 4803 unsigned long rflags;
ae675ef0 4804 int i, r;
b6c7a5dc
HB
4805
4806 vcpu_load(vcpu);
4807
4f926bf2
JK
4808 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
4809 r = -EBUSY;
4810 if (vcpu->arch.exception.pending)
4811 goto unlock_out;
4812 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
4813 kvm_queue_exception(vcpu, DB_VECTOR);
4814 else
4815 kvm_queue_exception(vcpu, BP_VECTOR);
4816 }
4817
91586a3b
JK
4818 /*
4819 * Read rflags as long as potentially injected trace flags are still
4820 * filtered out.
4821 */
4822 rflags = kvm_get_rflags(vcpu);
355be0b9
JK
4823
4824 vcpu->guest_debug = dbg->control;
4825 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
4826 vcpu->guest_debug = 0;
4827
4828 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
ae675ef0
JK
4829 for (i = 0; i < KVM_NR_DB_REGS; ++i)
4830 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
4831 vcpu->arch.switch_db_regs =
4832 (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
4833 } else {
4834 for (i = 0; i < KVM_NR_DB_REGS; i++)
4835 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
4836 vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
4837 }
4838
94fe45da
JK
4839 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
4840 vcpu->arch.singlestep_cs =
4841 get_segment_selector(vcpu, VCPU_SREG_CS);
4842 vcpu->arch.singlestep_rip = kvm_rip_read(vcpu);
4843 }
4844
91586a3b
JK
4845 /*
4846 * Trigger an rflags update that will inject or remove the trace
4847 * flags.
4848 */
4849 kvm_set_rflags(vcpu, rflags);
b6c7a5dc 4850
355be0b9 4851 kvm_x86_ops->set_guest_debug(vcpu, dbg);
b6c7a5dc 4852
4f926bf2 4853 r = 0;
d0bfb940 4854
4f926bf2 4855unlock_out:
b6c7a5dc
HB
4856 vcpu_put(vcpu);
4857
4858 return r;
4859}
4860
d0752060
HB
4861/*
4862 * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
4863 * we have asm/x86/processor.h
4864 */
4865struct fxsave {
4866 u16 cwd;
4867 u16 swd;
4868 u16 twd;
4869 u16 fop;
4870 u64 rip;
4871 u64 rdp;
4872 u32 mxcsr;
4873 u32 mxcsr_mask;
4874 u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
4875#ifdef CONFIG_X86_64
4876 u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
4877#else
4878 u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
4879#endif
4880};
4881
8b006791
ZX
4882/*
4883 * Translate a guest virtual address to a guest physical address.
4884 */
4885int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
4886 struct kvm_translation *tr)
4887{
4888 unsigned long vaddr = tr->linear_address;
4889 gpa_t gpa;
4890
4891 vcpu_load(vcpu);
72dc67a6 4892 down_read(&vcpu->kvm->slots_lock);
ad312c7c 4893 gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, vaddr);
72dc67a6 4894 up_read(&vcpu->kvm->slots_lock);
8b006791
ZX
4895 tr->physical_address = gpa;
4896 tr->valid = gpa != UNMAPPED_GVA;
4897 tr->writeable = 1;
4898 tr->usermode = 0;
8b006791
ZX
4899 vcpu_put(vcpu);
4900
4901 return 0;
4902}
4903
d0752060
HB
4904int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
4905{
ad312c7c 4906 struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
d0752060
HB
4907
4908 vcpu_load(vcpu);
4909
4910 memcpy(fpu->fpr, fxsave->st_space, 128);
4911 fpu->fcw = fxsave->cwd;
4912 fpu->fsw = fxsave->swd;
4913 fpu->ftwx = fxsave->twd;
4914 fpu->last_opcode = fxsave->fop;
4915 fpu->last_ip = fxsave->rip;
4916 fpu->last_dp = fxsave->rdp;
4917 memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
4918
4919 vcpu_put(vcpu);
4920
4921 return 0;
4922}
4923
4924int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
4925{
ad312c7c 4926 struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
d0752060
HB
4927
4928 vcpu_load(vcpu);
4929
4930 memcpy(fxsave->st_space, fpu->fpr, 128);
4931 fxsave->cwd = fpu->fcw;
4932 fxsave->swd = fpu->fsw;
4933 fxsave->twd = fpu->ftwx;
4934 fxsave->fop = fpu->last_opcode;
4935 fxsave->rip = fpu->last_ip;
4936 fxsave->rdp = fpu->last_dp;
4937 memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
4938
4939 vcpu_put(vcpu);
4940
4941 return 0;
4942}
4943
4944void fx_init(struct kvm_vcpu *vcpu)
4945{
4946 unsigned after_mxcsr_mask;
4947
bc1a34f1
AA
4948 /*
4949 * Touch the fpu the first time in non atomic context as if
4950 * this is the first fpu instruction the exception handler
4951 * will fire before the instruction returns and it'll have to
4952 * allocate ram with GFP_KERNEL.
4953 */
4954 if (!used_math())
d6e88aec 4955 kvm_fx_save(&vcpu->arch.host_fx_image);
bc1a34f1 4956
d0752060
HB
4957 /* Initialize guest FPU by resetting ours and saving into guest's */
4958 preempt_disable();
d6e88aec
AK
4959 kvm_fx_save(&vcpu->arch.host_fx_image);
4960 kvm_fx_finit();
4961 kvm_fx_save(&vcpu->arch.guest_fx_image);
4962 kvm_fx_restore(&vcpu->arch.host_fx_image);
d0752060
HB
4963 preempt_enable();
4964
ad312c7c 4965 vcpu->arch.cr0 |= X86_CR0_ET;
d0752060 4966 after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
ad312c7c
ZX
4967 vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
4968 memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
d0752060
HB
4969 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
4970}
4971EXPORT_SYMBOL_GPL(fx_init);
4972
4973void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
4974{
4975 if (!vcpu->fpu_active || vcpu->guest_fpu_loaded)
4976 return;
4977
4978 vcpu->guest_fpu_loaded = 1;
d6e88aec
AK
4979 kvm_fx_save(&vcpu->arch.host_fx_image);
4980 kvm_fx_restore(&vcpu->arch.guest_fx_image);
d0752060
HB
4981}
4982EXPORT_SYMBOL_GPL(kvm_load_guest_fpu);
4983
4984void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
4985{
4986 if (!vcpu->guest_fpu_loaded)
4987 return;
4988
4989 vcpu->guest_fpu_loaded = 0;
d6e88aec
AK
4990 kvm_fx_save(&vcpu->arch.guest_fx_image);
4991 kvm_fx_restore(&vcpu->arch.host_fx_image);
f096ed85 4992 ++vcpu->stat.fpu_reload;
d0752060
HB
4993}
4994EXPORT_SYMBOL_GPL(kvm_put_guest_fpu);
e9b11c17
ZX
4995
4996void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
4997{
7f1ea208
JR
4998 if (vcpu->arch.time_page) {
4999 kvm_release_page_dirty(vcpu->arch.time_page);
5000 vcpu->arch.time_page = NULL;
5001 }
5002
e9b11c17
ZX
5003 kvm_x86_ops->vcpu_free(vcpu);
5004}
5005
5006struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
5007 unsigned int id)
5008{
26e5215f
AK
5009 return kvm_x86_ops->vcpu_create(kvm, id);
5010}
e9b11c17 5011
26e5215f
AK
5012int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
5013{
5014 int r;
e9b11c17
ZX
5015
5016 /* We do fxsave: this must be aligned. */
ad312c7c 5017 BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
e9b11c17 5018
0bed3b56 5019 vcpu->arch.mtrr_state.have_fixed = 1;
e9b11c17
ZX
5020 vcpu_load(vcpu);
5021 r = kvm_arch_vcpu_reset(vcpu);
5022 if (r == 0)
5023 r = kvm_mmu_setup(vcpu);
5024 vcpu_put(vcpu);
5025 if (r < 0)
5026 goto free_vcpu;
5027
26e5215f 5028 return 0;
e9b11c17
ZX
5029free_vcpu:
5030 kvm_x86_ops->vcpu_free(vcpu);
26e5215f 5031 return r;
e9b11c17
ZX
5032}
5033
d40ccc62 5034void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
e9b11c17
ZX
5035{
5036 vcpu_load(vcpu);
5037 kvm_mmu_unload(vcpu);
5038 vcpu_put(vcpu);
5039
5040 kvm_x86_ops->vcpu_free(vcpu);
5041}
5042
5043int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
5044{
448fa4a9
JK
5045 vcpu->arch.nmi_pending = false;
5046 vcpu->arch.nmi_injected = false;
5047
42dbaa5a
JK
5048 vcpu->arch.switch_db_regs = 0;
5049 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
5050 vcpu->arch.dr6 = DR6_FIXED_1;
5051 vcpu->arch.dr7 = DR7_FIXED_1;
5052
e9b11c17
ZX
5053 return kvm_x86_ops->vcpu_reset(vcpu);
5054}
5055
10474ae8 5056int kvm_arch_hardware_enable(void *garbage)
e9b11c17 5057{
0cca7907
ZA
5058 /*
5059 * Since this may be called from a hotplug notifcation,
5060 * we can't get the CPU frequency directly.
5061 */
5062 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
5063 int cpu = raw_smp_processor_id();
5064 per_cpu(cpu_tsc_khz, cpu) = 0;
5065 }
18863bdd
AK
5066
5067 kvm_shared_msr_cpu_online();
5068
10474ae8 5069 return kvm_x86_ops->hardware_enable(garbage);
e9b11c17
ZX
5070}
5071
5072void kvm_arch_hardware_disable(void *garbage)
5073{
5074 kvm_x86_ops->hardware_disable(garbage);
3548bab5 5075 drop_user_return_notifiers(garbage);
e9b11c17
ZX
5076}
5077
5078int kvm_arch_hardware_setup(void)
5079{
5080 return kvm_x86_ops->hardware_setup();
5081}
5082
5083void kvm_arch_hardware_unsetup(void)
5084{
5085 kvm_x86_ops->hardware_unsetup();
5086}
5087
5088void kvm_arch_check_processor_compat(void *rtn)
5089{
5090 kvm_x86_ops->check_processor_compatibility(rtn);
5091}
5092
5093int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
5094{
5095 struct page *page;
5096 struct kvm *kvm;
5097 int r;
5098
5099 BUG_ON(vcpu->kvm == NULL);
5100 kvm = vcpu->kvm;
5101
ad312c7c 5102 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
c5af89b6 5103 if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_bsp(vcpu))
a4535290 5104 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
e9b11c17 5105 else
a4535290 5106 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
e9b11c17
ZX
5107
5108 page = alloc_page(GFP_KERNEL | __GFP_ZERO);
5109 if (!page) {
5110 r = -ENOMEM;
5111 goto fail;
5112 }
ad312c7c 5113 vcpu->arch.pio_data = page_address(page);
e9b11c17
ZX
5114
5115 r = kvm_mmu_create(vcpu);
5116 if (r < 0)
5117 goto fail_free_pio_data;
5118
5119 if (irqchip_in_kernel(kvm)) {
5120 r = kvm_create_lapic(vcpu);
5121 if (r < 0)
5122 goto fail_mmu_destroy;
5123 }
5124
890ca9ae
HY
5125 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
5126 GFP_KERNEL);
5127 if (!vcpu->arch.mce_banks) {
5128 r = -ENOMEM;
443c39bc 5129 goto fail_free_lapic;
890ca9ae
HY
5130 }
5131 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
5132
e9b11c17 5133 return 0;
443c39bc
WY
5134fail_free_lapic:
5135 kvm_free_lapic(vcpu);
e9b11c17
ZX
5136fail_mmu_destroy:
5137 kvm_mmu_destroy(vcpu);
5138fail_free_pio_data:
ad312c7c 5139 free_page((unsigned long)vcpu->arch.pio_data);
e9b11c17
ZX
5140fail:
5141 return r;
5142}
5143
5144void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
5145{
36cb93fd 5146 kfree(vcpu->arch.mce_banks);
e9b11c17 5147 kvm_free_lapic(vcpu);
3200f405 5148 down_read(&vcpu->kvm->slots_lock);
e9b11c17 5149 kvm_mmu_destroy(vcpu);
3200f405 5150 up_read(&vcpu->kvm->slots_lock);
ad312c7c 5151 free_page((unsigned long)vcpu->arch.pio_data);
e9b11c17 5152}
d19a9cd2
ZX
5153
5154struct kvm *kvm_arch_create_vm(void)
5155{
5156 struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
5157
5158 if (!kvm)
5159 return ERR_PTR(-ENOMEM);
5160
f05e70ac 5161 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
4d5c5d0f 5162 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
d19a9cd2 5163
5550af4d
SY
5164 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
5165 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
5166
53f658b3
MT
5167 rdtscll(kvm->arch.vm_init_tsc);
5168
d19a9cd2
ZX
5169 return kvm;
5170}
5171
5172static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
5173{
5174 vcpu_load(vcpu);
5175 kvm_mmu_unload(vcpu);
5176 vcpu_put(vcpu);
5177}
5178
5179static void kvm_free_vcpus(struct kvm *kvm)
5180{
5181 unsigned int i;
988a2cae 5182 struct kvm_vcpu *vcpu;
d19a9cd2
ZX
5183
5184 /*
5185 * Unpin any mmu pages first.
5186 */
988a2cae
GN
5187 kvm_for_each_vcpu(i, vcpu, kvm)
5188 kvm_unload_vcpu_mmu(vcpu);
5189 kvm_for_each_vcpu(i, vcpu, kvm)
5190 kvm_arch_vcpu_free(vcpu);
5191
5192 mutex_lock(&kvm->lock);
5193 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
5194 kvm->vcpus[i] = NULL;
d19a9cd2 5195
988a2cae
GN
5196 atomic_set(&kvm->online_vcpus, 0);
5197 mutex_unlock(&kvm->lock);
d19a9cd2
ZX
5198}
5199
ad8ba2cd
SY
5200void kvm_arch_sync_events(struct kvm *kvm)
5201{
ba4cef31 5202 kvm_free_all_assigned_devices(kvm);
ad8ba2cd
SY
5203}
5204
d19a9cd2
ZX
5205void kvm_arch_destroy_vm(struct kvm *kvm)
5206{
6eb55818 5207 kvm_iommu_unmap_guest(kvm);
7837699f 5208 kvm_free_pit(kvm);
d7deeeb0
ZX
5209 kfree(kvm->arch.vpic);
5210 kfree(kvm->arch.vioapic);
d19a9cd2
ZX
5211 kvm_free_vcpus(kvm);
5212 kvm_free_physmem(kvm);
3d45830c
AK
5213 if (kvm->arch.apic_access_page)
5214 put_page(kvm->arch.apic_access_page);
b7ebfb05
SY
5215 if (kvm->arch.ept_identity_pagetable)
5216 put_page(kvm->arch.ept_identity_pagetable);
d19a9cd2
ZX
5217 kfree(kvm);
5218}
0de10343
ZX
5219
5220int kvm_arch_set_memory_region(struct kvm *kvm,
5221 struct kvm_userspace_memory_region *mem,
5222 struct kvm_memory_slot old,
5223 int user_alloc)
5224{
5225 int npages = mem->memory_size >> PAGE_SHIFT;
46a26bf5 5226 struct kvm_memory_slot *memslot = &kvm->memslots->memslots[mem->slot];
0de10343
ZX
5227
5228 /*To keep backward compatibility with older userspace,
5229 *x86 needs to hanlde !user_alloc case.
5230 */
5231 if (!user_alloc) {
5232 if (npages && !old.rmap) {
604b38ac
AA
5233 unsigned long userspace_addr;
5234
72dc67a6 5235 down_write(&current->mm->mmap_sem);
604b38ac
AA
5236 userspace_addr = do_mmap(NULL, 0,
5237 npages * PAGE_SIZE,
5238 PROT_READ | PROT_WRITE,
acee3c04 5239 MAP_PRIVATE | MAP_ANONYMOUS,
604b38ac 5240 0);
72dc67a6 5241 up_write(&current->mm->mmap_sem);
0de10343 5242
604b38ac
AA
5243 if (IS_ERR((void *)userspace_addr))
5244 return PTR_ERR((void *)userspace_addr);
5245
5246 /* set userspace_addr atomically for kvm_hva_to_rmapp */
5247 spin_lock(&kvm->mmu_lock);
5248 memslot->userspace_addr = userspace_addr;
5249 spin_unlock(&kvm->mmu_lock);
0de10343
ZX
5250 } else {
5251 if (!old.user_alloc && old.rmap) {
5252 int ret;
5253
72dc67a6 5254 down_write(&current->mm->mmap_sem);
0de10343
ZX
5255 ret = do_munmap(current->mm, old.userspace_addr,
5256 old.npages * PAGE_SIZE);
72dc67a6 5257 up_write(&current->mm->mmap_sem);
0de10343
ZX
5258 if (ret < 0)
5259 printk(KERN_WARNING
5260 "kvm_vm_ioctl_set_memory_region: "
5261 "failed to munmap memory\n");
5262 }
5263 }
5264 }
5265
7c8a83b7 5266 spin_lock(&kvm->mmu_lock);
f05e70ac 5267 if (!kvm->arch.n_requested_mmu_pages) {
0de10343
ZX
5268 unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
5269 kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
5270 }
5271
5272 kvm_mmu_slot_remove_write_access(kvm, mem->slot);
7c8a83b7 5273 spin_unlock(&kvm->mmu_lock);
0de10343
ZX
5274
5275 return 0;
5276}
1d737c8a 5277
34d4cb8f
MT
5278void kvm_arch_flush_shadow(struct kvm *kvm)
5279{
5280 kvm_mmu_zap_all(kvm);
8986ecc0 5281 kvm_reload_remote_mmus(kvm);
34d4cb8f
MT
5282}
5283
1d737c8a
ZX
5284int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
5285{
a4535290 5286 return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
a1b37100
GN
5287 || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
5288 || vcpu->arch.nmi_pending ||
5289 (kvm_arch_interrupt_allowed(vcpu) &&
5290 kvm_cpu_has_interrupt(vcpu));
1d737c8a 5291}
5736199a 5292
5736199a
ZX
5293void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
5294{
32f88400
MT
5295 int me;
5296 int cpu = vcpu->cpu;
5736199a
ZX
5297
5298 if (waitqueue_active(&vcpu->wq)) {
5299 wake_up_interruptible(&vcpu->wq);
5300 ++vcpu->stat.halt_wakeup;
5301 }
32f88400
MT
5302
5303 me = get_cpu();
5304 if (cpu != me && (unsigned)cpu < nr_cpu_ids && cpu_online(cpu))
5305 if (!test_and_set_bit(KVM_REQ_KICK, &vcpu->requests))
5306 smp_send_reschedule(cpu);
e9571ed5 5307 put_cpu();
5736199a 5308}
78646121
GN
5309
5310int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
5311{
5312 return kvm_x86_ops->interrupt_allowed(vcpu);
5313}
229456fc 5314
94fe45da
JK
5315unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
5316{
5317 unsigned long rflags;
5318
5319 rflags = kvm_x86_ops->get_rflags(vcpu);
5320 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
5321 rflags &= ~(unsigned long)(X86_EFLAGS_TF | X86_EFLAGS_RF);
5322 return rflags;
5323}
5324EXPORT_SYMBOL_GPL(kvm_get_rflags);
5325
5326void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
5327{
5328 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
5329 vcpu->arch.singlestep_cs ==
5330 get_segment_selector(vcpu, VCPU_SREG_CS) &&
5331 vcpu->arch.singlestep_rip == kvm_rip_read(vcpu))
5332 rflags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
5333 kvm_x86_ops->set_rflags(vcpu, rflags);
5334}
5335EXPORT_SYMBOL_GPL(kvm_set_rflags);
5336
229456fc
MT
5337EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
5338EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
5339EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
5340EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
5341EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
0ac406de 5342EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
d8cabddf 5343EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
17897f36 5344EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
236649de 5345EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
ec1ff790 5346EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
532a46b9 5347EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
This page took 0.567084 seconds and 5 git commands to generate.