thp: cleanup split_huge_page()
[deliverable/linux.git] / arch / x86 / mm / pageattr.c
CommitLineData
9f4c815c
IM
1/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
1da177e4 3 * Thanks to Ben LaHaise for precious feedback.
9f4c815c 4 */
1da177e4 5#include <linux/highmem.h>
8192206d 6#include <linux/bootmem.h>
9f4c815c 7#include <linux/sched.h>
9f4c815c 8#include <linux/mm.h>
76ebd054 9#include <linux/interrupt.h>
ee7ae7a1
TG
10#include <linux/seq_file.h>
11#include <linux/debugfs.h>
e59a1bb2 12#include <linux/pfn.h>
8c4bfc6e 13#include <linux/percpu.h>
5a0e3ad6 14#include <linux/gfp.h>
5bd5a452 15#include <linux/pci.h>
d6472302 16#include <linux/vmalloc.h>
9f4c815c 17
950f9d95 18#include <asm/e820.h>
1da177e4
LT
19#include <asm/processor.h>
20#include <asm/tlbflush.h>
f8af095d 21#include <asm/sections.h>
93dbda7c 22#include <asm/setup.h>
9f4c815c
IM
23#include <asm/uaccess.h>
24#include <asm/pgalloc.h>
c31c7d48 25#include <asm/proto.h>
1219333d 26#include <asm/pat.h>
1da177e4 27
9df84993
IM
28/*
29 * The current flushing context - we pass it instead of 5 arguments:
30 */
72e458df 31struct cpa_data {
d75586ad 32 unsigned long *vaddr;
0fd64c23 33 pgd_t *pgd;
72e458df
TG
34 pgprot_t mask_set;
35 pgprot_t mask_clr;
74256377 36 unsigned long numpages;
d75586ad 37 int flags;
c31c7d48 38 unsigned long pfn;
c9caa02c 39 unsigned force_split : 1;
d75586ad 40 int curpage;
9ae28475 41 struct page **pages;
72e458df
TG
42};
43
ad5ca55f
SS
44/*
45 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
46 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
47 * entries change the page attribute in parallel to some other cpu
48 * splitting a large page entry along with changing the attribute.
49 */
50static DEFINE_SPINLOCK(cpa_lock);
51
d75586ad
SL
52#define CPA_FLUSHTLB 1
53#define CPA_ARRAY 2
9ae28475 54#define CPA_PAGES_ARRAY 4
d75586ad 55
65280e61 56#ifdef CONFIG_PROC_FS
ce0c0e50
AK
57static unsigned long direct_pages_count[PG_LEVEL_NUM];
58
65280e61 59void update_page_count(int level, unsigned long pages)
ce0c0e50 60{
ce0c0e50 61 /* Protect against CPA */
a79e53d8 62 spin_lock(&pgd_lock);
ce0c0e50 63 direct_pages_count[level] += pages;
a79e53d8 64 spin_unlock(&pgd_lock);
65280e61
TG
65}
66
67static void split_page_count(int level)
68{
c9e0d391
DJ
69 if (direct_pages_count[level] == 0)
70 return;
71
65280e61
TG
72 direct_pages_count[level]--;
73 direct_pages_count[level - 1] += PTRS_PER_PTE;
74}
75
e1759c21 76void arch_report_meminfo(struct seq_file *m)
65280e61 77{
b9c3bfc2 78 seq_printf(m, "DirectMap4k: %8lu kB\n",
a06de630
HD
79 direct_pages_count[PG_LEVEL_4K] << 2);
80#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
b9c3bfc2 81 seq_printf(m, "DirectMap2M: %8lu kB\n",
a06de630
HD
82 direct_pages_count[PG_LEVEL_2M] << 11);
83#else
b9c3bfc2 84 seq_printf(m, "DirectMap4M: %8lu kB\n",
a06de630
HD
85 direct_pages_count[PG_LEVEL_2M] << 12);
86#endif
a06de630 87 if (direct_gbpages)
b9c3bfc2 88 seq_printf(m, "DirectMap1G: %8lu kB\n",
a06de630 89 direct_pages_count[PG_LEVEL_1G] << 20);
ce0c0e50 90}
65280e61
TG
91#else
92static inline void split_page_count(int level) { }
93#endif
ce0c0e50 94
c31c7d48
TG
95#ifdef CONFIG_X86_64
96
97static inline unsigned long highmap_start_pfn(void)
98{
fc8d7826 99 return __pa_symbol(_text) >> PAGE_SHIFT;
c31c7d48
TG
100}
101
102static inline unsigned long highmap_end_pfn(void)
103{
fc8d7826 104 return __pa_symbol(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
c31c7d48
TG
105}
106
107#endif
108
92cb54a3
IM
109#ifdef CONFIG_DEBUG_PAGEALLOC
110# define debug_pagealloc 1
111#else
112# define debug_pagealloc 0
113#endif
114
ed724be6
AV
115static inline int
116within(unsigned long addr, unsigned long start, unsigned long end)
687c4825 117{
ed724be6
AV
118 return addr >= start && addr < end;
119}
120
d7c8f21a
TG
121/*
122 * Flushing functions
123 */
cd8ddf1a 124
cd8ddf1a
TG
125/**
126 * clflush_cache_range - flush a cache range with clflush
9efc31b8 127 * @vaddr: virtual start address
cd8ddf1a
TG
128 * @size: number of bytes to flush
129 *
8b80fd8b
RZ
130 * clflushopt is an unordered instruction which needs fencing with mfence or
131 * sfence to avoid ordering issues.
cd8ddf1a 132 */
4c61afcd 133void clflush_cache_range(void *vaddr, unsigned int size)
d7c8f21a 134{
1f1a89ac
CW
135 const unsigned long clflush_size = boot_cpu_data.x86_clflush_size;
136 void *p = (void *)((unsigned long)vaddr & ~(clflush_size - 1));
6c434d61 137 void *vend = vaddr + size;
1f1a89ac
CW
138
139 if (p >= vend)
140 return;
d7c8f21a 141
cd8ddf1a 142 mb();
4c61afcd 143
1f1a89ac 144 for (; p < vend; p += clflush_size)
6c434d61 145 clflushopt(p);
4c61afcd 146
cd8ddf1a 147 mb();
d7c8f21a 148}
e517a5e9 149EXPORT_SYMBOL_GPL(clflush_cache_range);
d7c8f21a 150
af1e6844 151static void __cpa_flush_all(void *arg)
d7c8f21a 152{
6bb8383b
AK
153 unsigned long cache = (unsigned long)arg;
154
d7c8f21a
TG
155 /*
156 * Flush all to work around Errata in early athlons regarding
157 * large page flushing.
158 */
159 __flush_tlb_all();
160
0b827537 161 if (cache && boot_cpu_data.x86 >= 4)
d7c8f21a
TG
162 wbinvd();
163}
164
6bb8383b 165static void cpa_flush_all(unsigned long cache)
d7c8f21a
TG
166{
167 BUG_ON(irqs_disabled());
168
15c8b6c1 169 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
d7c8f21a
TG
170}
171
57a6a46a
TG
172static void __cpa_flush_range(void *arg)
173{
57a6a46a
TG
174 /*
175 * We could optimize that further and do individual per page
176 * tlb invalidates for a low number of pages. Caveat: we must
177 * flush the high aliases on 64bit as well.
178 */
179 __flush_tlb_all();
57a6a46a
TG
180}
181
6bb8383b 182static void cpa_flush_range(unsigned long start, int numpages, int cache)
57a6a46a 183{
4c61afcd
IM
184 unsigned int i, level;
185 unsigned long addr;
186
57a6a46a 187 BUG_ON(irqs_disabled());
4c61afcd 188 WARN_ON(PAGE_ALIGN(start) != start);
57a6a46a 189
15c8b6c1 190 on_each_cpu(__cpa_flush_range, NULL, 1);
57a6a46a 191
6bb8383b
AK
192 if (!cache)
193 return;
194
3b233e52
TG
195 /*
196 * We only need to flush on one CPU,
197 * clflush is a MESI-coherent instruction that
198 * will cause all other CPUs to flush the same
199 * cachelines:
200 */
4c61afcd
IM
201 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
202 pte_t *pte = lookup_address(addr, &level);
203
204 /*
205 * Only flush present addresses:
206 */
7bfb72e8 207 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
4c61afcd
IM
208 clflush_cache_range((void *) addr, PAGE_SIZE);
209 }
57a6a46a
TG
210}
211
9ae28475 212static void cpa_flush_array(unsigned long *start, int numpages, int cache,
213 int in_flags, struct page **pages)
d75586ad
SL
214{
215 unsigned int i, level;
2171787b 216 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
d75586ad
SL
217
218 BUG_ON(irqs_disabled());
219
2171787b 220 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
d75586ad 221
2171787b 222 if (!cache || do_wbinvd)
d75586ad
SL
223 return;
224
d75586ad
SL
225 /*
226 * We only need to flush on one CPU,
227 * clflush is a MESI-coherent instruction that
228 * will cause all other CPUs to flush the same
229 * cachelines:
230 */
9ae28475 231 for (i = 0; i < numpages; i++) {
232 unsigned long addr;
233 pte_t *pte;
234
235 if (in_flags & CPA_PAGES_ARRAY)
236 addr = (unsigned long)page_address(pages[i]);
237 else
238 addr = start[i];
239
240 pte = lookup_address(addr, &level);
d75586ad
SL
241
242 /*
243 * Only flush present addresses:
244 */
245 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
9ae28475 246 clflush_cache_range((void *)addr, PAGE_SIZE);
d75586ad
SL
247 }
248}
249
ed724be6
AV
250/*
251 * Certain areas of memory on x86 require very specific protection flags,
252 * for example the BIOS area or kernel text. Callers don't always get this
253 * right (again, ioremap() on BIOS memory is not uncommon) so this function
254 * checks and fixes these known static required protection bits.
255 */
c31c7d48
TG
256static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
257 unsigned long pfn)
ed724be6
AV
258{
259 pgprot_t forbidden = __pgprot(0);
260
687c4825 261 /*
ed724be6
AV
262 * The BIOS area between 640k and 1Mb needs to be executable for
263 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
687c4825 264 */
5bd5a452
MC
265#ifdef CONFIG_PCI_BIOS
266 if (pcibios_enabled && within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
ed724be6 267 pgprot_val(forbidden) |= _PAGE_NX;
5bd5a452 268#endif
ed724be6
AV
269
270 /*
271 * The kernel text needs to be executable for obvious reasons
c31c7d48
TG
272 * Does not cover __inittext since that is gone later on. On
273 * 64bit we do not enforce !NX on the low mapping
ed724be6
AV
274 */
275 if (within(address, (unsigned long)_text, (unsigned long)_etext))
276 pgprot_val(forbidden) |= _PAGE_NX;
cc0f21bb 277
cc0f21bb 278 /*
c31c7d48
TG
279 * The .rodata section needs to be read-only. Using the pfn
280 * catches all aliases.
cc0f21bb 281 */
fc8d7826
AD
282 if (within(pfn, __pa_symbol(__start_rodata) >> PAGE_SHIFT,
283 __pa_symbol(__end_rodata) >> PAGE_SHIFT))
cc0f21bb 284 pgprot_val(forbidden) |= _PAGE_RW;
ed724be6 285
9ccaf77c 286#if defined(CONFIG_X86_64)
74e08179 287 /*
502f6604
SS
288 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
289 * kernel text mappings for the large page aligned text, rodata sections
290 * will be always read-only. For the kernel identity mappings covering
291 * the holes caused by this alignment can be anything that user asks.
74e08179
SS
292 *
293 * This will preserve the large page mappings for kernel text/data
294 * at no extra cost.
295 */
502f6604
SS
296 if (kernel_set_to_readonly &&
297 within(address, (unsigned long)_text,
281ff33b
SS
298 (unsigned long)__end_rodata_hpage_align)) {
299 unsigned int level;
300
301 /*
302 * Don't enforce the !RW mapping for the kernel text mapping,
303 * if the current mapping is already using small page mapping.
304 * No need to work hard to preserve large page mappings in this
305 * case.
306 *
307 * This also fixes the Linux Xen paravirt guest boot failure
308 * (because of unexpected read-only mappings for kernel identity
309 * mappings). In this paravirt guest case, the kernel text
310 * mapping and the kernel identity mapping share the same
311 * page-table pages. Thus we can't really use different
312 * protections for the kernel text and identity mappings. Also,
313 * these shared mappings are made of small page mappings.
314 * Thus this don't enforce !RW mapping for small page kernel
315 * text mapping logic will help Linux Xen parvirt guest boot
0d2eb44f 316 * as well.
281ff33b
SS
317 */
318 if (lookup_address(address, &level) && (level != PG_LEVEL_4K))
319 pgprot_val(forbidden) |= _PAGE_RW;
320 }
74e08179
SS
321#endif
322
ed724be6 323 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
687c4825
IM
324
325 return prot;
326}
327
426e34cc
MF
328/*
329 * Lookup the page table entry for a virtual address in a specific pgd.
330 * Return a pointer to the entry and the level of the mapping.
331 */
332pte_t *lookup_address_in_pgd(pgd_t *pgd, unsigned long address,
333 unsigned int *level)
9f4c815c 334{
1da177e4
LT
335 pud_t *pud;
336 pmd_t *pmd;
9f4c815c 337
30551bb3
TG
338 *level = PG_LEVEL_NONE;
339
1da177e4
LT
340 if (pgd_none(*pgd))
341 return NULL;
9df84993 342
1da177e4
LT
343 pud = pud_offset(pgd, address);
344 if (pud_none(*pud))
345 return NULL;
c2f71ee2
AK
346
347 *level = PG_LEVEL_1G;
348 if (pud_large(*pud) || !pud_present(*pud))
349 return (pte_t *)pud;
350
1da177e4
LT
351 pmd = pmd_offset(pud, address);
352 if (pmd_none(*pmd))
353 return NULL;
30551bb3
TG
354
355 *level = PG_LEVEL_2M;
9a14aefc 356 if (pmd_large(*pmd) || !pmd_present(*pmd))
1da177e4 357 return (pte_t *)pmd;
1da177e4 358
30551bb3 359 *level = PG_LEVEL_4K;
9df84993 360
9f4c815c
IM
361 return pte_offset_kernel(pmd, address);
362}
0fd64c23
BP
363
364/*
365 * Lookup the page table entry for a virtual address. Return a pointer
366 * to the entry and the level of the mapping.
367 *
368 * Note: We return pud and pmd either when the entry is marked large
369 * or when the present bit is not set. Otherwise we would return a
370 * pointer to a nonexisting mapping.
371 */
372pte_t *lookup_address(unsigned long address, unsigned int *level)
373{
426e34cc 374 return lookup_address_in_pgd(pgd_offset_k(address), address, level);
0fd64c23 375}
75bb8835 376EXPORT_SYMBOL_GPL(lookup_address);
9f4c815c 377
0fd64c23
BP
378static pte_t *_lookup_address_cpa(struct cpa_data *cpa, unsigned long address,
379 unsigned int *level)
380{
381 if (cpa->pgd)
426e34cc 382 return lookup_address_in_pgd(cpa->pgd + pgd_index(address),
0fd64c23
BP
383 address, level);
384
385 return lookup_address(address, level);
386}
387
792230c3
JG
388/*
389 * Lookup the PMD entry for a virtual address. Return a pointer to the entry
390 * or NULL if not present.
391 */
392pmd_t *lookup_pmd_address(unsigned long address)
393{
394 pgd_t *pgd;
395 pud_t *pud;
396
397 pgd = pgd_offset_k(address);
398 if (pgd_none(*pgd))
399 return NULL;
400
401 pud = pud_offset(pgd, address);
402 if (pud_none(*pud) || pud_large(*pud) || !pud_present(*pud))
403 return NULL;
404
405 return pmd_offset(pud, address);
406}
407
d7656534
DH
408/*
409 * This is necessary because __pa() does not work on some
410 * kinds of memory, like vmalloc() or the alloc_remap()
411 * areas on 32-bit NUMA systems. The percpu areas can
412 * end up in this kind of memory, for instance.
413 *
414 * This could be optimized, but it is only intended to be
415 * used at inititalization time, and keeping it
416 * unoptimized should increase the testing coverage for
417 * the more obscure platforms.
418 */
419phys_addr_t slow_virt_to_phys(void *__virt_addr)
420{
421 unsigned long virt_addr = (unsigned long)__virt_addr;
bf70e551
DC
422 phys_addr_t phys_addr;
423 unsigned long offset;
d7656534 424 enum pg_level level;
d7656534
DH
425 pte_t *pte;
426
427 pte = lookup_address(virt_addr, &level);
428 BUG_ON(!pte);
34437e67 429
bf70e551
DC
430 /*
431 * pXX_pfn() returns unsigned long, which must be cast to phys_addr_t
432 * before being left-shifted PAGE_SHIFT bits -- this trick is to
433 * make 32-PAE kernel work correctly.
434 */
34437e67
TK
435 switch (level) {
436 case PG_LEVEL_1G:
bf70e551 437 phys_addr = (phys_addr_t)pud_pfn(*(pud_t *)pte) << PAGE_SHIFT;
34437e67
TK
438 offset = virt_addr & ~PUD_PAGE_MASK;
439 break;
440 case PG_LEVEL_2M:
bf70e551 441 phys_addr = (phys_addr_t)pmd_pfn(*(pmd_t *)pte) << PAGE_SHIFT;
34437e67
TK
442 offset = virt_addr & ~PMD_PAGE_MASK;
443 break;
444 default:
bf70e551 445 phys_addr = (phys_addr_t)pte_pfn(*pte) << PAGE_SHIFT;
34437e67
TK
446 offset = virt_addr & ~PAGE_MASK;
447 }
448
449 return (phys_addr_t)(phys_addr | offset);
d7656534
DH
450}
451EXPORT_SYMBOL_GPL(slow_virt_to_phys);
452
9df84993
IM
453/*
454 * Set the new pmd in all the pgds we know about:
455 */
9a3dc780 456static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
9f4c815c 457{
9f4c815c
IM
458 /* change init_mm */
459 set_pte_atomic(kpte, pte);
44af6c41 460#ifdef CONFIG_X86_32
e4b71dcf 461 if (!SHARED_KERNEL_PMD) {
44af6c41
IM
462 struct page *page;
463
e3ed910d 464 list_for_each_entry(page, &pgd_list, lru) {
44af6c41
IM
465 pgd_t *pgd;
466 pud_t *pud;
467 pmd_t *pmd;
468
469 pgd = (pgd_t *)page_address(page) + pgd_index(address);
470 pud = pud_offset(pgd, address);
471 pmd = pmd_offset(pud, address);
472 set_pte_atomic((pte_t *)pmd, pte);
473 }
1da177e4 474 }
44af6c41 475#endif
1da177e4
LT
476}
477
9df84993
IM
478static int
479try_preserve_large_page(pte_t *kpte, unsigned long address,
480 struct cpa_data *cpa)
65e074df 481{
3a19109e 482 unsigned long nextpage_addr, numpages, pmask, psize, addr, pfn, old_pfn;
65e074df 483 pte_t new_pte, old_pte, *tmp;
64edc8ed 484 pgprot_t old_prot, new_prot, req_prot;
fac84939 485 int i, do_split = 1;
f3c4fbb6 486 enum pg_level level;
65e074df 487
c9caa02c
AK
488 if (cpa->force_split)
489 return 1;
490
a79e53d8 491 spin_lock(&pgd_lock);
65e074df
TG
492 /*
493 * Check for races, another CPU might have split this page
494 * up already:
495 */
82f0712c 496 tmp = _lookup_address_cpa(cpa, address, &level);
65e074df
TG
497 if (tmp != kpte)
498 goto out_unlock;
499
500 switch (level) {
501 case PG_LEVEL_2M:
3a19109e
TK
502 old_prot = pmd_pgprot(*(pmd_t *)kpte);
503 old_pfn = pmd_pfn(*(pmd_t *)kpte);
504 break;
65e074df 505 case PG_LEVEL_1G:
3a19109e
TK
506 old_prot = pud_pgprot(*(pud_t *)kpte);
507 old_pfn = pud_pfn(*(pud_t *)kpte);
f3c4fbb6 508 break;
65e074df 509 default:
beaff633 510 do_split = -EINVAL;
65e074df
TG
511 goto out_unlock;
512 }
513
3a19109e
TK
514 psize = page_level_size(level);
515 pmask = page_level_mask(level);
516
65e074df
TG
517 /*
518 * Calculate the number of pages, which fit into this large
519 * page starting at address:
520 */
521 nextpage_addr = (address + psize) & pmask;
522 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
9b5cf48b
RW
523 if (numpages < cpa->numpages)
524 cpa->numpages = numpages;
65e074df
TG
525
526 /*
527 * We are safe now. Check whether the new pgprot is the same:
f5b2831d
JG
528 * Convert protection attributes to 4k-format, as cpa->mask* are set
529 * up accordingly.
65e074df
TG
530 */
531 old_pte = *kpte;
55696b1f 532 req_prot = pgprot_large_2_4k(old_prot);
65e074df 533
64edc8ed 534 pgprot_val(req_prot) &= ~pgprot_val(cpa->mask_clr);
535 pgprot_val(req_prot) |= pgprot_val(cpa->mask_set);
c31c7d48 536
f5b2831d
JG
537 /*
538 * req_prot is in format of 4k pages. It must be converted to large
539 * page format: the caching mode includes the PAT bit located at
540 * different bit positions in the two formats.
541 */
542 req_prot = pgprot_4k_2_large(req_prot);
543
a8aed3e0
AA
544 /*
545 * Set the PSE and GLOBAL flags only if the PRESENT flag is
546 * set otherwise pmd_present/pmd_huge will return true even on
547 * a non present pmd. The canon_pgprot will clear _PAGE_GLOBAL
548 * for the ancient hardware that doesn't support it.
549 */
f76cfa3c
AA
550 if (pgprot_val(req_prot) & _PAGE_PRESENT)
551 pgprot_val(req_prot) |= _PAGE_PSE | _PAGE_GLOBAL;
a8aed3e0 552 else
f76cfa3c 553 pgprot_val(req_prot) &= ~(_PAGE_PSE | _PAGE_GLOBAL);
a8aed3e0 554
f76cfa3c 555 req_prot = canon_pgprot(req_prot);
a8aed3e0 556
c31c7d48 557 /*
3a19109e 558 * old_pfn points to the large page base pfn. So we need
c31c7d48
TG
559 * to add the offset of the virtual address:
560 */
3a19109e 561 pfn = old_pfn + ((address & (psize - 1)) >> PAGE_SHIFT);
c31c7d48
TG
562 cpa->pfn = pfn;
563
64edc8ed 564 new_prot = static_protections(req_prot, address, pfn);
65e074df 565
fac84939
TG
566 /*
567 * We need to check the full range, whether
568 * static_protection() requires a different pgprot for one of
569 * the pages in the range we try to preserve:
570 */
64edc8ed 571 addr = address & pmask;
3a19109e 572 pfn = old_pfn;
64edc8ed 573 for (i = 0; i < (psize >> PAGE_SHIFT); i++, addr += PAGE_SIZE, pfn++) {
574 pgprot_t chk_prot = static_protections(req_prot, addr, pfn);
fac84939
TG
575
576 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
577 goto out_unlock;
578 }
579
65e074df
TG
580 /*
581 * If there are no changes, return. maxpages has been updated
582 * above:
583 */
584 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
beaff633 585 do_split = 0;
65e074df
TG
586 goto out_unlock;
587 }
588
589 /*
590 * We need to change the attributes. Check, whether we can
591 * change the large page in one go. We request a split, when
592 * the address is not aligned and the number of pages is
593 * smaller than the number of pages in the large page. Note
594 * that we limited the number of possible pages already to
595 * the number of pages in the large page.
596 */
64edc8ed 597 if (address == (address & pmask) && cpa->numpages == (psize >> PAGE_SHIFT)) {
65e074df
TG
598 /*
599 * The address is aligned and the number of pages
600 * covers the full page.
601 */
3a19109e 602 new_pte = pfn_pte(old_pfn, new_prot);
65e074df 603 __set_pmd_pte(kpte, address, new_pte);
d75586ad 604 cpa->flags |= CPA_FLUSHTLB;
beaff633 605 do_split = 0;
65e074df
TG
606 }
607
608out_unlock:
a79e53d8 609 spin_unlock(&pgd_lock);
9df84993 610
beaff633 611 return do_split;
65e074df
TG
612}
613
5952886b 614static int
82f0712c
BP
615__split_large_page(struct cpa_data *cpa, pte_t *kpte, unsigned long address,
616 struct page *base)
bb5c2dbd 617{
5952886b 618 pte_t *pbase = (pte_t *)page_address(base);
d551aaa2 619 unsigned long ref_pfn, pfn, pfninc = 1;
9df84993 620 unsigned int i, level;
ae9aae9e 621 pte_t *tmp;
9df84993 622 pgprot_t ref_prot;
bb5c2dbd 623
a79e53d8 624 spin_lock(&pgd_lock);
bb5c2dbd
IM
625 /*
626 * Check for races, another CPU might have split this page
627 * up for us already:
628 */
82f0712c 629 tmp = _lookup_address_cpa(cpa, address, &level);
ae9aae9e
WC
630 if (tmp != kpte) {
631 spin_unlock(&pgd_lock);
632 return 1;
633 }
bb5c2dbd 634
6944a9c8 635 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
f5b2831d 636
d551aaa2
TK
637 switch (level) {
638 case PG_LEVEL_2M:
639 ref_prot = pmd_pgprot(*(pmd_t *)kpte);
640 /* clear PSE and promote PAT bit to correct position */
f5b2831d 641 ref_prot = pgprot_large_2_4k(ref_prot);
d551aaa2
TK
642 ref_pfn = pmd_pfn(*(pmd_t *)kpte);
643 break;
bb5c2dbd 644
d551aaa2
TK
645 case PG_LEVEL_1G:
646 ref_prot = pud_pgprot(*(pud_t *)kpte);
647 ref_pfn = pud_pfn(*(pud_t *)kpte);
f07333fd 648 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
d551aaa2 649
a8aed3e0 650 /*
d551aaa2 651 * Clear the PSE flags if the PRESENT flag is not set
a8aed3e0
AA
652 * otherwise pmd_present/pmd_huge will return true
653 * even on a non present pmd.
654 */
d551aaa2 655 if (!(pgprot_val(ref_prot) & _PAGE_PRESENT))
a8aed3e0 656 pgprot_val(ref_prot) &= ~_PAGE_PSE;
d551aaa2
TK
657 break;
658
659 default:
660 spin_unlock(&pgd_lock);
661 return 1;
f07333fd 662 }
f07333fd 663
a8aed3e0
AA
664 /*
665 * Set the GLOBAL flags only if the PRESENT flag is set
666 * otherwise pmd/pte_present will return true even on a non
667 * present pmd/pte. The canon_pgprot will clear _PAGE_GLOBAL
668 * for the ancient hardware that doesn't support it.
669 */
670 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
671 pgprot_val(ref_prot) |= _PAGE_GLOBAL;
672 else
673 pgprot_val(ref_prot) &= ~_PAGE_GLOBAL;
674
63c1dcf4
TG
675 /*
676 * Get the target pfn from the original entry:
677 */
d551aaa2 678 pfn = ref_pfn;
f07333fd 679 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
a8aed3e0 680 set_pte(&pbase[i], pfn_pte(pfn, canon_pgprot(ref_prot)));
bb5c2dbd 681
2c66e24d
SP
682 if (virt_addr_valid(address)) {
683 unsigned long pfn = PFN_DOWN(__pa(address));
684
685 if (pfn_range_is_mapped(pfn, pfn + 1))
686 split_page_count(level);
687 }
f361a450 688
bb5c2dbd 689 /*
07a66d7c 690 * Install the new, split up pagetable.
4c881ca1 691 *
07a66d7c
IM
692 * We use the standard kernel pagetable protections for the new
693 * pagetable protections, the actual ptes set above control the
694 * primary protection behavior:
bb5c2dbd 695 */
07a66d7c 696 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
211b3d03
IM
697
698 /*
699 * Intel Atom errata AAH41 workaround.
700 *
701 * The real fix should be in hw or in a microcode update, but
702 * we also probabilistically try to reduce the window of having
703 * a large TLB mixed with 4K TLBs while instruction fetches are
704 * going on.
705 */
706 __flush_tlb_all();
ae9aae9e 707 spin_unlock(&pgd_lock);
211b3d03 708
ae9aae9e
WC
709 return 0;
710}
bb5c2dbd 711
82f0712c
BP
712static int split_large_page(struct cpa_data *cpa, pte_t *kpte,
713 unsigned long address)
ae9aae9e 714{
ae9aae9e
WC
715 struct page *base;
716
717 if (!debug_pagealloc)
718 spin_unlock(&cpa_lock);
719 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
720 if (!debug_pagealloc)
721 spin_lock(&cpa_lock);
722 if (!base)
723 return -ENOMEM;
724
82f0712c 725 if (__split_large_page(cpa, kpte, address, base))
8311eb84 726 __free_page(base);
bb5c2dbd 727
bb5c2dbd
IM
728 return 0;
729}
730
52a628fb
BP
731static bool try_to_free_pte_page(pte_t *pte)
732{
733 int i;
734
735 for (i = 0; i < PTRS_PER_PTE; i++)
736 if (!pte_none(pte[i]))
737 return false;
738
739 free_page((unsigned long)pte);
740 return true;
741}
742
743static bool try_to_free_pmd_page(pmd_t *pmd)
744{
745 int i;
746
747 for (i = 0; i < PTRS_PER_PMD; i++)
748 if (!pmd_none(pmd[i]))
749 return false;
750
751 free_page((unsigned long)pmd);
752 return true;
753}
754
42a54772
BP
755static bool try_to_free_pud_page(pud_t *pud)
756{
757 int i;
758
759 for (i = 0; i < PTRS_PER_PUD; i++)
760 if (!pud_none(pud[i]))
761 return false;
762
763 free_page((unsigned long)pud);
764 return true;
765}
766
52a628fb
BP
767static bool unmap_pte_range(pmd_t *pmd, unsigned long start, unsigned long end)
768{
769 pte_t *pte = pte_offset_kernel(pmd, start);
770
771 while (start < end) {
772 set_pte(pte, __pte(0));
773
774 start += PAGE_SIZE;
775 pte++;
776 }
777
778 if (try_to_free_pte_page((pte_t *)pmd_page_vaddr(*pmd))) {
779 pmd_clear(pmd);
780 return true;
781 }
782 return false;
783}
784
785static void __unmap_pmd_range(pud_t *pud, pmd_t *pmd,
786 unsigned long start, unsigned long end)
787{
788 if (unmap_pte_range(pmd, start, end))
789 if (try_to_free_pmd_page((pmd_t *)pud_page_vaddr(*pud)))
790 pud_clear(pud);
791}
792
793static void unmap_pmd_range(pud_t *pud, unsigned long start, unsigned long end)
794{
795 pmd_t *pmd = pmd_offset(pud, start);
796
797 /*
798 * Not on a 2MB page boundary?
799 */
800 if (start & (PMD_SIZE - 1)) {
801 unsigned long next_page = (start + PMD_SIZE) & PMD_MASK;
802 unsigned long pre_end = min_t(unsigned long, end, next_page);
803
804 __unmap_pmd_range(pud, pmd, start, pre_end);
805
806 start = pre_end;
807 pmd++;
808 }
809
810 /*
811 * Try to unmap in 2M chunks.
812 */
813 while (end - start >= PMD_SIZE) {
814 if (pmd_large(*pmd))
815 pmd_clear(pmd);
816 else
817 __unmap_pmd_range(pud, pmd, start, start + PMD_SIZE);
818
819 start += PMD_SIZE;
820 pmd++;
821 }
822
823 /*
824 * 4K leftovers?
825 */
826 if (start < end)
827 return __unmap_pmd_range(pud, pmd, start, end);
828
829 /*
830 * Try again to free the PMD page if haven't succeeded above.
831 */
832 if (!pud_none(*pud))
833 if (try_to_free_pmd_page((pmd_t *)pud_page_vaddr(*pud)))
834 pud_clear(pud);
835}
0bb8aeee
BP
836
837static void unmap_pud_range(pgd_t *pgd, unsigned long start, unsigned long end)
838{
839 pud_t *pud = pud_offset(pgd, start);
840
841 /*
842 * Not on a GB page boundary?
843 */
844 if (start & (PUD_SIZE - 1)) {
845 unsigned long next_page = (start + PUD_SIZE) & PUD_MASK;
846 unsigned long pre_end = min_t(unsigned long, end, next_page);
847
848 unmap_pmd_range(pud, start, pre_end);
849
850 start = pre_end;
851 pud++;
852 }
853
854 /*
855 * Try to unmap in 1G chunks?
856 */
857 while (end - start >= PUD_SIZE) {
858
859 if (pud_large(*pud))
860 pud_clear(pud);
861 else
862 unmap_pmd_range(pud, start, start + PUD_SIZE);
863
864 start += PUD_SIZE;
865 pud++;
866 }
867
868 /*
869 * 2M leftovers?
870 */
871 if (start < end)
872 unmap_pmd_range(pud, start, end);
873
874 /*
875 * No need to try to free the PUD page because we'll free it in
876 * populate_pgd's error path
877 */
878}
879
42a54772
BP
880static void unmap_pgd_range(pgd_t *root, unsigned long addr, unsigned long end)
881{
882 pgd_t *pgd_entry = root + pgd_index(addr);
883
884 unmap_pud_range(pgd_entry, addr, end);
885
886 if (try_to_free_pud_page((pud_t *)pgd_page_vaddr(*pgd_entry)))
887 pgd_clear(pgd_entry);
888}
889
f900a4b8
BP
890static int alloc_pte_page(pmd_t *pmd)
891{
892 pte_t *pte = (pte_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
893 if (!pte)
894 return -1;
895
896 set_pmd(pmd, __pmd(__pa(pte) | _KERNPG_TABLE));
897 return 0;
898}
899
4b23538d
BP
900static int alloc_pmd_page(pud_t *pud)
901{
902 pmd_t *pmd = (pmd_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
903 if (!pmd)
904 return -1;
905
906 set_pud(pud, __pud(__pa(pmd) | _KERNPG_TABLE));
907 return 0;
908}
909
c6b6f363
BP
910static void populate_pte(struct cpa_data *cpa,
911 unsigned long start, unsigned long end,
912 unsigned num_pages, pmd_t *pmd, pgprot_t pgprot)
913{
914 pte_t *pte;
915
916 pte = pte_offset_kernel(pmd, start);
917
918 while (num_pages-- && start < end) {
919
920 /* deal with the NX bit */
921 if (!(pgprot_val(pgprot) & _PAGE_NX))
922 cpa->pfn &= ~_PAGE_NX;
923
924 set_pte(pte, pfn_pte(cpa->pfn >> PAGE_SHIFT, pgprot));
925
926 start += PAGE_SIZE;
927 cpa->pfn += PAGE_SIZE;
928 pte++;
929 }
930}
f900a4b8
BP
931
932static int populate_pmd(struct cpa_data *cpa,
933 unsigned long start, unsigned long end,
934 unsigned num_pages, pud_t *pud, pgprot_t pgprot)
935{
936 unsigned int cur_pages = 0;
937 pmd_t *pmd;
f5b2831d 938 pgprot_t pmd_pgprot;
f900a4b8
BP
939
940 /*
941 * Not on a 2M boundary?
942 */
943 if (start & (PMD_SIZE - 1)) {
944 unsigned long pre_end = start + (num_pages << PAGE_SHIFT);
945 unsigned long next_page = (start + PMD_SIZE) & PMD_MASK;
946
947 pre_end = min_t(unsigned long, pre_end, next_page);
948 cur_pages = (pre_end - start) >> PAGE_SHIFT;
949 cur_pages = min_t(unsigned int, num_pages, cur_pages);
950
951 /*
952 * Need a PTE page?
953 */
954 pmd = pmd_offset(pud, start);
955 if (pmd_none(*pmd))
956 if (alloc_pte_page(pmd))
957 return -1;
958
959 populate_pte(cpa, start, pre_end, cur_pages, pmd, pgprot);
960
961 start = pre_end;
962 }
963
964 /*
965 * We mapped them all?
966 */
967 if (num_pages == cur_pages)
968 return cur_pages;
969
f5b2831d
JG
970 pmd_pgprot = pgprot_4k_2_large(pgprot);
971
f900a4b8
BP
972 while (end - start >= PMD_SIZE) {
973
974 /*
975 * We cannot use a 1G page so allocate a PMD page if needed.
976 */
977 if (pud_none(*pud))
978 if (alloc_pmd_page(pud))
979 return -1;
980
981 pmd = pmd_offset(pud, start);
982
f5b2831d
JG
983 set_pmd(pmd, __pmd(cpa->pfn | _PAGE_PSE |
984 massage_pgprot(pmd_pgprot)));
f900a4b8
BP
985
986 start += PMD_SIZE;
987 cpa->pfn += PMD_SIZE;
988 cur_pages += PMD_SIZE >> PAGE_SHIFT;
989 }
990
991 /*
992 * Map trailing 4K pages.
993 */
994 if (start < end) {
995 pmd = pmd_offset(pud, start);
996 if (pmd_none(*pmd))
997 if (alloc_pte_page(pmd))
998 return -1;
999
1000 populate_pte(cpa, start, end, num_pages - cur_pages,
1001 pmd, pgprot);
1002 }
1003 return num_pages;
1004}
4b23538d
BP
1005
1006static int populate_pud(struct cpa_data *cpa, unsigned long start, pgd_t *pgd,
1007 pgprot_t pgprot)
1008{
1009 pud_t *pud;
1010 unsigned long end;
1011 int cur_pages = 0;
f5b2831d 1012 pgprot_t pud_pgprot;
4b23538d
BP
1013
1014 end = start + (cpa->numpages << PAGE_SHIFT);
1015
1016 /*
1017 * Not on a Gb page boundary? => map everything up to it with
1018 * smaller pages.
1019 */
1020 if (start & (PUD_SIZE - 1)) {
1021 unsigned long pre_end;
1022 unsigned long next_page = (start + PUD_SIZE) & PUD_MASK;
1023
1024 pre_end = min_t(unsigned long, end, next_page);
1025 cur_pages = (pre_end - start) >> PAGE_SHIFT;
1026 cur_pages = min_t(int, (int)cpa->numpages, cur_pages);
1027
1028 pud = pud_offset(pgd, start);
1029
1030 /*
1031 * Need a PMD page?
1032 */
1033 if (pud_none(*pud))
1034 if (alloc_pmd_page(pud))
1035 return -1;
1036
1037 cur_pages = populate_pmd(cpa, start, pre_end, cur_pages,
1038 pud, pgprot);
1039 if (cur_pages < 0)
1040 return cur_pages;
1041
1042 start = pre_end;
1043 }
1044
1045 /* We mapped them all? */
1046 if (cpa->numpages == cur_pages)
1047 return cur_pages;
1048
1049 pud = pud_offset(pgd, start);
f5b2831d 1050 pud_pgprot = pgprot_4k_2_large(pgprot);
4b23538d
BP
1051
1052 /*
1053 * Map everything starting from the Gb boundary, possibly with 1G pages
1054 */
1055 while (end - start >= PUD_SIZE) {
f5b2831d
JG
1056 set_pud(pud, __pud(cpa->pfn | _PAGE_PSE |
1057 massage_pgprot(pud_pgprot)));
4b23538d
BP
1058
1059 start += PUD_SIZE;
1060 cpa->pfn += PUD_SIZE;
1061 cur_pages += PUD_SIZE >> PAGE_SHIFT;
1062 pud++;
1063 }
1064
1065 /* Map trailing leftover */
1066 if (start < end) {
1067 int tmp;
1068
1069 pud = pud_offset(pgd, start);
1070 if (pud_none(*pud))
1071 if (alloc_pmd_page(pud))
1072 return -1;
1073
1074 tmp = populate_pmd(cpa, start, end, cpa->numpages - cur_pages,
1075 pud, pgprot);
1076 if (tmp < 0)
1077 return cur_pages;
1078
1079 cur_pages += tmp;
1080 }
1081 return cur_pages;
1082}
f3f72966
BP
1083
1084/*
1085 * Restrictions for kernel page table do not necessarily apply when mapping in
1086 * an alternate PGD.
1087 */
1088static int populate_pgd(struct cpa_data *cpa, unsigned long addr)
1089{
1090 pgprot_t pgprot = __pgprot(_KERNPG_TABLE);
f3f72966 1091 pud_t *pud = NULL; /* shut up gcc */
42a54772 1092 pgd_t *pgd_entry;
f3f72966
BP
1093 int ret;
1094
1095 pgd_entry = cpa->pgd + pgd_index(addr);
1096
1097 /*
1098 * Allocate a PUD page and hand it down for mapping.
1099 */
1100 if (pgd_none(*pgd_entry)) {
1101 pud = (pud_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
1102 if (!pud)
1103 return -1;
1104
1105 set_pgd(pgd_entry, __pgd(__pa(pud) | _KERNPG_TABLE));
f3f72966
BP
1106 }
1107
1108 pgprot_val(pgprot) &= ~pgprot_val(cpa->mask_clr);
1109 pgprot_val(pgprot) |= pgprot_val(cpa->mask_set);
1110
1111 ret = populate_pud(cpa, addr, pgd_entry, pgprot);
0bb8aeee 1112 if (ret < 0) {
42a54772 1113 unmap_pgd_range(cpa->pgd, addr,
0bb8aeee 1114 addr + (cpa->numpages << PAGE_SHIFT));
f3f72966 1115 return ret;
0bb8aeee 1116 }
42a54772 1117
f3f72966
BP
1118 cpa->numpages = ret;
1119 return 0;
1120}
1121
a1e46212
SS
1122static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
1123 int primary)
1124{
82f0712c
BP
1125 if (cpa->pgd)
1126 return populate_pgd(cpa, vaddr);
1127
a1e46212
SS
1128 /*
1129 * Ignore all non primary paths.
1130 */
1131 if (!primary)
1132 return 0;
1133
1134 /*
1135 * Ignore the NULL PTE for kernel identity mapping, as it is expected
1136 * to have holes.
1137 * Also set numpages to '1' indicating that we processed cpa req for
1138 * one virtual address page and its pfn. TBD: numpages can be set based
1139 * on the initial value and the level returned by lookup_address().
1140 */
1141 if (within(vaddr, PAGE_OFFSET,
1142 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
1143 cpa->numpages = 1;
1144 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
1145 return 0;
1146 } else {
1147 WARN(1, KERN_WARNING "CPA: called for zero pte. "
1148 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
1149 *cpa->vaddr);
1150
1151 return -EFAULT;
1152 }
1153}
1154
c31c7d48 1155static int __change_page_attr(struct cpa_data *cpa, int primary)
9f4c815c 1156{
d75586ad 1157 unsigned long address;
da7bfc50
HH
1158 int do_split, err;
1159 unsigned int level;
c31c7d48 1160 pte_t *kpte, old_pte;
1da177e4 1161
8523acfe
TH
1162 if (cpa->flags & CPA_PAGES_ARRAY) {
1163 struct page *page = cpa->pages[cpa->curpage];
1164 if (unlikely(PageHighMem(page)))
1165 return 0;
1166 address = (unsigned long)page_address(page);
1167 } else if (cpa->flags & CPA_ARRAY)
d75586ad
SL
1168 address = cpa->vaddr[cpa->curpage];
1169 else
1170 address = *cpa->vaddr;
97f99fed 1171repeat:
82f0712c 1172 kpte = _lookup_address_cpa(cpa, address, &level);
1da177e4 1173 if (!kpte)
a1e46212 1174 return __cpa_process_fault(cpa, address, primary);
c31c7d48
TG
1175
1176 old_pte = *kpte;
a1e46212
SS
1177 if (!pte_val(old_pte))
1178 return __cpa_process_fault(cpa, address, primary);
9f4c815c 1179
30551bb3 1180 if (level == PG_LEVEL_4K) {
c31c7d48 1181 pte_t new_pte;
626c2c9d 1182 pgprot_t new_prot = pte_pgprot(old_pte);
c31c7d48 1183 unsigned long pfn = pte_pfn(old_pte);
86f03989 1184
72e458df
TG
1185 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
1186 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
86f03989 1187
c31c7d48 1188 new_prot = static_protections(new_prot, address, pfn);
86f03989 1189
a8aed3e0
AA
1190 /*
1191 * Set the GLOBAL flags only if the PRESENT flag is
1192 * set otherwise pte_present will return true even on
1193 * a non present pte. The canon_pgprot will clear
1194 * _PAGE_GLOBAL for the ancient hardware that doesn't
1195 * support it.
1196 */
1197 if (pgprot_val(new_prot) & _PAGE_PRESENT)
1198 pgprot_val(new_prot) |= _PAGE_GLOBAL;
1199 else
1200 pgprot_val(new_prot) &= ~_PAGE_GLOBAL;
1201
626c2c9d
AV
1202 /*
1203 * We need to keep the pfn from the existing PTE,
1204 * after all we're only going to change it's attributes
1205 * not the memory it points to
1206 */
c31c7d48
TG
1207 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
1208 cpa->pfn = pfn;
f4ae5da0
TG
1209 /*
1210 * Do we really change anything ?
1211 */
1212 if (pte_val(old_pte) != pte_val(new_pte)) {
1213 set_pte_atomic(kpte, new_pte);
d75586ad 1214 cpa->flags |= CPA_FLUSHTLB;
f4ae5da0 1215 }
9b5cf48b 1216 cpa->numpages = 1;
65e074df 1217 return 0;
1da177e4 1218 }
65e074df
TG
1219
1220 /*
1221 * Check, whether we can keep the large page intact
1222 * and just change the pte:
1223 */
beaff633 1224 do_split = try_preserve_large_page(kpte, address, cpa);
65e074df
TG
1225 /*
1226 * When the range fits into the existing large page,
9b5cf48b 1227 * return. cp->numpages and cpa->tlbflush have been updated in
65e074df
TG
1228 * try_large_page:
1229 */
87f7f8fe
IM
1230 if (do_split <= 0)
1231 return do_split;
65e074df
TG
1232
1233 /*
1234 * We have to split the large page:
1235 */
82f0712c 1236 err = split_large_page(cpa, kpte, address);
87f7f8fe 1237 if (!err) {
ad5ca55f
SS
1238 /*
1239 * Do a global flush tlb after splitting the large page
1240 * and before we do the actual change page attribute in the PTE.
1241 *
1242 * With out this, we violate the TLB application note, that says
1243 * "The TLBs may contain both ordinary and large-page
1244 * translations for a 4-KByte range of linear addresses. This
1245 * may occur if software modifies the paging structures so that
1246 * the page size used for the address range changes. If the two
1247 * translations differ with respect to page frame or attributes
1248 * (e.g., permissions), processor behavior is undefined and may
1249 * be implementation-specific."
1250 *
1251 * We do this global tlb flush inside the cpa_lock, so that we
1252 * don't allow any other cpu, with stale tlb entries change the
1253 * page attribute in parallel, that also falls into the
1254 * just split large page entry.
1255 */
1256 flush_tlb_all();
87f7f8fe
IM
1257 goto repeat;
1258 }
beaff633 1259
87f7f8fe 1260 return err;
9f4c815c 1261}
1da177e4 1262
c31c7d48
TG
1263static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
1264
1265static int cpa_process_alias(struct cpa_data *cpa)
1da177e4 1266{
c31c7d48 1267 struct cpa_data alias_cpa;
992f4c1c 1268 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
e933a73f 1269 unsigned long vaddr;
992f4c1c 1270 int ret;
44af6c41 1271
8eb5779f 1272 if (!pfn_range_is_mapped(cpa->pfn, cpa->pfn + 1))
c31c7d48 1273 return 0;
626c2c9d 1274
f34b439f
TG
1275 /*
1276 * No need to redo, when the primary call touched the direct
1277 * mapping already:
1278 */
8523acfe
TH
1279 if (cpa->flags & CPA_PAGES_ARRAY) {
1280 struct page *page = cpa->pages[cpa->curpage];
1281 if (unlikely(PageHighMem(page)))
1282 return 0;
1283 vaddr = (unsigned long)page_address(page);
1284 } else if (cpa->flags & CPA_ARRAY)
d75586ad
SL
1285 vaddr = cpa->vaddr[cpa->curpage];
1286 else
1287 vaddr = *cpa->vaddr;
1288
1289 if (!(within(vaddr, PAGE_OFFSET,
a1e46212 1290 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
44af6c41 1291
f34b439f 1292 alias_cpa = *cpa;
992f4c1c 1293 alias_cpa.vaddr = &laddr;
9ae28475 1294 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
d75586ad 1295
f34b439f 1296 ret = __change_page_attr_set_clr(&alias_cpa, 0);
992f4c1c
TH
1297 if (ret)
1298 return ret;
f34b439f 1299 }
44af6c41 1300
44af6c41 1301#ifdef CONFIG_X86_64
488fd995 1302 /*
992f4c1c
TH
1303 * If the primary call didn't touch the high mapping already
1304 * and the physical address is inside the kernel map, we need
0879750f 1305 * to touch the high mapped kernel as well:
488fd995 1306 */
992f4c1c
TH
1307 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
1308 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
1309 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
1310 __START_KERNEL_map - phys_base;
1311 alias_cpa = *cpa;
1312 alias_cpa.vaddr = &temp_cpa_vaddr;
1313 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
c31c7d48 1314
992f4c1c
TH
1315 /*
1316 * The high mapping range is imprecise, so ignore the
1317 * return value.
1318 */
1319 __change_page_attr_set_clr(&alias_cpa, 0);
1320 }
488fd995 1321#endif
992f4c1c
TH
1322
1323 return 0;
1da177e4
LT
1324}
1325
c31c7d48 1326static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
ff31452b 1327{
65e074df 1328 int ret, numpages = cpa->numpages;
ff31452b 1329
65e074df
TG
1330 while (numpages) {
1331 /*
1332 * Store the remaining nr of pages for the large page
1333 * preservation check.
1334 */
9b5cf48b 1335 cpa->numpages = numpages;
d75586ad 1336 /* for array changes, we can't use large page */
9ae28475 1337 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
d75586ad 1338 cpa->numpages = 1;
c31c7d48 1339
ad5ca55f
SS
1340 if (!debug_pagealloc)
1341 spin_lock(&cpa_lock);
c31c7d48 1342 ret = __change_page_attr(cpa, checkalias);
ad5ca55f
SS
1343 if (!debug_pagealloc)
1344 spin_unlock(&cpa_lock);
ff31452b
TG
1345 if (ret)
1346 return ret;
ff31452b 1347
c31c7d48
TG
1348 if (checkalias) {
1349 ret = cpa_process_alias(cpa);
1350 if (ret)
1351 return ret;
1352 }
1353
65e074df
TG
1354 /*
1355 * Adjust the number of pages with the result of the
1356 * CPA operation. Either a large page has been
1357 * preserved or a single page update happened.
1358 */
74256377 1359 BUG_ON(cpa->numpages > numpages || !cpa->numpages);
9b5cf48b 1360 numpages -= cpa->numpages;
9ae28475 1361 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
d75586ad
SL
1362 cpa->curpage++;
1363 else
1364 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
1365
65e074df 1366 }
ff31452b
TG
1367 return 0;
1368}
1369
d75586ad 1370static int change_page_attr_set_clr(unsigned long *addr, int numpages,
c9caa02c 1371 pgprot_t mask_set, pgprot_t mask_clr,
9ae28475 1372 int force_split, int in_flag,
1373 struct page **pages)
ff31452b 1374{
72e458df 1375 struct cpa_data cpa;
cacf8906 1376 int ret, cache, checkalias;
fa526d0d 1377 unsigned long baddr = 0;
331e4065 1378
82f0712c
BP
1379 memset(&cpa, 0, sizeof(cpa));
1380
331e4065
TG
1381 /*
1382 * Check, if we are requested to change a not supported
1383 * feature:
1384 */
1385 mask_set = canon_pgprot(mask_set);
1386 mask_clr = canon_pgprot(mask_clr);
c9caa02c 1387 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
331e4065
TG
1388 return 0;
1389
69b1415e 1390 /* Ensure we are PAGE_SIZE aligned */
9ae28475 1391 if (in_flag & CPA_ARRAY) {
d75586ad
SL
1392 int i;
1393 for (i = 0; i < numpages; i++) {
1394 if (addr[i] & ~PAGE_MASK) {
1395 addr[i] &= PAGE_MASK;
1396 WARN_ON_ONCE(1);
1397 }
1398 }
9ae28475 1399 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
1400 /*
1401 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
1402 * No need to cehck in that case
1403 */
1404 if (*addr & ~PAGE_MASK) {
1405 *addr &= PAGE_MASK;
1406 /*
1407 * People should not be passing in unaligned addresses:
1408 */
1409 WARN_ON_ONCE(1);
1410 }
fa526d0d
JS
1411 /*
1412 * Save address for cache flush. *addr is modified in the call
1413 * to __change_page_attr_set_clr() below.
1414 */
1415 baddr = *addr;
69b1415e
TG
1416 }
1417
5843d9a4
NP
1418 /* Must avoid aliasing mappings in the highmem code */
1419 kmap_flush_unused();
1420
db64fe02
NP
1421 vm_unmap_aliases();
1422
72e458df 1423 cpa.vaddr = addr;
9ae28475 1424 cpa.pages = pages;
72e458df
TG
1425 cpa.numpages = numpages;
1426 cpa.mask_set = mask_set;
1427 cpa.mask_clr = mask_clr;
d75586ad
SL
1428 cpa.flags = 0;
1429 cpa.curpage = 0;
c9caa02c 1430 cpa.force_split = force_split;
72e458df 1431
9ae28475 1432 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
1433 cpa.flags |= in_flag;
d75586ad 1434
af96e443
TG
1435 /* No alias checking for _NX bit modifications */
1436 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
1437
1438 ret = __change_page_attr_set_clr(&cpa, checkalias);
ff31452b 1439
f4ae5da0
TG
1440 /*
1441 * Check whether we really changed something:
1442 */
d75586ad 1443 if (!(cpa.flags & CPA_FLUSHTLB))
1ac2f7d5 1444 goto out;
cacf8906 1445
6bb8383b
AK
1446 /*
1447 * No need to flush, when we did not set any of the caching
1448 * attributes:
1449 */
c06814d8 1450 cache = !!pgprot2cachemode(mask_set);
6bb8383b 1451
57a6a46a 1452 /*
b82ad3d3
BP
1453 * On success we use CLFLUSH, when the CPU supports it to
1454 * avoid the WBINVD. If the CPU does not support it and in the
f026cfa8 1455 * error case we fall back to cpa_flush_all (which uses
b82ad3d3 1456 * WBINVD):
57a6a46a 1457 */
f026cfa8 1458 if (!ret && cpu_has_clflush) {
9ae28475 1459 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
1460 cpa_flush_array(addr, numpages, cache,
1461 cpa.flags, pages);
1462 } else
fa526d0d 1463 cpa_flush_range(baddr, numpages, cache);
d75586ad 1464 } else
6bb8383b 1465 cpa_flush_all(cache);
cacf8906 1466
76ebd054 1467out:
ff31452b
TG
1468 return ret;
1469}
1470
d75586ad
SL
1471static inline int change_page_attr_set(unsigned long *addr, int numpages,
1472 pgprot_t mask, int array)
75cbade8 1473{
d75586ad 1474 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
9ae28475 1475 (array ? CPA_ARRAY : 0), NULL);
75cbade8
AV
1476}
1477
d75586ad
SL
1478static inline int change_page_attr_clear(unsigned long *addr, int numpages,
1479 pgprot_t mask, int array)
72932c7a 1480{
d75586ad 1481 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
9ae28475 1482 (array ? CPA_ARRAY : 0), NULL);
72932c7a
TG
1483}
1484
0f350755 1485static inline int cpa_set_pages_array(struct page **pages, int numpages,
1486 pgprot_t mask)
1487{
1488 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
1489 CPA_PAGES_ARRAY, pages);
1490}
1491
1492static inline int cpa_clear_pages_array(struct page **pages, int numpages,
1493 pgprot_t mask)
1494{
1495 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
1496 CPA_PAGES_ARRAY, pages);
1497}
1498
1219333d 1499int _set_memory_uc(unsigned long addr, int numpages)
72932c7a 1500{
de33c442
SS
1501 /*
1502 * for now UC MINUS. see comments in ioremap_nocache()
e4b6be33
LR
1503 * If you really need strong UC use ioremap_uc(), but note
1504 * that you cannot override IO areas with set_memory_*() as
1505 * these helpers cannot work with IO memory.
de33c442 1506 */
d75586ad 1507 return change_page_attr_set(&addr, numpages,
c06814d8
JG
1508 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1509 0);
75cbade8 1510}
1219333d 1511
1512int set_memory_uc(unsigned long addr, int numpages)
1513{
9fa3ab39 1514 int ret;
1515
de33c442
SS
1516 /*
1517 * for now UC MINUS. see comments in ioremap_nocache()
1518 */
9fa3ab39 1519 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
e00c8cc9 1520 _PAGE_CACHE_MODE_UC_MINUS, NULL);
9fa3ab39 1521 if (ret)
1522 goto out_err;
1523
1524 ret = _set_memory_uc(addr, numpages);
1525 if (ret)
1526 goto out_free;
1527
1528 return 0;
1219333d 1529
9fa3ab39 1530out_free:
1531 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1532out_err:
1533 return ret;
1219333d 1534}
75cbade8
AV
1535EXPORT_SYMBOL(set_memory_uc);
1536
2d070eff 1537static int _set_memory_array(unsigned long *addr, int addrinarray,
c06814d8 1538 enum page_cache_mode new_type)
d75586ad 1539{
623dffb2 1540 enum page_cache_mode set_type;
9fa3ab39 1541 int i, j;
1542 int ret;
1543
d75586ad 1544 for (i = 0; i < addrinarray; i++) {
9fa3ab39 1545 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
4f646254 1546 new_type, NULL);
9fa3ab39 1547 if (ret)
1548 goto out_free;
d75586ad
SL
1549 }
1550
623dffb2
TK
1551 /* If WC, set to UC- first and then WC */
1552 set_type = (new_type == _PAGE_CACHE_MODE_WC) ?
1553 _PAGE_CACHE_MODE_UC_MINUS : new_type;
1554
9fa3ab39 1555 ret = change_page_attr_set(addr, addrinarray,
623dffb2 1556 cachemode2pgprot(set_type), 1);
4f646254 1557
c06814d8 1558 if (!ret && new_type == _PAGE_CACHE_MODE_WC)
4f646254 1559 ret = change_page_attr_set_clr(addr, addrinarray,
c06814d8
JG
1560 cachemode2pgprot(
1561 _PAGE_CACHE_MODE_WC),
4f646254
PN
1562 __pgprot(_PAGE_CACHE_MASK),
1563 0, CPA_ARRAY, NULL);
9fa3ab39 1564 if (ret)
1565 goto out_free;
1566
1567 return 0;
1568
1569out_free:
1570 for (j = 0; j < i; j++)
1571 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1572
1573 return ret;
d75586ad 1574}
4f646254
PN
1575
1576int set_memory_array_uc(unsigned long *addr, int addrinarray)
1577{
c06814d8 1578 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_UC_MINUS);
4f646254 1579}
d75586ad
SL
1580EXPORT_SYMBOL(set_memory_array_uc);
1581
4f646254
PN
1582int set_memory_array_wc(unsigned long *addr, int addrinarray)
1583{
c06814d8 1584 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_WC);
4f646254
PN
1585}
1586EXPORT_SYMBOL(set_memory_array_wc);
1587
623dffb2
TK
1588int set_memory_array_wt(unsigned long *addr, int addrinarray)
1589{
1590 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_WT);
1591}
1592EXPORT_SYMBOL_GPL(set_memory_array_wt);
1593
ef354af4 1594int _set_memory_wc(unsigned long addr, int numpages)
1595{
3869c4aa 1596 int ret;
bdc6340f
PV
1597 unsigned long addr_copy = addr;
1598
3869c4aa 1599 ret = change_page_attr_set(&addr, numpages,
c06814d8
JG
1600 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1601 0);
3869c4aa 1602 if (!ret) {
bdc6340f 1603 ret = change_page_attr_set_clr(&addr_copy, numpages,
c06814d8
JG
1604 cachemode2pgprot(
1605 _PAGE_CACHE_MODE_WC),
bdc6340f
PV
1606 __pgprot(_PAGE_CACHE_MASK),
1607 0, 0, NULL);
3869c4aa 1608 }
1609 return ret;
ef354af4 1610}
1611
1612int set_memory_wc(unsigned long addr, int numpages)
1613{
9fa3ab39 1614 int ret;
1615
9fa3ab39 1616 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
e00c8cc9 1617 _PAGE_CACHE_MODE_WC, NULL);
9fa3ab39 1618 if (ret)
623dffb2 1619 return ret;
ef354af4 1620
9fa3ab39 1621 ret = _set_memory_wc(addr, numpages);
1622 if (ret)
623dffb2 1623 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
9fa3ab39 1624
9fa3ab39 1625 return ret;
ef354af4 1626}
1627EXPORT_SYMBOL(set_memory_wc);
1628
623dffb2
TK
1629int _set_memory_wt(unsigned long addr, int numpages)
1630{
1631 return change_page_attr_set(&addr, numpages,
1632 cachemode2pgprot(_PAGE_CACHE_MODE_WT), 0);
1633}
1634
1635int set_memory_wt(unsigned long addr, int numpages)
1636{
1637 int ret;
1638
1639 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1640 _PAGE_CACHE_MODE_WT, NULL);
1641 if (ret)
1642 return ret;
1643
1644 ret = _set_memory_wt(addr, numpages);
1645 if (ret)
1646 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1647
1648 return ret;
1649}
1650EXPORT_SYMBOL_GPL(set_memory_wt);
1651
1219333d 1652int _set_memory_wb(unsigned long addr, int numpages)
75cbade8 1653{
c06814d8 1654 /* WB cache mode is hard wired to all cache attribute bits being 0 */
d75586ad
SL
1655 return change_page_attr_clear(&addr, numpages,
1656 __pgprot(_PAGE_CACHE_MASK), 0);
75cbade8 1657}
1219333d 1658
1659int set_memory_wb(unsigned long addr, int numpages)
1660{
9fa3ab39 1661 int ret;
1662
1663 ret = _set_memory_wb(addr, numpages);
1664 if (ret)
1665 return ret;
1666
c15238df 1667 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
9fa3ab39 1668 return 0;
1219333d 1669}
75cbade8
AV
1670EXPORT_SYMBOL(set_memory_wb);
1671
d75586ad
SL
1672int set_memory_array_wb(unsigned long *addr, int addrinarray)
1673{
1674 int i;
a5593e0b 1675 int ret;
1676
c06814d8 1677 /* WB cache mode is hard wired to all cache attribute bits being 0 */
a5593e0b 1678 ret = change_page_attr_clear(addr, addrinarray,
1679 __pgprot(_PAGE_CACHE_MASK), 1);
9fa3ab39 1680 if (ret)
1681 return ret;
d75586ad 1682
9fa3ab39 1683 for (i = 0; i < addrinarray; i++)
1684 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
c5e147cf 1685
9fa3ab39 1686 return 0;
d75586ad
SL
1687}
1688EXPORT_SYMBOL(set_memory_array_wb);
1689
75cbade8
AV
1690int set_memory_x(unsigned long addr, int numpages)
1691{
583140af
PA
1692 if (!(__supported_pte_mask & _PAGE_NX))
1693 return 0;
1694
d75586ad 1695 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
75cbade8
AV
1696}
1697EXPORT_SYMBOL(set_memory_x);
1698
1699int set_memory_nx(unsigned long addr, int numpages)
1700{
583140af
PA
1701 if (!(__supported_pte_mask & _PAGE_NX))
1702 return 0;
1703
d75586ad 1704 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
75cbade8
AV
1705}
1706EXPORT_SYMBOL(set_memory_nx);
1707
1708int set_memory_ro(unsigned long addr, int numpages)
1709{
d75586ad 1710 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
75cbade8 1711}
75cbade8
AV
1712
1713int set_memory_rw(unsigned long addr, int numpages)
1714{
d75586ad 1715 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
75cbade8 1716}
f62d0f00
IM
1717
1718int set_memory_np(unsigned long addr, int numpages)
1719{
d75586ad 1720 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
f62d0f00 1721}
75cbade8 1722
c9caa02c
AK
1723int set_memory_4k(unsigned long addr, int numpages)
1724{
d75586ad 1725 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
9ae28475 1726 __pgprot(0), 1, 0, NULL);
c9caa02c
AK
1727}
1728
75cbade8
AV
1729int set_pages_uc(struct page *page, int numpages)
1730{
1731 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1732
d7c8f21a 1733 return set_memory_uc(addr, numpages);
75cbade8
AV
1734}
1735EXPORT_SYMBOL(set_pages_uc);
1736
4f646254 1737static int _set_pages_array(struct page **pages, int addrinarray,
c06814d8 1738 enum page_cache_mode new_type)
0f350755 1739{
1740 unsigned long start;
1741 unsigned long end;
623dffb2 1742 enum page_cache_mode set_type;
0f350755 1743 int i;
1744 int free_idx;
4f646254 1745 int ret;
0f350755 1746
1747 for (i = 0; i < addrinarray; i++) {
8523acfe
TH
1748 if (PageHighMem(pages[i]))
1749 continue;
1750 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
0f350755 1751 end = start + PAGE_SIZE;
4f646254 1752 if (reserve_memtype(start, end, new_type, NULL))
0f350755 1753 goto err_out;
1754 }
1755
623dffb2
TK
1756 /* If WC, set to UC- first and then WC */
1757 set_type = (new_type == _PAGE_CACHE_MODE_WC) ?
1758 _PAGE_CACHE_MODE_UC_MINUS : new_type;
1759
4f646254 1760 ret = cpa_set_pages_array(pages, addrinarray,
623dffb2 1761 cachemode2pgprot(set_type));
c06814d8 1762 if (!ret && new_type == _PAGE_CACHE_MODE_WC)
4f646254 1763 ret = change_page_attr_set_clr(NULL, addrinarray,
c06814d8
JG
1764 cachemode2pgprot(
1765 _PAGE_CACHE_MODE_WC),
4f646254
PN
1766 __pgprot(_PAGE_CACHE_MASK),
1767 0, CPA_PAGES_ARRAY, pages);
1768 if (ret)
1769 goto err_out;
1770 return 0; /* Success */
0f350755 1771err_out:
1772 free_idx = i;
1773 for (i = 0; i < free_idx; i++) {
8523acfe
TH
1774 if (PageHighMem(pages[i]))
1775 continue;
1776 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
0f350755 1777 end = start + PAGE_SIZE;
1778 free_memtype(start, end);
1779 }
1780 return -EINVAL;
1781}
4f646254
PN
1782
1783int set_pages_array_uc(struct page **pages, int addrinarray)
1784{
c06814d8 1785 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_UC_MINUS);
4f646254 1786}
0f350755 1787EXPORT_SYMBOL(set_pages_array_uc);
1788
4f646254
PN
1789int set_pages_array_wc(struct page **pages, int addrinarray)
1790{
c06814d8 1791 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_WC);
4f646254
PN
1792}
1793EXPORT_SYMBOL(set_pages_array_wc);
1794
623dffb2
TK
1795int set_pages_array_wt(struct page **pages, int addrinarray)
1796{
1797 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_WT);
1798}
1799EXPORT_SYMBOL_GPL(set_pages_array_wt);
1800
75cbade8
AV
1801int set_pages_wb(struct page *page, int numpages)
1802{
1803 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1804
d7c8f21a 1805 return set_memory_wb(addr, numpages);
75cbade8
AV
1806}
1807EXPORT_SYMBOL(set_pages_wb);
1808
0f350755 1809int set_pages_array_wb(struct page **pages, int addrinarray)
1810{
1811 int retval;
1812 unsigned long start;
1813 unsigned long end;
1814 int i;
1815
c06814d8 1816 /* WB cache mode is hard wired to all cache attribute bits being 0 */
0f350755 1817 retval = cpa_clear_pages_array(pages, addrinarray,
1818 __pgprot(_PAGE_CACHE_MASK));
9fa3ab39 1819 if (retval)
1820 return retval;
0f350755 1821
1822 for (i = 0; i < addrinarray; i++) {
8523acfe
TH
1823 if (PageHighMem(pages[i]))
1824 continue;
1825 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
0f350755 1826 end = start + PAGE_SIZE;
1827 free_memtype(start, end);
1828 }
1829
9fa3ab39 1830 return 0;
0f350755 1831}
1832EXPORT_SYMBOL(set_pages_array_wb);
1833
75cbade8
AV
1834int set_pages_x(struct page *page, int numpages)
1835{
1836 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1837
d7c8f21a 1838 return set_memory_x(addr, numpages);
75cbade8
AV
1839}
1840EXPORT_SYMBOL(set_pages_x);
1841
1842int set_pages_nx(struct page *page, int numpages)
1843{
1844 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1845
d7c8f21a 1846 return set_memory_nx(addr, numpages);
75cbade8
AV
1847}
1848EXPORT_SYMBOL(set_pages_nx);
1849
1850int set_pages_ro(struct page *page, int numpages)
1851{
1852 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1853
d7c8f21a 1854 return set_memory_ro(addr, numpages);
75cbade8 1855}
75cbade8
AV
1856
1857int set_pages_rw(struct page *page, int numpages)
1858{
1859 unsigned long addr = (unsigned long)page_address(page);
e81d5dc4 1860
d7c8f21a 1861 return set_memory_rw(addr, numpages);
78c94aba
IM
1862}
1863
1da177e4 1864#ifdef CONFIG_DEBUG_PAGEALLOC
f62d0f00
IM
1865
1866static int __set_pages_p(struct page *page, int numpages)
1867{
d75586ad
SL
1868 unsigned long tempaddr = (unsigned long) page_address(page);
1869 struct cpa_data cpa = { .vaddr = &tempaddr,
82f0712c 1870 .pgd = NULL,
72e458df
TG
1871 .numpages = numpages,
1872 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
d75586ad
SL
1873 .mask_clr = __pgprot(0),
1874 .flags = 0};
72932c7a 1875
55121b43
SS
1876 /*
1877 * No alias checking needed for setting present flag. otherwise,
1878 * we may need to break large pages for 64-bit kernel text
1879 * mappings (this adds to complexity if we want to do this from
1880 * atomic context especially). Let's keep it simple!
1881 */
1882 return __change_page_attr_set_clr(&cpa, 0);
f62d0f00
IM
1883}
1884
1885static int __set_pages_np(struct page *page, int numpages)
1886{
d75586ad
SL
1887 unsigned long tempaddr = (unsigned long) page_address(page);
1888 struct cpa_data cpa = { .vaddr = &tempaddr,
82f0712c 1889 .pgd = NULL,
72e458df
TG
1890 .numpages = numpages,
1891 .mask_set = __pgprot(0),
d75586ad
SL
1892 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1893 .flags = 0};
72932c7a 1894
55121b43
SS
1895 /*
1896 * No alias checking needed for setting not present flag. otherwise,
1897 * we may need to break large pages for 64-bit kernel text
1898 * mappings (this adds to complexity if we want to do this from
1899 * atomic context especially). Let's keep it simple!
1900 */
1901 return __change_page_attr_set_clr(&cpa, 0);
f62d0f00
IM
1902}
1903
031bc574 1904void __kernel_map_pages(struct page *page, int numpages, int enable)
1da177e4
LT
1905{
1906 if (PageHighMem(page))
1907 return;
9f4c815c 1908 if (!enable) {
f9b8404c
IM
1909 debug_check_no_locks_freed(page_address(page),
1910 numpages * PAGE_SIZE);
9f4c815c 1911 }
de5097c2 1912
9f4c815c 1913 /*
f8d8406b 1914 * The return value is ignored as the calls cannot fail.
55121b43
SS
1915 * Large pages for identity mappings are not used at boot time
1916 * and hence no memory allocations during large page split.
1da177e4 1917 */
f62d0f00
IM
1918 if (enable)
1919 __set_pages_p(page, numpages);
1920 else
1921 __set_pages_np(page, numpages);
9f4c815c
IM
1922
1923 /*
e4b71dcf
IM
1924 * We should perform an IPI and flush all tlbs,
1925 * but that can deadlock->flush only current cpu:
1da177e4
LT
1926 */
1927 __flush_tlb_all();
26564600
BO
1928
1929 arch_flush_lazy_mmu_mode();
ee7ae7a1
TG
1930}
1931
8a235efa
RW
1932#ifdef CONFIG_HIBERNATION
1933
1934bool kernel_page_present(struct page *page)
1935{
1936 unsigned int level;
1937 pte_t *pte;
1938
1939 if (PageHighMem(page))
1940 return false;
1941
1942 pte = lookup_address((unsigned long)page_address(page), &level);
1943 return (pte_val(*pte) & _PAGE_PRESENT);
1944}
1945
1946#endif /* CONFIG_HIBERNATION */
1947
1948#endif /* CONFIG_DEBUG_PAGEALLOC */
d1028a15 1949
82f0712c
BP
1950int kernel_map_pages_in_pgd(pgd_t *pgd, u64 pfn, unsigned long address,
1951 unsigned numpages, unsigned long page_flags)
1952{
1953 int retval = -EINVAL;
1954
1955 struct cpa_data cpa = {
1956 .vaddr = &address,
1957 .pfn = pfn,
1958 .pgd = pgd,
1959 .numpages = numpages,
1960 .mask_set = __pgprot(0),
1961 .mask_clr = __pgprot(0),
1962 .flags = 0,
1963 };
1964
1965 if (!(__supported_pte_mask & _PAGE_NX))
1966 goto out;
1967
1968 if (!(page_flags & _PAGE_NX))
1969 cpa.mask_clr = __pgprot(_PAGE_NX);
1970
1971 cpa.mask_set = __pgprot(_PAGE_PRESENT | page_flags);
1972
1973 retval = __change_page_attr_set_clr(&cpa, 0);
1974 __flush_tlb_all();
1975
1976out:
1977 return retval;
1978}
1979
42a54772
BP
1980void kernel_unmap_pages_in_pgd(pgd_t *root, unsigned long address,
1981 unsigned numpages)
1982{
1983 unmap_pgd_range(root, address, address + (numpages << PAGE_SHIFT));
1984}
1985
d1028a15
AV
1986/*
1987 * The testcases use internal knowledge of the implementation that shouldn't
1988 * be exposed to the rest of the kernel. Include these directly here.
1989 */
1990#ifdef CONFIG_CPA_DEBUG
1991#include "pageattr-test.c"
1992#endif
This page took 0.994665 seconds and 5 git commands to generate.