[AArch64][5/6] GAS support TLSLD load/store relocation types
[deliverable/binutils-gdb.git] / bfd / elfxx-aarch64.c
CommitLineData
caed7120 1/* AArch64-specific support for ELF.
b90efa5b 2 Copyright (C) 2009-2015 Free Software Foundation, Inc.
caed7120
YZ
3 Contributed by ARM Ltd.
4
5 This file is part of BFD, the Binary File Descriptor library.
6
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3 of the License, or
10 (at your option) any later version.
11
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with this program; see the file COPYING3. If not,
19 see <http://www.gnu.org/licenses/>. */
20
21#include "sysdep.h"
22#include "elfxx-aarch64.h"
d0ae9fbd
OJ
23#include <stdarg.h>
24#include <string.h>
caed7120
YZ
25
26#define MASK(n) ((1u << (n)) - 1)
27
4106101c
MS
28/* Sign-extend VALUE, which has the indicated number of BITS. */
29
30bfd_signed_vma
31_bfd_aarch64_sign_extend (bfd_vma value, int bits)
32{
33 if (value & ((bfd_vma) 1 << (bits - 1)))
34 /* VALUE is negative. */
35 value |= ((bfd_vma) - 1) << bits;
36
37 return value;
38}
39
40/* Decode the IMM field of ADRP. */
41
42uint32_t
43_bfd_aarch64_decode_adrp_imm (uint32_t insn)
44{
45 return (((insn >> 5) & MASK (19)) << 2) | ((insn >> 29) & MASK (2));
46}
47
caed7120
YZ
48/* Reencode the imm field of add immediate. */
49static inline uint32_t
50reencode_add_imm (uint32_t insn, uint32_t imm)
51{
52 return (insn & ~(MASK (12) << 10)) | ((imm & MASK (12)) << 10);
53}
54
4106101c
MS
55/* Reencode the IMM field of ADR. */
56
57uint32_t
58_bfd_aarch64_reencode_adr_imm (uint32_t insn, uint32_t imm)
caed7120
YZ
59{
60 return (insn & ~((MASK (2) << 29) | (MASK (19) << 5)))
61 | ((imm & MASK (2)) << 29) | ((imm & (MASK (19) << 2)) << 3);
62}
63
64/* Reencode the imm field of ld/st pos immediate. */
65static inline uint32_t
66reencode_ldst_pos_imm (uint32_t insn, uint32_t imm)
67{
68 return (insn & ~(MASK (12) << 10)) | ((imm & MASK (12)) << 10);
69}
70
71/* Encode the 26-bit offset of unconditional branch. */
72static inline uint32_t
73reencode_branch_ofs_26 (uint32_t insn, uint32_t ofs)
74{
75 return (insn & ~MASK (26)) | (ofs & MASK (26));
76}
77
78/* Encode the 19-bit offset of conditional branch and compare & branch. */
79static inline uint32_t
80reencode_cond_branch_ofs_19 (uint32_t insn, uint32_t ofs)
81{
82 return (insn & ~(MASK (19) << 5)) | ((ofs & MASK (19)) << 5);
83}
84
85/* Decode the 19-bit offset of load literal. */
86static inline uint32_t
87reencode_ld_lit_ofs_19 (uint32_t insn, uint32_t ofs)
88{
89 return (insn & ~(MASK (19) << 5)) | ((ofs & MASK (19)) << 5);
90}
91
92/* Encode the 14-bit offset of test & branch. */
93static inline uint32_t
94reencode_tst_branch_ofs_14 (uint32_t insn, uint32_t ofs)
95{
96 return (insn & ~(MASK (14) << 5)) | ((ofs & MASK (14)) << 5);
97}
98
99/* Reencode the imm field of move wide. */
100static inline uint32_t
101reencode_movw_imm (uint32_t insn, uint32_t imm)
102{
103 return (insn & ~(MASK (16) << 5)) | ((imm & MASK (16)) << 5);
104}
105
106/* Reencode mov[zn] to movz. */
107static inline uint32_t
108reencode_movzn_to_movz (uint32_t opcode)
109{
110 return opcode | (1 << 30);
111}
112
113/* Reencode mov[zn] to movn. */
114static inline uint32_t
115reencode_movzn_to_movn (uint32_t opcode)
116{
117 return opcode & ~(1 << 30);
118}
119
120/* Return non-zero if the indicated VALUE has overflowed the maximum
121 range expressible by a unsigned number with the indicated number of
122 BITS. */
123
124static bfd_reloc_status_type
125aarch64_unsigned_overflow (bfd_vma value, unsigned int bits)
126{
127 bfd_vma lim;
128 if (bits >= sizeof (bfd_vma) * 8)
129 return bfd_reloc_ok;
130 lim = (bfd_vma) 1 << bits;
131 if (value >= lim)
132 return bfd_reloc_overflow;
133 return bfd_reloc_ok;
134}
135
136/* Return non-zero if the indicated VALUE has overflowed the maximum
137 range expressible by an signed number with the indicated number of
138 BITS. */
139
140static bfd_reloc_status_type
141aarch64_signed_overflow (bfd_vma value, unsigned int bits)
142{
143 bfd_signed_vma svalue = (bfd_signed_vma) value;
144 bfd_signed_vma lim;
145
146 if (bits >= sizeof (bfd_vma) * 8)
147 return bfd_reloc_ok;
148 lim = (bfd_signed_vma) 1 << (bits - 1);
149 if (svalue < -lim || svalue >= lim)
150 return bfd_reloc_overflow;
151 return bfd_reloc_ok;
152}
153
154/* Insert the addend/value into the instruction or data object being
155 relocated. */
156bfd_reloc_status_type
157_bfd_aarch64_elf_put_addend (bfd *abfd,
158 bfd_byte *address, bfd_reloc_code_real_type r_type,
159 reloc_howto_type *howto, bfd_signed_vma addend)
160{
161 bfd_reloc_status_type status = bfd_reloc_ok;
162 bfd_signed_vma old_addend = addend;
163 bfd_vma contents;
164 int size;
165
166 size = bfd_get_reloc_size (howto);
167 switch (size)
168 {
6346d5ca
AM
169 case 0:
170 return status;
caed7120
YZ
171 case 2:
172 contents = bfd_get_16 (abfd, address);
173 break;
174 case 4:
175 if (howto->src_mask != 0xffffffff)
176 /* Must be 32-bit instruction, always little-endian. */
177 contents = bfd_getl32 (address);
178 else
179 /* Must be 32-bit data (endianness dependent). */
180 contents = bfd_get_32 (abfd, address);
181 break;
182 case 8:
183 contents = bfd_get_64 (abfd, address);
184 break;
185 default:
186 abort ();
187 }
188
189 switch (howto->complain_on_overflow)
190 {
191 case complain_overflow_dont:
192 break;
193 case complain_overflow_signed:
194 status = aarch64_signed_overflow (addend,
195 howto->bitsize + howto->rightshift);
196 break;
197 case complain_overflow_unsigned:
198 status = aarch64_unsigned_overflow (addend,
199 howto->bitsize + howto->rightshift);
200 break;
201 case complain_overflow_bitfield:
202 default:
203 abort ();
204 }
205
206 addend >>= howto->rightshift;
207
208 switch (r_type)
209 {
caed7120 210 case BFD_RELOC_AARCH64_CALL26:
ce336788 211 case BFD_RELOC_AARCH64_JUMP26:
caed7120
YZ
212 contents = reencode_branch_ofs_26 (contents, addend);
213 break;
214
215 case BFD_RELOC_AARCH64_BRANCH19:
216 contents = reencode_cond_branch_ofs_19 (contents, addend);
217 break;
218
219 case BFD_RELOC_AARCH64_TSTBR14:
220 contents = reencode_tst_branch_ofs_14 (contents, addend);
221 break;
222
caed7120 223 case BFD_RELOC_AARCH64_GOT_LD_PREL19:
ce336788
JW
224 case BFD_RELOC_AARCH64_LD_LO19_PCREL:
225 case BFD_RELOC_AARCH64_TLSDESC_LD_PREL19:
043bf05a 226 case BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_PREL19:
caed7120
YZ
227 if (old_addend & ((1 << howto->rightshift) - 1))
228 return bfd_reloc_overflow;
229 contents = reencode_ld_lit_ofs_19 (contents, addend);
230 break;
231
232 case BFD_RELOC_AARCH64_TLSDESC_CALL:
233 break;
234
ce336788
JW
235 case BFD_RELOC_AARCH64_ADR_GOT_PAGE:
236 case BFD_RELOC_AARCH64_ADR_HI21_NC_PCREL:
237 case BFD_RELOC_AARCH64_ADR_HI21_PCREL:
238 case BFD_RELOC_AARCH64_ADR_LO21_PCREL:
239 case BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21:
389b8029 240 case BFD_RELOC_AARCH64_TLSDESC_ADR_PREL21:
caed7120 241 case BFD_RELOC_AARCH64_TLSGD_ADR_PAGE21:
ce336788 242 case BFD_RELOC_AARCH64_TLSGD_ADR_PREL21:
caed7120 243 case BFD_RELOC_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
f69e4920 244 case BFD_RELOC_AARCH64_TLSLD_ADR_PAGE21:
77a69ff8 245 case BFD_RELOC_AARCH64_TLSLD_ADR_PREL21:
4106101c 246 contents = _bfd_aarch64_reencode_adr_imm (contents, addend);
caed7120
YZ
247 break;
248
ce336788
JW
249 case BFD_RELOC_AARCH64_ADD_LO12:
250 case BFD_RELOC_AARCH64_TLSDESC_ADD_LO12_NC:
caed7120 251 case BFD_RELOC_AARCH64_TLSGD_ADD_LO12_NC:
6ffe9a1b 252 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_HI12:
40fbed84 253 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12:
753999c1 254 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12_NC:
73f925cc 255 case BFD_RELOC_AARCH64_TLSLD_ADD_LO12_NC:
caed7120 256 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_HI12:
ce336788 257 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12:
caed7120 258 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
caed7120
YZ
259 /* Corresponds to: add rd, rn, #uimm12 to provide the low order
260 12 bits of the page offset following
261 BFD_RELOC_AARCH64_ADR_HI21_PCREL which computes the
262 (pc-relative) page base. */
263 contents = reencode_add_imm (contents, addend);
264 break;
265
7018c030 266 case BFD_RELOC_AARCH64_LD32_GOTPAGE_LO14:
ce336788 267 case BFD_RELOC_AARCH64_LD32_GOT_LO12_NC:
99ad26cb 268 case BFD_RELOC_AARCH64_LD64_GOTPAGE_LO15:
ce336788
JW
269 case BFD_RELOC_AARCH64_LD64_GOT_LO12_NC:
270 case BFD_RELOC_AARCH64_LDST128_LO12:
caed7120
YZ
271 case BFD_RELOC_AARCH64_LDST16_LO12:
272 case BFD_RELOC_AARCH64_LDST32_LO12:
273 case BFD_RELOC_AARCH64_LDST64_LO12:
ce336788 274 case BFD_RELOC_AARCH64_LDST8_LO12:
caed7120 275 case BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC:
ce336788 276 case BFD_RELOC_AARCH64_TLSDESC_LD64_LO12_NC:
caed7120 277 case BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC:
ce336788 278 case BFD_RELOC_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
caed7120
YZ
279 if (old_addend & ((1 << howto->rightshift) - 1))
280 return bfd_reloc_overflow;
281 /* Used for ldr*|str* rt, [rn, #uimm12] to provide the low order
282 12 bits of the page offset following BFD_RELOC_AARCH64_ADR_HI21_PCREL
283 which computes the (pc-relative) page base. */
284 contents = reencode_ldst_pos_imm (contents, addend);
285 break;
286
287 /* Group relocations to create high bits of a 16, 32, 48 or 64
288 bit signed data or abs address inline. Will change
289 instruction to MOVN or MOVZ depending on sign of calculated
290 value. */
291
caed7120
YZ
292 case BFD_RELOC_AARCH64_MOVW_G0_S:
293 case BFD_RELOC_AARCH64_MOVW_G1_S:
294 case BFD_RELOC_AARCH64_MOVW_G2_S:
6ffe9a1b
JW
295 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0:
296 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1:
297 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G2:
ce336788
JW
298 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0:
299 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1:
300 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2:
caed7120
YZ
301 /* NOTE: We can only come here with movz or movn. */
302 if (addend < 0)
303 {
304 /* Force use of MOVN. */
305 addend = ~addend;
306 contents = reencode_movzn_to_movn (contents);
307 }
308 else
309 {
310 /* Force use of MOVZ. */
311 contents = reencode_movzn_to_movz (contents);
312 }
313 /* fall through */
314
315 /* Group relocations to create a 16, 32, 48 or 64 bit unsigned
316 data or abs address inline. */
317
318 case BFD_RELOC_AARCH64_MOVW_G0:
319 case BFD_RELOC_AARCH64_MOVW_G0_NC:
320 case BFD_RELOC_AARCH64_MOVW_G1:
321 case BFD_RELOC_AARCH64_MOVW_G1_NC:
322 case BFD_RELOC_AARCH64_MOVW_G2:
323 case BFD_RELOC_AARCH64_MOVW_G2_NC:
324 case BFD_RELOC_AARCH64_MOVW_G3:
6ffe9a1b
JW
325 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0_NC:
326 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1_NC:
ce336788
JW
327 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0_NC:
328 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1_NC:
caed7120
YZ
329 contents = reencode_movw_imm (contents, addend);
330 break;
331
332 default:
333 /* Repack simple data */
334 if (howto->dst_mask & (howto->dst_mask + 1))
335 return bfd_reloc_notsupported;
336
337 contents = ((contents & ~howto->dst_mask) | (addend & howto->dst_mask));
338 break;
339 }
340
341 switch (size)
342 {
343 case 2:
344 bfd_put_16 (abfd, contents, address);
345 break;
346 case 4:
347 if (howto->dst_mask != 0xffffffff)
348 /* must be 32-bit instruction, always little-endian */
349 bfd_putl32 (contents, address);
350 else
351 /* must be 32-bit data (endianness dependent) */
352 bfd_put_32 (abfd, contents, address);
353 break;
354 case 8:
355 bfd_put_64 (abfd, contents, address);
356 break;
357 default:
358 abort ();
359 }
360
361 return status;
362}
363
364bfd_vma
365_bfd_aarch64_elf_resolve_relocation (bfd_reloc_code_real_type r_type,
366 bfd_vma place, bfd_vma value,
367 bfd_vma addend, bfd_boolean weak_undef_p)
368{
369 switch (r_type)
370 {
caed7120 371 case BFD_RELOC_AARCH64_NONE:
ce336788 372 case BFD_RELOC_AARCH64_TLSDESC_CALL:
caed7120
YZ
373 break;
374
ce336788
JW
375 case BFD_RELOC_AARCH64_16_PCREL:
376 case BFD_RELOC_AARCH64_32_PCREL:
377 case BFD_RELOC_AARCH64_64_PCREL:
378 case BFD_RELOC_AARCH64_ADR_LO21_PCREL:
379 case BFD_RELOC_AARCH64_BRANCH19:
380 case BFD_RELOC_AARCH64_LD_LO19_PCREL:
389b8029 381 case BFD_RELOC_AARCH64_TLSDESC_ADR_PREL21:
1ada945d 382 case BFD_RELOC_AARCH64_TLSDESC_LD_PREL19:
3c12b054 383 case BFD_RELOC_AARCH64_TLSGD_ADR_PREL21:
043bf05a 384 case BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_PREL19:
77a69ff8 385 case BFD_RELOC_AARCH64_TLSLD_ADR_PREL21:
caed7120
YZ
386 case BFD_RELOC_AARCH64_TSTBR14:
387 if (weak_undef_p)
388 value = place;
389 value = value + addend - place;
390 break;
391
392 case BFD_RELOC_AARCH64_CALL26:
393 case BFD_RELOC_AARCH64_JUMP26:
394 value = value + addend - place;
395 break;
396
397 case BFD_RELOC_AARCH64_16:
398 case BFD_RELOC_AARCH64_32:
caed7120
YZ
399 case BFD_RELOC_AARCH64_MOVW_G0:
400 case BFD_RELOC_AARCH64_MOVW_G0_NC:
ce336788 401 case BFD_RELOC_AARCH64_MOVW_G0_S:
caed7120
YZ
402 case BFD_RELOC_AARCH64_MOVW_G1:
403 case BFD_RELOC_AARCH64_MOVW_G1_NC:
ce336788 404 case BFD_RELOC_AARCH64_MOVW_G1_S:
caed7120
YZ
405 case BFD_RELOC_AARCH64_MOVW_G2:
406 case BFD_RELOC_AARCH64_MOVW_G2_NC:
ce336788 407 case BFD_RELOC_AARCH64_MOVW_G2_S:
caed7120 408 case BFD_RELOC_AARCH64_MOVW_G3:
6ffe9a1b 409 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_HI12:
40fbed84 410 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12:
753999c1 411 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12_NC:
6ffe9a1b
JW
412 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0:
413 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0_NC:
414 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1:
415 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1_NC:
416 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G2:
caed7120
YZ
417 value = value + addend;
418 break;
419
caed7120 420 case BFD_RELOC_AARCH64_ADR_HI21_NC_PCREL:
ce336788 421 case BFD_RELOC_AARCH64_ADR_HI21_PCREL:
caed7120
YZ
422 if (weak_undef_p)
423 value = PG (place);
424 value = PG (value + addend) - PG (place);
425 break;
426
427 case BFD_RELOC_AARCH64_GOT_LD_PREL19:
428 value = value + addend - place;
429 break;
430
431 case BFD_RELOC_AARCH64_ADR_GOT_PAGE:
432 case BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21:
433 case BFD_RELOC_AARCH64_TLSGD_ADR_PAGE21:
434 case BFD_RELOC_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
f69e4920 435 case BFD_RELOC_AARCH64_TLSLD_ADR_PAGE21:
caed7120
YZ
436 value = PG (value + addend) - PG (place);
437 break;
438
7018c030 439 case BFD_RELOC_AARCH64_LD32_GOTPAGE_LO14:
99ad26cb
JW
440 case BFD_RELOC_AARCH64_LD64_GOTPAGE_LO15:
441 /* Caller must make sure addend is the base address of .got section. */
442 value = value - PG (addend);
443 break;
444
caed7120 445 case BFD_RELOC_AARCH64_ADD_LO12:
caed7120 446 case BFD_RELOC_AARCH64_LD32_GOT_LO12_NC:
ce336788
JW
447 case BFD_RELOC_AARCH64_LD64_GOT_LO12_NC:
448 case BFD_RELOC_AARCH64_LDST128_LO12:
caed7120
YZ
449 case BFD_RELOC_AARCH64_LDST16_LO12:
450 case BFD_RELOC_AARCH64_LDST32_LO12:
451 case BFD_RELOC_AARCH64_LDST64_LO12:
ce336788 452 case BFD_RELOC_AARCH64_LDST8_LO12:
caed7120 453 case BFD_RELOC_AARCH64_TLSDESC_ADD:
ce336788 454 case BFD_RELOC_AARCH64_TLSDESC_ADD_LO12_NC:
caed7120 455 case BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC:
ce336788 456 case BFD_RELOC_AARCH64_TLSDESC_LD64_LO12_NC:
caed7120
YZ
457 case BFD_RELOC_AARCH64_TLSDESC_LDR:
458 case BFD_RELOC_AARCH64_TLSGD_ADD_LO12_NC:
caed7120 459 case BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC:
ce336788 460 case BFD_RELOC_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
caed7120
YZ
461 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
462 value = PG_OFFSET (value + addend);
463 break;
464
36e6c140
JW
465 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12:
466 value = value + addend;
467 break;
468
caed7120
YZ
469 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1:
470 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1_NC:
471 value = (value + addend) & (bfd_vma) 0xffff0000;
472 break;
473 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_HI12:
bab91cce
JW
474 /* Mask off low 12bits, keep all other high bits, so that the later
475 generic code could check whehter there is overflow. */
476 value = (value + addend) & ~(bfd_vma) 0xfff;
caed7120
YZ
477 break;
478
479 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0:
480 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0_NC:
481 value = (value + addend) & (bfd_vma) 0xffff;
482 break;
483
484 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2:
485 value = (value + addend) & ~(bfd_vma) 0xffffffff;
486 value -= place & ~(bfd_vma) 0xffffffff;
487 break;
488
489 default:
490 break;
491 }
492
493 return value;
494}
495
496/* Hook called by the linker routine which adds symbols from an object
497 file. */
498
499bfd_boolean
500_bfd_aarch64_elf_add_symbol_hook (bfd *abfd, struct bfd_link_info *info,
501 Elf_Internal_Sym *sym,
502 const char **namep ATTRIBUTE_UNUSED,
503 flagword *flagsp ATTRIBUTE_UNUSED,
504 asection **secp ATTRIBUTE_UNUSED,
505 bfd_vma *valp ATTRIBUTE_UNUSED)
506{
f1885d1e
AM
507 if ((ELF_ST_TYPE (sym->st_info) == STT_GNU_IFUNC
508 || ELF_ST_BIND (sym->st_info) == STB_GNU_UNIQUE)
509 && (abfd->flags & DYNAMIC) == 0
510 && bfd_get_flavour (info->output_bfd) == bfd_target_elf_flavour)
13a2df29 511 elf_tdata (info->output_bfd)->has_gnu_symbols = elf_gnu_symbol_any;
caed7120
YZ
512
513 return TRUE;
514}
515
516/* Support for core dump NOTE sections. */
517
518bfd_boolean
519_bfd_aarch64_elf_grok_prstatus (bfd *abfd, Elf_Internal_Note *note)
520{
521 int offset;
522 size_t size;
523
524 switch (note->descsz)
525 {
526 default:
527 return FALSE;
528
3b570dee 529 case 392: /* sizeof(struct elf_prstatus) on Linux/arm64. */
caed7120
YZ
530 /* pr_cursig */
531 elf_tdata (abfd)->core->signal
532 = bfd_get_16 (abfd, note->descdata + 12);
533
534 /* pr_pid */
535 elf_tdata (abfd)->core->lwpid
536 = bfd_get_32 (abfd, note->descdata + 32);
537
538 /* pr_reg */
539 offset = 112;
540 size = 272;
541
542 break;
543 }
544
545 /* Make a ".reg/999" section. */
546 return _bfd_elfcore_make_pseudosection (abfd, ".reg",
547 size, note->descpos + offset);
548}
d0ae9fbd
OJ
549
550bfd_boolean
551_bfd_aarch64_elf_grok_psinfo (bfd *abfd, Elf_Internal_Note *note)
552{
553 switch (note->descsz)
554 {
555 default:
556 return FALSE;
557
558 case 136: /* This is sizeof(struct elf_prpsinfo) on Linux/aarch64. */
559 elf_tdata (abfd)->core->pid = bfd_get_32 (abfd, note->descdata + 24);
560 elf_tdata (abfd)->core->program
561 = _bfd_elfcore_strndup (abfd, note->descdata + 40, 16);
562 elf_tdata (abfd)->core->command
563 = _bfd_elfcore_strndup (abfd, note->descdata + 56, 80);
564 }
565
566 /* Note that for some reason, a spurious space is tacked
567 onto the end of the args in some (at least one anyway)
568 implementations, so strip it off if it exists. */
569
570 {
571 char *command = elf_tdata (abfd)->core->command;
572 int n = strlen (command);
573
574 if (0 < n && command[n - 1] == ' ')
575 command[n - 1] = '\0';
576 }
577
578 return TRUE;
579}
580
581char *
582_bfd_aarch64_elf_write_core_note (bfd *abfd, char *buf, int *bufsiz, int note_type,
583 ...)
584{
585 switch (note_type)
586 {
587 default:
588 return NULL;
589
590 case NT_PRPSINFO:
591 {
592 char data[136];
593 va_list ap;
594
595 va_start (ap, note_type);
596 memset (data, 0, sizeof (data));
597 strncpy (data + 40, va_arg (ap, const char *), 16);
598 strncpy (data + 56, va_arg (ap, const char *), 80);
599 va_end (ap);
600
601 return elfcore_write_note (abfd, buf, bufsiz, "CORE",
602 note_type, data, sizeof (data));
603 }
604
605 case NT_PRSTATUS:
606 {
607 char data[392];
608 va_list ap;
609 long pid;
610 int cursig;
611 const void *greg;
612
613 va_start (ap, note_type);
614 memset (data, 0, sizeof (data));
615 pid = va_arg (ap, long);
616 bfd_put_32 (abfd, pid, data + 32);
617 cursig = va_arg (ap, int);
618 bfd_put_16 (abfd, cursig, data + 12);
619 greg = va_arg (ap, const void *);
620 memcpy (data + 112, greg, 272);
621 va_end (ap);
622
623 return elfcore_write_note (abfd, buf, bufsiz, "CORE",
624 note_type, data, sizeof (data));
625 }
626 }
627}
This page took 0.153613 seconds and 4 git commands to generate.