libata-acpi: add ATA_FLAG_ACPI_SATA port flag
[deliverable/linux.git] / drivers / ata / ahci.c
CommitLineData
1da177e4
LT
1/*
2 * ahci.c - AHCI SATA support
3 *
af36d7f0
JG
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2004-2005 Red Hat, Inc.
9 *
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
1da177e4 30 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
af36d7f0 31 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
1da177e4
LT
32 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
87507cfd 42#include <linux/dma-mapping.h>
a9524a76 43#include <linux/device.h>
1da177e4 44#include <scsi/scsi_host.h>
193515d5 45#include <scsi/scsi_cmnd.h>
1da177e4 46#include <linux/libata.h>
1da177e4
LT
47
48#define DRV_NAME "ahci"
cb48cab7 49#define DRV_VERSION "2.1"
1da177e4
LT
50
51
52enum {
53 AHCI_PCI_BAR = 5,
648a88be 54 AHCI_MAX_PORTS = 32,
1da177e4
LT
55 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
57 AHCI_USE_CLUSTERING = 0,
12fad3f9 58 AHCI_MAX_CMDS = 32,
dd410ff1 59 AHCI_CMD_SZ = 32,
12fad3f9 60 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
1da177e4 61 AHCI_RX_FIS_SZ = 256,
a0ea7328 62 AHCI_CMD_TBL_CDB = 0x40,
dd410ff1
TH
63 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
1da177e4
LT
67 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
4b10e559 71 AHCI_CMD_PREFETCH = (1 << 7),
22b49985
TH
72 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
1da177e4
LT
74
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
0291f95f 76 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
78cd52d0 77 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
1da177e4
LT
78
79 board_ahci = 0,
648a88be
TH
80 board_ahci_pi = 1,
81 board_ahci_vt8251 = 2,
82 board_ahci_ign_iferr = 3,
55a61604 83 board_ahci_sb600 = 4,
1da177e4
LT
84
85 /* global controller registers */
86 HOST_CAP = 0x00, /* host capabilities */
87 HOST_CTL = 0x04, /* global host control */
88 HOST_IRQ_STAT = 0x08, /* interrupt status */
89 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
90 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
91
92 /* HOST_CTL bits */
93 HOST_RESET = (1 << 0), /* reset controller; self-clear */
94 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
95 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
96
97 /* HOST_CAP bits */
0be0aa98 98 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
22b49985 99 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
0be0aa98 100 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
979db803 101 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
dd410ff1 102 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
1da177e4
LT
103
104 /* registers for each SATA port */
105 PORT_LST_ADDR = 0x00, /* command list DMA addr */
106 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
107 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
108 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
109 PORT_IRQ_STAT = 0x10, /* interrupt status */
110 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
111 PORT_CMD = 0x18, /* port command */
112 PORT_TFDATA = 0x20, /* taskfile data */
113 PORT_SIG = 0x24, /* device TF signature */
114 PORT_CMD_ISSUE = 0x38, /* command issue */
115 PORT_SCR = 0x28, /* SATA phy register block */
116 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
117 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
118 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
119 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
120
121 /* PORT_IRQ_{STAT,MASK} bits */
122 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
123 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
124 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
125 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
126 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
127 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
128 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
129 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
130
131 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
132 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
133 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
134 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
135 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
136 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
137 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
138 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
139 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
140
78cd52d0
TH
141 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
142 PORT_IRQ_IF_ERR |
143 PORT_IRQ_CONNECT |
4296971d 144 PORT_IRQ_PHYRDY |
78cd52d0
TH
145 PORT_IRQ_UNK_FIS,
146 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
147 PORT_IRQ_TF_ERR |
148 PORT_IRQ_HBUS_DATA_ERR,
149 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
150 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
151 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
1da177e4
LT
152
153 /* PORT_CMD bits */
02eaa666 154 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
1da177e4
LT
155 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
156 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
157 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
22b49985 158 PORT_CMD_CLO = (1 << 3), /* Command list override */
1da177e4
LT
159 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
160 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
161 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
162
0be0aa98 163 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
1da177e4
LT
164 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
165 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
166 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
4b0060f4 167
bf2af2a2 168 /* ap->flags bits */
4aeb0e32
TH
169 AHCI_FLAG_NO_NCQ = (1 << 24),
170 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
648a88be 171 AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
55a61604 172 AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
1188c0d8
TH
173
174 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
175 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
3cadbcc0
TH
176 ATA_FLAG_SKIP_D2H_BSY |
177 ATA_FLAG_ACPI_SATA,
1da177e4
LT
178};
179
180struct ahci_cmd_hdr {
181 u32 opts;
182 u32 status;
183 u32 tbl_addr;
184 u32 tbl_addr_hi;
185 u32 reserved[4];
186};
187
188struct ahci_sg {
189 u32 addr;
190 u32 addr_hi;
191 u32 reserved;
192 u32 flags_size;
193};
194
195struct ahci_host_priv {
d447df14
TH
196 u32 cap; /* cap to use */
197 u32 port_map; /* port map to use */
198 u32 saved_cap; /* saved initial cap */
199 u32 saved_port_map; /* saved initial port_map */
1da177e4
LT
200};
201
202struct ahci_port_priv {
203 struct ahci_cmd_hdr *cmd_slot;
204 dma_addr_t cmd_slot_dma;
205 void *cmd_tbl;
206 dma_addr_t cmd_tbl_dma;
1da177e4
LT
207 void *rx_fis;
208 dma_addr_t rx_fis_dma;
0291f95f 209 /* for NCQ spurious interrupt analysis */
0291f95f
TH
210 unsigned int ncq_saw_d2h:1;
211 unsigned int ncq_saw_dmas:1;
afb2d552 212 unsigned int ncq_saw_sdb:1;
1da177e4
LT
213};
214
215static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
216static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
217static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
9a3d9eb0 218static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
1da177e4 219static void ahci_irq_clear(struct ata_port *ap);
1da177e4
LT
220static int ahci_port_start(struct ata_port *ap);
221static void ahci_port_stop(struct ata_port *ap);
1da177e4
LT
222static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
223static void ahci_qc_prep(struct ata_queued_cmd *qc);
224static u8 ahci_check_status(struct ata_port *ap);
78cd52d0
TH
225static void ahci_freeze(struct ata_port *ap);
226static void ahci_thaw(struct ata_port *ap);
227static void ahci_error_handler(struct ata_port *ap);
ad616ffb 228static void ahci_vt8251_error_handler(struct ata_port *ap);
78cd52d0 229static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
438ac6d5 230#ifdef CONFIG_PM
c1332875
TH
231static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
232static int ahci_port_resume(struct ata_port *ap);
233static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
234static int ahci_pci_device_resume(struct pci_dev *pdev);
438ac6d5 235#endif
1da177e4 236
193515d5 237static struct scsi_host_template ahci_sht = {
1da177e4
LT
238 .module = THIS_MODULE,
239 .name = DRV_NAME,
240 .ioctl = ata_scsi_ioctl,
241 .queuecommand = ata_scsi_queuecmd,
12fad3f9
TH
242 .change_queue_depth = ata_scsi_change_queue_depth,
243 .can_queue = AHCI_MAX_CMDS - 1,
1da177e4
LT
244 .this_id = ATA_SHT_THIS_ID,
245 .sg_tablesize = AHCI_MAX_SG,
1da177e4
LT
246 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
247 .emulated = ATA_SHT_EMULATED,
248 .use_clustering = AHCI_USE_CLUSTERING,
249 .proc_name = DRV_NAME,
250 .dma_boundary = AHCI_DMA_BOUNDARY,
251 .slave_configure = ata_scsi_slave_config,
ccf68c34 252 .slave_destroy = ata_scsi_slave_destroy,
1da177e4 253 .bios_param = ata_std_bios_param,
1da177e4
LT
254};
255
057ace5e 256static const struct ata_port_operations ahci_ops = {
1da177e4
LT
257 .port_disable = ata_port_disable,
258
259 .check_status = ahci_check_status,
260 .check_altstatus = ahci_check_status,
1da177e4
LT
261 .dev_select = ata_noop_dev_select,
262
263 .tf_read = ahci_tf_read,
264
1da177e4
LT
265 .qc_prep = ahci_qc_prep,
266 .qc_issue = ahci_qc_issue,
267
1da177e4 268 .irq_clear = ahci_irq_clear,
246ce3b6
AI
269 .irq_on = ata_dummy_irq_on,
270 .irq_ack = ata_dummy_irq_ack,
1da177e4
LT
271
272 .scr_read = ahci_scr_read,
273 .scr_write = ahci_scr_write,
274
78cd52d0
TH
275 .freeze = ahci_freeze,
276 .thaw = ahci_thaw,
277
278 .error_handler = ahci_error_handler,
279 .post_internal_cmd = ahci_post_internal_cmd,
280
438ac6d5 281#ifdef CONFIG_PM
c1332875
TH
282 .port_suspend = ahci_port_suspend,
283 .port_resume = ahci_port_resume,
438ac6d5 284#endif
c1332875 285
1da177e4
LT
286 .port_start = ahci_port_start,
287 .port_stop = ahci_port_stop,
1da177e4
LT
288};
289
ad616ffb
TH
290static const struct ata_port_operations ahci_vt8251_ops = {
291 .port_disable = ata_port_disable,
292
293 .check_status = ahci_check_status,
294 .check_altstatus = ahci_check_status,
295 .dev_select = ata_noop_dev_select,
296
297 .tf_read = ahci_tf_read,
298
299 .qc_prep = ahci_qc_prep,
300 .qc_issue = ahci_qc_issue,
301
ad616ffb 302 .irq_clear = ahci_irq_clear,
246ce3b6
AI
303 .irq_on = ata_dummy_irq_on,
304 .irq_ack = ata_dummy_irq_ack,
ad616ffb
TH
305
306 .scr_read = ahci_scr_read,
307 .scr_write = ahci_scr_write,
308
309 .freeze = ahci_freeze,
310 .thaw = ahci_thaw,
311
312 .error_handler = ahci_vt8251_error_handler,
313 .post_internal_cmd = ahci_post_internal_cmd,
314
438ac6d5 315#ifdef CONFIG_PM
ad616ffb
TH
316 .port_suspend = ahci_port_suspend,
317 .port_resume = ahci_port_resume,
438ac6d5 318#endif
ad616ffb
TH
319
320 .port_start = ahci_port_start,
321 .port_stop = ahci_port_stop,
322};
323
98ac62de 324static const struct ata_port_info ahci_port_info[] = {
1da177e4
LT
325 /* board_ahci */
326 {
1188c0d8 327 .flags = AHCI_FLAG_COMMON,
7da79312 328 .pio_mask = 0x1f, /* pio0-4 */
1da177e4
LT
329 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
330 .port_ops = &ahci_ops,
331 },
648a88be
TH
332 /* board_ahci_pi */
333 {
1188c0d8 334 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI,
648a88be
TH
335 .pio_mask = 0x1f, /* pio0-4 */
336 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
337 .port_ops = &ahci_ops,
338 },
bf2af2a2
BJ
339 /* board_ahci_vt8251 */
340 {
1188c0d8
TH
341 .flags = AHCI_FLAG_COMMON | ATA_FLAG_HRST_TO_RESUME |
342 AHCI_FLAG_NO_NCQ,
bf2af2a2
BJ
343 .pio_mask = 0x1f, /* pio0-4 */
344 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
ad616ffb 345 .port_ops = &ahci_vt8251_ops,
bf2af2a2 346 },
41669553
TH
347 /* board_ahci_ign_iferr */
348 {
1188c0d8 349 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
41669553
TH
350 .pio_mask = 0x1f, /* pio0-4 */
351 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
352 .port_ops = &ahci_ops,
353 },
55a61604
CH
354 /* board_ahci_sb600 */
355 {
1188c0d8 356 .flags = AHCI_FLAG_COMMON |
55a61604
CH
357 AHCI_FLAG_IGN_SERR_INTERNAL,
358 .pio_mask = 0x1f, /* pio0-4 */
359 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
360 .port_ops = &ahci_ops,
361 },
1da177e4
LT
362};
363
3b7d697d 364static const struct pci_device_id ahci_pci_tbl[] = {
fe7fa31a 365 /* Intel */
54bb3a94
JG
366 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
367 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
368 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
369 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
370 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
82490c09 371 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
54bb3a94
JG
372 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
373 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
374 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
375 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
648a88be
TH
376 { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
377 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
378 { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
379 { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
380 { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
381 { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
382 { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
383 { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
384 { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
385 { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
386 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
387 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
388 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
8af12cdb 389 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
648a88be
TH
390 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
391 { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
392 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
fe7fa31a 393
e34bb370
TH
394 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
395 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
396 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
fe7fa31a
JG
397
398 /* ATI */
c65ec1c2 399 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
2bcfdde6 400 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700 */
fe7fa31a
JG
401
402 /* VIA */
54bb3a94 403 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
bf335542 404 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
fe7fa31a
JG
405
406 /* NVIDIA */
54bb3a94
JG
407 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
408 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
409 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
410 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
6fbf5ba4
PC
411 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
412 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
413 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
414 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
415 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
416 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
417 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
418 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
895663cd
PC
419 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
420 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
421 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
422 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
423 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
424 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
425 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
426 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
fe7fa31a 427
95916edd 428 /* SiS */
54bb3a94
JG
429 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
430 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
431 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
95916edd 432
415ae2b5
JG
433 /* Generic, PCI class code for AHCI */
434 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
c9f89475 435 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
415ae2b5 436
1da177e4
LT
437 { } /* terminate list */
438};
439
440
441static struct pci_driver ahci_pci_driver = {
442 .name = DRV_NAME,
443 .id_table = ahci_pci_tbl,
444 .probe = ahci_init_one,
24dc5f33 445 .remove = ata_pci_remove_one,
438ac6d5 446#ifdef CONFIG_PM
c1332875
TH
447 .suspend = ahci_pci_device_suspend,
448 .resume = ahci_pci_device_resume,
438ac6d5 449#endif
1da177e4
LT
450};
451
452
98fa4b60
TH
453static inline int ahci_nr_ports(u32 cap)
454{
455 return (cap & 0x1f) + 1;
456}
457
4447d351 458static inline void __iomem *ahci_port_base(struct ata_port *ap)
1da177e4 459{
4447d351
TH
460 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
461
462 return mmio + 0x100 + (ap->port_no * 0x80);
1da177e4
LT
463}
464
d447df14
TH
465/**
466 * ahci_save_initial_config - Save and fixup initial config values
4447d351
TH
467 * @pdev: target PCI device
468 * @pi: associated ATA port info
469 * @hpriv: host private area to store config values
d447df14
TH
470 *
471 * Some registers containing configuration info might be setup by
472 * BIOS and might be cleared on reset. This function saves the
473 * initial values of those registers into @hpriv such that they
474 * can be restored after controller reset.
475 *
476 * If inconsistent, config values are fixed up by this function.
477 *
478 * LOCKING:
479 * None.
480 */
4447d351
TH
481static void ahci_save_initial_config(struct pci_dev *pdev,
482 const struct ata_port_info *pi,
483 struct ahci_host_priv *hpriv)
d447df14 484{
4447d351 485 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
d447df14 486 u32 cap, port_map;
17199b18 487 int i;
d447df14
TH
488
489 /* Values prefixed with saved_ are written back to host after
490 * reset. Values without are used for driver operation.
491 */
492 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
493 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
494
495 /* fixup zero port_map */
496 if (!port_map) {
497 port_map = (1 << ahci_nr_ports(hpriv->cap)) - 1;
4447d351 498 dev_printk(KERN_WARNING, &pdev->dev,
d447df14
TH
499 "PORTS_IMPL is zero, forcing 0x%x\n", port_map);
500
501 /* write the fixed up value to the PI register */
502 hpriv->saved_port_map = port_map;
503 }
504
17199b18 505 /* cross check port_map and cap.n_ports */
4447d351 506 if (pi->flags & AHCI_FLAG_HONOR_PI) {
17199b18
TH
507 u32 tmp_port_map = port_map;
508 int n_ports = ahci_nr_ports(cap);
509
510 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
511 if (tmp_port_map & (1 << i)) {
512 n_ports--;
513 tmp_port_map &= ~(1 << i);
514 }
515 }
516
517 /* Whine if inconsistent. No need to update cap.
518 * port_map is used to determine number of ports.
519 */
520 if (n_ports || tmp_port_map)
4447d351 521 dev_printk(KERN_WARNING, &pdev->dev,
17199b18
TH
522 "nr_ports (%u) and implemented port map "
523 "(0x%x) don't match\n",
524 ahci_nr_ports(cap), port_map);
525 } else {
526 /* fabricate port_map from cap.nr_ports */
527 port_map = (1 << ahci_nr_ports(cap)) - 1;
528 }
529
d447df14
TH
530 /* record values to use during operation */
531 hpriv->cap = cap;
532 hpriv->port_map = port_map;
533}
534
535/**
536 * ahci_restore_initial_config - Restore initial config
4447d351 537 * @host: target ATA host
d447df14
TH
538 *
539 * Restore initial config stored by ahci_save_initial_config().
540 *
541 * LOCKING:
542 * None.
543 */
4447d351 544static void ahci_restore_initial_config(struct ata_host *host)
d447df14 545{
4447d351
TH
546 struct ahci_host_priv *hpriv = host->private_data;
547 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
548
d447df14
TH
549 writel(hpriv->saved_cap, mmio + HOST_CAP);
550 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
551 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
552}
553
1da177e4
LT
554static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
555{
556 unsigned int sc_reg;
557
558 switch (sc_reg_in) {
559 case SCR_STATUS: sc_reg = 0; break;
560 case SCR_CONTROL: sc_reg = 1; break;
561 case SCR_ERROR: sc_reg = 2; break;
562 case SCR_ACTIVE: sc_reg = 3; break;
563 default:
564 return 0xffffffffU;
565 }
566
0d5ff566 567 return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
1da177e4
LT
568}
569
570
571static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
572 u32 val)
573{
574 unsigned int sc_reg;
575
576 switch (sc_reg_in) {
577 case SCR_STATUS: sc_reg = 0; break;
578 case SCR_CONTROL: sc_reg = 1; break;
579 case SCR_ERROR: sc_reg = 2; break;
580 case SCR_ACTIVE: sc_reg = 3; break;
581 default:
582 return;
583 }
584
0d5ff566 585 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
1da177e4
LT
586}
587
4447d351 588static void ahci_start_engine(struct ata_port *ap)
7c76d1e8 589{
4447d351 590 void __iomem *port_mmio = ahci_port_base(ap);
7c76d1e8
TH
591 u32 tmp;
592
d8fcd116 593 /* start DMA */
9f592056 594 tmp = readl(port_mmio + PORT_CMD);
7c76d1e8
TH
595 tmp |= PORT_CMD_START;
596 writel(tmp, port_mmio + PORT_CMD);
597 readl(port_mmio + PORT_CMD); /* flush */
598}
599
4447d351 600static int ahci_stop_engine(struct ata_port *ap)
254950cd 601{
4447d351 602 void __iomem *port_mmio = ahci_port_base(ap);
254950cd
TH
603 u32 tmp;
604
605 tmp = readl(port_mmio + PORT_CMD);
606
d8fcd116 607 /* check if the HBA is idle */
254950cd
TH
608 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
609 return 0;
610
d8fcd116 611 /* setting HBA to idle */
254950cd
TH
612 tmp &= ~PORT_CMD_START;
613 writel(tmp, port_mmio + PORT_CMD);
614
d8fcd116 615 /* wait for engine to stop. This could be as long as 500 msec */
254950cd
TH
616 tmp = ata_wait_register(port_mmio + PORT_CMD,
617 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
d8fcd116 618 if (tmp & PORT_CMD_LIST_ON)
254950cd
TH
619 return -EIO;
620
621 return 0;
622}
623
4447d351 624static void ahci_start_fis_rx(struct ata_port *ap)
0be0aa98 625{
4447d351
TH
626 void __iomem *port_mmio = ahci_port_base(ap);
627 struct ahci_host_priv *hpriv = ap->host->private_data;
628 struct ahci_port_priv *pp = ap->private_data;
0be0aa98
TH
629 u32 tmp;
630
631 /* set FIS registers */
4447d351
TH
632 if (hpriv->cap & HOST_CAP_64)
633 writel((pp->cmd_slot_dma >> 16) >> 16,
634 port_mmio + PORT_LST_ADDR_HI);
635 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
0be0aa98 636
4447d351
TH
637 if (hpriv->cap & HOST_CAP_64)
638 writel((pp->rx_fis_dma >> 16) >> 16,
639 port_mmio + PORT_FIS_ADDR_HI);
640 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
0be0aa98
TH
641
642 /* enable FIS reception */
643 tmp = readl(port_mmio + PORT_CMD);
644 tmp |= PORT_CMD_FIS_RX;
645 writel(tmp, port_mmio + PORT_CMD);
646
647 /* flush */
648 readl(port_mmio + PORT_CMD);
649}
650
4447d351 651static int ahci_stop_fis_rx(struct ata_port *ap)
0be0aa98 652{
4447d351 653 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
654 u32 tmp;
655
656 /* disable FIS reception */
657 tmp = readl(port_mmio + PORT_CMD);
658 tmp &= ~PORT_CMD_FIS_RX;
659 writel(tmp, port_mmio + PORT_CMD);
660
661 /* wait for completion, spec says 500ms, give it 1000 */
662 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
663 PORT_CMD_FIS_ON, 10, 1000);
664 if (tmp & PORT_CMD_FIS_ON)
665 return -EBUSY;
666
667 return 0;
668}
669
4447d351 670static void ahci_power_up(struct ata_port *ap)
0be0aa98 671{
4447d351
TH
672 struct ahci_host_priv *hpriv = ap->host->private_data;
673 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
674 u32 cmd;
675
676 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
677
678 /* spin up device */
4447d351 679 if (hpriv->cap & HOST_CAP_SSS) {
0be0aa98
TH
680 cmd |= PORT_CMD_SPIN_UP;
681 writel(cmd, port_mmio + PORT_CMD);
682 }
683
684 /* wake up link */
685 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
686}
687
438ac6d5 688#ifdef CONFIG_PM
4447d351 689static void ahci_power_down(struct ata_port *ap)
0be0aa98 690{
4447d351
TH
691 struct ahci_host_priv *hpriv = ap->host->private_data;
692 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
693 u32 cmd, scontrol;
694
4447d351 695 if (!(hpriv->cap & HOST_CAP_SSS))
07c53dac 696 return;
0be0aa98 697
07c53dac
TH
698 /* put device into listen mode, first set PxSCTL.DET to 0 */
699 scontrol = readl(port_mmio + PORT_SCR_CTL);
700 scontrol &= ~0xf;
701 writel(scontrol, port_mmio + PORT_SCR_CTL);
0be0aa98 702
07c53dac
TH
703 /* then set PxCMD.SUD to 0 */
704 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
705 cmd &= ~PORT_CMD_SPIN_UP;
706 writel(cmd, port_mmio + PORT_CMD);
0be0aa98 707}
438ac6d5 708#endif
0be0aa98 709
4447d351 710static void ahci_init_port(struct ata_port *ap)
0be0aa98 711{
0be0aa98 712 /* enable FIS reception */
4447d351 713 ahci_start_fis_rx(ap);
0be0aa98
TH
714
715 /* enable DMA */
4447d351 716 ahci_start_engine(ap);
0be0aa98
TH
717}
718
4447d351 719static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
0be0aa98
TH
720{
721 int rc;
722
723 /* disable DMA */
4447d351 724 rc = ahci_stop_engine(ap);
0be0aa98
TH
725 if (rc) {
726 *emsg = "failed to stop engine";
727 return rc;
728 }
729
730 /* disable FIS reception */
4447d351 731 rc = ahci_stop_fis_rx(ap);
0be0aa98
TH
732 if (rc) {
733 *emsg = "failed stop FIS RX";
734 return rc;
735 }
736
0be0aa98
TH
737 return 0;
738}
739
4447d351 740static int ahci_reset_controller(struct ata_host *host)
d91542c1 741{
4447d351
TH
742 struct pci_dev *pdev = to_pci_dev(host->dev);
743 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
d447df14 744 u32 tmp;
d91542c1
TH
745
746 /* global controller reset */
747 tmp = readl(mmio + HOST_CTL);
748 if ((tmp & HOST_RESET) == 0) {
749 writel(tmp | HOST_RESET, mmio + HOST_CTL);
750 readl(mmio + HOST_CTL); /* flush */
751 }
752
753 /* reset must complete within 1 second, or
754 * the hardware should be considered fried.
755 */
756 ssleep(1);
757
758 tmp = readl(mmio + HOST_CTL);
759 if (tmp & HOST_RESET) {
4447d351 760 dev_printk(KERN_ERR, host->dev,
d91542c1
TH
761 "controller reset failed (0x%x)\n", tmp);
762 return -EIO;
763 }
764
98fa4b60 765 /* turn on AHCI mode */
d91542c1
TH
766 writel(HOST_AHCI_EN, mmio + HOST_CTL);
767 (void) readl(mmio + HOST_CTL); /* flush */
98fa4b60 768
d447df14 769 /* some registers might be cleared on reset. restore initial values */
4447d351 770 ahci_restore_initial_config(host);
d91542c1
TH
771
772 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
773 u16 tmp16;
774
775 /* configure PCS */
776 pci_read_config_word(pdev, 0x92, &tmp16);
777 tmp16 |= 0xf;
778 pci_write_config_word(pdev, 0x92, tmp16);
779 }
780
781 return 0;
782}
783
4447d351 784static void ahci_init_controller(struct ata_host *host)
d91542c1 785{
4447d351
TH
786 struct pci_dev *pdev = to_pci_dev(host->dev);
787 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
d91542c1
TH
788 int i, rc;
789 u32 tmp;
790
4447d351
TH
791 for (i = 0; i < host->n_ports; i++) {
792 struct ata_port *ap = host->ports[i];
793 void __iomem *port_mmio = ahci_port_base(ap);
d91542c1
TH
794 const char *emsg = NULL;
795
4447d351 796 if (ata_port_is_dummy(ap))
d91542c1 797 continue;
d91542c1
TH
798
799 /* make sure port is not active */
4447d351 800 rc = ahci_deinit_port(ap, &emsg);
d91542c1
TH
801 if (rc)
802 dev_printk(KERN_WARNING, &pdev->dev,
803 "%s (%d)\n", emsg, rc);
804
805 /* clear SError */
806 tmp = readl(port_mmio + PORT_SCR_ERR);
807 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
808 writel(tmp, port_mmio + PORT_SCR_ERR);
809
f4b5cc87 810 /* clear port IRQ */
d91542c1
TH
811 tmp = readl(port_mmio + PORT_IRQ_STAT);
812 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
813 if (tmp)
814 writel(tmp, port_mmio + PORT_IRQ_STAT);
815
816 writel(1 << i, mmio + HOST_IRQ_STAT);
d91542c1
TH
817 }
818
819 tmp = readl(mmio + HOST_CTL);
820 VPRINTK("HOST_CTL 0x%x\n", tmp);
821 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
822 tmp = readl(mmio + HOST_CTL);
823 VPRINTK("HOST_CTL 0x%x\n", tmp);
824}
825
422b7595 826static unsigned int ahci_dev_classify(struct ata_port *ap)
1da177e4 827{
4447d351 828 void __iomem *port_mmio = ahci_port_base(ap);
1da177e4 829 struct ata_taskfile tf;
422b7595
TH
830 u32 tmp;
831
832 tmp = readl(port_mmio + PORT_SIG);
833 tf.lbah = (tmp >> 24) & 0xff;
834 tf.lbam = (tmp >> 16) & 0xff;
835 tf.lbal = (tmp >> 8) & 0xff;
836 tf.nsect = (tmp) & 0xff;
837
838 return ata_dev_classify(&tf);
839}
840
12fad3f9
TH
841static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
842 u32 opts)
cc9278ed 843{
12fad3f9
TH
844 dma_addr_t cmd_tbl_dma;
845
846 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
847
848 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
849 pp->cmd_slot[tag].status = 0;
850 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
851 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
cc9278ed
TH
852}
853
bf2af2a2 854static int ahci_clo(struct ata_port *ap)
4658f79b 855{
0d5ff566 856 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
cca3974e 857 struct ahci_host_priv *hpriv = ap->host->private_data;
bf2af2a2
BJ
858 u32 tmp;
859
860 if (!(hpriv->cap & HOST_CAP_CLO))
861 return -EOPNOTSUPP;
862
863 tmp = readl(port_mmio + PORT_CMD);
864 tmp |= PORT_CMD_CLO;
865 writel(tmp, port_mmio + PORT_CMD);
866
867 tmp = ata_wait_register(port_mmio + PORT_CMD,
868 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
869 if (tmp & PORT_CMD_CLO)
870 return -EIO;
871
872 return 0;
873}
874
d4b2bab4
TH
875static int ahci_softreset(struct ata_port *ap, unsigned int *class,
876 unsigned long deadline)
bf2af2a2 877{
4658f79b 878 struct ahci_port_priv *pp = ap->private_data;
4447d351 879 void __iomem *port_mmio = ahci_port_base(ap);
4658f79b
TH
880 const u32 cmd_fis_len = 5; /* five dwords */
881 const char *reason = NULL;
882 struct ata_taskfile tf;
75fe1806 883 u32 tmp;
4658f79b
TH
884 u8 *fis;
885 int rc;
886
887 DPRINTK("ENTER\n");
888
81952c54 889 if (ata_port_offline(ap)) {
c2a65852
TH
890 DPRINTK("PHY reports no device\n");
891 *class = ATA_DEV_NONE;
892 return 0;
893 }
894
4658f79b 895 /* prepare for SRST (AHCI-1.1 10.4.1) */
4447d351 896 rc = ahci_stop_engine(ap);
4658f79b
TH
897 if (rc) {
898 reason = "failed to stop engine";
899 goto fail_restart;
900 }
901
902 /* check BUSY/DRQ, perform Command List Override if necessary */
1244a19c 903 if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
bf2af2a2 904 rc = ahci_clo(ap);
4658f79b 905
bf2af2a2
BJ
906 if (rc == -EOPNOTSUPP) {
907 reason = "port busy but CLO unavailable";
908 goto fail_restart;
909 } else if (rc) {
910 reason = "port busy but CLO failed";
4658f79b
TH
911 goto fail_restart;
912 }
913 }
914
915 /* restart engine */
4447d351 916 ahci_start_engine(ap);
4658f79b 917
3373efd8 918 ata_tf_init(ap->device, &tf);
4658f79b
TH
919 fis = pp->cmd_tbl;
920
921 /* issue the first D2H Register FIS */
12fad3f9
TH
922 ahci_fill_cmd_slot(pp, 0,
923 cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
4658f79b
TH
924
925 tf.ctl |= ATA_SRST;
926 ata_tf_to_fis(&tf, fis, 0);
927 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
928
929 writel(1, port_mmio + PORT_CMD_ISSUE);
4658f79b 930
75fe1806
TH
931 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
932 if (tmp & 0x1) {
4658f79b
TH
933 rc = -EIO;
934 reason = "1st FIS failed";
935 goto fail;
936 }
937
938 /* spec says at least 5us, but be generous and sleep for 1ms */
939 msleep(1);
940
941 /* issue the second D2H Register FIS */
12fad3f9 942 ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
4658f79b
TH
943
944 tf.ctl &= ~ATA_SRST;
945 ata_tf_to_fis(&tf, fis, 0);
946 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
947
948 writel(1, port_mmio + PORT_CMD_ISSUE);
949 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
950
951 /* spec mandates ">= 2ms" before checking status.
952 * We wait 150ms, because that was the magic delay used for
953 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
954 * between when the ATA command register is written, and then
955 * status is checked. Because waiting for "a while" before
956 * checking status is fine, post SRST, we perform this magic
957 * delay here as well.
958 */
959 msleep(150);
960
9b89391c
TH
961 rc = ata_wait_ready(ap, deadline);
962 /* link occupied, -ENODEV too is an error */
963 if (rc) {
964 reason = "device not ready";
965 goto fail;
4658f79b 966 }
9b89391c 967 *class = ahci_dev_classify(ap);
4658f79b
TH
968
969 DPRINTK("EXIT, class=%u\n", *class);
970 return 0;
971
972 fail_restart:
4447d351 973 ahci_start_engine(ap);
4658f79b 974 fail:
f15a1daf 975 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
4658f79b
TH
976 return rc;
977}
978
d4b2bab4
TH
979static int ahci_hardreset(struct ata_port *ap, unsigned int *class,
980 unsigned long deadline)
422b7595 981{
4296971d
TH
982 struct ahci_port_priv *pp = ap->private_data;
983 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
984 struct ata_taskfile tf;
4bd00f6a
TH
985 int rc;
986
987 DPRINTK("ENTER\n");
1da177e4 988
4447d351 989 ahci_stop_engine(ap);
4296971d
TH
990
991 /* clear D2H reception area to properly wait for D2H FIS */
992 ata_tf_init(ap->device, &tf);
dfd7a3db 993 tf.command = 0x80;
4296971d
TH
994 ata_tf_to_fis(&tf, d2h_fis, 0);
995
d4b2bab4 996 rc = sata_std_hardreset(ap, class, deadline);
4296971d 997
4447d351 998 ahci_start_engine(ap);
1da177e4 999
81952c54 1000 if (rc == 0 && ata_port_online(ap))
4bd00f6a
TH
1001 *class = ahci_dev_classify(ap);
1002 if (*class == ATA_DEV_UNKNOWN)
1003 *class = ATA_DEV_NONE;
1da177e4 1004
4bd00f6a
TH
1005 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1006 return rc;
1007}
1008
d4b2bab4
TH
1009static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class,
1010 unsigned long deadline)
ad616ffb 1011{
ad616ffb
TH
1012 int rc;
1013
1014 DPRINTK("ENTER\n");
1015
4447d351 1016 ahci_stop_engine(ap);
ad616ffb 1017
d4b2bab4
TH
1018 rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context),
1019 deadline);
ad616ffb
TH
1020
1021 /* vt8251 needs SError cleared for the port to operate */
1022 ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
1023
4447d351 1024 ahci_start_engine(ap);
ad616ffb
TH
1025
1026 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1027
1028 /* vt8251 doesn't clear BSY on signature FIS reception,
1029 * request follow-up softreset.
1030 */
1031 return rc ?: -EAGAIN;
1032}
1033
4bd00f6a
TH
1034static void ahci_postreset(struct ata_port *ap, unsigned int *class)
1035{
4447d351 1036 void __iomem *port_mmio = ahci_port_base(ap);
4bd00f6a
TH
1037 u32 new_tmp, tmp;
1038
1039 ata_std_postreset(ap, class);
02eaa666
JG
1040
1041 /* Make sure port's ATAPI bit is set appropriately */
1042 new_tmp = tmp = readl(port_mmio + PORT_CMD);
4bd00f6a 1043 if (*class == ATA_DEV_ATAPI)
02eaa666
JG
1044 new_tmp |= PORT_CMD_ATAPI;
1045 else
1046 new_tmp &= ~PORT_CMD_ATAPI;
1047 if (new_tmp != tmp) {
1048 writel(new_tmp, port_mmio + PORT_CMD);
1049 readl(port_mmio + PORT_CMD); /* flush */
1050 }
1da177e4
LT
1051}
1052
1053static u8 ahci_check_status(struct ata_port *ap)
1054{
0d5ff566 1055 void __iomem *mmio = ap->ioaddr.cmd_addr;
1da177e4
LT
1056
1057 return readl(mmio + PORT_TFDATA) & 0xFF;
1058}
1059
1da177e4
LT
1060static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1061{
1062 struct ahci_port_priv *pp = ap->private_data;
1063 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1064
1065 ata_tf_from_fis(d2h_fis, tf);
1066}
1067
12fad3f9 1068static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
1da177e4 1069{
cedc9a47
JG
1070 struct scatterlist *sg;
1071 struct ahci_sg *ahci_sg;
828d09de 1072 unsigned int n_sg = 0;
1da177e4
LT
1073
1074 VPRINTK("ENTER\n");
1075
1076 /*
1077 * Next, the S/G list.
1078 */
12fad3f9 1079 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
cedc9a47
JG
1080 ata_for_each_sg(sg, qc) {
1081 dma_addr_t addr = sg_dma_address(sg);
1082 u32 sg_len = sg_dma_len(sg);
1083
1084 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1085 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1086 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
828d09de 1087
cedc9a47 1088 ahci_sg++;
828d09de 1089 n_sg++;
1da177e4 1090 }
828d09de
JG
1091
1092 return n_sg;
1da177e4
LT
1093}
1094
1095static void ahci_qc_prep(struct ata_queued_cmd *qc)
1096{
a0ea7328
JG
1097 struct ata_port *ap = qc->ap;
1098 struct ahci_port_priv *pp = ap->private_data;
cc9278ed 1099 int is_atapi = is_atapi_taskfile(&qc->tf);
12fad3f9 1100 void *cmd_tbl;
1da177e4
LT
1101 u32 opts;
1102 const u32 cmd_fis_len = 5; /* five dwords */
828d09de 1103 unsigned int n_elem;
1da177e4 1104
1da177e4
LT
1105 /*
1106 * Fill in command table information. First, the header,
1107 * a SATA Register - Host to Device command FIS.
1108 */
12fad3f9
TH
1109 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1110
1111 ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
cc9278ed 1112 if (is_atapi) {
12fad3f9
TH
1113 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1114 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
a0ea7328 1115 }
1da177e4 1116
cc9278ed
TH
1117 n_elem = 0;
1118 if (qc->flags & ATA_QCFLAG_DMAMAP)
12fad3f9 1119 n_elem = ahci_fill_sg(qc, cmd_tbl);
1da177e4 1120
cc9278ed
TH
1121 /*
1122 * Fill in command slot information.
1123 */
1124 opts = cmd_fis_len | n_elem << 16;
1125 if (qc->tf.flags & ATA_TFLAG_WRITE)
1126 opts |= AHCI_CMD_WRITE;
1127 if (is_atapi)
4b10e559 1128 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
828d09de 1129
12fad3f9 1130 ahci_fill_cmd_slot(pp, qc->tag, opts);
1da177e4
LT
1131}
1132
78cd52d0 1133static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
1da177e4 1134{
78cd52d0
TH
1135 struct ahci_port_priv *pp = ap->private_data;
1136 struct ata_eh_info *ehi = &ap->eh_info;
1137 unsigned int err_mask = 0, action = 0;
1138 struct ata_queued_cmd *qc;
1139 u32 serror;
1da177e4 1140
78cd52d0 1141 ata_ehi_clear_desc(ehi);
1da177e4 1142
78cd52d0
TH
1143 /* AHCI needs SError cleared; otherwise, it might lock up */
1144 serror = ahci_scr_read(ap, SCR_ERROR);
1145 ahci_scr_write(ap, SCR_ERROR, serror);
1da177e4 1146
78cd52d0
TH
1147 /* analyze @irq_stat */
1148 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
1149
41669553
TH
1150 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1151 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1152 irq_stat &= ~PORT_IRQ_IF_ERR;
1153
55a61604 1154 if (irq_stat & PORT_IRQ_TF_ERR) {
78cd52d0 1155 err_mask |= AC_ERR_DEV;
55a61604
CH
1156 if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
1157 serror &= ~SERR_INTERNAL;
1158 }
78cd52d0
TH
1159
1160 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1161 err_mask |= AC_ERR_HOST_BUS;
1162 action |= ATA_EH_SOFTRESET;
1da177e4
LT
1163 }
1164
78cd52d0
TH
1165 if (irq_stat & PORT_IRQ_IF_ERR) {
1166 err_mask |= AC_ERR_ATA_BUS;
1167 action |= ATA_EH_SOFTRESET;
1168 ata_ehi_push_desc(ehi, ", interface fatal error");
1169 }
1da177e4 1170
78cd52d0 1171 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
4296971d 1172 ata_ehi_hotplugged(ehi);
78cd52d0
TH
1173 ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
1174 "connection status changed" : "PHY RDY changed");
1175 }
1176
1177 if (irq_stat & PORT_IRQ_UNK_FIS) {
1178 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
1da177e4 1179
78cd52d0
TH
1180 err_mask |= AC_ERR_HSM;
1181 action |= ATA_EH_SOFTRESET;
1182 ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
1183 unk[0], unk[1], unk[2], unk[3]);
1184 }
1da177e4 1185
78cd52d0
TH
1186 /* okay, let's hand over to EH */
1187 ehi->serror |= serror;
1188 ehi->action |= action;
b8f6153e 1189
1da177e4 1190 qc = ata_qc_from_tag(ap, ap->active_tag);
78cd52d0
TH
1191 if (qc)
1192 qc->err_mask |= err_mask;
1193 else
1194 ehi->err_mask |= err_mask;
a72ec4ce 1195
78cd52d0
TH
1196 if (irq_stat & PORT_IRQ_FREEZE)
1197 ata_port_freeze(ap);
1198 else
1199 ata_port_abort(ap);
1da177e4
LT
1200}
1201
78cd52d0 1202static void ahci_host_intr(struct ata_port *ap)
1da177e4 1203{
4447d351 1204 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
12fad3f9 1205 struct ata_eh_info *ehi = &ap->eh_info;
0291f95f 1206 struct ahci_port_priv *pp = ap->private_data;
12fad3f9 1207 u32 status, qc_active;
0291f95f 1208 int rc, known_irq = 0;
1da177e4
LT
1209
1210 status = readl(port_mmio + PORT_IRQ_STAT);
1211 writel(status, port_mmio + PORT_IRQ_STAT);
1212
78cd52d0
TH
1213 if (unlikely(status & PORT_IRQ_ERROR)) {
1214 ahci_error_intr(ap, status);
1215 return;
1da177e4
LT
1216 }
1217
12fad3f9
TH
1218 if (ap->sactive)
1219 qc_active = readl(port_mmio + PORT_SCR_ACT);
1220 else
1221 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1222
1223 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1224 if (rc > 0)
1225 return;
1226 if (rc < 0) {
1227 ehi->err_mask |= AC_ERR_HSM;
1228 ehi->action |= ATA_EH_SOFTRESET;
1229 ata_port_freeze(ap);
1230 return;
1da177e4
LT
1231 }
1232
2a3917a8
TH
1233 /* hmmm... a spurious interupt */
1234
0291f95f
TH
1235 /* if !NCQ, ignore. No modern ATA device has broken HSM
1236 * implementation for non-NCQ commands.
1237 */
1238 if (!ap->sactive)
12fad3f9
TH
1239 return;
1240
0291f95f
TH
1241 if (status & PORT_IRQ_D2H_REG_FIS) {
1242 if (!pp->ncq_saw_d2h)
1243 ata_port_printk(ap, KERN_INFO,
1244 "D2H reg with I during NCQ, "
1245 "this message won't be printed again\n");
1246 pp->ncq_saw_d2h = 1;
1247 known_irq = 1;
1248 }
1249
1250 if (status & PORT_IRQ_DMAS_FIS) {
1251 if (!pp->ncq_saw_dmas)
1252 ata_port_printk(ap, KERN_INFO,
1253 "DMAS FIS during NCQ, "
1254 "this message won't be printed again\n");
1255 pp->ncq_saw_dmas = 1;
1256 known_irq = 1;
1257 }
1258
a2bbd0c9 1259 if (status & PORT_IRQ_SDB_FIS) {
04d4f7a1 1260 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
0291f95f 1261
afb2d552
TH
1262 if (le32_to_cpu(f[1])) {
1263 /* SDB FIS containing spurious completions
1264 * might be dangerous, whine and fail commands
1265 * with HSM violation. EH will turn off NCQ
1266 * after several such failures.
1267 */
1268 ata_ehi_push_desc(ehi,
1269 "spurious completions during NCQ "
1270 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1271 readl(port_mmio + PORT_CMD_ISSUE),
1272 readl(port_mmio + PORT_SCR_ACT),
1273 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1274 ehi->err_mask |= AC_ERR_HSM;
1275 ehi->action |= ATA_EH_SOFTRESET;
1276 ata_port_freeze(ap);
1277 } else {
1278 if (!pp->ncq_saw_sdb)
1279 ata_port_printk(ap, KERN_INFO,
1280 "spurious SDB FIS %08x:%08x during NCQ, "
1281 "this message won't be printed again\n",
1282 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1283 pp->ncq_saw_sdb = 1;
1284 }
0291f95f
TH
1285 known_irq = 1;
1286 }
2a3917a8 1287
0291f95f 1288 if (!known_irq)
78cd52d0 1289 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
0291f95f 1290 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
12fad3f9 1291 status, ap->active_tag, ap->sactive);
1da177e4
LT
1292}
1293
1294static void ahci_irq_clear(struct ata_port *ap)
1295{
1296 /* TODO */
1297}
1298
7d12e780 1299static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
1da177e4 1300{
cca3974e 1301 struct ata_host *host = dev_instance;
1da177e4
LT
1302 struct ahci_host_priv *hpriv;
1303 unsigned int i, handled = 0;
ea6ba10b 1304 void __iomem *mmio;
1da177e4
LT
1305 u32 irq_stat, irq_ack = 0;
1306
1307 VPRINTK("ENTER\n");
1308
cca3974e 1309 hpriv = host->private_data;
0d5ff566 1310 mmio = host->iomap[AHCI_PCI_BAR];
1da177e4
LT
1311
1312 /* sigh. 0xffffffff is a valid return from h/w */
1313 irq_stat = readl(mmio + HOST_IRQ_STAT);
1314 irq_stat &= hpriv->port_map;
1315 if (!irq_stat)
1316 return IRQ_NONE;
1317
cca3974e 1318 spin_lock(&host->lock);
1da177e4 1319
cca3974e 1320 for (i = 0; i < host->n_ports; i++) {
1da177e4 1321 struct ata_port *ap;
1da177e4 1322
67846b30
JG
1323 if (!(irq_stat & (1 << i)))
1324 continue;
1325
cca3974e 1326 ap = host->ports[i];
67846b30 1327 if (ap) {
78cd52d0 1328 ahci_host_intr(ap);
67846b30
JG
1329 VPRINTK("port %u\n", i);
1330 } else {
1331 VPRINTK("port %u (no irq)\n", i);
6971ed1f 1332 if (ata_ratelimit())
cca3974e 1333 dev_printk(KERN_WARNING, host->dev,
a9524a76 1334 "interrupt on disabled port %u\n", i);
1da177e4 1335 }
67846b30
JG
1336
1337 irq_ack |= (1 << i);
1da177e4
LT
1338 }
1339
1340 if (irq_ack) {
1341 writel(irq_ack, mmio + HOST_IRQ_STAT);
1342 handled = 1;
1343 }
1344
cca3974e 1345 spin_unlock(&host->lock);
1da177e4
LT
1346
1347 VPRINTK("EXIT\n");
1348
1349 return IRQ_RETVAL(handled);
1350}
1351
9a3d9eb0 1352static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
1da177e4
LT
1353{
1354 struct ata_port *ap = qc->ap;
4447d351 1355 void __iomem *port_mmio = ahci_port_base(ap);
1da177e4 1356
12fad3f9
TH
1357 if (qc->tf.protocol == ATA_PROT_NCQ)
1358 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1359 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
1da177e4
LT
1360 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1361
1362 return 0;
1363}
1364
78cd52d0
TH
1365static void ahci_freeze(struct ata_port *ap)
1366{
4447d351 1367 void __iomem *port_mmio = ahci_port_base(ap);
78cd52d0
TH
1368
1369 /* turn IRQ off */
1370 writel(0, port_mmio + PORT_IRQ_MASK);
1371}
1372
1373static void ahci_thaw(struct ata_port *ap)
1374{
0d5ff566 1375 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
4447d351 1376 void __iomem *port_mmio = ahci_port_base(ap);
78cd52d0
TH
1377 u32 tmp;
1378
1379 /* clear IRQ */
1380 tmp = readl(port_mmio + PORT_IRQ_STAT);
1381 writel(tmp, port_mmio + PORT_IRQ_STAT);
a718728f 1382 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
78cd52d0
TH
1383
1384 /* turn IRQ back on */
1385 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1386}
1387
1388static void ahci_error_handler(struct ata_port *ap)
1389{
b51e9e5d 1390 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
78cd52d0 1391 /* restart engine */
4447d351
TH
1392 ahci_stop_engine(ap);
1393 ahci_start_engine(ap);
78cd52d0
TH
1394 }
1395
1396 /* perform recovery */
4aeb0e32 1397 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
f5914a46 1398 ahci_postreset);
78cd52d0
TH
1399}
1400
ad616ffb
TH
1401static void ahci_vt8251_error_handler(struct ata_port *ap)
1402{
ad616ffb
TH
1403 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1404 /* restart engine */
4447d351
TH
1405 ahci_stop_engine(ap);
1406 ahci_start_engine(ap);
ad616ffb
TH
1407 }
1408
1409 /* perform recovery */
1410 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1411 ahci_postreset);
1412}
1413
78cd52d0
TH
1414static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1415{
1416 struct ata_port *ap = qc->ap;
1417
a51d644a 1418 if (qc->flags & ATA_QCFLAG_FAILED) {
78cd52d0 1419 /* make DMA engine forget about the failed command */
4447d351
TH
1420 ahci_stop_engine(ap);
1421 ahci_start_engine(ap);
78cd52d0
TH
1422 }
1423}
1424
438ac6d5 1425#ifdef CONFIG_PM
c1332875
TH
1426static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1427{
c1332875
TH
1428 const char *emsg = NULL;
1429 int rc;
1430
4447d351 1431 rc = ahci_deinit_port(ap, &emsg);
8e16f941 1432 if (rc == 0)
4447d351 1433 ahci_power_down(ap);
8e16f941 1434 else {
c1332875 1435 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
4447d351 1436 ahci_init_port(ap);
c1332875
TH
1437 }
1438
1439 return rc;
1440}
1441
1442static int ahci_port_resume(struct ata_port *ap)
1443{
4447d351
TH
1444 ahci_power_up(ap);
1445 ahci_init_port(ap);
c1332875
TH
1446
1447 return 0;
1448}
1449
1450static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1451{
cca3974e 1452 struct ata_host *host = dev_get_drvdata(&pdev->dev);
0d5ff566 1453 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
c1332875
TH
1454 u32 ctl;
1455
1456 if (mesg.event == PM_EVENT_SUSPEND) {
1457 /* AHCI spec rev1.1 section 8.3.3:
1458 * Software must disable interrupts prior to requesting a
1459 * transition of the HBA to D3 state.
1460 */
1461 ctl = readl(mmio + HOST_CTL);
1462 ctl &= ~HOST_IRQ_EN;
1463 writel(ctl, mmio + HOST_CTL);
1464 readl(mmio + HOST_CTL); /* flush */
1465 }
1466
1467 return ata_pci_device_suspend(pdev, mesg);
1468}
1469
1470static int ahci_pci_device_resume(struct pci_dev *pdev)
1471{
cca3974e 1472 struct ata_host *host = dev_get_drvdata(&pdev->dev);
c1332875
TH
1473 int rc;
1474
553c4aa6
TH
1475 rc = ata_pci_device_do_resume(pdev);
1476 if (rc)
1477 return rc;
c1332875
TH
1478
1479 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
4447d351 1480 rc = ahci_reset_controller(host);
c1332875
TH
1481 if (rc)
1482 return rc;
1483
4447d351 1484 ahci_init_controller(host);
c1332875
TH
1485 }
1486
cca3974e 1487 ata_host_resume(host);
c1332875
TH
1488
1489 return 0;
1490}
438ac6d5 1491#endif
c1332875 1492
254950cd
TH
1493static int ahci_port_start(struct ata_port *ap)
1494{
cca3974e 1495 struct device *dev = ap->host->dev;
254950cd 1496 struct ahci_port_priv *pp;
254950cd
TH
1497 void *mem;
1498 dma_addr_t mem_dma;
1499 int rc;
1500
24dc5f33 1501 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
254950cd
TH
1502 if (!pp)
1503 return -ENOMEM;
254950cd
TH
1504
1505 rc = ata_pad_alloc(ap, dev);
24dc5f33 1506 if (rc)
254950cd 1507 return rc;
254950cd 1508
24dc5f33
TH
1509 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1510 GFP_KERNEL);
1511 if (!mem)
254950cd 1512 return -ENOMEM;
254950cd
TH
1513 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1514
1515 /*
1516 * First item in chunk of DMA memory: 32-slot command table,
1517 * 32 bytes each in size
1518 */
1519 pp->cmd_slot = mem;
1520 pp->cmd_slot_dma = mem_dma;
1521
1522 mem += AHCI_CMD_SLOT_SZ;
1523 mem_dma += AHCI_CMD_SLOT_SZ;
1524
1525 /*
1526 * Second item: Received-FIS area
1527 */
1528 pp->rx_fis = mem;
1529 pp->rx_fis_dma = mem_dma;
1530
1531 mem += AHCI_RX_FIS_SZ;
1532 mem_dma += AHCI_RX_FIS_SZ;
1533
1534 /*
1535 * Third item: data area for storing a single command
1536 * and its scatter-gather table
1537 */
1538 pp->cmd_tbl = mem;
1539 pp->cmd_tbl_dma = mem_dma;
1540
1541 ap->private_data = pp;
1542
8e16f941 1543 /* power up port */
4447d351 1544 ahci_power_up(ap);
8e16f941 1545
0be0aa98 1546 /* initialize port */
4447d351 1547 ahci_init_port(ap);
254950cd
TH
1548
1549 return 0;
1550}
1551
1552static void ahci_port_stop(struct ata_port *ap)
1553{
0be0aa98
TH
1554 const char *emsg = NULL;
1555 int rc;
254950cd 1556
0be0aa98 1557 /* de-initialize port */
4447d351 1558 rc = ahci_deinit_port(ap, &emsg);
0be0aa98
TH
1559 if (rc)
1560 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
254950cd
TH
1561}
1562
4447d351 1563static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
1da177e4 1564{
1da177e4 1565 int rc;
1da177e4 1566
1da177e4
LT
1567 if (using_dac &&
1568 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1569 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1570 if (rc) {
1571 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1572 if (rc) {
a9524a76
JG
1573 dev_printk(KERN_ERR, &pdev->dev,
1574 "64-bit DMA enable failed\n");
1da177e4
LT
1575 return rc;
1576 }
1577 }
1da177e4
LT
1578 } else {
1579 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1580 if (rc) {
a9524a76
JG
1581 dev_printk(KERN_ERR, &pdev->dev,
1582 "32-bit DMA enable failed\n");
1da177e4
LT
1583 return rc;
1584 }
1585 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1586 if (rc) {
a9524a76
JG
1587 dev_printk(KERN_ERR, &pdev->dev,
1588 "32-bit consistent DMA enable failed\n");
1da177e4
LT
1589 return rc;
1590 }
1591 }
1da177e4
LT
1592 return 0;
1593}
1594
4447d351 1595static void ahci_print_info(struct ata_host *host)
1da177e4 1596{
4447d351
TH
1597 struct ahci_host_priv *hpriv = host->private_data;
1598 struct pci_dev *pdev = to_pci_dev(host->dev);
1599 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1da177e4
LT
1600 u32 vers, cap, impl, speed;
1601 const char *speed_s;
1602 u16 cc;
1603 const char *scc_s;
1604
1605 vers = readl(mmio + HOST_VERSION);
1606 cap = hpriv->cap;
1607 impl = hpriv->port_map;
1608
1609 speed = (cap >> 20) & 0xf;
1610 if (speed == 1)
1611 speed_s = "1.5";
1612 else if (speed == 2)
1613 speed_s = "3";
1614 else
1615 speed_s = "?";
1616
1617 pci_read_config_word(pdev, 0x0a, &cc);
c9f89475 1618 if (cc == PCI_CLASS_STORAGE_IDE)
1da177e4 1619 scc_s = "IDE";
c9f89475 1620 else if (cc == PCI_CLASS_STORAGE_SATA)
1da177e4 1621 scc_s = "SATA";
c9f89475 1622 else if (cc == PCI_CLASS_STORAGE_RAID)
1da177e4
LT
1623 scc_s = "RAID";
1624 else
1625 scc_s = "unknown";
1626
a9524a76
JG
1627 dev_printk(KERN_INFO, &pdev->dev,
1628 "AHCI %02x%02x.%02x%02x "
1da177e4
LT
1629 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1630 ,
1da177e4
LT
1631
1632 (vers >> 24) & 0xff,
1633 (vers >> 16) & 0xff,
1634 (vers >> 8) & 0xff,
1635 vers & 0xff,
1636
1637 ((cap >> 8) & 0x1f) + 1,
1638 (cap & 0x1f) + 1,
1639 speed_s,
1640 impl,
1641 scc_s);
1642
a9524a76
JG
1643 dev_printk(KERN_INFO, &pdev->dev,
1644 "flags: "
1da177e4
LT
1645 "%s%s%s%s%s%s"
1646 "%s%s%s%s%s%s%s\n"
1647 ,
1da177e4
LT
1648
1649 cap & (1 << 31) ? "64bit " : "",
1650 cap & (1 << 30) ? "ncq " : "",
1651 cap & (1 << 28) ? "ilck " : "",
1652 cap & (1 << 27) ? "stag " : "",
1653 cap & (1 << 26) ? "pm " : "",
1654 cap & (1 << 25) ? "led " : "",
1655
1656 cap & (1 << 24) ? "clo " : "",
1657 cap & (1 << 19) ? "nz " : "",
1658 cap & (1 << 18) ? "only " : "",
1659 cap & (1 << 17) ? "pmp " : "",
1660 cap & (1 << 15) ? "pio " : "",
1661 cap & (1 << 14) ? "slum " : "",
1662 cap & (1 << 13) ? "part " : ""
1663 );
1664}
1665
24dc5f33 1666static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1da177e4
LT
1667{
1668 static int printed_version;
4447d351
TH
1669 struct ata_port_info pi = ahci_port_info[ent->driver_data];
1670 const struct ata_port_info *ppi[] = { &pi, NULL };
24dc5f33 1671 struct device *dev = &pdev->dev;
1da177e4 1672 struct ahci_host_priv *hpriv;
4447d351
TH
1673 struct ata_host *host;
1674 int i, rc;
1da177e4
LT
1675
1676 VPRINTK("ENTER\n");
1677
12fad3f9
TH
1678 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1679
1da177e4 1680 if (!printed_version++)
a9524a76 1681 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1da177e4 1682
4447d351 1683 /* acquire resources */
24dc5f33 1684 rc = pcim_enable_device(pdev);
1da177e4
LT
1685 if (rc)
1686 return rc;
1687
0d5ff566
TH
1688 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1689 if (rc == -EBUSY)
24dc5f33 1690 pcim_pin_device(pdev);
0d5ff566 1691 if (rc)
24dc5f33 1692 return rc;
1da177e4 1693
24dc5f33 1694 if (pci_enable_msi(pdev))
907f4678 1695 pci_intx(pdev, 1);
1da177e4 1696
24dc5f33
TH
1697 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1698 if (!hpriv)
1699 return -ENOMEM;
1da177e4 1700
4447d351
TH
1701 /* save initial config */
1702 ahci_save_initial_config(pdev, &pi, hpriv);
1da177e4 1703
4447d351
TH
1704 /* prepare host */
1705 if (!(pi.flags & AHCI_FLAG_NO_NCQ) && (hpriv->cap & HOST_CAP_NCQ))
1706 pi.flags |= ATA_FLAG_NCQ;
1da177e4 1707
4447d351
TH
1708 host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
1709 if (!host)
1710 return -ENOMEM;
1711 host->iomap = pcim_iomap_table(pdev);
1712 host->private_data = hpriv;
1713
1714 for (i = 0; i < host->n_ports; i++) {
1715 if (hpriv->port_map & (1 << i)) {
1716 struct ata_port *ap = host->ports[i];
1717 void __iomem *port_mmio = ahci_port_base(ap);
1718
1719 ap->ioaddr.cmd_addr = port_mmio;
1720 ap->ioaddr.scr_addr = port_mmio + PORT_SCR;
1721 } else
1722 host->ports[i]->ops = &ata_dummy_port_ops;
1723 }
d447df14 1724
4447d351
TH
1725 /* initialize adapter */
1726 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
1da177e4 1727 if (rc)
24dc5f33 1728 return rc;
1da177e4 1729
4447d351
TH
1730 rc = ahci_reset_controller(host);
1731 if (rc)
1732 return rc;
1da177e4 1733
4447d351
TH
1734 ahci_init_controller(host);
1735 ahci_print_info(host);
1da177e4 1736
4447d351
TH
1737 pci_set_master(pdev);
1738 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1739 &ahci_sht);
907f4678 1740}
1da177e4
LT
1741
1742static int __init ahci_init(void)
1743{
b7887196 1744 return pci_register_driver(&ahci_pci_driver);
1da177e4
LT
1745}
1746
1da177e4
LT
1747static void __exit ahci_exit(void)
1748{
1749 pci_unregister_driver(&ahci_pci_driver);
1750}
1751
1752
1753MODULE_AUTHOR("Jeff Garzik");
1754MODULE_DESCRIPTION("AHCI SATA low-level driver");
1755MODULE_LICENSE("GPL");
1756MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
6885433c 1757MODULE_VERSION(DRV_VERSION);
1da177e4
LT
1758
1759module_init(ahci_init);
1760module_exit(ahci_exit);
This page took 1.16752 seconds and 5 git commands to generate.