libata: replace ap->cbl tests with ATA_FLAG_SATA tests
[deliverable/linux.git] / drivers / ata / ahci.c
CommitLineData
1da177e4
LT
1/*
2 * ahci.c - AHCI SATA support
3 *
af36d7f0
JG
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2004-2005 Red Hat, Inc.
9 *
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
1da177e4 30 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
af36d7f0 31 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
1da177e4
LT
32 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
87507cfd 42#include <linux/dma-mapping.h>
a9524a76 43#include <linux/device.h>
1da177e4 44#include <scsi/scsi_host.h>
193515d5 45#include <scsi/scsi_cmnd.h>
1da177e4 46#include <linux/libata.h>
1da177e4
LT
47
48#define DRV_NAME "ahci"
8bc3fc47 49#define DRV_VERSION "2.2"
1da177e4
LT
50
51
52enum {
53 AHCI_PCI_BAR = 5,
648a88be 54 AHCI_MAX_PORTS = 32,
1da177e4
LT
55 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
57 AHCI_USE_CLUSTERING = 0,
12fad3f9 58 AHCI_MAX_CMDS = 32,
dd410ff1 59 AHCI_CMD_SZ = 32,
12fad3f9 60 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
1da177e4 61 AHCI_RX_FIS_SZ = 256,
a0ea7328 62 AHCI_CMD_TBL_CDB = 0x40,
dd410ff1
TH
63 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
1da177e4
LT
67 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
4b10e559 71 AHCI_CMD_PREFETCH = (1 << 7),
22b49985
TH
72 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
1da177e4
LT
74
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
0291f95f 76 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
78cd52d0 77 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
1da177e4
LT
78
79 board_ahci = 0,
648a88be
TH
80 board_ahci_pi = 1,
81 board_ahci_vt8251 = 2,
82 board_ahci_ign_iferr = 3,
55a61604 83 board_ahci_sb600 = 4,
1da177e4
LT
84
85 /* global controller registers */
86 HOST_CAP = 0x00, /* host capabilities */
87 HOST_CTL = 0x04, /* global host control */
88 HOST_IRQ_STAT = 0x08, /* interrupt status */
89 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
90 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
91
92 /* HOST_CTL bits */
93 HOST_RESET = (1 << 0), /* reset controller; self-clear */
94 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
95 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
96
97 /* HOST_CAP bits */
0be0aa98 98 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
22b49985 99 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
0be0aa98 100 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
979db803 101 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
dd410ff1 102 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
1da177e4
LT
103
104 /* registers for each SATA port */
105 PORT_LST_ADDR = 0x00, /* command list DMA addr */
106 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
107 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
108 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
109 PORT_IRQ_STAT = 0x10, /* interrupt status */
110 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
111 PORT_CMD = 0x18, /* port command */
112 PORT_TFDATA = 0x20, /* taskfile data */
113 PORT_SIG = 0x24, /* device TF signature */
114 PORT_CMD_ISSUE = 0x38, /* command issue */
115 PORT_SCR = 0x28, /* SATA phy register block */
116 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
117 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
118 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
119 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
120
121 /* PORT_IRQ_{STAT,MASK} bits */
122 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
123 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
124 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
125 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
126 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
127 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
128 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
129 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
130
131 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
132 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
133 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
134 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
135 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
136 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
137 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
138 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
139 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
140
78cd52d0
TH
141 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
142 PORT_IRQ_IF_ERR |
143 PORT_IRQ_CONNECT |
4296971d 144 PORT_IRQ_PHYRDY |
78cd52d0
TH
145 PORT_IRQ_UNK_FIS,
146 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
147 PORT_IRQ_TF_ERR |
148 PORT_IRQ_HBUS_DATA_ERR,
149 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
150 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
151 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
1da177e4
LT
152
153 /* PORT_CMD bits */
02eaa666 154 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
1da177e4
LT
155 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
156 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
157 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
22b49985 158 PORT_CMD_CLO = (1 << 3), /* Command list override */
1da177e4
LT
159 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
160 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
161 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
162
0be0aa98 163 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
1da177e4
LT
164 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
165 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
166 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
4b0060f4 167
bf2af2a2 168 /* ap->flags bits */
4aeb0e32
TH
169 AHCI_FLAG_NO_NCQ = (1 << 24),
170 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
648a88be 171 AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
55a61604 172 AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
c7a42156 173 AHCI_FLAG_32BIT_ONLY = (1 << 28), /* force 32bit */
1188c0d8
TH
174
175 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
176 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
3cadbcc0
TH
177 ATA_FLAG_SKIP_D2H_BSY |
178 ATA_FLAG_ACPI_SATA,
1da177e4
LT
179};
180
181struct ahci_cmd_hdr {
182 u32 opts;
183 u32 status;
184 u32 tbl_addr;
185 u32 tbl_addr_hi;
186 u32 reserved[4];
187};
188
189struct ahci_sg {
190 u32 addr;
191 u32 addr_hi;
192 u32 reserved;
193 u32 flags_size;
194};
195
196struct ahci_host_priv {
d447df14
TH
197 u32 cap; /* cap to use */
198 u32 port_map; /* port map to use */
199 u32 saved_cap; /* saved initial cap */
200 u32 saved_port_map; /* saved initial port_map */
1da177e4
LT
201};
202
203struct ahci_port_priv {
204 struct ahci_cmd_hdr *cmd_slot;
205 dma_addr_t cmd_slot_dma;
206 void *cmd_tbl;
207 dma_addr_t cmd_tbl_dma;
1da177e4
LT
208 void *rx_fis;
209 dma_addr_t rx_fis_dma;
0291f95f 210 /* for NCQ spurious interrupt analysis */
0291f95f
TH
211 unsigned int ncq_saw_d2h:1;
212 unsigned int ncq_saw_dmas:1;
afb2d552 213 unsigned int ncq_saw_sdb:1;
1da177e4
LT
214};
215
216static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
217static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
218static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
9a3d9eb0 219static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
1da177e4 220static void ahci_irq_clear(struct ata_port *ap);
1da177e4
LT
221static int ahci_port_start(struct ata_port *ap);
222static void ahci_port_stop(struct ata_port *ap);
1da177e4
LT
223static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
224static void ahci_qc_prep(struct ata_queued_cmd *qc);
225static u8 ahci_check_status(struct ata_port *ap);
78cd52d0
TH
226static void ahci_freeze(struct ata_port *ap);
227static void ahci_thaw(struct ata_port *ap);
228static void ahci_error_handler(struct ata_port *ap);
ad616ffb 229static void ahci_vt8251_error_handler(struct ata_port *ap);
78cd52d0 230static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
438ac6d5 231#ifdef CONFIG_PM
c1332875
TH
232static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
233static int ahci_port_resume(struct ata_port *ap);
234static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
235static int ahci_pci_device_resume(struct pci_dev *pdev);
438ac6d5 236#endif
1da177e4 237
193515d5 238static struct scsi_host_template ahci_sht = {
1da177e4
LT
239 .module = THIS_MODULE,
240 .name = DRV_NAME,
241 .ioctl = ata_scsi_ioctl,
242 .queuecommand = ata_scsi_queuecmd,
12fad3f9
TH
243 .change_queue_depth = ata_scsi_change_queue_depth,
244 .can_queue = AHCI_MAX_CMDS - 1,
1da177e4
LT
245 .this_id = ATA_SHT_THIS_ID,
246 .sg_tablesize = AHCI_MAX_SG,
1da177e4
LT
247 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
248 .emulated = ATA_SHT_EMULATED,
249 .use_clustering = AHCI_USE_CLUSTERING,
250 .proc_name = DRV_NAME,
251 .dma_boundary = AHCI_DMA_BOUNDARY,
252 .slave_configure = ata_scsi_slave_config,
ccf68c34 253 .slave_destroy = ata_scsi_slave_destroy,
1da177e4 254 .bios_param = ata_std_bios_param,
1da177e4
LT
255};
256
057ace5e 257static const struct ata_port_operations ahci_ops = {
1da177e4
LT
258 .port_disable = ata_port_disable,
259
260 .check_status = ahci_check_status,
261 .check_altstatus = ahci_check_status,
1da177e4
LT
262 .dev_select = ata_noop_dev_select,
263
264 .tf_read = ahci_tf_read,
265
1da177e4
LT
266 .qc_prep = ahci_qc_prep,
267 .qc_issue = ahci_qc_issue,
268
1da177e4 269 .irq_clear = ahci_irq_clear,
246ce3b6
AI
270 .irq_on = ata_dummy_irq_on,
271 .irq_ack = ata_dummy_irq_ack,
1da177e4
LT
272
273 .scr_read = ahci_scr_read,
274 .scr_write = ahci_scr_write,
275
78cd52d0
TH
276 .freeze = ahci_freeze,
277 .thaw = ahci_thaw,
278
279 .error_handler = ahci_error_handler,
280 .post_internal_cmd = ahci_post_internal_cmd,
281
438ac6d5 282#ifdef CONFIG_PM
c1332875
TH
283 .port_suspend = ahci_port_suspend,
284 .port_resume = ahci_port_resume,
438ac6d5 285#endif
c1332875 286
1da177e4
LT
287 .port_start = ahci_port_start,
288 .port_stop = ahci_port_stop,
1da177e4
LT
289};
290
ad616ffb
TH
291static const struct ata_port_operations ahci_vt8251_ops = {
292 .port_disable = ata_port_disable,
293
294 .check_status = ahci_check_status,
295 .check_altstatus = ahci_check_status,
296 .dev_select = ata_noop_dev_select,
297
298 .tf_read = ahci_tf_read,
299
300 .qc_prep = ahci_qc_prep,
301 .qc_issue = ahci_qc_issue,
302
ad616ffb 303 .irq_clear = ahci_irq_clear,
246ce3b6
AI
304 .irq_on = ata_dummy_irq_on,
305 .irq_ack = ata_dummy_irq_ack,
ad616ffb
TH
306
307 .scr_read = ahci_scr_read,
308 .scr_write = ahci_scr_write,
309
310 .freeze = ahci_freeze,
311 .thaw = ahci_thaw,
312
313 .error_handler = ahci_vt8251_error_handler,
314 .post_internal_cmd = ahci_post_internal_cmd,
315
438ac6d5 316#ifdef CONFIG_PM
ad616ffb
TH
317 .port_suspend = ahci_port_suspend,
318 .port_resume = ahci_port_resume,
438ac6d5 319#endif
ad616ffb
TH
320
321 .port_start = ahci_port_start,
322 .port_stop = ahci_port_stop,
323};
324
98ac62de 325static const struct ata_port_info ahci_port_info[] = {
1da177e4
LT
326 /* board_ahci */
327 {
1188c0d8 328 .flags = AHCI_FLAG_COMMON,
7da79312 329 .pio_mask = 0x1f, /* pio0-4 */
1da177e4
LT
330 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
331 .port_ops = &ahci_ops,
332 },
648a88be
TH
333 /* board_ahci_pi */
334 {
1188c0d8 335 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI,
648a88be
TH
336 .pio_mask = 0x1f, /* pio0-4 */
337 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
338 .port_ops = &ahci_ops,
339 },
bf2af2a2
BJ
340 /* board_ahci_vt8251 */
341 {
1188c0d8
TH
342 .flags = AHCI_FLAG_COMMON | ATA_FLAG_HRST_TO_RESUME |
343 AHCI_FLAG_NO_NCQ,
bf2af2a2
BJ
344 .pio_mask = 0x1f, /* pio0-4 */
345 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
ad616ffb 346 .port_ops = &ahci_vt8251_ops,
bf2af2a2 347 },
41669553
TH
348 /* board_ahci_ign_iferr */
349 {
1188c0d8 350 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
41669553
TH
351 .pio_mask = 0x1f, /* pio0-4 */
352 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
353 .port_ops = &ahci_ops,
354 },
55a61604
CH
355 /* board_ahci_sb600 */
356 {
1188c0d8 357 .flags = AHCI_FLAG_COMMON |
c7a42156
TH
358 AHCI_FLAG_IGN_SERR_INTERNAL |
359 AHCI_FLAG_32BIT_ONLY,
55a61604
CH
360 .pio_mask = 0x1f, /* pio0-4 */
361 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
362 .port_ops = &ahci_ops,
363 },
1da177e4
LT
364};
365
3b7d697d 366static const struct pci_device_id ahci_pci_tbl[] = {
fe7fa31a 367 /* Intel */
54bb3a94
JG
368 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
369 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
370 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
371 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
372 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
82490c09 373 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
54bb3a94
JG
374 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
375 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
376 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
377 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
648a88be
TH
378 { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
379 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
380 { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
381 { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
382 { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
383 { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
384 { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
385 { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
386 { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
387 { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
388 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
389 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
390 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
8af12cdb 391 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
648a88be
TH
392 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
393 { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
394 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
fe7fa31a 395
e34bb370
TH
396 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
397 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
398 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
fe7fa31a
JG
399
400 /* ATI */
c65ec1c2 401 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
2bcfdde6 402 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700 */
fe7fa31a
JG
403
404 /* VIA */
54bb3a94 405 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
bf335542 406 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
fe7fa31a
JG
407
408 /* NVIDIA */
54bb3a94
JG
409 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
410 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
411 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
412 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
6fbf5ba4
PC
413 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
414 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
415 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
416 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
417 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
418 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
419 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
420 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
895663cd
PC
421 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
422 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
423 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
424 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
425 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
426 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
427 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
428 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
0522b286
PC
429 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
430 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
431 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
432 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
433 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
434 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
435 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
436 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
437 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
438 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
439 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
440 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
441 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
442 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
443 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
444 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
445 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
446 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
447 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
448 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
449 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
450 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
451 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
452 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
fe7fa31a 453
95916edd 454 /* SiS */
54bb3a94
JG
455 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
456 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
457 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
95916edd 458
415ae2b5
JG
459 /* Generic, PCI class code for AHCI */
460 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
c9f89475 461 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
415ae2b5 462
1da177e4
LT
463 { } /* terminate list */
464};
465
466
467static struct pci_driver ahci_pci_driver = {
468 .name = DRV_NAME,
469 .id_table = ahci_pci_tbl,
470 .probe = ahci_init_one,
24dc5f33 471 .remove = ata_pci_remove_one,
438ac6d5 472#ifdef CONFIG_PM
c1332875
TH
473 .suspend = ahci_pci_device_suspend,
474 .resume = ahci_pci_device_resume,
438ac6d5 475#endif
1da177e4
LT
476};
477
478
98fa4b60
TH
479static inline int ahci_nr_ports(u32 cap)
480{
481 return (cap & 0x1f) + 1;
482}
483
4447d351 484static inline void __iomem *ahci_port_base(struct ata_port *ap)
1da177e4 485{
4447d351
TH
486 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
487
488 return mmio + 0x100 + (ap->port_no * 0x80);
1da177e4
LT
489}
490
d447df14
TH
491/**
492 * ahci_save_initial_config - Save and fixup initial config values
4447d351
TH
493 * @pdev: target PCI device
494 * @pi: associated ATA port info
495 * @hpriv: host private area to store config values
d447df14
TH
496 *
497 * Some registers containing configuration info might be setup by
498 * BIOS and might be cleared on reset. This function saves the
499 * initial values of those registers into @hpriv such that they
500 * can be restored after controller reset.
501 *
502 * If inconsistent, config values are fixed up by this function.
503 *
504 * LOCKING:
505 * None.
506 */
4447d351
TH
507static void ahci_save_initial_config(struct pci_dev *pdev,
508 const struct ata_port_info *pi,
509 struct ahci_host_priv *hpriv)
d447df14 510{
4447d351 511 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
d447df14 512 u32 cap, port_map;
17199b18 513 int i;
d447df14
TH
514
515 /* Values prefixed with saved_ are written back to host after
516 * reset. Values without are used for driver operation.
517 */
518 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
519 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
520
c7a42156
TH
521 /* some chips lie about 64bit support */
522 if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
523 dev_printk(KERN_INFO, &pdev->dev,
524 "controller can't do 64bit DMA, forcing 32bit\n");
525 cap &= ~HOST_CAP_64;
526 }
527
d447df14
TH
528 /* fixup zero port_map */
529 if (!port_map) {
a3d2cc5e 530 port_map = (1 << ahci_nr_ports(cap)) - 1;
4447d351 531 dev_printk(KERN_WARNING, &pdev->dev,
d447df14
TH
532 "PORTS_IMPL is zero, forcing 0x%x\n", port_map);
533
534 /* write the fixed up value to the PI register */
535 hpriv->saved_port_map = port_map;
536 }
537
17199b18 538 /* cross check port_map and cap.n_ports */
4447d351 539 if (pi->flags & AHCI_FLAG_HONOR_PI) {
17199b18
TH
540 u32 tmp_port_map = port_map;
541 int n_ports = ahci_nr_ports(cap);
542
543 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
544 if (tmp_port_map & (1 << i)) {
545 n_ports--;
546 tmp_port_map &= ~(1 << i);
547 }
548 }
549
550 /* Whine if inconsistent. No need to update cap.
551 * port_map is used to determine number of ports.
552 */
553 if (n_ports || tmp_port_map)
4447d351 554 dev_printk(KERN_WARNING, &pdev->dev,
17199b18
TH
555 "nr_ports (%u) and implemented port map "
556 "(0x%x) don't match\n",
557 ahci_nr_ports(cap), port_map);
558 } else {
559 /* fabricate port_map from cap.nr_ports */
560 port_map = (1 << ahci_nr_ports(cap)) - 1;
561 }
562
d447df14
TH
563 /* record values to use during operation */
564 hpriv->cap = cap;
565 hpriv->port_map = port_map;
566}
567
568/**
569 * ahci_restore_initial_config - Restore initial config
4447d351 570 * @host: target ATA host
d447df14
TH
571 *
572 * Restore initial config stored by ahci_save_initial_config().
573 *
574 * LOCKING:
575 * None.
576 */
4447d351 577static void ahci_restore_initial_config(struct ata_host *host)
d447df14 578{
4447d351
TH
579 struct ahci_host_priv *hpriv = host->private_data;
580 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
581
d447df14
TH
582 writel(hpriv->saved_cap, mmio + HOST_CAP);
583 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
584 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
585}
586
1da177e4
LT
587static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
588{
589 unsigned int sc_reg;
590
591 switch (sc_reg_in) {
592 case SCR_STATUS: sc_reg = 0; break;
593 case SCR_CONTROL: sc_reg = 1; break;
594 case SCR_ERROR: sc_reg = 2; break;
595 case SCR_ACTIVE: sc_reg = 3; break;
596 default:
597 return 0xffffffffU;
598 }
599
0d5ff566 600 return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
1da177e4
LT
601}
602
603
604static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
605 u32 val)
606{
607 unsigned int sc_reg;
608
609 switch (sc_reg_in) {
610 case SCR_STATUS: sc_reg = 0; break;
611 case SCR_CONTROL: sc_reg = 1; break;
612 case SCR_ERROR: sc_reg = 2; break;
613 case SCR_ACTIVE: sc_reg = 3; break;
614 default:
615 return;
616 }
617
0d5ff566 618 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
1da177e4
LT
619}
620
4447d351 621static void ahci_start_engine(struct ata_port *ap)
7c76d1e8 622{
4447d351 623 void __iomem *port_mmio = ahci_port_base(ap);
7c76d1e8
TH
624 u32 tmp;
625
d8fcd116 626 /* start DMA */
9f592056 627 tmp = readl(port_mmio + PORT_CMD);
7c76d1e8
TH
628 tmp |= PORT_CMD_START;
629 writel(tmp, port_mmio + PORT_CMD);
630 readl(port_mmio + PORT_CMD); /* flush */
631}
632
4447d351 633static int ahci_stop_engine(struct ata_port *ap)
254950cd 634{
4447d351 635 void __iomem *port_mmio = ahci_port_base(ap);
254950cd
TH
636 u32 tmp;
637
638 tmp = readl(port_mmio + PORT_CMD);
639
d8fcd116 640 /* check if the HBA is idle */
254950cd
TH
641 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
642 return 0;
643
d8fcd116 644 /* setting HBA to idle */
254950cd
TH
645 tmp &= ~PORT_CMD_START;
646 writel(tmp, port_mmio + PORT_CMD);
647
d8fcd116 648 /* wait for engine to stop. This could be as long as 500 msec */
254950cd
TH
649 tmp = ata_wait_register(port_mmio + PORT_CMD,
650 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
d8fcd116 651 if (tmp & PORT_CMD_LIST_ON)
254950cd
TH
652 return -EIO;
653
654 return 0;
655}
656
4447d351 657static void ahci_start_fis_rx(struct ata_port *ap)
0be0aa98 658{
4447d351
TH
659 void __iomem *port_mmio = ahci_port_base(ap);
660 struct ahci_host_priv *hpriv = ap->host->private_data;
661 struct ahci_port_priv *pp = ap->private_data;
0be0aa98
TH
662 u32 tmp;
663
664 /* set FIS registers */
4447d351
TH
665 if (hpriv->cap & HOST_CAP_64)
666 writel((pp->cmd_slot_dma >> 16) >> 16,
667 port_mmio + PORT_LST_ADDR_HI);
668 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
0be0aa98 669
4447d351
TH
670 if (hpriv->cap & HOST_CAP_64)
671 writel((pp->rx_fis_dma >> 16) >> 16,
672 port_mmio + PORT_FIS_ADDR_HI);
673 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
0be0aa98
TH
674
675 /* enable FIS reception */
676 tmp = readl(port_mmio + PORT_CMD);
677 tmp |= PORT_CMD_FIS_RX;
678 writel(tmp, port_mmio + PORT_CMD);
679
680 /* flush */
681 readl(port_mmio + PORT_CMD);
682}
683
4447d351 684static int ahci_stop_fis_rx(struct ata_port *ap)
0be0aa98 685{
4447d351 686 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
687 u32 tmp;
688
689 /* disable FIS reception */
690 tmp = readl(port_mmio + PORT_CMD);
691 tmp &= ~PORT_CMD_FIS_RX;
692 writel(tmp, port_mmio + PORT_CMD);
693
694 /* wait for completion, spec says 500ms, give it 1000 */
695 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
696 PORT_CMD_FIS_ON, 10, 1000);
697 if (tmp & PORT_CMD_FIS_ON)
698 return -EBUSY;
699
700 return 0;
701}
702
4447d351 703static void ahci_power_up(struct ata_port *ap)
0be0aa98 704{
4447d351
TH
705 struct ahci_host_priv *hpriv = ap->host->private_data;
706 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
707 u32 cmd;
708
709 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
710
711 /* spin up device */
4447d351 712 if (hpriv->cap & HOST_CAP_SSS) {
0be0aa98
TH
713 cmd |= PORT_CMD_SPIN_UP;
714 writel(cmd, port_mmio + PORT_CMD);
715 }
716
717 /* wake up link */
718 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
719}
720
438ac6d5 721#ifdef CONFIG_PM
4447d351 722static void ahci_power_down(struct ata_port *ap)
0be0aa98 723{
4447d351
TH
724 struct ahci_host_priv *hpriv = ap->host->private_data;
725 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
726 u32 cmd, scontrol;
727
4447d351 728 if (!(hpriv->cap & HOST_CAP_SSS))
07c53dac 729 return;
0be0aa98 730
07c53dac
TH
731 /* put device into listen mode, first set PxSCTL.DET to 0 */
732 scontrol = readl(port_mmio + PORT_SCR_CTL);
733 scontrol &= ~0xf;
734 writel(scontrol, port_mmio + PORT_SCR_CTL);
0be0aa98 735
07c53dac
TH
736 /* then set PxCMD.SUD to 0 */
737 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
738 cmd &= ~PORT_CMD_SPIN_UP;
739 writel(cmd, port_mmio + PORT_CMD);
0be0aa98 740}
438ac6d5 741#endif
0be0aa98 742
4447d351 743static void ahci_init_port(struct ata_port *ap)
0be0aa98 744{
0be0aa98 745 /* enable FIS reception */
4447d351 746 ahci_start_fis_rx(ap);
0be0aa98
TH
747
748 /* enable DMA */
4447d351 749 ahci_start_engine(ap);
0be0aa98
TH
750}
751
4447d351 752static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
0be0aa98
TH
753{
754 int rc;
755
756 /* disable DMA */
4447d351 757 rc = ahci_stop_engine(ap);
0be0aa98
TH
758 if (rc) {
759 *emsg = "failed to stop engine";
760 return rc;
761 }
762
763 /* disable FIS reception */
4447d351 764 rc = ahci_stop_fis_rx(ap);
0be0aa98
TH
765 if (rc) {
766 *emsg = "failed stop FIS RX";
767 return rc;
768 }
769
0be0aa98
TH
770 return 0;
771}
772
4447d351 773static int ahci_reset_controller(struct ata_host *host)
d91542c1 774{
4447d351
TH
775 struct pci_dev *pdev = to_pci_dev(host->dev);
776 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
d447df14 777 u32 tmp;
d91542c1
TH
778
779 /* global controller reset */
780 tmp = readl(mmio + HOST_CTL);
781 if ((tmp & HOST_RESET) == 0) {
782 writel(tmp | HOST_RESET, mmio + HOST_CTL);
783 readl(mmio + HOST_CTL); /* flush */
784 }
785
786 /* reset must complete within 1 second, or
787 * the hardware should be considered fried.
788 */
789 ssleep(1);
790
791 tmp = readl(mmio + HOST_CTL);
792 if (tmp & HOST_RESET) {
4447d351 793 dev_printk(KERN_ERR, host->dev,
d91542c1
TH
794 "controller reset failed (0x%x)\n", tmp);
795 return -EIO;
796 }
797
98fa4b60 798 /* turn on AHCI mode */
d91542c1
TH
799 writel(HOST_AHCI_EN, mmio + HOST_CTL);
800 (void) readl(mmio + HOST_CTL); /* flush */
98fa4b60 801
d447df14 802 /* some registers might be cleared on reset. restore initial values */
4447d351 803 ahci_restore_initial_config(host);
d91542c1
TH
804
805 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
806 u16 tmp16;
807
808 /* configure PCS */
809 pci_read_config_word(pdev, 0x92, &tmp16);
810 tmp16 |= 0xf;
811 pci_write_config_word(pdev, 0x92, tmp16);
812 }
813
814 return 0;
815}
816
4447d351 817static void ahci_init_controller(struct ata_host *host)
d91542c1 818{
4447d351
TH
819 struct pci_dev *pdev = to_pci_dev(host->dev);
820 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
d91542c1
TH
821 int i, rc;
822 u32 tmp;
823
4447d351
TH
824 for (i = 0; i < host->n_ports; i++) {
825 struct ata_port *ap = host->ports[i];
826 void __iomem *port_mmio = ahci_port_base(ap);
d91542c1
TH
827 const char *emsg = NULL;
828
4447d351 829 if (ata_port_is_dummy(ap))
d91542c1 830 continue;
d91542c1
TH
831
832 /* make sure port is not active */
4447d351 833 rc = ahci_deinit_port(ap, &emsg);
d91542c1
TH
834 if (rc)
835 dev_printk(KERN_WARNING, &pdev->dev,
836 "%s (%d)\n", emsg, rc);
837
838 /* clear SError */
839 tmp = readl(port_mmio + PORT_SCR_ERR);
840 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
841 writel(tmp, port_mmio + PORT_SCR_ERR);
842
f4b5cc87 843 /* clear port IRQ */
d91542c1
TH
844 tmp = readl(port_mmio + PORT_IRQ_STAT);
845 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
846 if (tmp)
847 writel(tmp, port_mmio + PORT_IRQ_STAT);
848
849 writel(1 << i, mmio + HOST_IRQ_STAT);
d91542c1
TH
850 }
851
852 tmp = readl(mmio + HOST_CTL);
853 VPRINTK("HOST_CTL 0x%x\n", tmp);
854 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
855 tmp = readl(mmio + HOST_CTL);
856 VPRINTK("HOST_CTL 0x%x\n", tmp);
857}
858
422b7595 859static unsigned int ahci_dev_classify(struct ata_port *ap)
1da177e4 860{
4447d351 861 void __iomem *port_mmio = ahci_port_base(ap);
1da177e4 862 struct ata_taskfile tf;
422b7595
TH
863 u32 tmp;
864
865 tmp = readl(port_mmio + PORT_SIG);
866 tf.lbah = (tmp >> 24) & 0xff;
867 tf.lbam = (tmp >> 16) & 0xff;
868 tf.lbal = (tmp >> 8) & 0xff;
869 tf.nsect = (tmp) & 0xff;
870
871 return ata_dev_classify(&tf);
872}
873
12fad3f9
TH
874static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
875 u32 opts)
cc9278ed 876{
12fad3f9
TH
877 dma_addr_t cmd_tbl_dma;
878
879 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
880
881 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
882 pp->cmd_slot[tag].status = 0;
883 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
884 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
cc9278ed
TH
885}
886
bf2af2a2 887static int ahci_clo(struct ata_port *ap)
4658f79b 888{
0d5ff566 889 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
cca3974e 890 struct ahci_host_priv *hpriv = ap->host->private_data;
bf2af2a2
BJ
891 u32 tmp;
892
893 if (!(hpriv->cap & HOST_CAP_CLO))
894 return -EOPNOTSUPP;
895
896 tmp = readl(port_mmio + PORT_CMD);
897 tmp |= PORT_CMD_CLO;
898 writel(tmp, port_mmio + PORT_CMD);
899
900 tmp = ata_wait_register(port_mmio + PORT_CMD,
901 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
902 if (tmp & PORT_CMD_CLO)
903 return -EIO;
904
905 return 0;
906}
907
d4b2bab4
TH
908static int ahci_softreset(struct ata_port *ap, unsigned int *class,
909 unsigned long deadline)
bf2af2a2 910{
4658f79b 911 struct ahci_port_priv *pp = ap->private_data;
4447d351 912 void __iomem *port_mmio = ahci_port_base(ap);
4658f79b
TH
913 const u32 cmd_fis_len = 5; /* five dwords */
914 const char *reason = NULL;
915 struct ata_taskfile tf;
75fe1806 916 u32 tmp;
4658f79b
TH
917 u8 *fis;
918 int rc;
919
920 DPRINTK("ENTER\n");
921
81952c54 922 if (ata_port_offline(ap)) {
c2a65852
TH
923 DPRINTK("PHY reports no device\n");
924 *class = ATA_DEV_NONE;
925 return 0;
926 }
927
4658f79b 928 /* prepare for SRST (AHCI-1.1 10.4.1) */
4447d351 929 rc = ahci_stop_engine(ap);
4658f79b
TH
930 if (rc) {
931 reason = "failed to stop engine";
932 goto fail_restart;
933 }
934
935 /* check BUSY/DRQ, perform Command List Override if necessary */
1244a19c 936 if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
bf2af2a2 937 rc = ahci_clo(ap);
4658f79b 938
bf2af2a2
BJ
939 if (rc == -EOPNOTSUPP) {
940 reason = "port busy but CLO unavailable";
941 goto fail_restart;
942 } else if (rc) {
943 reason = "port busy but CLO failed";
4658f79b
TH
944 goto fail_restart;
945 }
946 }
947
948 /* restart engine */
4447d351 949 ahci_start_engine(ap);
4658f79b 950
3373efd8 951 ata_tf_init(ap->device, &tf);
4658f79b
TH
952 fis = pp->cmd_tbl;
953
954 /* issue the first D2H Register FIS */
12fad3f9
TH
955 ahci_fill_cmd_slot(pp, 0,
956 cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
4658f79b
TH
957
958 tf.ctl |= ATA_SRST;
959 ata_tf_to_fis(&tf, fis, 0);
960 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
961
962 writel(1, port_mmio + PORT_CMD_ISSUE);
4658f79b 963
75fe1806
TH
964 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
965 if (tmp & 0x1) {
4658f79b
TH
966 rc = -EIO;
967 reason = "1st FIS failed";
968 goto fail;
969 }
970
971 /* spec says at least 5us, but be generous and sleep for 1ms */
972 msleep(1);
973
974 /* issue the second D2H Register FIS */
12fad3f9 975 ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
4658f79b
TH
976
977 tf.ctl &= ~ATA_SRST;
978 ata_tf_to_fis(&tf, fis, 0);
979 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
980
981 writel(1, port_mmio + PORT_CMD_ISSUE);
982 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
983
984 /* spec mandates ">= 2ms" before checking status.
985 * We wait 150ms, because that was the magic delay used for
986 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
987 * between when the ATA command register is written, and then
988 * status is checked. Because waiting for "a while" before
989 * checking status is fine, post SRST, we perform this magic
990 * delay here as well.
991 */
992 msleep(150);
993
9b89391c
TH
994 rc = ata_wait_ready(ap, deadline);
995 /* link occupied, -ENODEV too is an error */
996 if (rc) {
997 reason = "device not ready";
998 goto fail;
4658f79b 999 }
9b89391c 1000 *class = ahci_dev_classify(ap);
4658f79b
TH
1001
1002 DPRINTK("EXIT, class=%u\n", *class);
1003 return 0;
1004
1005 fail_restart:
4447d351 1006 ahci_start_engine(ap);
4658f79b 1007 fail:
f15a1daf 1008 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
4658f79b
TH
1009 return rc;
1010}
1011
d4b2bab4
TH
1012static int ahci_hardreset(struct ata_port *ap, unsigned int *class,
1013 unsigned long deadline)
422b7595 1014{
4296971d
TH
1015 struct ahci_port_priv *pp = ap->private_data;
1016 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1017 struct ata_taskfile tf;
4bd00f6a
TH
1018 int rc;
1019
1020 DPRINTK("ENTER\n");
1da177e4 1021
4447d351 1022 ahci_stop_engine(ap);
4296971d
TH
1023
1024 /* clear D2H reception area to properly wait for D2H FIS */
1025 ata_tf_init(ap->device, &tf);
dfd7a3db 1026 tf.command = 0x80;
4296971d
TH
1027 ata_tf_to_fis(&tf, d2h_fis, 0);
1028
d4b2bab4 1029 rc = sata_std_hardreset(ap, class, deadline);
4296971d 1030
4447d351 1031 ahci_start_engine(ap);
1da177e4 1032
81952c54 1033 if (rc == 0 && ata_port_online(ap))
4bd00f6a
TH
1034 *class = ahci_dev_classify(ap);
1035 if (*class == ATA_DEV_UNKNOWN)
1036 *class = ATA_DEV_NONE;
1da177e4 1037
4bd00f6a
TH
1038 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1039 return rc;
1040}
1041
d4b2bab4
TH
1042static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class,
1043 unsigned long deadline)
ad616ffb 1044{
ad616ffb
TH
1045 int rc;
1046
1047 DPRINTK("ENTER\n");
1048
4447d351 1049 ahci_stop_engine(ap);
ad616ffb 1050
d4b2bab4
TH
1051 rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context),
1052 deadline);
ad616ffb
TH
1053
1054 /* vt8251 needs SError cleared for the port to operate */
1055 ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
1056
4447d351 1057 ahci_start_engine(ap);
ad616ffb
TH
1058
1059 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1060
1061 /* vt8251 doesn't clear BSY on signature FIS reception,
1062 * request follow-up softreset.
1063 */
1064 return rc ?: -EAGAIN;
1065}
1066
4bd00f6a
TH
1067static void ahci_postreset(struct ata_port *ap, unsigned int *class)
1068{
4447d351 1069 void __iomem *port_mmio = ahci_port_base(ap);
4bd00f6a
TH
1070 u32 new_tmp, tmp;
1071
1072 ata_std_postreset(ap, class);
02eaa666
JG
1073
1074 /* Make sure port's ATAPI bit is set appropriately */
1075 new_tmp = tmp = readl(port_mmio + PORT_CMD);
4bd00f6a 1076 if (*class == ATA_DEV_ATAPI)
02eaa666
JG
1077 new_tmp |= PORT_CMD_ATAPI;
1078 else
1079 new_tmp &= ~PORT_CMD_ATAPI;
1080 if (new_tmp != tmp) {
1081 writel(new_tmp, port_mmio + PORT_CMD);
1082 readl(port_mmio + PORT_CMD); /* flush */
1083 }
1da177e4
LT
1084}
1085
1086static u8 ahci_check_status(struct ata_port *ap)
1087{
0d5ff566 1088 void __iomem *mmio = ap->ioaddr.cmd_addr;
1da177e4
LT
1089
1090 return readl(mmio + PORT_TFDATA) & 0xFF;
1091}
1092
1da177e4
LT
1093static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1094{
1095 struct ahci_port_priv *pp = ap->private_data;
1096 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1097
1098 ata_tf_from_fis(d2h_fis, tf);
1099}
1100
12fad3f9 1101static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
1da177e4 1102{
cedc9a47
JG
1103 struct scatterlist *sg;
1104 struct ahci_sg *ahci_sg;
828d09de 1105 unsigned int n_sg = 0;
1da177e4
LT
1106
1107 VPRINTK("ENTER\n");
1108
1109 /*
1110 * Next, the S/G list.
1111 */
12fad3f9 1112 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
cedc9a47
JG
1113 ata_for_each_sg(sg, qc) {
1114 dma_addr_t addr = sg_dma_address(sg);
1115 u32 sg_len = sg_dma_len(sg);
1116
1117 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1118 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1119 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
828d09de 1120
cedc9a47 1121 ahci_sg++;
828d09de 1122 n_sg++;
1da177e4 1123 }
828d09de
JG
1124
1125 return n_sg;
1da177e4
LT
1126}
1127
1128static void ahci_qc_prep(struct ata_queued_cmd *qc)
1129{
a0ea7328
JG
1130 struct ata_port *ap = qc->ap;
1131 struct ahci_port_priv *pp = ap->private_data;
cc9278ed 1132 int is_atapi = is_atapi_taskfile(&qc->tf);
12fad3f9 1133 void *cmd_tbl;
1da177e4
LT
1134 u32 opts;
1135 const u32 cmd_fis_len = 5; /* five dwords */
828d09de 1136 unsigned int n_elem;
1da177e4 1137
1da177e4
LT
1138 /*
1139 * Fill in command table information. First, the header,
1140 * a SATA Register - Host to Device command FIS.
1141 */
12fad3f9
TH
1142 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1143
1144 ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
cc9278ed 1145 if (is_atapi) {
12fad3f9
TH
1146 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1147 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
a0ea7328 1148 }
1da177e4 1149
cc9278ed
TH
1150 n_elem = 0;
1151 if (qc->flags & ATA_QCFLAG_DMAMAP)
12fad3f9 1152 n_elem = ahci_fill_sg(qc, cmd_tbl);
1da177e4 1153
cc9278ed
TH
1154 /*
1155 * Fill in command slot information.
1156 */
1157 opts = cmd_fis_len | n_elem << 16;
1158 if (qc->tf.flags & ATA_TFLAG_WRITE)
1159 opts |= AHCI_CMD_WRITE;
1160 if (is_atapi)
4b10e559 1161 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
828d09de 1162
12fad3f9 1163 ahci_fill_cmd_slot(pp, qc->tag, opts);
1da177e4
LT
1164}
1165
78cd52d0 1166static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
1da177e4 1167{
78cd52d0
TH
1168 struct ahci_port_priv *pp = ap->private_data;
1169 struct ata_eh_info *ehi = &ap->eh_info;
1170 unsigned int err_mask = 0, action = 0;
1171 struct ata_queued_cmd *qc;
1172 u32 serror;
1da177e4 1173
78cd52d0 1174 ata_ehi_clear_desc(ehi);
1da177e4 1175
78cd52d0
TH
1176 /* AHCI needs SError cleared; otherwise, it might lock up */
1177 serror = ahci_scr_read(ap, SCR_ERROR);
1178 ahci_scr_write(ap, SCR_ERROR, serror);
1da177e4 1179
78cd52d0
TH
1180 /* analyze @irq_stat */
1181 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
1182
41669553
TH
1183 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1184 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1185 irq_stat &= ~PORT_IRQ_IF_ERR;
1186
55a61604 1187 if (irq_stat & PORT_IRQ_TF_ERR) {
78cd52d0 1188 err_mask |= AC_ERR_DEV;
55a61604
CH
1189 if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
1190 serror &= ~SERR_INTERNAL;
1191 }
78cd52d0
TH
1192
1193 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1194 err_mask |= AC_ERR_HOST_BUS;
1195 action |= ATA_EH_SOFTRESET;
1da177e4
LT
1196 }
1197
78cd52d0
TH
1198 if (irq_stat & PORT_IRQ_IF_ERR) {
1199 err_mask |= AC_ERR_ATA_BUS;
1200 action |= ATA_EH_SOFTRESET;
1201 ata_ehi_push_desc(ehi, ", interface fatal error");
1202 }
1da177e4 1203
78cd52d0 1204 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
4296971d 1205 ata_ehi_hotplugged(ehi);
78cd52d0
TH
1206 ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
1207 "connection status changed" : "PHY RDY changed");
1208 }
1209
1210 if (irq_stat & PORT_IRQ_UNK_FIS) {
1211 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
1da177e4 1212
78cd52d0
TH
1213 err_mask |= AC_ERR_HSM;
1214 action |= ATA_EH_SOFTRESET;
1215 ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
1216 unk[0], unk[1], unk[2], unk[3]);
1217 }
1da177e4 1218
78cd52d0
TH
1219 /* okay, let's hand over to EH */
1220 ehi->serror |= serror;
1221 ehi->action |= action;
b8f6153e 1222
1da177e4 1223 qc = ata_qc_from_tag(ap, ap->active_tag);
78cd52d0
TH
1224 if (qc)
1225 qc->err_mask |= err_mask;
1226 else
1227 ehi->err_mask |= err_mask;
a72ec4ce 1228
78cd52d0
TH
1229 if (irq_stat & PORT_IRQ_FREEZE)
1230 ata_port_freeze(ap);
1231 else
1232 ata_port_abort(ap);
1da177e4
LT
1233}
1234
78cd52d0 1235static void ahci_host_intr(struct ata_port *ap)
1da177e4 1236{
4447d351 1237 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
12fad3f9 1238 struct ata_eh_info *ehi = &ap->eh_info;
0291f95f 1239 struct ahci_port_priv *pp = ap->private_data;
12fad3f9 1240 u32 status, qc_active;
0291f95f 1241 int rc, known_irq = 0;
1da177e4
LT
1242
1243 status = readl(port_mmio + PORT_IRQ_STAT);
1244 writel(status, port_mmio + PORT_IRQ_STAT);
1245
78cd52d0
TH
1246 if (unlikely(status & PORT_IRQ_ERROR)) {
1247 ahci_error_intr(ap, status);
1248 return;
1da177e4
LT
1249 }
1250
12fad3f9
TH
1251 if (ap->sactive)
1252 qc_active = readl(port_mmio + PORT_SCR_ACT);
1253 else
1254 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1255
1256 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1257 if (rc > 0)
1258 return;
1259 if (rc < 0) {
1260 ehi->err_mask |= AC_ERR_HSM;
1261 ehi->action |= ATA_EH_SOFTRESET;
1262 ata_port_freeze(ap);
1263 return;
1da177e4
LT
1264 }
1265
2a3917a8
TH
1266 /* hmmm... a spurious interupt */
1267
0291f95f
TH
1268 /* if !NCQ, ignore. No modern ATA device has broken HSM
1269 * implementation for non-NCQ commands.
1270 */
1271 if (!ap->sactive)
12fad3f9
TH
1272 return;
1273
0291f95f
TH
1274 if (status & PORT_IRQ_D2H_REG_FIS) {
1275 if (!pp->ncq_saw_d2h)
1276 ata_port_printk(ap, KERN_INFO,
1277 "D2H reg with I during NCQ, "
1278 "this message won't be printed again\n");
1279 pp->ncq_saw_d2h = 1;
1280 known_irq = 1;
1281 }
1282
1283 if (status & PORT_IRQ_DMAS_FIS) {
1284 if (!pp->ncq_saw_dmas)
1285 ata_port_printk(ap, KERN_INFO,
1286 "DMAS FIS during NCQ, "
1287 "this message won't be printed again\n");
1288 pp->ncq_saw_dmas = 1;
1289 known_irq = 1;
1290 }
1291
a2bbd0c9 1292 if (status & PORT_IRQ_SDB_FIS) {
04d4f7a1 1293 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
0291f95f 1294
afb2d552
TH
1295 if (le32_to_cpu(f[1])) {
1296 /* SDB FIS containing spurious completions
1297 * might be dangerous, whine and fail commands
1298 * with HSM violation. EH will turn off NCQ
1299 * after several such failures.
1300 */
1301 ata_ehi_push_desc(ehi,
1302 "spurious completions during NCQ "
1303 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1304 readl(port_mmio + PORT_CMD_ISSUE),
1305 readl(port_mmio + PORT_SCR_ACT),
1306 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1307 ehi->err_mask |= AC_ERR_HSM;
1308 ehi->action |= ATA_EH_SOFTRESET;
1309 ata_port_freeze(ap);
1310 } else {
1311 if (!pp->ncq_saw_sdb)
1312 ata_port_printk(ap, KERN_INFO,
1313 "spurious SDB FIS %08x:%08x during NCQ, "
1314 "this message won't be printed again\n",
1315 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1316 pp->ncq_saw_sdb = 1;
1317 }
0291f95f
TH
1318 known_irq = 1;
1319 }
2a3917a8 1320
0291f95f 1321 if (!known_irq)
78cd52d0 1322 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
0291f95f 1323 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
12fad3f9 1324 status, ap->active_tag, ap->sactive);
1da177e4
LT
1325}
1326
1327static void ahci_irq_clear(struct ata_port *ap)
1328{
1329 /* TODO */
1330}
1331
7d12e780 1332static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
1da177e4 1333{
cca3974e 1334 struct ata_host *host = dev_instance;
1da177e4
LT
1335 struct ahci_host_priv *hpriv;
1336 unsigned int i, handled = 0;
ea6ba10b 1337 void __iomem *mmio;
1da177e4
LT
1338 u32 irq_stat, irq_ack = 0;
1339
1340 VPRINTK("ENTER\n");
1341
cca3974e 1342 hpriv = host->private_data;
0d5ff566 1343 mmio = host->iomap[AHCI_PCI_BAR];
1da177e4
LT
1344
1345 /* sigh. 0xffffffff is a valid return from h/w */
1346 irq_stat = readl(mmio + HOST_IRQ_STAT);
1347 irq_stat &= hpriv->port_map;
1348 if (!irq_stat)
1349 return IRQ_NONE;
1350
cca3974e 1351 spin_lock(&host->lock);
1da177e4 1352
cca3974e 1353 for (i = 0; i < host->n_ports; i++) {
1da177e4 1354 struct ata_port *ap;
1da177e4 1355
67846b30
JG
1356 if (!(irq_stat & (1 << i)))
1357 continue;
1358
cca3974e 1359 ap = host->ports[i];
67846b30 1360 if (ap) {
78cd52d0 1361 ahci_host_intr(ap);
67846b30
JG
1362 VPRINTK("port %u\n", i);
1363 } else {
1364 VPRINTK("port %u (no irq)\n", i);
6971ed1f 1365 if (ata_ratelimit())
cca3974e 1366 dev_printk(KERN_WARNING, host->dev,
a9524a76 1367 "interrupt on disabled port %u\n", i);
1da177e4 1368 }
67846b30
JG
1369
1370 irq_ack |= (1 << i);
1da177e4
LT
1371 }
1372
1373 if (irq_ack) {
1374 writel(irq_ack, mmio + HOST_IRQ_STAT);
1375 handled = 1;
1376 }
1377
cca3974e 1378 spin_unlock(&host->lock);
1da177e4
LT
1379
1380 VPRINTK("EXIT\n");
1381
1382 return IRQ_RETVAL(handled);
1383}
1384
9a3d9eb0 1385static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
1da177e4
LT
1386{
1387 struct ata_port *ap = qc->ap;
4447d351 1388 void __iomem *port_mmio = ahci_port_base(ap);
1da177e4 1389
12fad3f9
TH
1390 if (qc->tf.protocol == ATA_PROT_NCQ)
1391 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1392 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
1da177e4
LT
1393 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1394
1395 return 0;
1396}
1397
78cd52d0
TH
1398static void ahci_freeze(struct ata_port *ap)
1399{
4447d351 1400 void __iomem *port_mmio = ahci_port_base(ap);
78cd52d0
TH
1401
1402 /* turn IRQ off */
1403 writel(0, port_mmio + PORT_IRQ_MASK);
1404}
1405
1406static void ahci_thaw(struct ata_port *ap)
1407{
0d5ff566 1408 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
4447d351 1409 void __iomem *port_mmio = ahci_port_base(ap);
78cd52d0
TH
1410 u32 tmp;
1411
1412 /* clear IRQ */
1413 tmp = readl(port_mmio + PORT_IRQ_STAT);
1414 writel(tmp, port_mmio + PORT_IRQ_STAT);
a718728f 1415 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
78cd52d0
TH
1416
1417 /* turn IRQ back on */
1418 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1419}
1420
1421static void ahci_error_handler(struct ata_port *ap)
1422{
b51e9e5d 1423 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
78cd52d0 1424 /* restart engine */
4447d351
TH
1425 ahci_stop_engine(ap);
1426 ahci_start_engine(ap);
78cd52d0
TH
1427 }
1428
1429 /* perform recovery */
4aeb0e32 1430 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
f5914a46 1431 ahci_postreset);
78cd52d0
TH
1432}
1433
ad616ffb
TH
1434static void ahci_vt8251_error_handler(struct ata_port *ap)
1435{
ad616ffb
TH
1436 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1437 /* restart engine */
4447d351
TH
1438 ahci_stop_engine(ap);
1439 ahci_start_engine(ap);
ad616ffb
TH
1440 }
1441
1442 /* perform recovery */
1443 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1444 ahci_postreset);
1445}
1446
78cd52d0
TH
1447static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1448{
1449 struct ata_port *ap = qc->ap;
1450
a51d644a 1451 if (qc->flags & ATA_QCFLAG_FAILED) {
78cd52d0 1452 /* make DMA engine forget about the failed command */
4447d351
TH
1453 ahci_stop_engine(ap);
1454 ahci_start_engine(ap);
78cd52d0
TH
1455 }
1456}
1457
438ac6d5 1458#ifdef CONFIG_PM
c1332875
TH
1459static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1460{
c1332875
TH
1461 const char *emsg = NULL;
1462 int rc;
1463
4447d351 1464 rc = ahci_deinit_port(ap, &emsg);
8e16f941 1465 if (rc == 0)
4447d351 1466 ahci_power_down(ap);
8e16f941 1467 else {
c1332875 1468 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
4447d351 1469 ahci_init_port(ap);
c1332875
TH
1470 }
1471
1472 return rc;
1473}
1474
1475static int ahci_port_resume(struct ata_port *ap)
1476{
4447d351
TH
1477 ahci_power_up(ap);
1478 ahci_init_port(ap);
c1332875
TH
1479
1480 return 0;
1481}
1482
1483static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1484{
cca3974e 1485 struct ata_host *host = dev_get_drvdata(&pdev->dev);
0d5ff566 1486 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
c1332875
TH
1487 u32 ctl;
1488
1489 if (mesg.event == PM_EVENT_SUSPEND) {
1490 /* AHCI spec rev1.1 section 8.3.3:
1491 * Software must disable interrupts prior to requesting a
1492 * transition of the HBA to D3 state.
1493 */
1494 ctl = readl(mmio + HOST_CTL);
1495 ctl &= ~HOST_IRQ_EN;
1496 writel(ctl, mmio + HOST_CTL);
1497 readl(mmio + HOST_CTL); /* flush */
1498 }
1499
1500 return ata_pci_device_suspend(pdev, mesg);
1501}
1502
1503static int ahci_pci_device_resume(struct pci_dev *pdev)
1504{
cca3974e 1505 struct ata_host *host = dev_get_drvdata(&pdev->dev);
c1332875
TH
1506 int rc;
1507
553c4aa6
TH
1508 rc = ata_pci_device_do_resume(pdev);
1509 if (rc)
1510 return rc;
c1332875
TH
1511
1512 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
4447d351 1513 rc = ahci_reset_controller(host);
c1332875
TH
1514 if (rc)
1515 return rc;
1516
4447d351 1517 ahci_init_controller(host);
c1332875
TH
1518 }
1519
cca3974e 1520 ata_host_resume(host);
c1332875
TH
1521
1522 return 0;
1523}
438ac6d5 1524#endif
c1332875 1525
254950cd
TH
1526static int ahci_port_start(struct ata_port *ap)
1527{
cca3974e 1528 struct device *dev = ap->host->dev;
254950cd 1529 struct ahci_port_priv *pp;
254950cd
TH
1530 void *mem;
1531 dma_addr_t mem_dma;
1532 int rc;
1533
24dc5f33 1534 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
254950cd
TH
1535 if (!pp)
1536 return -ENOMEM;
254950cd
TH
1537
1538 rc = ata_pad_alloc(ap, dev);
24dc5f33 1539 if (rc)
254950cd 1540 return rc;
254950cd 1541
24dc5f33
TH
1542 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1543 GFP_KERNEL);
1544 if (!mem)
254950cd 1545 return -ENOMEM;
254950cd
TH
1546 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1547
1548 /*
1549 * First item in chunk of DMA memory: 32-slot command table,
1550 * 32 bytes each in size
1551 */
1552 pp->cmd_slot = mem;
1553 pp->cmd_slot_dma = mem_dma;
1554
1555 mem += AHCI_CMD_SLOT_SZ;
1556 mem_dma += AHCI_CMD_SLOT_SZ;
1557
1558 /*
1559 * Second item: Received-FIS area
1560 */
1561 pp->rx_fis = mem;
1562 pp->rx_fis_dma = mem_dma;
1563
1564 mem += AHCI_RX_FIS_SZ;
1565 mem_dma += AHCI_RX_FIS_SZ;
1566
1567 /*
1568 * Third item: data area for storing a single command
1569 * and its scatter-gather table
1570 */
1571 pp->cmd_tbl = mem;
1572 pp->cmd_tbl_dma = mem_dma;
1573
1574 ap->private_data = pp;
1575
8e16f941 1576 /* power up port */
4447d351 1577 ahci_power_up(ap);
8e16f941 1578
0be0aa98 1579 /* initialize port */
4447d351 1580 ahci_init_port(ap);
254950cd
TH
1581
1582 return 0;
1583}
1584
1585static void ahci_port_stop(struct ata_port *ap)
1586{
0be0aa98
TH
1587 const char *emsg = NULL;
1588 int rc;
254950cd 1589
0be0aa98 1590 /* de-initialize port */
4447d351 1591 rc = ahci_deinit_port(ap, &emsg);
0be0aa98
TH
1592 if (rc)
1593 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
254950cd
TH
1594}
1595
4447d351 1596static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
1da177e4 1597{
1da177e4 1598 int rc;
1da177e4 1599
1da177e4
LT
1600 if (using_dac &&
1601 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1602 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1603 if (rc) {
1604 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1605 if (rc) {
a9524a76
JG
1606 dev_printk(KERN_ERR, &pdev->dev,
1607 "64-bit DMA enable failed\n");
1da177e4
LT
1608 return rc;
1609 }
1610 }
1da177e4
LT
1611 } else {
1612 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1613 if (rc) {
a9524a76
JG
1614 dev_printk(KERN_ERR, &pdev->dev,
1615 "32-bit DMA enable failed\n");
1da177e4
LT
1616 return rc;
1617 }
1618 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1619 if (rc) {
a9524a76
JG
1620 dev_printk(KERN_ERR, &pdev->dev,
1621 "32-bit consistent DMA enable failed\n");
1da177e4
LT
1622 return rc;
1623 }
1624 }
1da177e4
LT
1625 return 0;
1626}
1627
4447d351 1628static void ahci_print_info(struct ata_host *host)
1da177e4 1629{
4447d351
TH
1630 struct ahci_host_priv *hpriv = host->private_data;
1631 struct pci_dev *pdev = to_pci_dev(host->dev);
1632 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1da177e4
LT
1633 u32 vers, cap, impl, speed;
1634 const char *speed_s;
1635 u16 cc;
1636 const char *scc_s;
1637
1638 vers = readl(mmio + HOST_VERSION);
1639 cap = hpriv->cap;
1640 impl = hpriv->port_map;
1641
1642 speed = (cap >> 20) & 0xf;
1643 if (speed == 1)
1644 speed_s = "1.5";
1645 else if (speed == 2)
1646 speed_s = "3";
1647 else
1648 speed_s = "?";
1649
1650 pci_read_config_word(pdev, 0x0a, &cc);
c9f89475 1651 if (cc == PCI_CLASS_STORAGE_IDE)
1da177e4 1652 scc_s = "IDE";
c9f89475 1653 else if (cc == PCI_CLASS_STORAGE_SATA)
1da177e4 1654 scc_s = "SATA";
c9f89475 1655 else if (cc == PCI_CLASS_STORAGE_RAID)
1da177e4
LT
1656 scc_s = "RAID";
1657 else
1658 scc_s = "unknown";
1659
a9524a76
JG
1660 dev_printk(KERN_INFO, &pdev->dev,
1661 "AHCI %02x%02x.%02x%02x "
1da177e4
LT
1662 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1663 ,
1da177e4
LT
1664
1665 (vers >> 24) & 0xff,
1666 (vers >> 16) & 0xff,
1667 (vers >> 8) & 0xff,
1668 vers & 0xff,
1669
1670 ((cap >> 8) & 0x1f) + 1,
1671 (cap & 0x1f) + 1,
1672 speed_s,
1673 impl,
1674 scc_s);
1675
a9524a76
JG
1676 dev_printk(KERN_INFO, &pdev->dev,
1677 "flags: "
1da177e4
LT
1678 "%s%s%s%s%s%s"
1679 "%s%s%s%s%s%s%s\n"
1680 ,
1da177e4
LT
1681
1682 cap & (1 << 31) ? "64bit " : "",
1683 cap & (1 << 30) ? "ncq " : "",
1684 cap & (1 << 28) ? "ilck " : "",
1685 cap & (1 << 27) ? "stag " : "",
1686 cap & (1 << 26) ? "pm " : "",
1687 cap & (1 << 25) ? "led " : "",
1688
1689 cap & (1 << 24) ? "clo " : "",
1690 cap & (1 << 19) ? "nz " : "",
1691 cap & (1 << 18) ? "only " : "",
1692 cap & (1 << 17) ? "pmp " : "",
1693 cap & (1 << 15) ? "pio " : "",
1694 cap & (1 << 14) ? "slum " : "",
1695 cap & (1 << 13) ? "part " : ""
1696 );
1697}
1698
24dc5f33 1699static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1da177e4
LT
1700{
1701 static int printed_version;
4447d351
TH
1702 struct ata_port_info pi = ahci_port_info[ent->driver_data];
1703 const struct ata_port_info *ppi[] = { &pi, NULL };
24dc5f33 1704 struct device *dev = &pdev->dev;
1da177e4 1705 struct ahci_host_priv *hpriv;
4447d351
TH
1706 struct ata_host *host;
1707 int i, rc;
1da177e4
LT
1708
1709 VPRINTK("ENTER\n");
1710
12fad3f9
TH
1711 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1712
1da177e4 1713 if (!printed_version++)
a9524a76 1714 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1da177e4 1715
4447d351 1716 /* acquire resources */
24dc5f33 1717 rc = pcim_enable_device(pdev);
1da177e4
LT
1718 if (rc)
1719 return rc;
1720
0d5ff566
TH
1721 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1722 if (rc == -EBUSY)
24dc5f33 1723 pcim_pin_device(pdev);
0d5ff566 1724 if (rc)
24dc5f33 1725 return rc;
1da177e4 1726
24dc5f33 1727 if (pci_enable_msi(pdev))
907f4678 1728 pci_intx(pdev, 1);
1da177e4 1729
24dc5f33
TH
1730 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1731 if (!hpriv)
1732 return -ENOMEM;
1da177e4 1733
4447d351
TH
1734 /* save initial config */
1735 ahci_save_initial_config(pdev, &pi, hpriv);
1da177e4 1736
4447d351
TH
1737 /* prepare host */
1738 if (!(pi.flags & AHCI_FLAG_NO_NCQ) && (hpriv->cap & HOST_CAP_NCQ))
1739 pi.flags |= ATA_FLAG_NCQ;
1da177e4 1740
4447d351
TH
1741 host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
1742 if (!host)
1743 return -ENOMEM;
1744 host->iomap = pcim_iomap_table(pdev);
1745 host->private_data = hpriv;
1746
1747 for (i = 0; i < host->n_ports; i++) {
1748 if (hpriv->port_map & (1 << i)) {
1749 struct ata_port *ap = host->ports[i];
1750 void __iomem *port_mmio = ahci_port_base(ap);
1751
1752 ap->ioaddr.cmd_addr = port_mmio;
1753 ap->ioaddr.scr_addr = port_mmio + PORT_SCR;
1754 } else
1755 host->ports[i]->ops = &ata_dummy_port_ops;
1756 }
d447df14 1757
4447d351
TH
1758 /* initialize adapter */
1759 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
1da177e4 1760 if (rc)
24dc5f33 1761 return rc;
1da177e4 1762
4447d351
TH
1763 rc = ahci_reset_controller(host);
1764 if (rc)
1765 return rc;
1da177e4 1766
4447d351
TH
1767 ahci_init_controller(host);
1768 ahci_print_info(host);
1da177e4 1769
4447d351
TH
1770 pci_set_master(pdev);
1771 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1772 &ahci_sht);
907f4678 1773}
1da177e4
LT
1774
1775static int __init ahci_init(void)
1776{
b7887196 1777 return pci_register_driver(&ahci_pci_driver);
1da177e4
LT
1778}
1779
1da177e4
LT
1780static void __exit ahci_exit(void)
1781{
1782 pci_unregister_driver(&ahci_pci_driver);
1783}
1784
1785
1786MODULE_AUTHOR("Jeff Garzik");
1787MODULE_DESCRIPTION("AHCI SATA low-level driver");
1788MODULE_LICENSE("GPL");
1789MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
6885433c 1790MODULE_VERSION(DRV_VERSION);
1da177e4
LT
1791
1792module_init(ahci_init);
1793module_exit(ahci_exit);
This page took 0.381694 seconds and 5 git commands to generate.