Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * ahci.c - AHCI SATA support | |
3 | * | |
af36d7f0 JG |
4 | * Maintained by: Jeff Garzik <jgarzik@pobox.com> |
5 | * Please ALWAYS copy linux-ide@vger.kernel.org | |
6 | * on emails. | |
7 | * | |
8 | * Copyright 2004-2005 Red Hat, Inc. | |
9 | * | |
10 | * | |
11 | * This program is free software; you can redistribute it and/or modify | |
12 | * it under the terms of the GNU General Public License as published by | |
13 | * the Free Software Foundation; either version 2, or (at your option) | |
14 | * any later version. | |
15 | * | |
16 | * This program is distributed in the hope that it will be useful, | |
17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
19 | * GNU General Public License for more details. | |
20 | * | |
21 | * You should have received a copy of the GNU General Public License | |
22 | * along with this program; see the file COPYING. If not, write to | |
23 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | |
24 | * | |
25 | * | |
26 | * libata documentation is available via 'make {ps|pdf}docs', | |
27 | * as Documentation/DocBook/libata.* | |
28 | * | |
29 | * AHCI hardware documentation: | |
1da177e4 | 30 | * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf |
af36d7f0 | 31 | * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf |
1da177e4 LT |
32 | * |
33 | */ | |
34 | ||
35 | #include <linux/kernel.h> | |
36 | #include <linux/module.h> | |
37 | #include <linux/pci.h> | |
38 | #include <linux/init.h> | |
39 | #include <linux/blkdev.h> | |
40 | #include <linux/delay.h> | |
41 | #include <linux/interrupt.h> | |
87507cfd | 42 | #include <linux/dma-mapping.h> |
a9524a76 | 43 | #include <linux/device.h> |
edc93052 | 44 | #include <linux/dmi.h> |
1da177e4 | 45 | #include <scsi/scsi_host.h> |
193515d5 | 46 | #include <scsi/scsi_cmnd.h> |
1da177e4 | 47 | #include <linux/libata.h> |
1da177e4 LT |
48 | |
49 | #define DRV_NAME "ahci" | |
7d50b60b | 50 | #define DRV_VERSION "3.0" |
1da177e4 LT |
51 | |
52 | ||
53 | enum { | |
54 | AHCI_PCI_BAR = 5, | |
648a88be | 55 | AHCI_MAX_PORTS = 32, |
1da177e4 LT |
56 | AHCI_MAX_SG = 168, /* hardware max is 64K */ |
57 | AHCI_DMA_BOUNDARY = 0xffffffff, | |
be5d8218 | 58 | AHCI_USE_CLUSTERING = 1, |
12fad3f9 | 59 | AHCI_MAX_CMDS = 32, |
dd410ff1 | 60 | AHCI_CMD_SZ = 32, |
12fad3f9 | 61 | AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ, |
1da177e4 | 62 | AHCI_RX_FIS_SZ = 256, |
a0ea7328 | 63 | AHCI_CMD_TBL_CDB = 0x40, |
dd410ff1 TH |
64 | AHCI_CMD_TBL_HDR_SZ = 0x80, |
65 | AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16), | |
66 | AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS, | |
67 | AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ + | |
1da177e4 LT |
68 | AHCI_RX_FIS_SZ, |
69 | AHCI_IRQ_ON_SG = (1 << 31), | |
70 | AHCI_CMD_ATAPI = (1 << 5), | |
71 | AHCI_CMD_WRITE = (1 << 6), | |
4b10e559 | 72 | AHCI_CMD_PREFETCH = (1 << 7), |
22b49985 TH |
73 | AHCI_CMD_RESET = (1 << 8), |
74 | AHCI_CMD_CLR_BUSY = (1 << 10), | |
1da177e4 LT |
75 | |
76 | RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */ | |
0291f95f | 77 | RX_FIS_SDB = 0x58, /* offset of SDB FIS data */ |
78cd52d0 | 78 | RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */ |
1da177e4 LT |
79 | |
80 | board_ahci = 0, | |
7a234aff TH |
81 | board_ahci_vt8251 = 1, |
82 | board_ahci_ign_iferr = 2, | |
83 | board_ahci_sb600 = 3, | |
84 | board_ahci_mv = 4, | |
1da177e4 LT |
85 | |
86 | /* global controller registers */ | |
87 | HOST_CAP = 0x00, /* host capabilities */ | |
88 | HOST_CTL = 0x04, /* global host control */ | |
89 | HOST_IRQ_STAT = 0x08, /* interrupt status */ | |
90 | HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */ | |
91 | HOST_VERSION = 0x10, /* AHCI spec. version compliancy */ | |
92 | ||
93 | /* HOST_CTL bits */ | |
94 | HOST_RESET = (1 << 0), /* reset controller; self-clear */ | |
95 | HOST_IRQ_EN = (1 << 1), /* global IRQ enable */ | |
96 | HOST_AHCI_EN = (1 << 31), /* AHCI enabled */ | |
97 | ||
98 | /* HOST_CAP bits */ | |
0be0aa98 | 99 | HOST_CAP_SSC = (1 << 14), /* Slumber capable */ |
7d50b60b | 100 | HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */ |
22b49985 | 101 | HOST_CAP_CLO = (1 << 24), /* Command List Override support */ |
0be0aa98 | 102 | HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */ |
203ef6c4 | 103 | HOST_CAP_SNTF = (1 << 29), /* SNotification register */ |
979db803 | 104 | HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */ |
dd410ff1 | 105 | HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */ |
1da177e4 LT |
106 | |
107 | /* registers for each SATA port */ | |
108 | PORT_LST_ADDR = 0x00, /* command list DMA addr */ | |
109 | PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */ | |
110 | PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */ | |
111 | PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */ | |
112 | PORT_IRQ_STAT = 0x10, /* interrupt status */ | |
113 | PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */ | |
114 | PORT_CMD = 0x18, /* port command */ | |
115 | PORT_TFDATA = 0x20, /* taskfile data */ | |
116 | PORT_SIG = 0x24, /* device TF signature */ | |
117 | PORT_CMD_ISSUE = 0x38, /* command issue */ | |
1da177e4 LT |
118 | PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */ |
119 | PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */ | |
120 | PORT_SCR_ERR = 0x30, /* SATA phy register: SError */ | |
121 | PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */ | |
203ef6c4 | 122 | PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */ |
1da177e4 LT |
123 | |
124 | /* PORT_IRQ_{STAT,MASK} bits */ | |
125 | PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */ | |
126 | PORT_IRQ_TF_ERR = (1 << 30), /* task file error */ | |
127 | PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */ | |
128 | PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */ | |
129 | PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */ | |
130 | PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */ | |
131 | PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */ | |
132 | PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */ | |
133 | ||
134 | PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */ | |
135 | PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */ | |
136 | PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */ | |
137 | PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */ | |
138 | PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */ | |
139 | PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */ | |
140 | PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */ | |
141 | PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */ | |
142 | PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */ | |
143 | ||
78cd52d0 TH |
144 | PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR | |
145 | PORT_IRQ_IF_ERR | | |
146 | PORT_IRQ_CONNECT | | |
4296971d | 147 | PORT_IRQ_PHYRDY | |
7d50b60b TH |
148 | PORT_IRQ_UNK_FIS | |
149 | PORT_IRQ_BAD_PMP, | |
78cd52d0 TH |
150 | PORT_IRQ_ERROR = PORT_IRQ_FREEZE | |
151 | PORT_IRQ_TF_ERR | | |
152 | PORT_IRQ_HBUS_DATA_ERR, | |
153 | DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE | | |
154 | PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS | | |
155 | PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS, | |
1da177e4 LT |
156 | |
157 | /* PORT_CMD bits */ | |
02eaa666 | 158 | PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */ |
7d50b60b | 159 | PORT_CMD_PMP = (1 << 17), /* PMP attached */ |
1da177e4 LT |
160 | PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */ |
161 | PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */ | |
162 | PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */ | |
22b49985 | 163 | PORT_CMD_CLO = (1 << 3), /* Command list override */ |
1da177e4 LT |
164 | PORT_CMD_POWER_ON = (1 << 2), /* Power up device */ |
165 | PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */ | |
166 | PORT_CMD_START = (1 << 0), /* Enable port DMA engine */ | |
167 | ||
0be0aa98 | 168 | PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */ |
1da177e4 LT |
169 | PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */ |
170 | PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */ | |
171 | PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */ | |
4b0060f4 | 172 | |
417a1a6d TH |
173 | /* hpriv->flags bits */ |
174 | AHCI_HFLAG_NO_NCQ = (1 << 0), | |
175 | AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */ | |
176 | AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */ | |
177 | AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */ | |
178 | AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */ | |
179 | AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */ | |
6949b914 | 180 | AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */ |
417a1a6d | 181 | |
bf2af2a2 | 182 | /* ap->flags bits */ |
417a1a6d | 183 | AHCI_FLAG_NO_HOTPLUG = (1 << 24), /* ignore PxSERR.DIAG.N */ |
1188c0d8 TH |
184 | |
185 | AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | | |
186 | ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA | | |
854c73a2 | 187 | ATA_FLAG_ACPI_SATA | ATA_FLAG_AN, |
0c88758b | 188 | AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY, |
1da177e4 LT |
189 | }; |
190 | ||
191 | struct ahci_cmd_hdr { | |
192 | u32 opts; | |
193 | u32 status; | |
194 | u32 tbl_addr; | |
195 | u32 tbl_addr_hi; | |
196 | u32 reserved[4]; | |
197 | }; | |
198 | ||
199 | struct ahci_sg { | |
200 | u32 addr; | |
201 | u32 addr_hi; | |
202 | u32 reserved; | |
203 | u32 flags_size; | |
204 | }; | |
205 | ||
206 | struct ahci_host_priv { | |
417a1a6d | 207 | unsigned int flags; /* AHCI_HFLAG_* */ |
d447df14 TH |
208 | u32 cap; /* cap to use */ |
209 | u32 port_map; /* port map to use */ | |
210 | u32 saved_cap; /* saved initial cap */ | |
211 | u32 saved_port_map; /* saved initial port_map */ | |
1da177e4 LT |
212 | }; |
213 | ||
214 | struct ahci_port_priv { | |
7d50b60b | 215 | struct ata_link *active_link; |
1da177e4 LT |
216 | struct ahci_cmd_hdr *cmd_slot; |
217 | dma_addr_t cmd_slot_dma; | |
218 | void *cmd_tbl; | |
219 | dma_addr_t cmd_tbl_dma; | |
1da177e4 LT |
220 | void *rx_fis; |
221 | dma_addr_t rx_fis_dma; | |
0291f95f | 222 | /* for NCQ spurious interrupt analysis */ |
0291f95f TH |
223 | unsigned int ncq_saw_d2h:1; |
224 | unsigned int ncq_saw_dmas:1; | |
afb2d552 | 225 | unsigned int ncq_saw_sdb:1; |
a7384925 | 226 | u32 intr_mask; /* interrupts to enable */ |
1da177e4 LT |
227 | }; |
228 | ||
da3dbb17 TH |
229 | static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val); |
230 | static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val); | |
2dcb407e | 231 | static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); |
9a3d9eb0 | 232 | static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc); |
1da177e4 | 233 | static void ahci_irq_clear(struct ata_port *ap); |
1da177e4 LT |
234 | static int ahci_port_start(struct ata_port *ap); |
235 | static void ahci_port_stop(struct ata_port *ap); | |
1da177e4 LT |
236 | static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf); |
237 | static void ahci_qc_prep(struct ata_queued_cmd *qc); | |
238 | static u8 ahci_check_status(struct ata_port *ap); | |
78cd52d0 TH |
239 | static void ahci_freeze(struct ata_port *ap); |
240 | static void ahci_thaw(struct ata_port *ap); | |
7d50b60b TH |
241 | static void ahci_pmp_attach(struct ata_port *ap); |
242 | static void ahci_pmp_detach(struct ata_port *ap); | |
78cd52d0 | 243 | static void ahci_error_handler(struct ata_port *ap); |
ad616ffb | 244 | static void ahci_vt8251_error_handler(struct ata_port *ap); |
edc93052 | 245 | static void ahci_p5wdh_error_handler(struct ata_port *ap); |
78cd52d0 | 246 | static void ahci_post_internal_cmd(struct ata_queued_cmd *qc); |
df69c9c5 | 247 | static int ahci_port_resume(struct ata_port *ap); |
dab632e8 JG |
248 | static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl); |
249 | static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag, | |
250 | u32 opts); | |
438ac6d5 | 251 | #ifdef CONFIG_PM |
c1332875 | 252 | static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg); |
c1332875 TH |
253 | static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg); |
254 | static int ahci_pci_device_resume(struct pci_dev *pdev); | |
438ac6d5 | 255 | #endif |
1da177e4 | 256 | |
193515d5 | 257 | static struct scsi_host_template ahci_sht = { |
1da177e4 LT |
258 | .module = THIS_MODULE, |
259 | .name = DRV_NAME, | |
260 | .ioctl = ata_scsi_ioctl, | |
261 | .queuecommand = ata_scsi_queuecmd, | |
12fad3f9 TH |
262 | .change_queue_depth = ata_scsi_change_queue_depth, |
263 | .can_queue = AHCI_MAX_CMDS - 1, | |
1da177e4 LT |
264 | .this_id = ATA_SHT_THIS_ID, |
265 | .sg_tablesize = AHCI_MAX_SG, | |
1da177e4 LT |
266 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
267 | .emulated = ATA_SHT_EMULATED, | |
268 | .use_clustering = AHCI_USE_CLUSTERING, | |
269 | .proc_name = DRV_NAME, | |
270 | .dma_boundary = AHCI_DMA_BOUNDARY, | |
271 | .slave_configure = ata_scsi_slave_config, | |
ccf68c34 | 272 | .slave_destroy = ata_scsi_slave_destroy, |
1da177e4 | 273 | .bios_param = ata_std_bios_param, |
1da177e4 LT |
274 | }; |
275 | ||
057ace5e | 276 | static const struct ata_port_operations ahci_ops = { |
1da177e4 LT |
277 | .check_status = ahci_check_status, |
278 | .check_altstatus = ahci_check_status, | |
1da177e4 LT |
279 | .dev_select = ata_noop_dev_select, |
280 | ||
281 | .tf_read = ahci_tf_read, | |
282 | ||
7d50b60b | 283 | .qc_defer = sata_pmp_qc_defer_cmd_switch, |
1da177e4 LT |
284 | .qc_prep = ahci_qc_prep, |
285 | .qc_issue = ahci_qc_issue, | |
286 | ||
1da177e4 LT |
287 | .irq_clear = ahci_irq_clear, |
288 | ||
289 | .scr_read = ahci_scr_read, | |
290 | .scr_write = ahci_scr_write, | |
291 | ||
78cd52d0 TH |
292 | .freeze = ahci_freeze, |
293 | .thaw = ahci_thaw, | |
294 | ||
295 | .error_handler = ahci_error_handler, | |
296 | .post_internal_cmd = ahci_post_internal_cmd, | |
297 | ||
7d50b60b TH |
298 | .pmp_attach = ahci_pmp_attach, |
299 | .pmp_detach = ahci_pmp_detach, | |
7d50b60b | 300 | |
438ac6d5 | 301 | #ifdef CONFIG_PM |
c1332875 TH |
302 | .port_suspend = ahci_port_suspend, |
303 | .port_resume = ahci_port_resume, | |
438ac6d5 | 304 | #endif |
c1332875 | 305 | |
1da177e4 LT |
306 | .port_start = ahci_port_start, |
307 | .port_stop = ahci_port_stop, | |
1da177e4 LT |
308 | }; |
309 | ||
ad616ffb | 310 | static const struct ata_port_operations ahci_vt8251_ops = { |
ad616ffb TH |
311 | .check_status = ahci_check_status, |
312 | .check_altstatus = ahci_check_status, | |
313 | .dev_select = ata_noop_dev_select, | |
314 | ||
315 | .tf_read = ahci_tf_read, | |
316 | ||
7d50b60b | 317 | .qc_defer = sata_pmp_qc_defer_cmd_switch, |
ad616ffb TH |
318 | .qc_prep = ahci_qc_prep, |
319 | .qc_issue = ahci_qc_issue, | |
320 | ||
ad616ffb TH |
321 | .irq_clear = ahci_irq_clear, |
322 | ||
323 | .scr_read = ahci_scr_read, | |
324 | .scr_write = ahci_scr_write, | |
325 | ||
326 | .freeze = ahci_freeze, | |
327 | .thaw = ahci_thaw, | |
328 | ||
329 | .error_handler = ahci_vt8251_error_handler, | |
330 | .post_internal_cmd = ahci_post_internal_cmd, | |
331 | ||
7d50b60b TH |
332 | .pmp_attach = ahci_pmp_attach, |
333 | .pmp_detach = ahci_pmp_detach, | |
7d50b60b | 334 | |
438ac6d5 | 335 | #ifdef CONFIG_PM |
ad616ffb TH |
336 | .port_suspend = ahci_port_suspend, |
337 | .port_resume = ahci_port_resume, | |
438ac6d5 | 338 | #endif |
ad616ffb TH |
339 | |
340 | .port_start = ahci_port_start, | |
341 | .port_stop = ahci_port_stop, | |
342 | }; | |
343 | ||
edc93052 TH |
344 | static const struct ata_port_operations ahci_p5wdh_ops = { |
345 | .check_status = ahci_check_status, | |
346 | .check_altstatus = ahci_check_status, | |
347 | .dev_select = ata_noop_dev_select, | |
348 | ||
349 | .tf_read = ahci_tf_read, | |
350 | ||
351 | .qc_defer = sata_pmp_qc_defer_cmd_switch, | |
352 | .qc_prep = ahci_qc_prep, | |
353 | .qc_issue = ahci_qc_issue, | |
354 | ||
355 | .irq_clear = ahci_irq_clear, | |
356 | ||
357 | .scr_read = ahci_scr_read, | |
358 | .scr_write = ahci_scr_write, | |
359 | ||
360 | .freeze = ahci_freeze, | |
361 | .thaw = ahci_thaw, | |
362 | ||
363 | .error_handler = ahci_p5wdh_error_handler, | |
364 | .post_internal_cmd = ahci_post_internal_cmd, | |
365 | ||
366 | .pmp_attach = ahci_pmp_attach, | |
367 | .pmp_detach = ahci_pmp_detach, | |
368 | ||
369 | #ifdef CONFIG_PM | |
370 | .port_suspend = ahci_port_suspend, | |
371 | .port_resume = ahci_port_resume, | |
372 | #endif | |
373 | ||
374 | .port_start = ahci_port_start, | |
375 | .port_stop = ahci_port_stop, | |
376 | }; | |
377 | ||
417a1a6d TH |
378 | #define AHCI_HFLAGS(flags) .private_data = (void *)(flags) |
379 | ||
98ac62de | 380 | static const struct ata_port_info ahci_port_info[] = { |
1da177e4 LT |
381 | /* board_ahci */ |
382 | { | |
1188c0d8 | 383 | .flags = AHCI_FLAG_COMMON, |
0c88758b | 384 | .link_flags = AHCI_LFLAG_COMMON, |
7da79312 | 385 | .pio_mask = 0x1f, /* pio0-4 */ |
469248ab | 386 | .udma_mask = ATA_UDMA6, |
1da177e4 LT |
387 | .port_ops = &ahci_ops, |
388 | }, | |
bf2af2a2 BJ |
389 | /* board_ahci_vt8251 */ |
390 | { | |
6949b914 | 391 | AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP), |
417a1a6d | 392 | .flags = AHCI_FLAG_COMMON, |
0c88758b | 393 | .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME, |
bf2af2a2 | 394 | .pio_mask = 0x1f, /* pio0-4 */ |
469248ab | 395 | .udma_mask = ATA_UDMA6, |
ad616ffb | 396 | .port_ops = &ahci_vt8251_ops, |
bf2af2a2 | 397 | }, |
41669553 TH |
398 | /* board_ahci_ign_iferr */ |
399 | { | |
417a1a6d TH |
400 | AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR), |
401 | .flags = AHCI_FLAG_COMMON, | |
0c88758b | 402 | .link_flags = AHCI_LFLAG_COMMON, |
41669553 | 403 | .pio_mask = 0x1f, /* pio0-4 */ |
469248ab | 404 | .udma_mask = ATA_UDMA6, |
41669553 TH |
405 | .port_ops = &ahci_ops, |
406 | }, | |
55a61604 CH |
407 | /* board_ahci_sb600 */ |
408 | { | |
417a1a6d | 409 | AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL | |
6949b914 | 410 | AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_PMP), |
417a1a6d | 411 | .flags = AHCI_FLAG_COMMON, |
0c88758b | 412 | .link_flags = AHCI_LFLAG_COMMON, |
55a61604 | 413 | .pio_mask = 0x1f, /* pio0-4 */ |
469248ab | 414 | .udma_mask = ATA_UDMA6, |
55a61604 CH |
415 | .port_ops = &ahci_ops, |
416 | }, | |
cd70c266 JG |
417 | /* board_ahci_mv */ |
418 | { | |
417a1a6d TH |
419 | AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI | |
420 | AHCI_HFLAG_MV_PATA), | |
cd70c266 | 421 | .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | |
417a1a6d | 422 | ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA, |
0c88758b | 423 | .link_flags = AHCI_LFLAG_COMMON, |
cd70c266 JG |
424 | .pio_mask = 0x1f, /* pio0-4 */ |
425 | .udma_mask = ATA_UDMA6, | |
426 | .port_ops = &ahci_ops, | |
427 | }, | |
1da177e4 LT |
428 | }; |
429 | ||
3b7d697d | 430 | static const struct pci_device_id ahci_pci_tbl[] = { |
fe7fa31a | 431 | /* Intel */ |
54bb3a94 JG |
432 | { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */ |
433 | { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */ | |
434 | { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */ | |
435 | { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */ | |
436 | { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */ | |
82490c09 | 437 | { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */ |
54bb3a94 JG |
438 | { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */ |
439 | { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */ | |
440 | { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */ | |
441 | { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */ | |
7a234aff TH |
442 | { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */ |
443 | { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */ | |
444 | { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */ | |
445 | { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */ | |
446 | { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */ | |
447 | { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */ | |
448 | { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */ | |
449 | { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */ | |
450 | { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */ | |
451 | { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */ | |
452 | { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */ | |
453 | { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */ | |
454 | { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */ | |
455 | { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */ | |
456 | { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */ | |
457 | { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */ | |
458 | { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */ | |
d4155e6f JG |
459 | { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */ |
460 | { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */ | |
fe7fa31a | 461 | |
e34bb370 TH |
462 | /* JMicron 360/1/3/5/6, match class to avoid IDE function */ |
463 | { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, | |
464 | PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr }, | |
fe7fa31a JG |
465 | |
466 | /* ATI */ | |
c65ec1c2 | 467 | { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */ |
c69c0892 | 468 | { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */ |
469 | { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */ | |
470 | { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */ | |
471 | { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */ | |
472 | { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */ | |
473 | { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */ | |
fe7fa31a JG |
474 | |
475 | /* VIA */ | |
54bb3a94 | 476 | { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */ |
bf335542 | 477 | { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */ |
fe7fa31a JG |
478 | |
479 | /* NVIDIA */ | |
54bb3a94 JG |
480 | { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */ |
481 | { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */ | |
482 | { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */ | |
483 | { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */ | |
6fbf5ba4 PC |
484 | { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */ |
485 | { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */ | |
486 | { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */ | |
487 | { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */ | |
488 | { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */ | |
489 | { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */ | |
490 | { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */ | |
491 | { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */ | |
895663cd PC |
492 | { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */ |
493 | { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */ | |
494 | { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */ | |
495 | { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */ | |
496 | { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */ | |
497 | { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */ | |
498 | { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */ | |
499 | { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */ | |
0522b286 PC |
500 | { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */ |
501 | { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */ | |
502 | { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */ | |
503 | { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */ | |
504 | { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */ | |
505 | { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */ | |
506 | { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */ | |
507 | { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */ | |
508 | { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */ | |
509 | { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */ | |
510 | { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */ | |
511 | { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */ | |
512 | { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */ | |
513 | { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */ | |
514 | { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */ | |
515 | { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */ | |
516 | { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */ | |
517 | { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */ | |
518 | { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */ | |
519 | { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */ | |
520 | { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */ | |
521 | { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */ | |
522 | { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */ | |
523 | { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */ | |
7100819f PC |
524 | { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */ |
525 | { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */ | |
526 | { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */ | |
527 | { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */ | |
528 | { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */ | |
529 | { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */ | |
530 | { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */ | |
531 | { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */ | |
fe7fa31a | 532 | |
95916edd | 533 | /* SiS */ |
54bb3a94 JG |
534 | { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */ |
535 | { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */ | |
536 | { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */ | |
95916edd | 537 | |
cd70c266 JG |
538 | /* Marvell */ |
539 | { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */ | |
540 | ||
415ae2b5 JG |
541 | /* Generic, PCI class code for AHCI */ |
542 | { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, | |
c9f89475 | 543 | PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci }, |
415ae2b5 | 544 | |
1da177e4 LT |
545 | { } /* terminate list */ |
546 | }; | |
547 | ||
548 | ||
549 | static struct pci_driver ahci_pci_driver = { | |
550 | .name = DRV_NAME, | |
551 | .id_table = ahci_pci_tbl, | |
552 | .probe = ahci_init_one, | |
24dc5f33 | 553 | .remove = ata_pci_remove_one, |
438ac6d5 | 554 | #ifdef CONFIG_PM |
c1332875 TH |
555 | .suspend = ahci_pci_device_suspend, |
556 | .resume = ahci_pci_device_resume, | |
438ac6d5 | 557 | #endif |
1da177e4 LT |
558 | }; |
559 | ||
560 | ||
98fa4b60 TH |
561 | static inline int ahci_nr_ports(u32 cap) |
562 | { | |
563 | return (cap & 0x1f) + 1; | |
564 | } | |
565 | ||
dab632e8 JG |
566 | static inline void __iomem *__ahci_port_base(struct ata_host *host, |
567 | unsigned int port_no) | |
1da177e4 | 568 | { |
dab632e8 | 569 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; |
4447d351 | 570 | |
dab632e8 JG |
571 | return mmio + 0x100 + (port_no * 0x80); |
572 | } | |
573 | ||
574 | static inline void __iomem *ahci_port_base(struct ata_port *ap) | |
575 | { | |
576 | return __ahci_port_base(ap->host, ap->port_no); | |
1da177e4 LT |
577 | } |
578 | ||
d447df14 TH |
579 | /** |
580 | * ahci_save_initial_config - Save and fixup initial config values | |
4447d351 | 581 | * @pdev: target PCI device |
4447d351 | 582 | * @hpriv: host private area to store config values |
d447df14 TH |
583 | * |
584 | * Some registers containing configuration info might be setup by | |
585 | * BIOS and might be cleared on reset. This function saves the | |
586 | * initial values of those registers into @hpriv such that they | |
587 | * can be restored after controller reset. | |
588 | * | |
589 | * If inconsistent, config values are fixed up by this function. | |
590 | * | |
591 | * LOCKING: | |
592 | * None. | |
593 | */ | |
4447d351 | 594 | static void ahci_save_initial_config(struct pci_dev *pdev, |
4447d351 | 595 | struct ahci_host_priv *hpriv) |
d447df14 | 596 | { |
4447d351 | 597 | void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR]; |
d447df14 | 598 | u32 cap, port_map; |
17199b18 | 599 | int i; |
d447df14 TH |
600 | |
601 | /* Values prefixed with saved_ are written back to host after | |
602 | * reset. Values without are used for driver operation. | |
603 | */ | |
604 | hpriv->saved_cap = cap = readl(mmio + HOST_CAP); | |
605 | hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL); | |
606 | ||
274c1fde | 607 | /* some chips have errata preventing 64bit use */ |
417a1a6d | 608 | if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) { |
c7a42156 TH |
609 | dev_printk(KERN_INFO, &pdev->dev, |
610 | "controller can't do 64bit DMA, forcing 32bit\n"); | |
611 | cap &= ~HOST_CAP_64; | |
612 | } | |
613 | ||
417a1a6d | 614 | if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) { |
274c1fde TH |
615 | dev_printk(KERN_INFO, &pdev->dev, |
616 | "controller can't do NCQ, turning off CAP_NCQ\n"); | |
617 | cap &= ~HOST_CAP_NCQ; | |
618 | } | |
619 | ||
6949b914 TH |
620 | if ((cap && HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) { |
621 | dev_printk(KERN_INFO, &pdev->dev, | |
622 | "controller can't do PMP, turning off CAP_PMP\n"); | |
623 | cap &= ~HOST_CAP_PMP; | |
624 | } | |
625 | ||
cd70c266 JG |
626 | /* |
627 | * Temporary Marvell 6145 hack: PATA port presence | |
628 | * is asserted through the standard AHCI port | |
629 | * presence register, as bit 4 (counting from 0) | |
630 | */ | |
417a1a6d | 631 | if (hpriv->flags & AHCI_HFLAG_MV_PATA) { |
cd70c266 JG |
632 | dev_printk(KERN_ERR, &pdev->dev, |
633 | "MV_AHCI HACK: port_map %x -> %x\n", | |
634 | hpriv->port_map, | |
635 | hpriv->port_map & 0xf); | |
636 | ||
637 | port_map &= 0xf; | |
638 | } | |
639 | ||
17199b18 | 640 | /* cross check port_map and cap.n_ports */ |
7a234aff | 641 | if (port_map) { |
17199b18 TH |
642 | u32 tmp_port_map = port_map; |
643 | int n_ports = ahci_nr_ports(cap); | |
644 | ||
645 | for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) { | |
646 | if (tmp_port_map & (1 << i)) { | |
647 | n_ports--; | |
648 | tmp_port_map &= ~(1 << i); | |
649 | } | |
650 | } | |
651 | ||
7a234aff TH |
652 | /* If n_ports and port_map are inconsistent, whine and |
653 | * clear port_map and let it be generated from n_ports. | |
17199b18 | 654 | */ |
7a234aff | 655 | if (n_ports || tmp_port_map) { |
4447d351 | 656 | dev_printk(KERN_WARNING, &pdev->dev, |
17199b18 | 657 | "nr_ports (%u) and implemented port map " |
7a234aff | 658 | "(0x%x) don't match, using nr_ports\n", |
17199b18 | 659 | ahci_nr_ports(cap), port_map); |
7a234aff TH |
660 | port_map = 0; |
661 | } | |
662 | } | |
663 | ||
664 | /* fabricate port_map from cap.nr_ports */ | |
665 | if (!port_map) { | |
17199b18 | 666 | port_map = (1 << ahci_nr_ports(cap)) - 1; |
7a234aff TH |
667 | dev_printk(KERN_WARNING, &pdev->dev, |
668 | "forcing PORTS_IMPL to 0x%x\n", port_map); | |
669 | ||
670 | /* write the fixed up value to the PI register */ | |
671 | hpriv->saved_port_map = port_map; | |
17199b18 TH |
672 | } |
673 | ||
d447df14 TH |
674 | /* record values to use during operation */ |
675 | hpriv->cap = cap; | |
676 | hpriv->port_map = port_map; | |
677 | } | |
678 | ||
679 | /** | |
680 | * ahci_restore_initial_config - Restore initial config | |
4447d351 | 681 | * @host: target ATA host |
d447df14 TH |
682 | * |
683 | * Restore initial config stored by ahci_save_initial_config(). | |
684 | * | |
685 | * LOCKING: | |
686 | * None. | |
687 | */ | |
4447d351 | 688 | static void ahci_restore_initial_config(struct ata_host *host) |
d447df14 | 689 | { |
4447d351 TH |
690 | struct ahci_host_priv *hpriv = host->private_data; |
691 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | |
692 | ||
d447df14 TH |
693 | writel(hpriv->saved_cap, mmio + HOST_CAP); |
694 | writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL); | |
695 | (void) readl(mmio + HOST_PORTS_IMPL); /* flush */ | |
696 | } | |
697 | ||
203ef6c4 | 698 | static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg) |
1da177e4 | 699 | { |
203ef6c4 TH |
700 | static const int offset[] = { |
701 | [SCR_STATUS] = PORT_SCR_STAT, | |
702 | [SCR_CONTROL] = PORT_SCR_CTL, | |
703 | [SCR_ERROR] = PORT_SCR_ERR, | |
704 | [SCR_ACTIVE] = PORT_SCR_ACT, | |
705 | [SCR_NOTIFICATION] = PORT_SCR_NTF, | |
706 | }; | |
707 | struct ahci_host_priv *hpriv = ap->host->private_data; | |
1da177e4 | 708 | |
203ef6c4 TH |
709 | if (sc_reg < ARRAY_SIZE(offset) && |
710 | (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF))) | |
711 | return offset[sc_reg]; | |
da3dbb17 | 712 | return 0; |
1da177e4 LT |
713 | } |
714 | ||
203ef6c4 | 715 | static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val) |
1da177e4 | 716 | { |
203ef6c4 TH |
717 | void __iomem *port_mmio = ahci_port_base(ap); |
718 | int offset = ahci_scr_offset(ap, sc_reg); | |
719 | ||
720 | if (offset) { | |
721 | *val = readl(port_mmio + offset); | |
722 | return 0; | |
1da177e4 | 723 | } |
203ef6c4 TH |
724 | return -EINVAL; |
725 | } | |
1da177e4 | 726 | |
203ef6c4 TH |
727 | static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val) |
728 | { | |
729 | void __iomem *port_mmio = ahci_port_base(ap); | |
730 | int offset = ahci_scr_offset(ap, sc_reg); | |
731 | ||
732 | if (offset) { | |
733 | writel(val, port_mmio + offset); | |
734 | return 0; | |
735 | } | |
736 | return -EINVAL; | |
1da177e4 LT |
737 | } |
738 | ||
4447d351 | 739 | static void ahci_start_engine(struct ata_port *ap) |
7c76d1e8 | 740 | { |
4447d351 | 741 | void __iomem *port_mmio = ahci_port_base(ap); |
7c76d1e8 TH |
742 | u32 tmp; |
743 | ||
d8fcd116 | 744 | /* start DMA */ |
9f592056 | 745 | tmp = readl(port_mmio + PORT_CMD); |
7c76d1e8 TH |
746 | tmp |= PORT_CMD_START; |
747 | writel(tmp, port_mmio + PORT_CMD); | |
748 | readl(port_mmio + PORT_CMD); /* flush */ | |
749 | } | |
750 | ||
4447d351 | 751 | static int ahci_stop_engine(struct ata_port *ap) |
254950cd | 752 | { |
4447d351 | 753 | void __iomem *port_mmio = ahci_port_base(ap); |
254950cd TH |
754 | u32 tmp; |
755 | ||
756 | tmp = readl(port_mmio + PORT_CMD); | |
757 | ||
d8fcd116 | 758 | /* check if the HBA is idle */ |
254950cd TH |
759 | if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0) |
760 | return 0; | |
761 | ||
d8fcd116 | 762 | /* setting HBA to idle */ |
254950cd TH |
763 | tmp &= ~PORT_CMD_START; |
764 | writel(tmp, port_mmio + PORT_CMD); | |
765 | ||
d8fcd116 | 766 | /* wait for engine to stop. This could be as long as 500 msec */ |
254950cd | 767 | tmp = ata_wait_register(port_mmio + PORT_CMD, |
2dcb407e | 768 | PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500); |
d8fcd116 | 769 | if (tmp & PORT_CMD_LIST_ON) |
254950cd TH |
770 | return -EIO; |
771 | ||
772 | return 0; | |
773 | } | |
774 | ||
4447d351 | 775 | static void ahci_start_fis_rx(struct ata_port *ap) |
0be0aa98 | 776 | { |
4447d351 TH |
777 | void __iomem *port_mmio = ahci_port_base(ap); |
778 | struct ahci_host_priv *hpriv = ap->host->private_data; | |
779 | struct ahci_port_priv *pp = ap->private_data; | |
0be0aa98 TH |
780 | u32 tmp; |
781 | ||
782 | /* set FIS registers */ | |
4447d351 TH |
783 | if (hpriv->cap & HOST_CAP_64) |
784 | writel((pp->cmd_slot_dma >> 16) >> 16, | |
785 | port_mmio + PORT_LST_ADDR_HI); | |
786 | writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR); | |
0be0aa98 | 787 | |
4447d351 TH |
788 | if (hpriv->cap & HOST_CAP_64) |
789 | writel((pp->rx_fis_dma >> 16) >> 16, | |
790 | port_mmio + PORT_FIS_ADDR_HI); | |
791 | writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR); | |
0be0aa98 TH |
792 | |
793 | /* enable FIS reception */ | |
794 | tmp = readl(port_mmio + PORT_CMD); | |
795 | tmp |= PORT_CMD_FIS_RX; | |
796 | writel(tmp, port_mmio + PORT_CMD); | |
797 | ||
798 | /* flush */ | |
799 | readl(port_mmio + PORT_CMD); | |
800 | } | |
801 | ||
4447d351 | 802 | static int ahci_stop_fis_rx(struct ata_port *ap) |
0be0aa98 | 803 | { |
4447d351 | 804 | void __iomem *port_mmio = ahci_port_base(ap); |
0be0aa98 TH |
805 | u32 tmp; |
806 | ||
807 | /* disable FIS reception */ | |
808 | tmp = readl(port_mmio + PORT_CMD); | |
809 | tmp &= ~PORT_CMD_FIS_RX; | |
810 | writel(tmp, port_mmio + PORT_CMD); | |
811 | ||
812 | /* wait for completion, spec says 500ms, give it 1000 */ | |
813 | tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON, | |
814 | PORT_CMD_FIS_ON, 10, 1000); | |
815 | if (tmp & PORT_CMD_FIS_ON) | |
816 | return -EBUSY; | |
817 | ||
818 | return 0; | |
819 | } | |
820 | ||
4447d351 | 821 | static void ahci_power_up(struct ata_port *ap) |
0be0aa98 | 822 | { |
4447d351 TH |
823 | struct ahci_host_priv *hpriv = ap->host->private_data; |
824 | void __iomem *port_mmio = ahci_port_base(ap); | |
0be0aa98 TH |
825 | u32 cmd; |
826 | ||
827 | cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK; | |
828 | ||
829 | /* spin up device */ | |
4447d351 | 830 | if (hpriv->cap & HOST_CAP_SSS) { |
0be0aa98 TH |
831 | cmd |= PORT_CMD_SPIN_UP; |
832 | writel(cmd, port_mmio + PORT_CMD); | |
833 | } | |
834 | ||
835 | /* wake up link */ | |
836 | writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD); | |
837 | } | |
838 | ||
438ac6d5 | 839 | #ifdef CONFIG_PM |
4447d351 | 840 | static void ahci_power_down(struct ata_port *ap) |
0be0aa98 | 841 | { |
4447d351 TH |
842 | struct ahci_host_priv *hpriv = ap->host->private_data; |
843 | void __iomem *port_mmio = ahci_port_base(ap); | |
0be0aa98 TH |
844 | u32 cmd, scontrol; |
845 | ||
4447d351 | 846 | if (!(hpriv->cap & HOST_CAP_SSS)) |
07c53dac | 847 | return; |
0be0aa98 | 848 | |
07c53dac TH |
849 | /* put device into listen mode, first set PxSCTL.DET to 0 */ |
850 | scontrol = readl(port_mmio + PORT_SCR_CTL); | |
851 | scontrol &= ~0xf; | |
852 | writel(scontrol, port_mmio + PORT_SCR_CTL); | |
0be0aa98 | 853 | |
07c53dac TH |
854 | /* then set PxCMD.SUD to 0 */ |
855 | cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK; | |
856 | cmd &= ~PORT_CMD_SPIN_UP; | |
857 | writel(cmd, port_mmio + PORT_CMD); | |
0be0aa98 | 858 | } |
438ac6d5 | 859 | #endif |
0be0aa98 | 860 | |
df69c9c5 | 861 | static void ahci_start_port(struct ata_port *ap) |
0be0aa98 | 862 | { |
0be0aa98 | 863 | /* enable FIS reception */ |
4447d351 | 864 | ahci_start_fis_rx(ap); |
0be0aa98 TH |
865 | |
866 | /* enable DMA */ | |
4447d351 | 867 | ahci_start_engine(ap); |
0be0aa98 TH |
868 | } |
869 | ||
4447d351 | 870 | static int ahci_deinit_port(struct ata_port *ap, const char **emsg) |
0be0aa98 TH |
871 | { |
872 | int rc; | |
873 | ||
874 | /* disable DMA */ | |
4447d351 | 875 | rc = ahci_stop_engine(ap); |
0be0aa98 TH |
876 | if (rc) { |
877 | *emsg = "failed to stop engine"; | |
878 | return rc; | |
879 | } | |
880 | ||
881 | /* disable FIS reception */ | |
4447d351 | 882 | rc = ahci_stop_fis_rx(ap); |
0be0aa98 TH |
883 | if (rc) { |
884 | *emsg = "failed stop FIS RX"; | |
885 | return rc; | |
886 | } | |
887 | ||
0be0aa98 TH |
888 | return 0; |
889 | } | |
890 | ||
4447d351 | 891 | static int ahci_reset_controller(struct ata_host *host) |
d91542c1 | 892 | { |
4447d351 TH |
893 | struct pci_dev *pdev = to_pci_dev(host->dev); |
894 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | |
d447df14 | 895 | u32 tmp; |
d91542c1 | 896 | |
3cc3eb11 JG |
897 | /* we must be in AHCI mode, before using anything |
898 | * AHCI-specific, such as HOST_RESET. | |
899 | */ | |
d91542c1 | 900 | tmp = readl(mmio + HOST_CTL); |
ab6fc95f JG |
901 | if (!(tmp & HOST_AHCI_EN)) { |
902 | tmp |= HOST_AHCI_EN; | |
903 | writel(tmp, mmio + HOST_CTL); | |
904 | } | |
3cc3eb11 JG |
905 | |
906 | /* global controller reset */ | |
d91542c1 TH |
907 | if ((tmp & HOST_RESET) == 0) { |
908 | writel(tmp | HOST_RESET, mmio + HOST_CTL); | |
909 | readl(mmio + HOST_CTL); /* flush */ | |
910 | } | |
911 | ||
912 | /* reset must complete within 1 second, or | |
913 | * the hardware should be considered fried. | |
914 | */ | |
915 | ssleep(1); | |
916 | ||
917 | tmp = readl(mmio + HOST_CTL); | |
918 | if (tmp & HOST_RESET) { | |
4447d351 | 919 | dev_printk(KERN_ERR, host->dev, |
d91542c1 TH |
920 | "controller reset failed (0x%x)\n", tmp); |
921 | return -EIO; | |
922 | } | |
923 | ||
98fa4b60 | 924 | /* turn on AHCI mode */ |
d91542c1 TH |
925 | writel(HOST_AHCI_EN, mmio + HOST_CTL); |
926 | (void) readl(mmio + HOST_CTL); /* flush */ | |
98fa4b60 | 927 | |
d447df14 | 928 | /* some registers might be cleared on reset. restore initial values */ |
4447d351 | 929 | ahci_restore_initial_config(host); |
d91542c1 TH |
930 | |
931 | if (pdev->vendor == PCI_VENDOR_ID_INTEL) { | |
932 | u16 tmp16; | |
933 | ||
934 | /* configure PCS */ | |
935 | pci_read_config_word(pdev, 0x92, &tmp16); | |
936 | tmp16 |= 0xf; | |
937 | pci_write_config_word(pdev, 0x92, tmp16); | |
938 | } | |
939 | ||
940 | return 0; | |
941 | } | |
942 | ||
2bcd866b JG |
943 | static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap, |
944 | int port_no, void __iomem *mmio, | |
945 | void __iomem *port_mmio) | |
946 | { | |
947 | const char *emsg = NULL; | |
948 | int rc; | |
949 | u32 tmp; | |
950 | ||
951 | /* make sure port is not active */ | |
952 | rc = ahci_deinit_port(ap, &emsg); | |
953 | if (rc) | |
954 | dev_printk(KERN_WARNING, &pdev->dev, | |
955 | "%s (%d)\n", emsg, rc); | |
956 | ||
957 | /* clear SError */ | |
958 | tmp = readl(port_mmio + PORT_SCR_ERR); | |
959 | VPRINTK("PORT_SCR_ERR 0x%x\n", tmp); | |
960 | writel(tmp, port_mmio + PORT_SCR_ERR); | |
961 | ||
962 | /* clear port IRQ */ | |
963 | tmp = readl(port_mmio + PORT_IRQ_STAT); | |
964 | VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp); | |
965 | if (tmp) | |
966 | writel(tmp, port_mmio + PORT_IRQ_STAT); | |
967 | ||
968 | writel(1 << port_no, mmio + HOST_IRQ_STAT); | |
969 | } | |
970 | ||
4447d351 | 971 | static void ahci_init_controller(struct ata_host *host) |
d91542c1 | 972 | { |
417a1a6d | 973 | struct ahci_host_priv *hpriv = host->private_data; |
4447d351 TH |
974 | struct pci_dev *pdev = to_pci_dev(host->dev); |
975 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | |
2bcd866b | 976 | int i; |
cd70c266 | 977 | void __iomem *port_mmio; |
d91542c1 TH |
978 | u32 tmp; |
979 | ||
417a1a6d | 980 | if (hpriv->flags & AHCI_HFLAG_MV_PATA) { |
cd70c266 JG |
981 | port_mmio = __ahci_port_base(host, 4); |
982 | ||
983 | writel(0, port_mmio + PORT_IRQ_MASK); | |
984 | ||
985 | /* clear port IRQ */ | |
986 | tmp = readl(port_mmio + PORT_IRQ_STAT); | |
987 | VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp); | |
988 | if (tmp) | |
989 | writel(tmp, port_mmio + PORT_IRQ_STAT); | |
990 | } | |
991 | ||
4447d351 TH |
992 | for (i = 0; i < host->n_ports; i++) { |
993 | struct ata_port *ap = host->ports[i]; | |
d91542c1 | 994 | |
cd70c266 | 995 | port_mmio = ahci_port_base(ap); |
4447d351 | 996 | if (ata_port_is_dummy(ap)) |
d91542c1 | 997 | continue; |
d91542c1 | 998 | |
2bcd866b | 999 | ahci_port_init(pdev, ap, i, mmio, port_mmio); |
d91542c1 TH |
1000 | } |
1001 | ||
1002 | tmp = readl(mmio + HOST_CTL); | |
1003 | VPRINTK("HOST_CTL 0x%x\n", tmp); | |
1004 | writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL); | |
1005 | tmp = readl(mmio + HOST_CTL); | |
1006 | VPRINTK("HOST_CTL 0x%x\n", tmp); | |
1007 | } | |
1008 | ||
422b7595 | 1009 | static unsigned int ahci_dev_classify(struct ata_port *ap) |
1da177e4 | 1010 | { |
4447d351 | 1011 | void __iomem *port_mmio = ahci_port_base(ap); |
1da177e4 | 1012 | struct ata_taskfile tf; |
422b7595 TH |
1013 | u32 tmp; |
1014 | ||
1015 | tmp = readl(port_mmio + PORT_SIG); | |
1016 | tf.lbah = (tmp >> 24) & 0xff; | |
1017 | tf.lbam = (tmp >> 16) & 0xff; | |
1018 | tf.lbal = (tmp >> 8) & 0xff; | |
1019 | tf.nsect = (tmp) & 0xff; | |
1020 | ||
1021 | return ata_dev_classify(&tf); | |
1022 | } | |
1023 | ||
12fad3f9 TH |
1024 | static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag, |
1025 | u32 opts) | |
cc9278ed | 1026 | { |
12fad3f9 TH |
1027 | dma_addr_t cmd_tbl_dma; |
1028 | ||
1029 | cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ; | |
1030 | ||
1031 | pp->cmd_slot[tag].opts = cpu_to_le32(opts); | |
1032 | pp->cmd_slot[tag].status = 0; | |
1033 | pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff); | |
1034 | pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16); | |
cc9278ed TH |
1035 | } |
1036 | ||
d2e75dff | 1037 | static int ahci_kick_engine(struct ata_port *ap, int force_restart) |
4658f79b | 1038 | { |
0d5ff566 | 1039 | void __iomem *port_mmio = ap->ioaddr.cmd_addr; |
cca3974e | 1040 | struct ahci_host_priv *hpriv = ap->host->private_data; |
bf2af2a2 | 1041 | u32 tmp; |
d2e75dff | 1042 | int busy, rc; |
bf2af2a2 | 1043 | |
d2e75dff TH |
1044 | /* do we need to kick the port? */ |
1045 | busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ); | |
1046 | if (!busy && !force_restart) | |
1047 | return 0; | |
1048 | ||
1049 | /* stop engine */ | |
1050 | rc = ahci_stop_engine(ap); | |
1051 | if (rc) | |
1052 | goto out_restart; | |
1053 | ||
1054 | /* need to do CLO? */ | |
1055 | if (!busy) { | |
1056 | rc = 0; | |
1057 | goto out_restart; | |
1058 | } | |
1059 | ||
1060 | if (!(hpriv->cap & HOST_CAP_CLO)) { | |
1061 | rc = -EOPNOTSUPP; | |
1062 | goto out_restart; | |
1063 | } | |
bf2af2a2 | 1064 | |
d2e75dff | 1065 | /* perform CLO */ |
bf2af2a2 BJ |
1066 | tmp = readl(port_mmio + PORT_CMD); |
1067 | tmp |= PORT_CMD_CLO; | |
1068 | writel(tmp, port_mmio + PORT_CMD); | |
1069 | ||
d2e75dff | 1070 | rc = 0; |
bf2af2a2 BJ |
1071 | tmp = ata_wait_register(port_mmio + PORT_CMD, |
1072 | PORT_CMD_CLO, PORT_CMD_CLO, 1, 500); | |
1073 | if (tmp & PORT_CMD_CLO) | |
d2e75dff | 1074 | rc = -EIO; |
bf2af2a2 | 1075 | |
d2e75dff TH |
1076 | /* restart engine */ |
1077 | out_restart: | |
1078 | ahci_start_engine(ap); | |
1079 | return rc; | |
bf2af2a2 BJ |
1080 | } |
1081 | ||
91c4a2e0 TH |
1082 | static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp, |
1083 | struct ata_taskfile *tf, int is_cmd, u16 flags, | |
1084 | unsigned long timeout_msec) | |
bf2af2a2 | 1085 | { |
91c4a2e0 | 1086 | const u32 cmd_fis_len = 5; /* five dwords */ |
4658f79b | 1087 | struct ahci_port_priv *pp = ap->private_data; |
4447d351 | 1088 | void __iomem *port_mmio = ahci_port_base(ap); |
91c4a2e0 TH |
1089 | u8 *fis = pp->cmd_tbl; |
1090 | u32 tmp; | |
1091 | ||
1092 | /* prep the command */ | |
1093 | ata_tf_to_fis(tf, pmp, is_cmd, fis); | |
1094 | ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12)); | |
1095 | ||
1096 | /* issue & wait */ | |
1097 | writel(1, port_mmio + PORT_CMD_ISSUE); | |
1098 | ||
1099 | if (timeout_msec) { | |
1100 | tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, | |
1101 | 1, timeout_msec); | |
1102 | if (tmp & 0x1) { | |
1103 | ahci_kick_engine(ap, 1); | |
1104 | return -EBUSY; | |
1105 | } | |
1106 | } else | |
1107 | readl(port_mmio + PORT_CMD_ISSUE); /* flush */ | |
1108 | ||
1109 | return 0; | |
1110 | } | |
1111 | ||
cc0680a5 | 1112 | static int ahci_do_softreset(struct ata_link *link, unsigned int *class, |
a9cf5e85 | 1113 | int pmp, unsigned long deadline) |
91c4a2e0 | 1114 | { |
cc0680a5 | 1115 | struct ata_port *ap = link->ap; |
4658f79b | 1116 | const char *reason = NULL; |
2cbb79eb | 1117 | unsigned long now, msecs; |
4658f79b | 1118 | struct ata_taskfile tf; |
4658f79b TH |
1119 | int rc; |
1120 | ||
1121 | DPRINTK("ENTER\n"); | |
1122 | ||
cc0680a5 | 1123 | if (ata_link_offline(link)) { |
c2a65852 TH |
1124 | DPRINTK("PHY reports no device\n"); |
1125 | *class = ATA_DEV_NONE; | |
1126 | return 0; | |
1127 | } | |
1128 | ||
4658f79b | 1129 | /* prepare for SRST (AHCI-1.1 10.4.1) */ |
d2e75dff TH |
1130 | rc = ahci_kick_engine(ap, 1); |
1131 | if (rc) | |
cc0680a5 | 1132 | ata_link_printk(link, KERN_WARNING, |
d2e75dff | 1133 | "failed to reset engine (errno=%d)", rc); |
4658f79b | 1134 | |
cc0680a5 | 1135 | ata_tf_init(link->device, &tf); |
4658f79b TH |
1136 | |
1137 | /* issue the first D2H Register FIS */ | |
2cbb79eb TH |
1138 | msecs = 0; |
1139 | now = jiffies; | |
1140 | if (time_after(now, deadline)) | |
1141 | msecs = jiffies_to_msecs(deadline - now); | |
1142 | ||
4658f79b | 1143 | tf.ctl |= ATA_SRST; |
a9cf5e85 | 1144 | if (ahci_exec_polled_cmd(ap, pmp, &tf, 0, |
91c4a2e0 | 1145 | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) { |
4658f79b TH |
1146 | rc = -EIO; |
1147 | reason = "1st FIS failed"; | |
1148 | goto fail; | |
1149 | } | |
1150 | ||
1151 | /* spec says at least 5us, but be generous and sleep for 1ms */ | |
1152 | msleep(1); | |
1153 | ||
1154 | /* issue the second D2H Register FIS */ | |
4658f79b | 1155 | tf.ctl &= ~ATA_SRST; |
a9cf5e85 | 1156 | ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0); |
4658f79b | 1157 | |
88ff6eaf TH |
1158 | /* wait a while before checking status */ |
1159 | ata_wait_after_reset(ap, deadline); | |
4658f79b | 1160 | |
9b89391c TH |
1161 | rc = ata_wait_ready(ap, deadline); |
1162 | /* link occupied, -ENODEV too is an error */ | |
1163 | if (rc) { | |
1164 | reason = "device not ready"; | |
1165 | goto fail; | |
4658f79b | 1166 | } |
9b89391c | 1167 | *class = ahci_dev_classify(ap); |
4658f79b TH |
1168 | |
1169 | DPRINTK("EXIT, class=%u\n", *class); | |
1170 | return 0; | |
1171 | ||
4658f79b | 1172 | fail: |
cc0680a5 | 1173 | ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason); |
4658f79b TH |
1174 | return rc; |
1175 | } | |
1176 | ||
cc0680a5 | 1177 | static int ahci_softreset(struct ata_link *link, unsigned int *class, |
a9cf5e85 TH |
1178 | unsigned long deadline) |
1179 | { | |
7d50b60b TH |
1180 | int pmp = 0; |
1181 | ||
1182 | if (link->ap->flags & ATA_FLAG_PMP) | |
1183 | pmp = SATA_PMP_CTRL_PORT; | |
1184 | ||
1185 | return ahci_do_softreset(link, class, pmp, deadline); | |
a9cf5e85 TH |
1186 | } |
1187 | ||
cc0680a5 | 1188 | static int ahci_hardreset(struct ata_link *link, unsigned int *class, |
d4b2bab4 | 1189 | unsigned long deadline) |
422b7595 | 1190 | { |
cc0680a5 | 1191 | struct ata_port *ap = link->ap; |
4296971d TH |
1192 | struct ahci_port_priv *pp = ap->private_data; |
1193 | u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | |
1194 | struct ata_taskfile tf; | |
4bd00f6a TH |
1195 | int rc; |
1196 | ||
1197 | DPRINTK("ENTER\n"); | |
1da177e4 | 1198 | |
4447d351 | 1199 | ahci_stop_engine(ap); |
4296971d TH |
1200 | |
1201 | /* clear D2H reception area to properly wait for D2H FIS */ | |
cc0680a5 | 1202 | ata_tf_init(link->device, &tf); |
dfd7a3db | 1203 | tf.command = 0x80; |
9977126c | 1204 | ata_tf_to_fis(&tf, 0, 0, d2h_fis); |
4296971d | 1205 | |
cc0680a5 | 1206 | rc = sata_std_hardreset(link, class, deadline); |
4296971d | 1207 | |
4447d351 | 1208 | ahci_start_engine(ap); |
1da177e4 | 1209 | |
cc0680a5 | 1210 | if (rc == 0 && ata_link_online(link)) |
4bd00f6a | 1211 | *class = ahci_dev_classify(ap); |
7d50b60b | 1212 | if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN) |
4bd00f6a | 1213 | *class = ATA_DEV_NONE; |
1da177e4 | 1214 | |
4bd00f6a TH |
1215 | DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class); |
1216 | return rc; | |
1217 | } | |
1218 | ||
cc0680a5 | 1219 | static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class, |
d4b2bab4 | 1220 | unsigned long deadline) |
ad616ffb | 1221 | { |
cc0680a5 | 1222 | struct ata_port *ap = link->ap; |
da3dbb17 | 1223 | u32 serror; |
ad616ffb TH |
1224 | int rc; |
1225 | ||
1226 | DPRINTK("ENTER\n"); | |
1227 | ||
4447d351 | 1228 | ahci_stop_engine(ap); |
ad616ffb | 1229 | |
cc0680a5 | 1230 | rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context), |
d4b2bab4 | 1231 | deadline); |
ad616ffb TH |
1232 | |
1233 | /* vt8251 needs SError cleared for the port to operate */ | |
da3dbb17 TH |
1234 | ahci_scr_read(ap, SCR_ERROR, &serror); |
1235 | ahci_scr_write(ap, SCR_ERROR, serror); | |
ad616ffb | 1236 | |
4447d351 | 1237 | ahci_start_engine(ap); |
ad616ffb TH |
1238 | |
1239 | DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class); | |
1240 | ||
1241 | /* vt8251 doesn't clear BSY on signature FIS reception, | |
1242 | * request follow-up softreset. | |
1243 | */ | |
1244 | return rc ?: -EAGAIN; | |
1245 | } | |
1246 | ||
edc93052 TH |
1247 | static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class, |
1248 | unsigned long deadline) | |
1249 | { | |
1250 | struct ata_port *ap = link->ap; | |
1251 | struct ahci_port_priv *pp = ap->private_data; | |
1252 | u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | |
1253 | struct ata_taskfile tf; | |
1254 | int rc; | |
1255 | ||
1256 | ahci_stop_engine(ap); | |
1257 | ||
1258 | /* clear D2H reception area to properly wait for D2H FIS */ | |
1259 | ata_tf_init(link->device, &tf); | |
1260 | tf.command = 0x80; | |
1261 | ata_tf_to_fis(&tf, 0, 0, d2h_fis); | |
1262 | ||
1263 | rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context), | |
1264 | deadline); | |
1265 | ||
1266 | ahci_start_engine(ap); | |
1267 | ||
1268 | if (rc || ata_link_offline(link)) | |
1269 | return rc; | |
1270 | ||
1271 | /* spec mandates ">= 2ms" before checking status */ | |
1272 | msleep(150); | |
1273 | ||
1274 | /* The pseudo configuration device on SIMG4726 attached to | |
1275 | * ASUS P5W-DH Deluxe doesn't send signature FIS after | |
1276 | * hardreset if no device is attached to the first downstream | |
1277 | * port && the pseudo device locks up on SRST w/ PMP==0. To | |
1278 | * work around this, wait for !BSY only briefly. If BSY isn't | |
1279 | * cleared, perform CLO and proceed to IDENTIFY (achieved by | |
1280 | * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA). | |
1281 | * | |
1282 | * Wait for two seconds. Devices attached to downstream port | |
1283 | * which can't process the following IDENTIFY after this will | |
1284 | * have to be reset again. For most cases, this should | |
1285 | * suffice while making probing snappish enough. | |
1286 | */ | |
1287 | rc = ata_wait_ready(ap, jiffies + 2 * HZ); | |
1288 | if (rc) | |
1289 | ahci_kick_engine(ap, 0); | |
1290 | ||
1291 | return 0; | |
1292 | } | |
1293 | ||
cc0680a5 | 1294 | static void ahci_postreset(struct ata_link *link, unsigned int *class) |
4bd00f6a | 1295 | { |
cc0680a5 | 1296 | struct ata_port *ap = link->ap; |
4447d351 | 1297 | void __iomem *port_mmio = ahci_port_base(ap); |
4bd00f6a TH |
1298 | u32 new_tmp, tmp; |
1299 | ||
cc0680a5 | 1300 | ata_std_postreset(link, class); |
02eaa666 JG |
1301 | |
1302 | /* Make sure port's ATAPI bit is set appropriately */ | |
1303 | new_tmp = tmp = readl(port_mmio + PORT_CMD); | |
4bd00f6a | 1304 | if (*class == ATA_DEV_ATAPI) |
02eaa666 JG |
1305 | new_tmp |= PORT_CMD_ATAPI; |
1306 | else | |
1307 | new_tmp &= ~PORT_CMD_ATAPI; | |
1308 | if (new_tmp != tmp) { | |
1309 | writel(new_tmp, port_mmio + PORT_CMD); | |
1310 | readl(port_mmio + PORT_CMD); /* flush */ | |
1311 | } | |
1da177e4 LT |
1312 | } |
1313 | ||
7d50b60b TH |
1314 | static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class, |
1315 | unsigned long deadline) | |
1316 | { | |
1317 | return ahci_do_softreset(link, class, link->pmp, deadline); | |
1318 | } | |
1319 | ||
1da177e4 LT |
1320 | static u8 ahci_check_status(struct ata_port *ap) |
1321 | { | |
0d5ff566 | 1322 | void __iomem *mmio = ap->ioaddr.cmd_addr; |
1da177e4 LT |
1323 | |
1324 | return readl(mmio + PORT_TFDATA) & 0xFF; | |
1325 | } | |
1326 | ||
1da177e4 LT |
1327 | static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf) |
1328 | { | |
1329 | struct ahci_port_priv *pp = ap->private_data; | |
1330 | u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | |
1331 | ||
1332 | ata_tf_from_fis(d2h_fis, tf); | |
1333 | } | |
1334 | ||
12fad3f9 | 1335 | static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl) |
1da177e4 | 1336 | { |
cedc9a47 JG |
1337 | struct scatterlist *sg; |
1338 | struct ahci_sg *ahci_sg; | |
828d09de | 1339 | unsigned int n_sg = 0; |
1da177e4 LT |
1340 | |
1341 | VPRINTK("ENTER\n"); | |
1342 | ||
1343 | /* | |
1344 | * Next, the S/G list. | |
1345 | */ | |
12fad3f9 | 1346 | ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ; |
cedc9a47 JG |
1347 | ata_for_each_sg(sg, qc) { |
1348 | dma_addr_t addr = sg_dma_address(sg); | |
1349 | u32 sg_len = sg_dma_len(sg); | |
1350 | ||
1351 | ahci_sg->addr = cpu_to_le32(addr & 0xffffffff); | |
1352 | ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); | |
1353 | ahci_sg->flags_size = cpu_to_le32(sg_len - 1); | |
828d09de | 1354 | |
cedc9a47 | 1355 | ahci_sg++; |
828d09de | 1356 | n_sg++; |
1da177e4 | 1357 | } |
828d09de JG |
1358 | |
1359 | return n_sg; | |
1da177e4 LT |
1360 | } |
1361 | ||
1362 | static void ahci_qc_prep(struct ata_queued_cmd *qc) | |
1363 | { | |
a0ea7328 JG |
1364 | struct ata_port *ap = qc->ap; |
1365 | struct ahci_port_priv *pp = ap->private_data; | |
cc9278ed | 1366 | int is_atapi = is_atapi_taskfile(&qc->tf); |
12fad3f9 | 1367 | void *cmd_tbl; |
1da177e4 LT |
1368 | u32 opts; |
1369 | const u32 cmd_fis_len = 5; /* five dwords */ | |
828d09de | 1370 | unsigned int n_elem; |
1da177e4 | 1371 | |
1da177e4 LT |
1372 | /* |
1373 | * Fill in command table information. First, the header, | |
1374 | * a SATA Register - Host to Device command FIS. | |
1375 | */ | |
12fad3f9 TH |
1376 | cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ; |
1377 | ||
7d50b60b | 1378 | ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl); |
cc9278ed | 1379 | if (is_atapi) { |
12fad3f9 TH |
1380 | memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32); |
1381 | memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len); | |
a0ea7328 | 1382 | } |
1da177e4 | 1383 | |
cc9278ed TH |
1384 | n_elem = 0; |
1385 | if (qc->flags & ATA_QCFLAG_DMAMAP) | |
12fad3f9 | 1386 | n_elem = ahci_fill_sg(qc, cmd_tbl); |
1da177e4 | 1387 | |
cc9278ed TH |
1388 | /* |
1389 | * Fill in command slot information. | |
1390 | */ | |
7d50b60b | 1391 | opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12); |
cc9278ed TH |
1392 | if (qc->tf.flags & ATA_TFLAG_WRITE) |
1393 | opts |= AHCI_CMD_WRITE; | |
1394 | if (is_atapi) | |
4b10e559 | 1395 | opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH; |
828d09de | 1396 | |
12fad3f9 | 1397 | ahci_fill_cmd_slot(pp, qc->tag, opts); |
1da177e4 LT |
1398 | } |
1399 | ||
78cd52d0 | 1400 | static void ahci_error_intr(struct ata_port *ap, u32 irq_stat) |
1da177e4 | 1401 | { |
417a1a6d | 1402 | struct ahci_host_priv *hpriv = ap->host->private_data; |
78cd52d0 | 1403 | struct ahci_port_priv *pp = ap->private_data; |
7d50b60b TH |
1404 | struct ata_eh_info *host_ehi = &ap->link.eh_info; |
1405 | struct ata_link *link = NULL; | |
1406 | struct ata_queued_cmd *active_qc; | |
1407 | struct ata_eh_info *active_ehi; | |
78cd52d0 | 1408 | u32 serror; |
1da177e4 | 1409 | |
7d50b60b TH |
1410 | /* determine active link */ |
1411 | ata_port_for_each_link(link, ap) | |
1412 | if (ata_link_active(link)) | |
1413 | break; | |
1414 | if (!link) | |
1415 | link = &ap->link; | |
1416 | ||
1417 | active_qc = ata_qc_from_tag(ap, link->active_tag); | |
1418 | active_ehi = &link->eh_info; | |
1419 | ||
1420 | /* record irq stat */ | |
1421 | ata_ehi_clear_desc(host_ehi); | |
1422 | ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat); | |
1da177e4 | 1423 | |
78cd52d0 | 1424 | /* AHCI needs SError cleared; otherwise, it might lock up */ |
da3dbb17 | 1425 | ahci_scr_read(ap, SCR_ERROR, &serror); |
78cd52d0 | 1426 | ahci_scr_write(ap, SCR_ERROR, serror); |
7d50b60b | 1427 | host_ehi->serror |= serror; |
78cd52d0 | 1428 | |
41669553 | 1429 | /* some controllers set IRQ_IF_ERR on device errors, ignore it */ |
417a1a6d | 1430 | if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR) |
41669553 TH |
1431 | irq_stat &= ~PORT_IRQ_IF_ERR; |
1432 | ||
55a61604 | 1433 | if (irq_stat & PORT_IRQ_TF_ERR) { |
7d50b60b TH |
1434 | /* If qc is active, charge it; otherwise, the active |
1435 | * link. There's no active qc on NCQ errors. It will | |
1436 | * be determined by EH by reading log page 10h. | |
1437 | */ | |
1438 | if (active_qc) | |
1439 | active_qc->err_mask |= AC_ERR_DEV; | |
1440 | else | |
1441 | active_ehi->err_mask |= AC_ERR_DEV; | |
1442 | ||
417a1a6d | 1443 | if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL) |
7d50b60b TH |
1444 | host_ehi->serror &= ~SERR_INTERNAL; |
1445 | } | |
1446 | ||
1447 | if (irq_stat & PORT_IRQ_UNK_FIS) { | |
1448 | u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK); | |
1449 | ||
1450 | active_ehi->err_mask |= AC_ERR_HSM; | |
1451 | active_ehi->action |= ATA_EH_SOFTRESET; | |
1452 | ata_ehi_push_desc(active_ehi, | |
1453 | "unknown FIS %08x %08x %08x %08x" , | |
1454 | unk[0], unk[1], unk[2], unk[3]); | |
1455 | } | |
1456 | ||
1457 | if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) { | |
1458 | active_ehi->err_mask |= AC_ERR_HSM; | |
1459 | active_ehi->action |= ATA_EH_SOFTRESET; | |
1460 | ata_ehi_push_desc(active_ehi, "incorrect PMP"); | |
55a61604 | 1461 | } |
78cd52d0 TH |
1462 | |
1463 | if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) { | |
7d50b60b TH |
1464 | host_ehi->err_mask |= AC_ERR_HOST_BUS; |
1465 | host_ehi->action |= ATA_EH_SOFTRESET; | |
1466 | ata_ehi_push_desc(host_ehi, "host bus error"); | |
1da177e4 LT |
1467 | } |
1468 | ||
78cd52d0 | 1469 | if (irq_stat & PORT_IRQ_IF_ERR) { |
7d50b60b TH |
1470 | host_ehi->err_mask |= AC_ERR_ATA_BUS; |
1471 | host_ehi->action |= ATA_EH_SOFTRESET; | |
1472 | ata_ehi_push_desc(host_ehi, "interface fatal error"); | |
78cd52d0 | 1473 | } |
1da177e4 | 1474 | |
78cd52d0 | 1475 | if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) { |
7d50b60b TH |
1476 | ata_ehi_hotplugged(host_ehi); |
1477 | ata_ehi_push_desc(host_ehi, "%s", | |
1478 | irq_stat & PORT_IRQ_CONNECT ? | |
78cd52d0 TH |
1479 | "connection status changed" : "PHY RDY changed"); |
1480 | } | |
1481 | ||
78cd52d0 | 1482 | /* okay, let's hand over to EH */ |
a72ec4ce | 1483 | |
78cd52d0 TH |
1484 | if (irq_stat & PORT_IRQ_FREEZE) |
1485 | ata_port_freeze(ap); | |
1486 | else | |
1487 | ata_port_abort(ap); | |
1da177e4 LT |
1488 | } |
1489 | ||
df69c9c5 | 1490 | static void ahci_port_intr(struct ata_port *ap) |
1da177e4 | 1491 | { |
4447d351 | 1492 | void __iomem *port_mmio = ap->ioaddr.cmd_addr; |
9af5c9c9 | 1493 | struct ata_eh_info *ehi = &ap->link.eh_info; |
0291f95f | 1494 | struct ahci_port_priv *pp = ap->private_data; |
5f226c6b | 1495 | struct ahci_host_priv *hpriv = ap->host->private_data; |
b06ce3e5 | 1496 | int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING); |
12fad3f9 | 1497 | u32 status, qc_active; |
0291f95f | 1498 | int rc, known_irq = 0; |
1da177e4 LT |
1499 | |
1500 | status = readl(port_mmio + PORT_IRQ_STAT); | |
1501 | writel(status, port_mmio + PORT_IRQ_STAT); | |
1502 | ||
b06ce3e5 TH |
1503 | /* ignore BAD_PMP while resetting */ |
1504 | if (unlikely(resetting)) | |
1505 | status &= ~PORT_IRQ_BAD_PMP; | |
1506 | ||
78cd52d0 TH |
1507 | if (unlikely(status & PORT_IRQ_ERROR)) { |
1508 | ahci_error_intr(ap, status); | |
1509 | return; | |
1da177e4 LT |
1510 | } |
1511 | ||
2f294968 | 1512 | if (status & PORT_IRQ_SDB_FIS) { |
5f226c6b TH |
1513 | /* If SNotification is available, leave notification |
1514 | * handling to sata_async_notification(). If not, | |
1515 | * emulate it by snooping SDB FIS RX area. | |
1516 | * | |
1517 | * Snooping FIS RX area is probably cheaper than | |
1518 | * poking SNotification but some constrollers which | |
1519 | * implement SNotification, ICH9 for example, don't | |
1520 | * store AN SDB FIS into receive area. | |
2f294968 | 1521 | */ |
5f226c6b | 1522 | if (hpriv->cap & HOST_CAP_SNTF) |
7d77b247 | 1523 | sata_async_notification(ap); |
5f226c6b TH |
1524 | else { |
1525 | /* If the 'N' bit in word 0 of the FIS is set, | |
1526 | * we just received asynchronous notification. | |
1527 | * Tell libata about it. | |
1528 | */ | |
1529 | const __le32 *f = pp->rx_fis + RX_FIS_SDB; | |
1530 | u32 f0 = le32_to_cpu(f[0]); | |
1531 | ||
1532 | if (f0 & (1 << 15)) | |
1533 | sata_async_notification(ap); | |
1534 | } | |
2f294968 KCA |
1535 | } |
1536 | ||
7d50b60b TH |
1537 | /* pp->active_link is valid iff any command is in flight */ |
1538 | if (ap->qc_active && pp->active_link->sactive) | |
12fad3f9 TH |
1539 | qc_active = readl(port_mmio + PORT_SCR_ACT); |
1540 | else | |
1541 | qc_active = readl(port_mmio + PORT_CMD_ISSUE); | |
1542 | ||
1543 | rc = ata_qc_complete_multiple(ap, qc_active, NULL); | |
b06ce3e5 TH |
1544 | |
1545 | /* If resetting, spurious or invalid completions are expected, | |
1546 | * return unconditionally. | |
1547 | */ | |
1548 | if (resetting) | |
1549 | return; | |
1550 | ||
12fad3f9 TH |
1551 | if (rc > 0) |
1552 | return; | |
1553 | if (rc < 0) { | |
1554 | ehi->err_mask |= AC_ERR_HSM; | |
1555 | ehi->action |= ATA_EH_SOFTRESET; | |
1556 | ata_port_freeze(ap); | |
1557 | return; | |
1da177e4 LT |
1558 | } |
1559 | ||
3a4fa0a2 | 1560 | /* hmmm... a spurious interrupt */ |
2a3917a8 | 1561 | |
0291f95f TH |
1562 | /* if !NCQ, ignore. No modern ATA device has broken HSM |
1563 | * implementation for non-NCQ commands. | |
1564 | */ | |
9af5c9c9 | 1565 | if (!ap->link.sactive) |
12fad3f9 TH |
1566 | return; |
1567 | ||
0291f95f TH |
1568 | if (status & PORT_IRQ_D2H_REG_FIS) { |
1569 | if (!pp->ncq_saw_d2h) | |
1570 | ata_port_printk(ap, KERN_INFO, | |
1571 | "D2H reg with I during NCQ, " | |
1572 | "this message won't be printed again\n"); | |
1573 | pp->ncq_saw_d2h = 1; | |
1574 | known_irq = 1; | |
1575 | } | |
1576 | ||
1577 | if (status & PORT_IRQ_DMAS_FIS) { | |
1578 | if (!pp->ncq_saw_dmas) | |
1579 | ata_port_printk(ap, KERN_INFO, | |
1580 | "DMAS FIS during NCQ, " | |
1581 | "this message won't be printed again\n"); | |
1582 | pp->ncq_saw_dmas = 1; | |
1583 | known_irq = 1; | |
1584 | } | |
1585 | ||
a2bbd0c9 | 1586 | if (status & PORT_IRQ_SDB_FIS) { |
04d4f7a1 | 1587 | const __le32 *f = pp->rx_fis + RX_FIS_SDB; |
0291f95f | 1588 | |
afb2d552 TH |
1589 | if (le32_to_cpu(f[1])) { |
1590 | /* SDB FIS containing spurious completions | |
1591 | * might be dangerous, whine and fail commands | |
1592 | * with HSM violation. EH will turn off NCQ | |
1593 | * after several such failures. | |
1594 | */ | |
1595 | ata_ehi_push_desc(ehi, | |
1596 | "spurious completions during NCQ " | |
1597 | "issue=0x%x SAct=0x%x FIS=%08x:%08x", | |
1598 | readl(port_mmio + PORT_CMD_ISSUE), | |
1599 | readl(port_mmio + PORT_SCR_ACT), | |
1600 | le32_to_cpu(f[0]), le32_to_cpu(f[1])); | |
1601 | ehi->err_mask |= AC_ERR_HSM; | |
1602 | ehi->action |= ATA_EH_SOFTRESET; | |
1603 | ata_port_freeze(ap); | |
1604 | } else { | |
1605 | if (!pp->ncq_saw_sdb) | |
1606 | ata_port_printk(ap, KERN_INFO, | |
1607 | "spurious SDB FIS %08x:%08x during NCQ, " | |
1608 | "this message won't be printed again\n", | |
1609 | le32_to_cpu(f[0]), le32_to_cpu(f[1])); | |
1610 | pp->ncq_saw_sdb = 1; | |
1611 | } | |
0291f95f TH |
1612 | known_irq = 1; |
1613 | } | |
2a3917a8 | 1614 | |
0291f95f | 1615 | if (!known_irq) |
78cd52d0 | 1616 | ata_port_printk(ap, KERN_INFO, "spurious interrupt " |
0291f95f | 1617 | "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n", |
9af5c9c9 | 1618 | status, ap->link.active_tag, ap->link.sactive); |
1da177e4 LT |
1619 | } |
1620 | ||
1621 | static void ahci_irq_clear(struct ata_port *ap) | |
1622 | { | |
1623 | /* TODO */ | |
1624 | } | |
1625 | ||
7d12e780 | 1626 | static irqreturn_t ahci_interrupt(int irq, void *dev_instance) |
1da177e4 | 1627 | { |
cca3974e | 1628 | struct ata_host *host = dev_instance; |
1da177e4 LT |
1629 | struct ahci_host_priv *hpriv; |
1630 | unsigned int i, handled = 0; | |
ea6ba10b | 1631 | void __iomem *mmio; |
1da177e4 LT |
1632 | u32 irq_stat, irq_ack = 0; |
1633 | ||
1634 | VPRINTK("ENTER\n"); | |
1635 | ||
cca3974e | 1636 | hpriv = host->private_data; |
0d5ff566 | 1637 | mmio = host->iomap[AHCI_PCI_BAR]; |
1da177e4 LT |
1638 | |
1639 | /* sigh. 0xffffffff is a valid return from h/w */ | |
1640 | irq_stat = readl(mmio + HOST_IRQ_STAT); | |
1641 | irq_stat &= hpriv->port_map; | |
1642 | if (!irq_stat) | |
1643 | return IRQ_NONE; | |
1644 | ||
2dcb407e | 1645 | spin_lock(&host->lock); |
1da177e4 | 1646 | |
2dcb407e | 1647 | for (i = 0; i < host->n_ports; i++) { |
1da177e4 | 1648 | struct ata_port *ap; |
1da177e4 | 1649 | |
67846b30 JG |
1650 | if (!(irq_stat & (1 << i))) |
1651 | continue; | |
1652 | ||
cca3974e | 1653 | ap = host->ports[i]; |
67846b30 | 1654 | if (ap) { |
df69c9c5 | 1655 | ahci_port_intr(ap); |
67846b30 JG |
1656 | VPRINTK("port %u\n", i); |
1657 | } else { | |
1658 | VPRINTK("port %u (no irq)\n", i); | |
6971ed1f | 1659 | if (ata_ratelimit()) |
cca3974e | 1660 | dev_printk(KERN_WARNING, host->dev, |
a9524a76 | 1661 | "interrupt on disabled port %u\n", i); |
1da177e4 | 1662 | } |
67846b30 JG |
1663 | |
1664 | irq_ack |= (1 << i); | |
1da177e4 LT |
1665 | } |
1666 | ||
1667 | if (irq_ack) { | |
1668 | writel(irq_ack, mmio + HOST_IRQ_STAT); | |
1669 | handled = 1; | |
1670 | } | |
1671 | ||
cca3974e | 1672 | spin_unlock(&host->lock); |
1da177e4 LT |
1673 | |
1674 | VPRINTK("EXIT\n"); | |
1675 | ||
1676 | return IRQ_RETVAL(handled); | |
1677 | } | |
1678 | ||
9a3d9eb0 | 1679 | static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc) |
1da177e4 LT |
1680 | { |
1681 | struct ata_port *ap = qc->ap; | |
4447d351 | 1682 | void __iomem *port_mmio = ahci_port_base(ap); |
7d50b60b TH |
1683 | struct ahci_port_priv *pp = ap->private_data; |
1684 | ||
1685 | /* Keep track of the currently active link. It will be used | |
1686 | * in completion path to determine whether NCQ phase is in | |
1687 | * progress. | |
1688 | */ | |
1689 | pp->active_link = qc->dev->link; | |
1da177e4 | 1690 | |
12fad3f9 TH |
1691 | if (qc->tf.protocol == ATA_PROT_NCQ) |
1692 | writel(1 << qc->tag, port_mmio + PORT_SCR_ACT); | |
1693 | writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE); | |
1da177e4 LT |
1694 | readl(port_mmio + PORT_CMD_ISSUE); /* flush */ |
1695 | ||
1696 | return 0; | |
1697 | } | |
1698 | ||
78cd52d0 TH |
1699 | static void ahci_freeze(struct ata_port *ap) |
1700 | { | |
4447d351 | 1701 | void __iomem *port_mmio = ahci_port_base(ap); |
78cd52d0 TH |
1702 | |
1703 | /* turn IRQ off */ | |
1704 | writel(0, port_mmio + PORT_IRQ_MASK); | |
1705 | } | |
1706 | ||
1707 | static void ahci_thaw(struct ata_port *ap) | |
1708 | { | |
0d5ff566 | 1709 | void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR]; |
4447d351 | 1710 | void __iomem *port_mmio = ahci_port_base(ap); |
78cd52d0 | 1711 | u32 tmp; |
a7384925 | 1712 | struct ahci_port_priv *pp = ap->private_data; |
78cd52d0 TH |
1713 | |
1714 | /* clear IRQ */ | |
1715 | tmp = readl(port_mmio + PORT_IRQ_STAT); | |
1716 | writel(tmp, port_mmio + PORT_IRQ_STAT); | |
a718728f | 1717 | writel(1 << ap->port_no, mmio + HOST_IRQ_STAT); |
78cd52d0 | 1718 | |
1c954a4d TH |
1719 | /* turn IRQ back on */ |
1720 | writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | |
78cd52d0 TH |
1721 | } |
1722 | ||
1723 | static void ahci_error_handler(struct ata_port *ap) | |
1724 | { | |
b51e9e5d | 1725 | if (!(ap->pflags & ATA_PFLAG_FROZEN)) { |
78cd52d0 | 1726 | /* restart engine */ |
4447d351 TH |
1727 | ahci_stop_engine(ap); |
1728 | ahci_start_engine(ap); | |
78cd52d0 TH |
1729 | } |
1730 | ||
1731 | /* perform recovery */ | |
7d50b60b TH |
1732 | sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset, |
1733 | ahci_hardreset, ahci_postreset, | |
1734 | sata_pmp_std_prereset, ahci_pmp_softreset, | |
1735 | sata_pmp_std_hardreset, sata_pmp_std_postreset); | |
78cd52d0 TH |
1736 | } |
1737 | ||
ad616ffb TH |
1738 | static void ahci_vt8251_error_handler(struct ata_port *ap) |
1739 | { | |
ad616ffb TH |
1740 | if (!(ap->pflags & ATA_PFLAG_FROZEN)) { |
1741 | /* restart engine */ | |
4447d351 TH |
1742 | ahci_stop_engine(ap); |
1743 | ahci_start_engine(ap); | |
ad616ffb TH |
1744 | } |
1745 | ||
1746 | /* perform recovery */ | |
1747 | ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset, | |
1748 | ahci_postreset); | |
1749 | } | |
1750 | ||
edc93052 TH |
1751 | static void ahci_p5wdh_error_handler(struct ata_port *ap) |
1752 | { | |
1753 | if (!(ap->pflags & ATA_PFLAG_FROZEN)) { | |
1754 | /* restart engine */ | |
1755 | ahci_stop_engine(ap); | |
1756 | ahci_start_engine(ap); | |
1757 | } | |
1758 | ||
1759 | /* perform recovery */ | |
1760 | ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_p5wdh_hardreset, | |
1761 | ahci_postreset); | |
1762 | } | |
1763 | ||
78cd52d0 TH |
1764 | static void ahci_post_internal_cmd(struct ata_queued_cmd *qc) |
1765 | { | |
1766 | struct ata_port *ap = qc->ap; | |
1767 | ||
d2e75dff TH |
1768 | /* make DMA engine forget about the failed command */ |
1769 | if (qc->flags & ATA_QCFLAG_FAILED) | |
1770 | ahci_kick_engine(ap, 1); | |
78cd52d0 TH |
1771 | } |
1772 | ||
7d50b60b TH |
1773 | static void ahci_pmp_attach(struct ata_port *ap) |
1774 | { | |
1775 | void __iomem *port_mmio = ahci_port_base(ap); | |
1c954a4d | 1776 | struct ahci_port_priv *pp = ap->private_data; |
7d50b60b TH |
1777 | u32 cmd; |
1778 | ||
1779 | cmd = readl(port_mmio + PORT_CMD); | |
1780 | cmd |= PORT_CMD_PMP; | |
1781 | writel(cmd, port_mmio + PORT_CMD); | |
1c954a4d TH |
1782 | |
1783 | pp->intr_mask |= PORT_IRQ_BAD_PMP; | |
1784 | writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | |
7d50b60b TH |
1785 | } |
1786 | ||
1787 | static void ahci_pmp_detach(struct ata_port *ap) | |
1788 | { | |
1789 | void __iomem *port_mmio = ahci_port_base(ap); | |
1c954a4d | 1790 | struct ahci_port_priv *pp = ap->private_data; |
7d50b60b TH |
1791 | u32 cmd; |
1792 | ||
1793 | cmd = readl(port_mmio + PORT_CMD); | |
1794 | cmd &= ~PORT_CMD_PMP; | |
1795 | writel(cmd, port_mmio + PORT_CMD); | |
1c954a4d TH |
1796 | |
1797 | pp->intr_mask &= ~PORT_IRQ_BAD_PMP; | |
1798 | writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | |
7d50b60b TH |
1799 | } |
1800 | ||
028a2596 AD |
1801 | static int ahci_port_resume(struct ata_port *ap) |
1802 | { | |
1803 | ahci_power_up(ap); | |
1804 | ahci_start_port(ap); | |
1805 | ||
7d50b60b TH |
1806 | if (ap->nr_pmp_links) |
1807 | ahci_pmp_attach(ap); | |
1808 | else | |
1809 | ahci_pmp_detach(ap); | |
1810 | ||
028a2596 AD |
1811 | return 0; |
1812 | } | |
1813 | ||
438ac6d5 | 1814 | #ifdef CONFIG_PM |
c1332875 TH |
1815 | static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg) |
1816 | { | |
c1332875 TH |
1817 | const char *emsg = NULL; |
1818 | int rc; | |
1819 | ||
4447d351 | 1820 | rc = ahci_deinit_port(ap, &emsg); |
8e16f941 | 1821 | if (rc == 0) |
4447d351 | 1822 | ahci_power_down(ap); |
8e16f941 | 1823 | else { |
c1332875 | 1824 | ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc); |
df69c9c5 | 1825 | ahci_start_port(ap); |
c1332875 TH |
1826 | } |
1827 | ||
1828 | return rc; | |
1829 | } | |
1830 | ||
c1332875 TH |
1831 | static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg) |
1832 | { | |
cca3974e | 1833 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
0d5ff566 | 1834 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; |
c1332875 TH |
1835 | u32 ctl; |
1836 | ||
1837 | if (mesg.event == PM_EVENT_SUSPEND) { | |
1838 | /* AHCI spec rev1.1 section 8.3.3: | |
1839 | * Software must disable interrupts prior to requesting a | |
1840 | * transition of the HBA to D3 state. | |
1841 | */ | |
1842 | ctl = readl(mmio + HOST_CTL); | |
1843 | ctl &= ~HOST_IRQ_EN; | |
1844 | writel(ctl, mmio + HOST_CTL); | |
1845 | readl(mmio + HOST_CTL); /* flush */ | |
1846 | } | |
1847 | ||
1848 | return ata_pci_device_suspend(pdev, mesg); | |
1849 | } | |
1850 | ||
1851 | static int ahci_pci_device_resume(struct pci_dev *pdev) | |
1852 | { | |
cca3974e | 1853 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
c1332875 TH |
1854 | int rc; |
1855 | ||
553c4aa6 TH |
1856 | rc = ata_pci_device_do_resume(pdev); |
1857 | if (rc) | |
1858 | return rc; | |
c1332875 TH |
1859 | |
1860 | if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) { | |
4447d351 | 1861 | rc = ahci_reset_controller(host); |
c1332875 TH |
1862 | if (rc) |
1863 | return rc; | |
1864 | ||
4447d351 | 1865 | ahci_init_controller(host); |
c1332875 TH |
1866 | } |
1867 | ||
cca3974e | 1868 | ata_host_resume(host); |
c1332875 TH |
1869 | |
1870 | return 0; | |
1871 | } | |
438ac6d5 | 1872 | #endif |
c1332875 | 1873 | |
254950cd TH |
1874 | static int ahci_port_start(struct ata_port *ap) |
1875 | { | |
cca3974e | 1876 | struct device *dev = ap->host->dev; |
254950cd | 1877 | struct ahci_port_priv *pp; |
254950cd TH |
1878 | void *mem; |
1879 | dma_addr_t mem_dma; | |
1880 | int rc; | |
1881 | ||
24dc5f33 | 1882 | pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); |
254950cd TH |
1883 | if (!pp) |
1884 | return -ENOMEM; | |
254950cd TH |
1885 | |
1886 | rc = ata_pad_alloc(ap, dev); | |
24dc5f33 | 1887 | if (rc) |
254950cd | 1888 | return rc; |
254950cd | 1889 | |
24dc5f33 TH |
1890 | mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, |
1891 | GFP_KERNEL); | |
1892 | if (!mem) | |
254950cd | 1893 | return -ENOMEM; |
254950cd TH |
1894 | memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ); |
1895 | ||
1896 | /* | |
1897 | * First item in chunk of DMA memory: 32-slot command table, | |
1898 | * 32 bytes each in size | |
1899 | */ | |
1900 | pp->cmd_slot = mem; | |
1901 | pp->cmd_slot_dma = mem_dma; | |
1902 | ||
1903 | mem += AHCI_CMD_SLOT_SZ; | |
1904 | mem_dma += AHCI_CMD_SLOT_SZ; | |
1905 | ||
1906 | /* | |
1907 | * Second item: Received-FIS area | |
1908 | */ | |
1909 | pp->rx_fis = mem; | |
1910 | pp->rx_fis_dma = mem_dma; | |
1911 | ||
1912 | mem += AHCI_RX_FIS_SZ; | |
1913 | mem_dma += AHCI_RX_FIS_SZ; | |
1914 | ||
1915 | /* | |
1916 | * Third item: data area for storing a single command | |
1917 | * and its scatter-gather table | |
1918 | */ | |
1919 | pp->cmd_tbl = mem; | |
1920 | pp->cmd_tbl_dma = mem_dma; | |
1921 | ||
a7384925 | 1922 | /* |
2dcb407e JG |
1923 | * Save off initial list of interrupts to be enabled. |
1924 | * This could be changed later | |
1925 | */ | |
a7384925 KCA |
1926 | pp->intr_mask = DEF_PORT_IRQ; |
1927 | ||
254950cd TH |
1928 | ap->private_data = pp; |
1929 | ||
df69c9c5 JG |
1930 | /* engage engines, captain */ |
1931 | return ahci_port_resume(ap); | |
254950cd TH |
1932 | } |
1933 | ||
1934 | static void ahci_port_stop(struct ata_port *ap) | |
1935 | { | |
0be0aa98 TH |
1936 | const char *emsg = NULL; |
1937 | int rc; | |
254950cd | 1938 | |
0be0aa98 | 1939 | /* de-initialize port */ |
4447d351 | 1940 | rc = ahci_deinit_port(ap, &emsg); |
0be0aa98 TH |
1941 | if (rc) |
1942 | ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc); | |
254950cd TH |
1943 | } |
1944 | ||
4447d351 | 1945 | static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac) |
1da177e4 | 1946 | { |
1da177e4 | 1947 | int rc; |
1da177e4 | 1948 | |
1da177e4 LT |
1949 | if (using_dac && |
1950 | !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { | |
1951 | rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); | |
1952 | if (rc) { | |
1953 | rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); | |
1954 | if (rc) { | |
a9524a76 JG |
1955 | dev_printk(KERN_ERR, &pdev->dev, |
1956 | "64-bit DMA enable failed\n"); | |
1da177e4 LT |
1957 | return rc; |
1958 | } | |
1959 | } | |
1da177e4 LT |
1960 | } else { |
1961 | rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); | |
1962 | if (rc) { | |
a9524a76 JG |
1963 | dev_printk(KERN_ERR, &pdev->dev, |
1964 | "32-bit DMA enable failed\n"); | |
1da177e4 LT |
1965 | return rc; |
1966 | } | |
1967 | rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); | |
1968 | if (rc) { | |
a9524a76 JG |
1969 | dev_printk(KERN_ERR, &pdev->dev, |
1970 | "32-bit consistent DMA enable failed\n"); | |
1da177e4 LT |
1971 | return rc; |
1972 | } | |
1973 | } | |
1da177e4 LT |
1974 | return 0; |
1975 | } | |
1976 | ||
4447d351 | 1977 | static void ahci_print_info(struct ata_host *host) |
1da177e4 | 1978 | { |
4447d351 TH |
1979 | struct ahci_host_priv *hpriv = host->private_data; |
1980 | struct pci_dev *pdev = to_pci_dev(host->dev); | |
1981 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | |
1da177e4 LT |
1982 | u32 vers, cap, impl, speed; |
1983 | const char *speed_s; | |
1984 | u16 cc; | |
1985 | const char *scc_s; | |
1986 | ||
1987 | vers = readl(mmio + HOST_VERSION); | |
1988 | cap = hpriv->cap; | |
1989 | impl = hpriv->port_map; | |
1990 | ||
1991 | speed = (cap >> 20) & 0xf; | |
1992 | if (speed == 1) | |
1993 | speed_s = "1.5"; | |
1994 | else if (speed == 2) | |
1995 | speed_s = "3"; | |
1996 | else | |
1997 | speed_s = "?"; | |
1998 | ||
1999 | pci_read_config_word(pdev, 0x0a, &cc); | |
c9f89475 | 2000 | if (cc == PCI_CLASS_STORAGE_IDE) |
1da177e4 | 2001 | scc_s = "IDE"; |
c9f89475 | 2002 | else if (cc == PCI_CLASS_STORAGE_SATA) |
1da177e4 | 2003 | scc_s = "SATA"; |
c9f89475 | 2004 | else if (cc == PCI_CLASS_STORAGE_RAID) |
1da177e4 LT |
2005 | scc_s = "RAID"; |
2006 | else | |
2007 | scc_s = "unknown"; | |
2008 | ||
a9524a76 JG |
2009 | dev_printk(KERN_INFO, &pdev->dev, |
2010 | "AHCI %02x%02x.%02x%02x " | |
1da177e4 | 2011 | "%u slots %u ports %s Gbps 0x%x impl %s mode\n" |
2dcb407e | 2012 | , |
1da177e4 | 2013 | |
2dcb407e JG |
2014 | (vers >> 24) & 0xff, |
2015 | (vers >> 16) & 0xff, | |
2016 | (vers >> 8) & 0xff, | |
2017 | vers & 0xff, | |
1da177e4 LT |
2018 | |
2019 | ((cap >> 8) & 0x1f) + 1, | |
2020 | (cap & 0x1f) + 1, | |
2021 | speed_s, | |
2022 | impl, | |
2023 | scc_s); | |
2024 | ||
a9524a76 JG |
2025 | dev_printk(KERN_INFO, &pdev->dev, |
2026 | "flags: " | |
203ef6c4 TH |
2027 | "%s%s%s%s%s%s%s" |
2028 | "%s%s%s%s%s%s%s\n" | |
2dcb407e | 2029 | , |
1da177e4 LT |
2030 | |
2031 | cap & (1 << 31) ? "64bit " : "", | |
2032 | cap & (1 << 30) ? "ncq " : "", | |
203ef6c4 | 2033 | cap & (1 << 29) ? "sntf " : "", |
1da177e4 LT |
2034 | cap & (1 << 28) ? "ilck " : "", |
2035 | cap & (1 << 27) ? "stag " : "", | |
2036 | cap & (1 << 26) ? "pm " : "", | |
2037 | cap & (1 << 25) ? "led " : "", | |
2038 | ||
2039 | cap & (1 << 24) ? "clo " : "", | |
2040 | cap & (1 << 19) ? "nz " : "", | |
2041 | cap & (1 << 18) ? "only " : "", | |
2042 | cap & (1 << 17) ? "pmp " : "", | |
2043 | cap & (1 << 15) ? "pio " : "", | |
2044 | cap & (1 << 14) ? "slum " : "", | |
2045 | cap & (1 << 13) ? "part " : "" | |
2046 | ); | |
2047 | } | |
2048 | ||
edc93052 TH |
2049 | /* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is |
2050 | * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't | |
2051 | * support PMP and the 4726 either directly exports the device | |
2052 | * attached to the first downstream port or acts as a hardware storage | |
2053 | * controller and emulate a single ATA device (can be RAID 0/1 or some | |
2054 | * other configuration). | |
2055 | * | |
2056 | * When there's no device attached to the first downstream port of the | |
2057 | * 4726, "Config Disk" appears, which is a pseudo ATA device to | |
2058 | * configure the 4726. However, ATA emulation of the device is very | |
2059 | * lame. It doesn't send signature D2H Reg FIS after the initial | |
2060 | * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues. | |
2061 | * | |
2062 | * The following function works around the problem by always using | |
2063 | * hardreset on the port and not depending on receiving signature FIS | |
2064 | * afterward. If signature FIS isn't received soon, ATA class is | |
2065 | * assumed without follow-up softreset. | |
2066 | */ | |
2067 | static void ahci_p5wdh_workaround(struct ata_host *host) | |
2068 | { | |
2069 | static struct dmi_system_id sysids[] = { | |
2070 | { | |
2071 | .ident = "P5W DH Deluxe", | |
2072 | .matches = { | |
2073 | DMI_MATCH(DMI_SYS_VENDOR, | |
2074 | "ASUSTEK COMPUTER INC"), | |
2075 | DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"), | |
2076 | }, | |
2077 | }, | |
2078 | { } | |
2079 | }; | |
2080 | struct pci_dev *pdev = to_pci_dev(host->dev); | |
2081 | ||
2082 | if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) && | |
2083 | dmi_check_system(sysids)) { | |
2084 | struct ata_port *ap = host->ports[1]; | |
2085 | ||
2086 | dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH " | |
2087 | "Deluxe on-board SIMG4726 workaround\n"); | |
2088 | ||
2089 | ap->ops = &ahci_p5wdh_ops; | |
2090 | ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA; | |
2091 | } | |
2092 | } | |
2093 | ||
24dc5f33 | 2094 | static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) |
1da177e4 LT |
2095 | { |
2096 | static int printed_version; | |
4447d351 TH |
2097 | struct ata_port_info pi = ahci_port_info[ent->driver_data]; |
2098 | const struct ata_port_info *ppi[] = { &pi, NULL }; | |
24dc5f33 | 2099 | struct device *dev = &pdev->dev; |
1da177e4 | 2100 | struct ahci_host_priv *hpriv; |
4447d351 TH |
2101 | struct ata_host *host; |
2102 | int i, rc; | |
1da177e4 LT |
2103 | |
2104 | VPRINTK("ENTER\n"); | |
2105 | ||
12fad3f9 TH |
2106 | WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS); |
2107 | ||
1da177e4 | 2108 | if (!printed_version++) |
a9524a76 | 2109 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); |
1da177e4 | 2110 | |
4447d351 | 2111 | /* acquire resources */ |
24dc5f33 | 2112 | rc = pcim_enable_device(pdev); |
1da177e4 LT |
2113 | if (rc) |
2114 | return rc; | |
2115 | ||
0d5ff566 TH |
2116 | rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME); |
2117 | if (rc == -EBUSY) | |
24dc5f33 | 2118 | pcim_pin_device(pdev); |
0d5ff566 | 2119 | if (rc) |
24dc5f33 | 2120 | return rc; |
1da177e4 | 2121 | |
24dc5f33 TH |
2122 | hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL); |
2123 | if (!hpriv) | |
2124 | return -ENOMEM; | |
417a1a6d TH |
2125 | hpriv->flags |= (unsigned long)pi.private_data; |
2126 | ||
2127 | if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev)) | |
2128 | pci_intx(pdev, 1); | |
1da177e4 | 2129 | |
4447d351 | 2130 | /* save initial config */ |
417a1a6d | 2131 | ahci_save_initial_config(pdev, hpriv); |
1da177e4 | 2132 | |
4447d351 | 2133 | /* prepare host */ |
274c1fde | 2134 | if (hpriv->cap & HOST_CAP_NCQ) |
4447d351 | 2135 | pi.flags |= ATA_FLAG_NCQ; |
1da177e4 | 2136 | |
7d50b60b TH |
2137 | if (hpriv->cap & HOST_CAP_PMP) |
2138 | pi.flags |= ATA_FLAG_PMP; | |
2139 | ||
4447d351 TH |
2140 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map)); |
2141 | if (!host) | |
2142 | return -ENOMEM; | |
2143 | host->iomap = pcim_iomap_table(pdev); | |
2144 | host->private_data = hpriv; | |
2145 | ||
2146 | for (i = 0; i < host->n_ports; i++) { | |
dab632e8 JG |
2147 | struct ata_port *ap = host->ports[i]; |
2148 | void __iomem *port_mmio = ahci_port_base(ap); | |
4447d351 | 2149 | |
cbcdd875 TH |
2150 | ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar"); |
2151 | ata_port_pbar_desc(ap, AHCI_PCI_BAR, | |
2152 | 0x100 + ap->port_no * 0x80, "port"); | |
2153 | ||
dab632e8 | 2154 | /* standard SATA port setup */ |
203ef6c4 | 2155 | if (hpriv->port_map & (1 << i)) |
4447d351 | 2156 | ap->ioaddr.cmd_addr = port_mmio; |
dab632e8 JG |
2157 | |
2158 | /* disabled/not-implemented port */ | |
2159 | else | |
2160 | ap->ops = &ata_dummy_port_ops; | |
4447d351 | 2161 | } |
d447df14 | 2162 | |
edc93052 TH |
2163 | /* apply workaround for ASUS P5W DH Deluxe mainboard */ |
2164 | ahci_p5wdh_workaround(host); | |
2165 | ||
4447d351 TH |
2166 | /* initialize adapter */ |
2167 | rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64); | |
1da177e4 | 2168 | if (rc) |
24dc5f33 | 2169 | return rc; |
1da177e4 | 2170 | |
4447d351 TH |
2171 | rc = ahci_reset_controller(host); |
2172 | if (rc) | |
2173 | return rc; | |
1da177e4 | 2174 | |
4447d351 TH |
2175 | ahci_init_controller(host); |
2176 | ahci_print_info(host); | |
1da177e4 | 2177 | |
4447d351 TH |
2178 | pci_set_master(pdev); |
2179 | return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED, | |
2180 | &ahci_sht); | |
907f4678 | 2181 | } |
1da177e4 LT |
2182 | |
2183 | static int __init ahci_init(void) | |
2184 | { | |
b7887196 | 2185 | return pci_register_driver(&ahci_pci_driver); |
1da177e4 LT |
2186 | } |
2187 | ||
1da177e4 LT |
2188 | static void __exit ahci_exit(void) |
2189 | { | |
2190 | pci_unregister_driver(&ahci_pci_driver); | |
2191 | } | |
2192 | ||
2193 | ||
2194 | MODULE_AUTHOR("Jeff Garzik"); | |
2195 | MODULE_DESCRIPTION("AHCI SATA low-level driver"); | |
2196 | MODULE_LICENSE("GPL"); | |
2197 | MODULE_DEVICE_TABLE(pci, ahci_pci_tbl); | |
6885433c | 2198 | MODULE_VERSION(DRV_VERSION); |
1da177e4 LT |
2199 | |
2200 | module_init(ahci_init); | |
2201 | module_exit(ahci_exit); |