libata: assume ATA_DEV_ATA on diagnostic failure
[deliverable/linux.git] / drivers / ata / ahci.c
CommitLineData
1da177e4
LT
1/*
2 * ahci.c - AHCI SATA support
3 *
af36d7f0
JG
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2004-2005 Red Hat, Inc.
9 *
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
1da177e4 30 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
af36d7f0 31 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
1da177e4
LT
32 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
87507cfd 42#include <linux/dma-mapping.h>
a9524a76 43#include <linux/device.h>
1da177e4 44#include <scsi/scsi_host.h>
193515d5 45#include <scsi/scsi_cmnd.h>
1da177e4 46#include <linux/libata.h>
1da177e4
LT
47
48#define DRV_NAME "ahci"
cd70c266 49#define DRV_VERSION "2.3"
1da177e4
LT
50
51
52enum {
53 AHCI_PCI_BAR = 5,
648a88be 54 AHCI_MAX_PORTS = 32,
1da177e4
LT
55 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
be5d8218 57 AHCI_USE_CLUSTERING = 1,
12fad3f9 58 AHCI_MAX_CMDS = 32,
dd410ff1 59 AHCI_CMD_SZ = 32,
12fad3f9 60 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
1da177e4 61 AHCI_RX_FIS_SZ = 256,
a0ea7328 62 AHCI_CMD_TBL_CDB = 0x40,
dd410ff1
TH
63 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
1da177e4
LT
67 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
4b10e559 71 AHCI_CMD_PREFETCH = (1 << 7),
22b49985
TH
72 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
1da177e4
LT
74
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
0291f95f 76 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
78cd52d0 77 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
1da177e4
LT
78
79 board_ahci = 0,
7a234aff
TH
80 board_ahci_vt8251 = 1,
81 board_ahci_ign_iferr = 2,
82 board_ahci_sb600 = 3,
83 board_ahci_mv = 4,
1da177e4
LT
84
85 /* global controller registers */
86 HOST_CAP = 0x00, /* host capabilities */
87 HOST_CTL = 0x04, /* global host control */
88 HOST_IRQ_STAT = 0x08, /* interrupt status */
89 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
90 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
91
92 /* HOST_CTL bits */
93 HOST_RESET = (1 << 0), /* reset controller; self-clear */
94 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
95 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
96
97 /* HOST_CAP bits */
0be0aa98 98 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
22b49985 99 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
0be0aa98 100 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
203ef6c4 101 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
979db803 102 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
dd410ff1 103 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
1da177e4
LT
104
105 /* registers for each SATA port */
106 PORT_LST_ADDR = 0x00, /* command list DMA addr */
107 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
108 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
109 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
110 PORT_IRQ_STAT = 0x10, /* interrupt status */
111 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
112 PORT_CMD = 0x18, /* port command */
113 PORT_TFDATA = 0x20, /* taskfile data */
114 PORT_SIG = 0x24, /* device TF signature */
115 PORT_CMD_ISSUE = 0x38, /* command issue */
1da177e4
LT
116 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
117 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
118 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
119 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
203ef6c4 120 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
1da177e4
LT
121
122 /* PORT_IRQ_{STAT,MASK} bits */
123 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
124 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
125 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
126 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
127 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
128 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
129 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
130 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
131
132 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
133 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
134 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
135 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
136 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
137 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
138 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
139 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
140 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
141
78cd52d0
TH
142 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
143 PORT_IRQ_IF_ERR |
144 PORT_IRQ_CONNECT |
4296971d 145 PORT_IRQ_PHYRDY |
78cd52d0
TH
146 PORT_IRQ_UNK_FIS,
147 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
148 PORT_IRQ_TF_ERR |
149 PORT_IRQ_HBUS_DATA_ERR,
150 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
151 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
152 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
1da177e4
LT
153
154 /* PORT_CMD bits */
02eaa666 155 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
1da177e4
LT
156 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
157 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
158 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
22b49985 159 PORT_CMD_CLO = (1 << 3), /* Command list override */
1da177e4
LT
160 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
161 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
162 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
163
0be0aa98 164 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
1da177e4
LT
165 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
166 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
167 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
4b0060f4 168
bf2af2a2 169 /* ap->flags bits */
4aeb0e32
TH
170 AHCI_FLAG_NO_NCQ = (1 << 24),
171 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
55a61604 172 AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
c7a42156 173 AHCI_FLAG_32BIT_ONLY = (1 << 28), /* force 32bit */
cd70c266
JG
174 AHCI_FLAG_MV_PATA = (1 << 29), /* PATA port */
175 AHCI_FLAG_NO_MSI = (1 << 30), /* no PCI MSI */
a7384925 176 AHCI_FLAG_NO_HOTPLUG = (1 << 31), /* ignore PxSERR.DIAG.N */
1188c0d8
TH
177
178 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
179 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
3cadbcc0 180 ATA_FLAG_ACPI_SATA,
0c88758b 181 AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY,
1da177e4
LT
182};
183
184struct ahci_cmd_hdr {
185 u32 opts;
186 u32 status;
187 u32 tbl_addr;
188 u32 tbl_addr_hi;
189 u32 reserved[4];
190};
191
192struct ahci_sg {
193 u32 addr;
194 u32 addr_hi;
195 u32 reserved;
196 u32 flags_size;
197};
198
199struct ahci_host_priv {
d447df14
TH
200 u32 cap; /* cap to use */
201 u32 port_map; /* port map to use */
202 u32 saved_cap; /* saved initial cap */
203 u32 saved_port_map; /* saved initial port_map */
1da177e4
LT
204};
205
206struct ahci_port_priv {
207 struct ahci_cmd_hdr *cmd_slot;
208 dma_addr_t cmd_slot_dma;
209 void *cmd_tbl;
210 dma_addr_t cmd_tbl_dma;
1da177e4
LT
211 void *rx_fis;
212 dma_addr_t rx_fis_dma;
0291f95f 213 /* for NCQ spurious interrupt analysis */
0291f95f
TH
214 unsigned int ncq_saw_d2h:1;
215 unsigned int ncq_saw_dmas:1;
afb2d552 216 unsigned int ncq_saw_sdb:1;
a7384925 217 u32 intr_mask; /* interrupts to enable */
1da177e4
LT
218};
219
da3dbb17
TH
220static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
221static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
1da177e4 222static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
9a3d9eb0 223static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
1da177e4 224static void ahci_irq_clear(struct ata_port *ap);
1da177e4
LT
225static int ahci_port_start(struct ata_port *ap);
226static void ahci_port_stop(struct ata_port *ap);
1da177e4
LT
227static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
228static void ahci_qc_prep(struct ata_queued_cmd *qc);
229static u8 ahci_check_status(struct ata_port *ap);
78cd52d0
TH
230static void ahci_freeze(struct ata_port *ap);
231static void ahci_thaw(struct ata_port *ap);
232static void ahci_error_handler(struct ata_port *ap);
ad616ffb 233static void ahci_vt8251_error_handler(struct ata_port *ap);
78cd52d0 234static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
df69c9c5 235static int ahci_port_resume(struct ata_port *ap);
dab632e8
JG
236static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
237static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
238 u32 opts);
438ac6d5 239#ifdef CONFIG_PM
c1332875 240static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
c1332875
TH
241static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
242static int ahci_pci_device_resume(struct pci_dev *pdev);
438ac6d5 243#endif
1da177e4 244
193515d5 245static struct scsi_host_template ahci_sht = {
1da177e4
LT
246 .module = THIS_MODULE,
247 .name = DRV_NAME,
248 .ioctl = ata_scsi_ioctl,
249 .queuecommand = ata_scsi_queuecmd,
12fad3f9
TH
250 .change_queue_depth = ata_scsi_change_queue_depth,
251 .can_queue = AHCI_MAX_CMDS - 1,
1da177e4
LT
252 .this_id = ATA_SHT_THIS_ID,
253 .sg_tablesize = AHCI_MAX_SG,
1da177e4
LT
254 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
255 .emulated = ATA_SHT_EMULATED,
256 .use_clustering = AHCI_USE_CLUSTERING,
257 .proc_name = DRV_NAME,
258 .dma_boundary = AHCI_DMA_BOUNDARY,
259 .slave_configure = ata_scsi_slave_config,
ccf68c34 260 .slave_destroy = ata_scsi_slave_destroy,
1da177e4 261 .bios_param = ata_std_bios_param,
1da177e4
LT
262};
263
057ace5e 264static const struct ata_port_operations ahci_ops = {
1da177e4
LT
265 .check_status = ahci_check_status,
266 .check_altstatus = ahci_check_status,
1da177e4
LT
267 .dev_select = ata_noop_dev_select,
268
269 .tf_read = ahci_tf_read,
270
1da177e4
LT
271 .qc_prep = ahci_qc_prep,
272 .qc_issue = ahci_qc_issue,
273
1da177e4
LT
274 .irq_clear = ahci_irq_clear,
275
276 .scr_read = ahci_scr_read,
277 .scr_write = ahci_scr_write,
278
78cd52d0
TH
279 .freeze = ahci_freeze,
280 .thaw = ahci_thaw,
281
282 .error_handler = ahci_error_handler,
283 .post_internal_cmd = ahci_post_internal_cmd,
284
438ac6d5 285#ifdef CONFIG_PM
c1332875
TH
286 .port_suspend = ahci_port_suspend,
287 .port_resume = ahci_port_resume,
438ac6d5 288#endif
c1332875 289
1da177e4
LT
290 .port_start = ahci_port_start,
291 .port_stop = ahci_port_stop,
1da177e4
LT
292};
293
ad616ffb 294static const struct ata_port_operations ahci_vt8251_ops = {
ad616ffb
TH
295 .check_status = ahci_check_status,
296 .check_altstatus = ahci_check_status,
297 .dev_select = ata_noop_dev_select,
298
299 .tf_read = ahci_tf_read,
300
301 .qc_prep = ahci_qc_prep,
302 .qc_issue = ahci_qc_issue,
303
ad616ffb
TH
304 .irq_clear = ahci_irq_clear,
305
306 .scr_read = ahci_scr_read,
307 .scr_write = ahci_scr_write,
308
309 .freeze = ahci_freeze,
310 .thaw = ahci_thaw,
311
312 .error_handler = ahci_vt8251_error_handler,
313 .post_internal_cmd = ahci_post_internal_cmd,
314
438ac6d5 315#ifdef CONFIG_PM
ad616ffb
TH
316 .port_suspend = ahci_port_suspend,
317 .port_resume = ahci_port_resume,
438ac6d5 318#endif
ad616ffb
TH
319
320 .port_start = ahci_port_start,
321 .port_stop = ahci_port_stop,
322};
323
98ac62de 324static const struct ata_port_info ahci_port_info[] = {
1da177e4
LT
325 /* board_ahci */
326 {
1188c0d8 327 .flags = AHCI_FLAG_COMMON,
0c88758b 328 .link_flags = AHCI_LFLAG_COMMON,
7da79312 329 .pio_mask = 0x1f, /* pio0-4 */
469248ab 330 .udma_mask = ATA_UDMA6,
1da177e4
LT
331 .port_ops = &ahci_ops,
332 },
bf2af2a2
BJ
333 /* board_ahci_vt8251 */
334 {
0c88758b
TH
335 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_NO_NCQ,
336 .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
bf2af2a2 337 .pio_mask = 0x1f, /* pio0-4 */
469248ab 338 .udma_mask = ATA_UDMA6,
ad616ffb 339 .port_ops = &ahci_vt8251_ops,
bf2af2a2 340 },
41669553
TH
341 /* board_ahci_ign_iferr */
342 {
1188c0d8 343 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
0c88758b 344 .link_flags = AHCI_LFLAG_COMMON,
41669553 345 .pio_mask = 0x1f, /* pio0-4 */
469248ab 346 .udma_mask = ATA_UDMA6,
41669553
TH
347 .port_ops = &ahci_ops,
348 },
55a61604
CH
349 /* board_ahci_sb600 */
350 {
1188c0d8 351 .flags = AHCI_FLAG_COMMON |
c7a42156
TH
352 AHCI_FLAG_IGN_SERR_INTERNAL |
353 AHCI_FLAG_32BIT_ONLY,
0c88758b 354 .link_flags = AHCI_LFLAG_COMMON,
55a61604 355 .pio_mask = 0x1f, /* pio0-4 */
469248ab 356 .udma_mask = ATA_UDMA6,
55a61604
CH
357 .port_ops = &ahci_ops,
358 },
cd70c266
JG
359 /* board_ahci_mv */
360 {
361 .sht = &ahci_sht,
362 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
363 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
7a234aff
TH
364 AHCI_FLAG_NO_NCQ | AHCI_FLAG_NO_MSI |
365 AHCI_FLAG_MV_PATA,
0c88758b 366 .link_flags = AHCI_LFLAG_COMMON,
cd70c266
JG
367 .pio_mask = 0x1f, /* pio0-4 */
368 .udma_mask = ATA_UDMA6,
369 .port_ops = &ahci_ops,
370 },
1da177e4
LT
371};
372
3b7d697d 373static const struct pci_device_id ahci_pci_tbl[] = {
fe7fa31a 374 /* Intel */
54bb3a94
JG
375 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
376 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
377 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
378 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
379 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
82490c09 380 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
54bb3a94
JG
381 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
382 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
383 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
384 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
7a234aff
TH
385 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
386 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
387 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
388 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
389 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
390 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
391 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
392 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
393 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
394 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
395 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
396 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
397 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
398 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
399 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
400 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
401 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
fe7fa31a 402
e34bb370
TH
403 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
404 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
405 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
fe7fa31a
JG
406
407 /* ATI */
c65ec1c2 408 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
c69c0892 409 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
410 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
411 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
412 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
413 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
414 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
fe7fa31a
JG
415
416 /* VIA */
54bb3a94 417 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
bf335542 418 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
fe7fa31a
JG
419
420 /* NVIDIA */
54bb3a94
JG
421 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
422 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
423 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
424 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
6fbf5ba4
PC
425 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
426 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
427 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
428 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
429 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
430 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
431 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
432 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
895663cd
PC
433 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
434 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
435 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
436 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
437 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
438 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
439 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
440 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
0522b286
PC
441 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
442 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
443 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
444 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
445 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
446 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
447 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
448 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
449 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
450 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
451 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
452 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
453 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
454 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
455 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
456 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
457 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
458 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
459 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
460 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
461 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
462 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
463 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
464 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
fe7fa31a 465
95916edd 466 /* SiS */
54bb3a94
JG
467 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
468 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
469 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
95916edd 470
cd70c266
JG
471 /* Marvell */
472 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
473
415ae2b5
JG
474 /* Generic, PCI class code for AHCI */
475 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
c9f89475 476 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
415ae2b5 477
1da177e4
LT
478 { } /* terminate list */
479};
480
481
482static struct pci_driver ahci_pci_driver = {
483 .name = DRV_NAME,
484 .id_table = ahci_pci_tbl,
485 .probe = ahci_init_one,
24dc5f33 486 .remove = ata_pci_remove_one,
438ac6d5 487#ifdef CONFIG_PM
c1332875
TH
488 .suspend = ahci_pci_device_suspend,
489 .resume = ahci_pci_device_resume,
438ac6d5 490#endif
1da177e4
LT
491};
492
493
98fa4b60
TH
494static inline int ahci_nr_ports(u32 cap)
495{
496 return (cap & 0x1f) + 1;
497}
498
dab632e8
JG
499static inline void __iomem *__ahci_port_base(struct ata_host *host,
500 unsigned int port_no)
1da177e4 501{
dab632e8 502 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
4447d351 503
dab632e8
JG
504 return mmio + 0x100 + (port_no * 0x80);
505}
506
507static inline void __iomem *ahci_port_base(struct ata_port *ap)
508{
509 return __ahci_port_base(ap->host, ap->port_no);
1da177e4
LT
510}
511
d447df14
TH
512/**
513 * ahci_save_initial_config - Save and fixup initial config values
4447d351
TH
514 * @pdev: target PCI device
515 * @pi: associated ATA port info
516 * @hpriv: host private area to store config values
d447df14
TH
517 *
518 * Some registers containing configuration info might be setup by
519 * BIOS and might be cleared on reset. This function saves the
520 * initial values of those registers into @hpriv such that they
521 * can be restored after controller reset.
522 *
523 * If inconsistent, config values are fixed up by this function.
524 *
525 * LOCKING:
526 * None.
527 */
4447d351
TH
528static void ahci_save_initial_config(struct pci_dev *pdev,
529 const struct ata_port_info *pi,
530 struct ahci_host_priv *hpriv)
d447df14 531{
4447d351 532 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
d447df14 533 u32 cap, port_map;
17199b18 534 int i;
d447df14
TH
535
536 /* Values prefixed with saved_ are written back to host after
537 * reset. Values without are used for driver operation.
538 */
539 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
540 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
541
274c1fde 542 /* some chips have errata preventing 64bit use */
c7a42156
TH
543 if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
544 dev_printk(KERN_INFO, &pdev->dev,
545 "controller can't do 64bit DMA, forcing 32bit\n");
546 cap &= ~HOST_CAP_64;
547 }
548
274c1fde
TH
549 if ((cap & HOST_CAP_NCQ) && (pi->flags & AHCI_FLAG_NO_NCQ)) {
550 dev_printk(KERN_INFO, &pdev->dev,
551 "controller can't do NCQ, turning off CAP_NCQ\n");
552 cap &= ~HOST_CAP_NCQ;
553 }
554
cd70c266
JG
555 /*
556 * Temporary Marvell 6145 hack: PATA port presence
557 * is asserted through the standard AHCI port
558 * presence register, as bit 4 (counting from 0)
559 */
560 if (pi->flags & AHCI_FLAG_MV_PATA) {
561 dev_printk(KERN_ERR, &pdev->dev,
562 "MV_AHCI HACK: port_map %x -> %x\n",
563 hpriv->port_map,
564 hpriv->port_map & 0xf);
565
566 port_map &= 0xf;
567 }
568
17199b18 569 /* cross check port_map and cap.n_ports */
7a234aff 570 if (port_map) {
17199b18
TH
571 u32 tmp_port_map = port_map;
572 int n_ports = ahci_nr_ports(cap);
573
574 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
575 if (tmp_port_map & (1 << i)) {
576 n_ports--;
577 tmp_port_map &= ~(1 << i);
578 }
579 }
580
7a234aff
TH
581 /* If n_ports and port_map are inconsistent, whine and
582 * clear port_map and let it be generated from n_ports.
17199b18 583 */
7a234aff 584 if (n_ports || tmp_port_map) {
4447d351 585 dev_printk(KERN_WARNING, &pdev->dev,
17199b18 586 "nr_ports (%u) and implemented port map "
7a234aff 587 "(0x%x) don't match, using nr_ports\n",
17199b18 588 ahci_nr_ports(cap), port_map);
7a234aff
TH
589 port_map = 0;
590 }
591 }
592
593 /* fabricate port_map from cap.nr_ports */
594 if (!port_map) {
17199b18 595 port_map = (1 << ahci_nr_ports(cap)) - 1;
7a234aff
TH
596 dev_printk(KERN_WARNING, &pdev->dev,
597 "forcing PORTS_IMPL to 0x%x\n", port_map);
598
599 /* write the fixed up value to the PI register */
600 hpriv->saved_port_map = port_map;
17199b18
TH
601 }
602
d447df14
TH
603 /* record values to use during operation */
604 hpriv->cap = cap;
605 hpriv->port_map = port_map;
606}
607
608/**
609 * ahci_restore_initial_config - Restore initial config
4447d351 610 * @host: target ATA host
d447df14
TH
611 *
612 * Restore initial config stored by ahci_save_initial_config().
613 *
614 * LOCKING:
615 * None.
616 */
4447d351 617static void ahci_restore_initial_config(struct ata_host *host)
d447df14 618{
4447d351
TH
619 struct ahci_host_priv *hpriv = host->private_data;
620 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
621
d447df14
TH
622 writel(hpriv->saved_cap, mmio + HOST_CAP);
623 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
624 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
625}
626
203ef6c4 627static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
1da177e4 628{
203ef6c4
TH
629 static const int offset[] = {
630 [SCR_STATUS] = PORT_SCR_STAT,
631 [SCR_CONTROL] = PORT_SCR_CTL,
632 [SCR_ERROR] = PORT_SCR_ERR,
633 [SCR_ACTIVE] = PORT_SCR_ACT,
634 [SCR_NOTIFICATION] = PORT_SCR_NTF,
635 };
636 struct ahci_host_priv *hpriv = ap->host->private_data;
1da177e4 637
203ef6c4
TH
638 if (sc_reg < ARRAY_SIZE(offset) &&
639 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
640 return offset[sc_reg];
da3dbb17 641 return 0;
1da177e4
LT
642}
643
203ef6c4 644static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
1da177e4 645{
203ef6c4
TH
646 void __iomem *port_mmio = ahci_port_base(ap);
647 int offset = ahci_scr_offset(ap, sc_reg);
648
649 if (offset) {
650 *val = readl(port_mmio + offset);
651 return 0;
1da177e4 652 }
203ef6c4
TH
653 return -EINVAL;
654}
1da177e4 655
203ef6c4
TH
656static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
657{
658 void __iomem *port_mmio = ahci_port_base(ap);
659 int offset = ahci_scr_offset(ap, sc_reg);
660
661 if (offset) {
662 writel(val, port_mmio + offset);
663 return 0;
664 }
665 return -EINVAL;
1da177e4
LT
666}
667
4447d351 668static void ahci_start_engine(struct ata_port *ap)
7c76d1e8 669{
4447d351 670 void __iomem *port_mmio = ahci_port_base(ap);
7c76d1e8
TH
671 u32 tmp;
672
d8fcd116 673 /* start DMA */
9f592056 674 tmp = readl(port_mmio + PORT_CMD);
7c76d1e8
TH
675 tmp |= PORT_CMD_START;
676 writel(tmp, port_mmio + PORT_CMD);
677 readl(port_mmio + PORT_CMD); /* flush */
678}
679
4447d351 680static int ahci_stop_engine(struct ata_port *ap)
254950cd 681{
4447d351 682 void __iomem *port_mmio = ahci_port_base(ap);
254950cd
TH
683 u32 tmp;
684
685 tmp = readl(port_mmio + PORT_CMD);
686
d8fcd116 687 /* check if the HBA is idle */
254950cd
TH
688 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
689 return 0;
690
d8fcd116 691 /* setting HBA to idle */
254950cd
TH
692 tmp &= ~PORT_CMD_START;
693 writel(tmp, port_mmio + PORT_CMD);
694
d8fcd116 695 /* wait for engine to stop. This could be as long as 500 msec */
254950cd
TH
696 tmp = ata_wait_register(port_mmio + PORT_CMD,
697 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
d8fcd116 698 if (tmp & PORT_CMD_LIST_ON)
254950cd
TH
699 return -EIO;
700
701 return 0;
702}
703
4447d351 704static void ahci_start_fis_rx(struct ata_port *ap)
0be0aa98 705{
4447d351
TH
706 void __iomem *port_mmio = ahci_port_base(ap);
707 struct ahci_host_priv *hpriv = ap->host->private_data;
708 struct ahci_port_priv *pp = ap->private_data;
0be0aa98
TH
709 u32 tmp;
710
711 /* set FIS registers */
4447d351
TH
712 if (hpriv->cap & HOST_CAP_64)
713 writel((pp->cmd_slot_dma >> 16) >> 16,
714 port_mmio + PORT_LST_ADDR_HI);
715 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
0be0aa98 716
4447d351
TH
717 if (hpriv->cap & HOST_CAP_64)
718 writel((pp->rx_fis_dma >> 16) >> 16,
719 port_mmio + PORT_FIS_ADDR_HI);
720 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
0be0aa98
TH
721
722 /* enable FIS reception */
723 tmp = readl(port_mmio + PORT_CMD);
724 tmp |= PORT_CMD_FIS_RX;
725 writel(tmp, port_mmio + PORT_CMD);
726
727 /* flush */
728 readl(port_mmio + PORT_CMD);
729}
730
4447d351 731static int ahci_stop_fis_rx(struct ata_port *ap)
0be0aa98 732{
4447d351 733 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
734 u32 tmp;
735
736 /* disable FIS reception */
737 tmp = readl(port_mmio + PORT_CMD);
738 tmp &= ~PORT_CMD_FIS_RX;
739 writel(tmp, port_mmio + PORT_CMD);
740
741 /* wait for completion, spec says 500ms, give it 1000 */
742 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
743 PORT_CMD_FIS_ON, 10, 1000);
744 if (tmp & PORT_CMD_FIS_ON)
745 return -EBUSY;
746
747 return 0;
748}
749
4447d351 750static void ahci_power_up(struct ata_port *ap)
0be0aa98 751{
4447d351
TH
752 struct ahci_host_priv *hpriv = ap->host->private_data;
753 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
754 u32 cmd;
755
756 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
757
758 /* spin up device */
4447d351 759 if (hpriv->cap & HOST_CAP_SSS) {
0be0aa98
TH
760 cmd |= PORT_CMD_SPIN_UP;
761 writel(cmd, port_mmio + PORT_CMD);
762 }
763
764 /* wake up link */
765 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
766}
767
438ac6d5 768#ifdef CONFIG_PM
4447d351 769static void ahci_power_down(struct ata_port *ap)
0be0aa98 770{
4447d351
TH
771 struct ahci_host_priv *hpriv = ap->host->private_data;
772 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
773 u32 cmd, scontrol;
774
4447d351 775 if (!(hpriv->cap & HOST_CAP_SSS))
07c53dac 776 return;
0be0aa98 777
07c53dac
TH
778 /* put device into listen mode, first set PxSCTL.DET to 0 */
779 scontrol = readl(port_mmio + PORT_SCR_CTL);
780 scontrol &= ~0xf;
781 writel(scontrol, port_mmio + PORT_SCR_CTL);
0be0aa98 782
07c53dac
TH
783 /* then set PxCMD.SUD to 0 */
784 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
785 cmd &= ~PORT_CMD_SPIN_UP;
786 writel(cmd, port_mmio + PORT_CMD);
0be0aa98 787}
438ac6d5 788#endif
0be0aa98 789
df69c9c5 790static void ahci_start_port(struct ata_port *ap)
0be0aa98 791{
0be0aa98 792 /* enable FIS reception */
4447d351 793 ahci_start_fis_rx(ap);
0be0aa98
TH
794
795 /* enable DMA */
4447d351 796 ahci_start_engine(ap);
0be0aa98
TH
797}
798
4447d351 799static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
0be0aa98
TH
800{
801 int rc;
802
803 /* disable DMA */
4447d351 804 rc = ahci_stop_engine(ap);
0be0aa98
TH
805 if (rc) {
806 *emsg = "failed to stop engine";
807 return rc;
808 }
809
810 /* disable FIS reception */
4447d351 811 rc = ahci_stop_fis_rx(ap);
0be0aa98
TH
812 if (rc) {
813 *emsg = "failed stop FIS RX";
814 return rc;
815 }
816
0be0aa98
TH
817 return 0;
818}
819
4447d351 820static int ahci_reset_controller(struct ata_host *host)
d91542c1 821{
4447d351
TH
822 struct pci_dev *pdev = to_pci_dev(host->dev);
823 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
d447df14 824 u32 tmp;
d91542c1
TH
825
826 /* global controller reset */
827 tmp = readl(mmio + HOST_CTL);
828 if ((tmp & HOST_RESET) == 0) {
829 writel(tmp | HOST_RESET, mmio + HOST_CTL);
830 readl(mmio + HOST_CTL); /* flush */
831 }
832
833 /* reset must complete within 1 second, or
834 * the hardware should be considered fried.
835 */
836 ssleep(1);
837
838 tmp = readl(mmio + HOST_CTL);
839 if (tmp & HOST_RESET) {
4447d351 840 dev_printk(KERN_ERR, host->dev,
d91542c1
TH
841 "controller reset failed (0x%x)\n", tmp);
842 return -EIO;
843 }
844
98fa4b60 845 /* turn on AHCI mode */
d91542c1
TH
846 writel(HOST_AHCI_EN, mmio + HOST_CTL);
847 (void) readl(mmio + HOST_CTL); /* flush */
98fa4b60 848
d447df14 849 /* some registers might be cleared on reset. restore initial values */
4447d351 850 ahci_restore_initial_config(host);
d91542c1
TH
851
852 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
853 u16 tmp16;
854
855 /* configure PCS */
856 pci_read_config_word(pdev, 0x92, &tmp16);
857 tmp16 |= 0xf;
858 pci_write_config_word(pdev, 0x92, tmp16);
859 }
860
861 return 0;
862}
863
2bcd866b
JG
864static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
865 int port_no, void __iomem *mmio,
866 void __iomem *port_mmio)
867{
868 const char *emsg = NULL;
869 int rc;
870 u32 tmp;
871
872 /* make sure port is not active */
873 rc = ahci_deinit_port(ap, &emsg);
874 if (rc)
875 dev_printk(KERN_WARNING, &pdev->dev,
876 "%s (%d)\n", emsg, rc);
877
878 /* clear SError */
879 tmp = readl(port_mmio + PORT_SCR_ERR);
880 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
881 writel(tmp, port_mmio + PORT_SCR_ERR);
882
883 /* clear port IRQ */
884 tmp = readl(port_mmio + PORT_IRQ_STAT);
885 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
886 if (tmp)
887 writel(tmp, port_mmio + PORT_IRQ_STAT);
888
889 writel(1 << port_no, mmio + HOST_IRQ_STAT);
890}
891
4447d351 892static void ahci_init_controller(struct ata_host *host)
d91542c1 893{
4447d351
TH
894 struct pci_dev *pdev = to_pci_dev(host->dev);
895 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
2bcd866b 896 int i;
cd70c266 897 void __iomem *port_mmio;
d91542c1
TH
898 u32 tmp;
899
cd70c266
JG
900 if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) {
901 port_mmio = __ahci_port_base(host, 4);
902
903 writel(0, port_mmio + PORT_IRQ_MASK);
904
905 /* clear port IRQ */
906 tmp = readl(port_mmio + PORT_IRQ_STAT);
907 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
908 if (tmp)
909 writel(tmp, port_mmio + PORT_IRQ_STAT);
910 }
911
4447d351
TH
912 for (i = 0; i < host->n_ports; i++) {
913 struct ata_port *ap = host->ports[i];
d91542c1 914
cd70c266 915 port_mmio = ahci_port_base(ap);
4447d351 916 if (ata_port_is_dummy(ap))
d91542c1 917 continue;
d91542c1 918
2bcd866b 919 ahci_port_init(pdev, ap, i, mmio, port_mmio);
d91542c1
TH
920 }
921
922 tmp = readl(mmio + HOST_CTL);
923 VPRINTK("HOST_CTL 0x%x\n", tmp);
924 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
925 tmp = readl(mmio + HOST_CTL);
926 VPRINTK("HOST_CTL 0x%x\n", tmp);
927}
928
422b7595 929static unsigned int ahci_dev_classify(struct ata_port *ap)
1da177e4 930{
4447d351 931 void __iomem *port_mmio = ahci_port_base(ap);
1da177e4 932 struct ata_taskfile tf;
422b7595
TH
933 u32 tmp;
934
935 tmp = readl(port_mmio + PORT_SIG);
936 tf.lbah = (tmp >> 24) & 0xff;
937 tf.lbam = (tmp >> 16) & 0xff;
938 tf.lbal = (tmp >> 8) & 0xff;
939 tf.nsect = (tmp) & 0xff;
940
941 return ata_dev_classify(&tf);
942}
943
12fad3f9
TH
944static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
945 u32 opts)
cc9278ed 946{
12fad3f9
TH
947 dma_addr_t cmd_tbl_dma;
948
949 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
950
951 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
952 pp->cmd_slot[tag].status = 0;
953 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
954 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
cc9278ed
TH
955}
956
d2e75dff 957static int ahci_kick_engine(struct ata_port *ap, int force_restart)
4658f79b 958{
0d5ff566 959 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
cca3974e 960 struct ahci_host_priv *hpriv = ap->host->private_data;
bf2af2a2 961 u32 tmp;
d2e75dff 962 int busy, rc;
bf2af2a2 963
d2e75dff
TH
964 /* do we need to kick the port? */
965 busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
966 if (!busy && !force_restart)
967 return 0;
968
969 /* stop engine */
970 rc = ahci_stop_engine(ap);
971 if (rc)
972 goto out_restart;
973
974 /* need to do CLO? */
975 if (!busy) {
976 rc = 0;
977 goto out_restart;
978 }
979
980 if (!(hpriv->cap & HOST_CAP_CLO)) {
981 rc = -EOPNOTSUPP;
982 goto out_restart;
983 }
bf2af2a2 984
d2e75dff 985 /* perform CLO */
bf2af2a2
BJ
986 tmp = readl(port_mmio + PORT_CMD);
987 tmp |= PORT_CMD_CLO;
988 writel(tmp, port_mmio + PORT_CMD);
989
d2e75dff 990 rc = 0;
bf2af2a2
BJ
991 tmp = ata_wait_register(port_mmio + PORT_CMD,
992 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
993 if (tmp & PORT_CMD_CLO)
d2e75dff 994 rc = -EIO;
bf2af2a2 995
d2e75dff
TH
996 /* restart engine */
997 out_restart:
998 ahci_start_engine(ap);
999 return rc;
bf2af2a2
BJ
1000}
1001
91c4a2e0
TH
1002static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1003 struct ata_taskfile *tf, int is_cmd, u16 flags,
1004 unsigned long timeout_msec)
bf2af2a2 1005{
91c4a2e0 1006 const u32 cmd_fis_len = 5; /* five dwords */
4658f79b 1007 struct ahci_port_priv *pp = ap->private_data;
4447d351 1008 void __iomem *port_mmio = ahci_port_base(ap);
91c4a2e0
TH
1009 u8 *fis = pp->cmd_tbl;
1010 u32 tmp;
1011
1012 /* prep the command */
1013 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1014 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1015
1016 /* issue & wait */
1017 writel(1, port_mmio + PORT_CMD_ISSUE);
1018
1019 if (timeout_msec) {
1020 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1021 1, timeout_msec);
1022 if (tmp & 0x1) {
1023 ahci_kick_engine(ap, 1);
1024 return -EBUSY;
1025 }
1026 } else
1027 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1028
1029 return 0;
1030}
1031
cc0680a5 1032static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
a9cf5e85 1033 int pmp, unsigned long deadline)
91c4a2e0 1034{
cc0680a5 1035 struct ata_port *ap = link->ap;
4658f79b 1036 const char *reason = NULL;
2cbb79eb 1037 unsigned long now, msecs;
4658f79b 1038 struct ata_taskfile tf;
4658f79b
TH
1039 int rc;
1040
1041 DPRINTK("ENTER\n");
1042
cc0680a5 1043 if (ata_link_offline(link)) {
c2a65852
TH
1044 DPRINTK("PHY reports no device\n");
1045 *class = ATA_DEV_NONE;
1046 return 0;
1047 }
1048
4658f79b 1049 /* prepare for SRST (AHCI-1.1 10.4.1) */
d2e75dff
TH
1050 rc = ahci_kick_engine(ap, 1);
1051 if (rc)
cc0680a5 1052 ata_link_printk(link, KERN_WARNING,
d2e75dff 1053 "failed to reset engine (errno=%d)", rc);
4658f79b 1054
cc0680a5 1055 ata_tf_init(link->device, &tf);
4658f79b
TH
1056
1057 /* issue the first D2H Register FIS */
2cbb79eb
TH
1058 msecs = 0;
1059 now = jiffies;
1060 if (time_after(now, deadline))
1061 msecs = jiffies_to_msecs(deadline - now);
1062
4658f79b 1063 tf.ctl |= ATA_SRST;
a9cf5e85 1064 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
91c4a2e0 1065 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
4658f79b
TH
1066 rc = -EIO;
1067 reason = "1st FIS failed";
1068 goto fail;
1069 }
1070
1071 /* spec says at least 5us, but be generous and sleep for 1ms */
1072 msleep(1);
1073
1074 /* issue the second D2H Register FIS */
4658f79b 1075 tf.ctl &= ~ATA_SRST;
a9cf5e85 1076 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
4658f79b
TH
1077
1078 /* spec mandates ">= 2ms" before checking status.
1079 * We wait 150ms, because that was the magic delay used for
1080 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
1081 * between when the ATA command register is written, and then
1082 * status is checked. Because waiting for "a while" before
1083 * checking status is fine, post SRST, we perform this magic
1084 * delay here as well.
1085 */
1086 msleep(150);
1087
9b89391c
TH
1088 rc = ata_wait_ready(ap, deadline);
1089 /* link occupied, -ENODEV too is an error */
1090 if (rc) {
1091 reason = "device not ready";
1092 goto fail;
4658f79b 1093 }
9b89391c 1094 *class = ahci_dev_classify(ap);
4658f79b
TH
1095
1096 DPRINTK("EXIT, class=%u\n", *class);
1097 return 0;
1098
4658f79b 1099 fail:
cc0680a5 1100 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
4658f79b
TH
1101 return rc;
1102}
1103
cc0680a5 1104static int ahci_softreset(struct ata_link *link, unsigned int *class,
a9cf5e85
TH
1105 unsigned long deadline)
1106{
cc0680a5 1107 return ahci_do_softreset(link, class, 0, deadline);
a9cf5e85
TH
1108}
1109
cc0680a5 1110static int ahci_hardreset(struct ata_link *link, unsigned int *class,
d4b2bab4 1111 unsigned long deadline)
422b7595 1112{
cc0680a5 1113 struct ata_port *ap = link->ap;
4296971d
TH
1114 struct ahci_port_priv *pp = ap->private_data;
1115 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1116 struct ata_taskfile tf;
4bd00f6a
TH
1117 int rc;
1118
1119 DPRINTK("ENTER\n");
1da177e4 1120
4447d351 1121 ahci_stop_engine(ap);
4296971d
TH
1122
1123 /* clear D2H reception area to properly wait for D2H FIS */
cc0680a5 1124 ata_tf_init(link->device, &tf);
dfd7a3db 1125 tf.command = 0x80;
9977126c 1126 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
4296971d 1127
cc0680a5 1128 rc = sata_std_hardreset(link, class, deadline);
4296971d 1129
4447d351 1130 ahci_start_engine(ap);
1da177e4 1131
cc0680a5 1132 if (rc == 0 && ata_link_online(link))
4bd00f6a
TH
1133 *class = ahci_dev_classify(ap);
1134 if (*class == ATA_DEV_UNKNOWN)
1135 *class = ATA_DEV_NONE;
1da177e4 1136
4bd00f6a
TH
1137 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1138 return rc;
1139}
1140
cc0680a5 1141static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
d4b2bab4 1142 unsigned long deadline)
ad616ffb 1143{
cc0680a5 1144 struct ata_port *ap = link->ap;
da3dbb17 1145 u32 serror;
ad616ffb
TH
1146 int rc;
1147
1148 DPRINTK("ENTER\n");
1149
4447d351 1150 ahci_stop_engine(ap);
ad616ffb 1151
cc0680a5 1152 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
d4b2bab4 1153 deadline);
ad616ffb
TH
1154
1155 /* vt8251 needs SError cleared for the port to operate */
da3dbb17
TH
1156 ahci_scr_read(ap, SCR_ERROR, &serror);
1157 ahci_scr_write(ap, SCR_ERROR, serror);
ad616ffb 1158
4447d351 1159 ahci_start_engine(ap);
ad616ffb
TH
1160
1161 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1162
1163 /* vt8251 doesn't clear BSY on signature FIS reception,
1164 * request follow-up softreset.
1165 */
1166 return rc ?: -EAGAIN;
1167}
1168
cc0680a5 1169static void ahci_postreset(struct ata_link *link, unsigned int *class)
4bd00f6a 1170{
cc0680a5 1171 struct ata_port *ap = link->ap;
4447d351 1172 void __iomem *port_mmio = ahci_port_base(ap);
4bd00f6a
TH
1173 u32 new_tmp, tmp;
1174
cc0680a5 1175 ata_std_postreset(link, class);
02eaa666
JG
1176
1177 /* Make sure port's ATAPI bit is set appropriately */
1178 new_tmp = tmp = readl(port_mmio + PORT_CMD);
4bd00f6a 1179 if (*class == ATA_DEV_ATAPI)
02eaa666
JG
1180 new_tmp |= PORT_CMD_ATAPI;
1181 else
1182 new_tmp &= ~PORT_CMD_ATAPI;
1183 if (new_tmp != tmp) {
1184 writel(new_tmp, port_mmio + PORT_CMD);
1185 readl(port_mmio + PORT_CMD); /* flush */
1186 }
1da177e4
LT
1187}
1188
1189static u8 ahci_check_status(struct ata_port *ap)
1190{
0d5ff566 1191 void __iomem *mmio = ap->ioaddr.cmd_addr;
1da177e4
LT
1192
1193 return readl(mmio + PORT_TFDATA) & 0xFF;
1194}
1195
1da177e4
LT
1196static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1197{
1198 struct ahci_port_priv *pp = ap->private_data;
1199 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1200
1201 ata_tf_from_fis(d2h_fis, tf);
1202}
1203
12fad3f9 1204static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
1da177e4 1205{
cedc9a47
JG
1206 struct scatterlist *sg;
1207 struct ahci_sg *ahci_sg;
828d09de 1208 unsigned int n_sg = 0;
1da177e4
LT
1209
1210 VPRINTK("ENTER\n");
1211
1212 /*
1213 * Next, the S/G list.
1214 */
12fad3f9 1215 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
cedc9a47
JG
1216 ata_for_each_sg(sg, qc) {
1217 dma_addr_t addr = sg_dma_address(sg);
1218 u32 sg_len = sg_dma_len(sg);
1219
1220 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1221 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1222 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
828d09de 1223
cedc9a47 1224 ahci_sg++;
828d09de 1225 n_sg++;
1da177e4 1226 }
828d09de
JG
1227
1228 return n_sg;
1da177e4
LT
1229}
1230
1231static void ahci_qc_prep(struct ata_queued_cmd *qc)
1232{
a0ea7328
JG
1233 struct ata_port *ap = qc->ap;
1234 struct ahci_port_priv *pp = ap->private_data;
cc9278ed 1235 int is_atapi = is_atapi_taskfile(&qc->tf);
12fad3f9 1236 void *cmd_tbl;
1da177e4
LT
1237 u32 opts;
1238 const u32 cmd_fis_len = 5; /* five dwords */
828d09de 1239 unsigned int n_elem;
1da177e4 1240
1da177e4
LT
1241 /*
1242 * Fill in command table information. First, the header,
1243 * a SATA Register - Host to Device command FIS.
1244 */
12fad3f9
TH
1245 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1246
9977126c 1247 ata_tf_to_fis(&qc->tf, 0, 1, cmd_tbl);
cc9278ed 1248 if (is_atapi) {
12fad3f9
TH
1249 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1250 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
a0ea7328 1251 }
1da177e4 1252
cc9278ed
TH
1253 n_elem = 0;
1254 if (qc->flags & ATA_QCFLAG_DMAMAP)
12fad3f9 1255 n_elem = ahci_fill_sg(qc, cmd_tbl);
1da177e4 1256
cc9278ed
TH
1257 /*
1258 * Fill in command slot information.
1259 */
1260 opts = cmd_fis_len | n_elem << 16;
1261 if (qc->tf.flags & ATA_TFLAG_WRITE)
1262 opts |= AHCI_CMD_WRITE;
1263 if (is_atapi)
4b10e559 1264 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
828d09de 1265
12fad3f9 1266 ahci_fill_cmd_slot(pp, qc->tag, opts);
1da177e4
LT
1267}
1268
78cd52d0 1269static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
1da177e4 1270{
78cd52d0 1271 struct ahci_port_priv *pp = ap->private_data;
9af5c9c9 1272 struct ata_eh_info *ehi = &ap->link.eh_info;
78cd52d0
TH
1273 unsigned int err_mask = 0, action = 0;
1274 struct ata_queued_cmd *qc;
1275 u32 serror;
1da177e4 1276
78cd52d0 1277 ata_ehi_clear_desc(ehi);
1da177e4 1278
78cd52d0 1279 /* AHCI needs SError cleared; otherwise, it might lock up */
da3dbb17 1280 ahci_scr_read(ap, SCR_ERROR, &serror);
78cd52d0 1281 ahci_scr_write(ap, SCR_ERROR, serror);
1da177e4 1282
78cd52d0
TH
1283 /* analyze @irq_stat */
1284 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
1285
41669553
TH
1286 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1287 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1288 irq_stat &= ~PORT_IRQ_IF_ERR;
1289
55a61604 1290 if (irq_stat & PORT_IRQ_TF_ERR) {
78cd52d0 1291 err_mask |= AC_ERR_DEV;
55a61604
CH
1292 if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
1293 serror &= ~SERR_INTERNAL;
1294 }
78cd52d0
TH
1295
1296 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1297 err_mask |= AC_ERR_HOST_BUS;
1298 action |= ATA_EH_SOFTRESET;
1da177e4
LT
1299 }
1300
78cd52d0
TH
1301 if (irq_stat & PORT_IRQ_IF_ERR) {
1302 err_mask |= AC_ERR_ATA_BUS;
1303 action |= ATA_EH_SOFTRESET;
b64bbc39 1304 ata_ehi_push_desc(ehi, "interface fatal error");
78cd52d0 1305 }
1da177e4 1306
78cd52d0 1307 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
4296971d 1308 ata_ehi_hotplugged(ehi);
b64bbc39 1309 ata_ehi_push_desc(ehi, "%s", irq_stat & PORT_IRQ_CONNECT ?
78cd52d0
TH
1310 "connection status changed" : "PHY RDY changed");
1311 }
1312
1313 if (irq_stat & PORT_IRQ_UNK_FIS) {
1314 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
1da177e4 1315
78cd52d0
TH
1316 err_mask |= AC_ERR_HSM;
1317 action |= ATA_EH_SOFTRESET;
b64bbc39 1318 ata_ehi_push_desc(ehi, "unknown FIS %08x %08x %08x %08x",
78cd52d0
TH
1319 unk[0], unk[1], unk[2], unk[3]);
1320 }
1da177e4 1321
78cd52d0
TH
1322 /* okay, let's hand over to EH */
1323 ehi->serror |= serror;
1324 ehi->action |= action;
b8f6153e 1325
9af5c9c9 1326 qc = ata_qc_from_tag(ap, ap->link.active_tag);
78cd52d0
TH
1327 if (qc)
1328 qc->err_mask |= err_mask;
1329 else
1330 ehi->err_mask |= err_mask;
a72ec4ce 1331
78cd52d0
TH
1332 if (irq_stat & PORT_IRQ_FREEZE)
1333 ata_port_freeze(ap);
1334 else
1335 ata_port_abort(ap);
1da177e4
LT
1336}
1337
df69c9c5 1338static void ahci_port_intr(struct ata_port *ap)
1da177e4 1339{
4447d351 1340 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
9af5c9c9 1341 struct ata_eh_info *ehi = &ap->link.eh_info;
0291f95f 1342 struct ahci_port_priv *pp = ap->private_data;
12fad3f9 1343 u32 status, qc_active;
0291f95f 1344 int rc, known_irq = 0;
1da177e4
LT
1345
1346 status = readl(port_mmio + PORT_IRQ_STAT);
1347 writel(status, port_mmio + PORT_IRQ_STAT);
1348
78cd52d0
TH
1349 if (unlikely(status & PORT_IRQ_ERROR)) {
1350 ahci_error_intr(ap, status);
1351 return;
1da177e4
LT
1352 }
1353
2f294968
KCA
1354 if (status & PORT_IRQ_SDB_FIS) {
1355 /*
1356 * if this is an ATAPI device with AN turned on,
1357 * then we should interrogate the device to
1358 * determine the cause of the interrupt
1359 *
1360 * for AN - this we should check the SDB FIS
1361 * and find the I and N bits set
1362 */
1363 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1364 u32 f0 = le32_to_cpu(f[0]);
1365
1366 /* check the 'N' bit in word 0 of the FIS */
1367 if (f0 & (1 << 15)) {
1368 int port_addr = ((f0 & 0x00000f00) >> 8);
1369 struct ata_device *adev;
1370 if (port_addr < ATA_MAX_DEVICES) {
1371 adev = &ap->link.device[port_addr];
1372 if (adev->flags & ATA_DFLAG_AN)
1373 ata_scsi_media_change_notify(adev);
1374 }
1375 }
1376 }
1377
9af5c9c9 1378 if (ap->link.sactive)
12fad3f9
TH
1379 qc_active = readl(port_mmio + PORT_SCR_ACT);
1380 else
1381 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1382
1383 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1384 if (rc > 0)
1385 return;
1386 if (rc < 0) {
1387 ehi->err_mask |= AC_ERR_HSM;
1388 ehi->action |= ATA_EH_SOFTRESET;
1389 ata_port_freeze(ap);
1390 return;
1da177e4
LT
1391 }
1392
2a3917a8
TH
1393 /* hmmm... a spurious interupt */
1394
0291f95f
TH
1395 /* if !NCQ, ignore. No modern ATA device has broken HSM
1396 * implementation for non-NCQ commands.
1397 */
9af5c9c9 1398 if (!ap->link.sactive)
12fad3f9
TH
1399 return;
1400
0291f95f
TH
1401 if (status & PORT_IRQ_D2H_REG_FIS) {
1402 if (!pp->ncq_saw_d2h)
1403 ata_port_printk(ap, KERN_INFO,
1404 "D2H reg with I during NCQ, "
1405 "this message won't be printed again\n");
1406 pp->ncq_saw_d2h = 1;
1407 known_irq = 1;
1408 }
1409
1410 if (status & PORT_IRQ_DMAS_FIS) {
1411 if (!pp->ncq_saw_dmas)
1412 ata_port_printk(ap, KERN_INFO,
1413 "DMAS FIS during NCQ, "
1414 "this message won't be printed again\n");
1415 pp->ncq_saw_dmas = 1;
1416 known_irq = 1;
1417 }
1418
a2bbd0c9 1419 if (status & PORT_IRQ_SDB_FIS) {
04d4f7a1 1420 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
0291f95f 1421
afb2d552
TH
1422 if (le32_to_cpu(f[1])) {
1423 /* SDB FIS containing spurious completions
1424 * might be dangerous, whine and fail commands
1425 * with HSM violation. EH will turn off NCQ
1426 * after several such failures.
1427 */
1428 ata_ehi_push_desc(ehi,
1429 "spurious completions during NCQ "
1430 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1431 readl(port_mmio + PORT_CMD_ISSUE),
1432 readl(port_mmio + PORT_SCR_ACT),
1433 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1434 ehi->err_mask |= AC_ERR_HSM;
1435 ehi->action |= ATA_EH_SOFTRESET;
1436 ata_port_freeze(ap);
1437 } else {
1438 if (!pp->ncq_saw_sdb)
1439 ata_port_printk(ap, KERN_INFO,
1440 "spurious SDB FIS %08x:%08x during NCQ, "
1441 "this message won't be printed again\n",
1442 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1443 pp->ncq_saw_sdb = 1;
1444 }
0291f95f
TH
1445 known_irq = 1;
1446 }
2a3917a8 1447
0291f95f 1448 if (!known_irq)
78cd52d0 1449 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
0291f95f 1450 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
9af5c9c9 1451 status, ap->link.active_tag, ap->link.sactive);
1da177e4
LT
1452}
1453
1454static void ahci_irq_clear(struct ata_port *ap)
1455{
1456 /* TODO */
1457}
1458
7d12e780 1459static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
1da177e4 1460{
cca3974e 1461 struct ata_host *host = dev_instance;
1da177e4
LT
1462 struct ahci_host_priv *hpriv;
1463 unsigned int i, handled = 0;
ea6ba10b 1464 void __iomem *mmio;
1da177e4
LT
1465 u32 irq_stat, irq_ack = 0;
1466
1467 VPRINTK("ENTER\n");
1468
cca3974e 1469 hpriv = host->private_data;
0d5ff566 1470 mmio = host->iomap[AHCI_PCI_BAR];
1da177e4
LT
1471
1472 /* sigh. 0xffffffff is a valid return from h/w */
1473 irq_stat = readl(mmio + HOST_IRQ_STAT);
1474 irq_stat &= hpriv->port_map;
1475 if (!irq_stat)
1476 return IRQ_NONE;
1477
cca3974e 1478 spin_lock(&host->lock);
1da177e4 1479
cca3974e 1480 for (i = 0; i < host->n_ports; i++) {
1da177e4 1481 struct ata_port *ap;
1da177e4 1482
67846b30
JG
1483 if (!(irq_stat & (1 << i)))
1484 continue;
1485
cca3974e 1486 ap = host->ports[i];
67846b30 1487 if (ap) {
df69c9c5 1488 ahci_port_intr(ap);
67846b30
JG
1489 VPRINTK("port %u\n", i);
1490 } else {
1491 VPRINTK("port %u (no irq)\n", i);
6971ed1f 1492 if (ata_ratelimit())
cca3974e 1493 dev_printk(KERN_WARNING, host->dev,
a9524a76 1494 "interrupt on disabled port %u\n", i);
1da177e4 1495 }
67846b30
JG
1496
1497 irq_ack |= (1 << i);
1da177e4
LT
1498 }
1499
1500 if (irq_ack) {
1501 writel(irq_ack, mmio + HOST_IRQ_STAT);
1502 handled = 1;
1503 }
1504
cca3974e 1505 spin_unlock(&host->lock);
1da177e4
LT
1506
1507 VPRINTK("EXIT\n");
1508
1509 return IRQ_RETVAL(handled);
1510}
1511
9a3d9eb0 1512static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
1da177e4
LT
1513{
1514 struct ata_port *ap = qc->ap;
4447d351 1515 void __iomem *port_mmio = ahci_port_base(ap);
1da177e4 1516
12fad3f9
TH
1517 if (qc->tf.protocol == ATA_PROT_NCQ)
1518 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1519 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
1da177e4
LT
1520 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1521
1522 return 0;
1523}
1524
78cd52d0
TH
1525static void ahci_freeze(struct ata_port *ap)
1526{
4447d351 1527 void __iomem *port_mmio = ahci_port_base(ap);
78cd52d0
TH
1528
1529 /* turn IRQ off */
1530 writel(0, port_mmio + PORT_IRQ_MASK);
1531}
1532
1533static void ahci_thaw(struct ata_port *ap)
1534{
0d5ff566 1535 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
4447d351 1536 void __iomem *port_mmio = ahci_port_base(ap);
78cd52d0 1537 u32 tmp;
a7384925 1538 struct ahci_port_priv *pp = ap->private_data;
78cd52d0
TH
1539
1540 /* clear IRQ */
1541 tmp = readl(port_mmio + PORT_IRQ_STAT);
1542 writel(tmp, port_mmio + PORT_IRQ_STAT);
a718728f 1543 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
78cd52d0
TH
1544
1545 /* turn IRQ back on */
a7384925 1546 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
78cd52d0
TH
1547}
1548
1549static void ahci_error_handler(struct ata_port *ap)
1550{
b51e9e5d 1551 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
78cd52d0 1552 /* restart engine */
4447d351
TH
1553 ahci_stop_engine(ap);
1554 ahci_start_engine(ap);
78cd52d0
TH
1555 }
1556
1557 /* perform recovery */
4aeb0e32 1558 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
f5914a46 1559 ahci_postreset);
78cd52d0
TH
1560}
1561
ad616ffb
TH
1562static void ahci_vt8251_error_handler(struct ata_port *ap)
1563{
ad616ffb
TH
1564 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1565 /* restart engine */
4447d351
TH
1566 ahci_stop_engine(ap);
1567 ahci_start_engine(ap);
ad616ffb
TH
1568 }
1569
1570 /* perform recovery */
1571 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1572 ahci_postreset);
1573}
1574
78cd52d0
TH
1575static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1576{
1577 struct ata_port *ap = qc->ap;
1578
d2e75dff
TH
1579 /* make DMA engine forget about the failed command */
1580 if (qc->flags & ATA_QCFLAG_FAILED)
1581 ahci_kick_engine(ap, 1);
78cd52d0
TH
1582}
1583
028a2596
AD
1584static int ahci_port_resume(struct ata_port *ap)
1585{
1586 ahci_power_up(ap);
1587 ahci_start_port(ap);
1588
1589 return 0;
1590}
1591
438ac6d5 1592#ifdef CONFIG_PM
c1332875
TH
1593static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1594{
c1332875
TH
1595 const char *emsg = NULL;
1596 int rc;
1597
4447d351 1598 rc = ahci_deinit_port(ap, &emsg);
8e16f941 1599 if (rc == 0)
4447d351 1600 ahci_power_down(ap);
8e16f941 1601 else {
c1332875 1602 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
df69c9c5 1603 ahci_start_port(ap);
c1332875
TH
1604 }
1605
1606 return rc;
1607}
1608
c1332875
TH
1609static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1610{
cca3974e 1611 struct ata_host *host = dev_get_drvdata(&pdev->dev);
0d5ff566 1612 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
c1332875
TH
1613 u32 ctl;
1614
1615 if (mesg.event == PM_EVENT_SUSPEND) {
1616 /* AHCI spec rev1.1 section 8.3.3:
1617 * Software must disable interrupts prior to requesting a
1618 * transition of the HBA to D3 state.
1619 */
1620 ctl = readl(mmio + HOST_CTL);
1621 ctl &= ~HOST_IRQ_EN;
1622 writel(ctl, mmio + HOST_CTL);
1623 readl(mmio + HOST_CTL); /* flush */
1624 }
1625
1626 return ata_pci_device_suspend(pdev, mesg);
1627}
1628
1629static int ahci_pci_device_resume(struct pci_dev *pdev)
1630{
cca3974e 1631 struct ata_host *host = dev_get_drvdata(&pdev->dev);
c1332875
TH
1632 int rc;
1633
553c4aa6
TH
1634 rc = ata_pci_device_do_resume(pdev);
1635 if (rc)
1636 return rc;
c1332875
TH
1637
1638 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
4447d351 1639 rc = ahci_reset_controller(host);
c1332875
TH
1640 if (rc)
1641 return rc;
1642
4447d351 1643 ahci_init_controller(host);
c1332875
TH
1644 }
1645
cca3974e 1646 ata_host_resume(host);
c1332875
TH
1647
1648 return 0;
1649}
438ac6d5 1650#endif
c1332875 1651
254950cd
TH
1652static int ahci_port_start(struct ata_port *ap)
1653{
cca3974e 1654 struct device *dev = ap->host->dev;
254950cd 1655 struct ahci_port_priv *pp;
254950cd
TH
1656 void *mem;
1657 dma_addr_t mem_dma;
1658 int rc;
1659
24dc5f33 1660 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
254950cd
TH
1661 if (!pp)
1662 return -ENOMEM;
254950cd
TH
1663
1664 rc = ata_pad_alloc(ap, dev);
24dc5f33 1665 if (rc)
254950cd 1666 return rc;
254950cd 1667
24dc5f33
TH
1668 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1669 GFP_KERNEL);
1670 if (!mem)
254950cd 1671 return -ENOMEM;
254950cd
TH
1672 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1673
1674 /*
1675 * First item in chunk of DMA memory: 32-slot command table,
1676 * 32 bytes each in size
1677 */
1678 pp->cmd_slot = mem;
1679 pp->cmd_slot_dma = mem_dma;
1680
1681 mem += AHCI_CMD_SLOT_SZ;
1682 mem_dma += AHCI_CMD_SLOT_SZ;
1683
1684 /*
1685 * Second item: Received-FIS area
1686 */
1687 pp->rx_fis = mem;
1688 pp->rx_fis_dma = mem_dma;
1689
1690 mem += AHCI_RX_FIS_SZ;
1691 mem_dma += AHCI_RX_FIS_SZ;
1692
1693 /*
1694 * Third item: data area for storing a single command
1695 * and its scatter-gather table
1696 */
1697 pp->cmd_tbl = mem;
1698 pp->cmd_tbl_dma = mem_dma;
1699
a7384925
KCA
1700 /*
1701 * Save off initial list of interrupts to be enabled.
1702 * This could be changed later
1703 */
1704 pp->intr_mask = DEF_PORT_IRQ;
1705
254950cd
TH
1706 ap->private_data = pp;
1707
df69c9c5
JG
1708 /* engage engines, captain */
1709 return ahci_port_resume(ap);
254950cd
TH
1710}
1711
1712static void ahci_port_stop(struct ata_port *ap)
1713{
0be0aa98
TH
1714 const char *emsg = NULL;
1715 int rc;
254950cd 1716
0be0aa98 1717 /* de-initialize port */
4447d351 1718 rc = ahci_deinit_port(ap, &emsg);
0be0aa98
TH
1719 if (rc)
1720 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
254950cd
TH
1721}
1722
4447d351 1723static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
1da177e4 1724{
1da177e4 1725 int rc;
1da177e4 1726
1da177e4
LT
1727 if (using_dac &&
1728 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1729 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1730 if (rc) {
1731 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1732 if (rc) {
a9524a76
JG
1733 dev_printk(KERN_ERR, &pdev->dev,
1734 "64-bit DMA enable failed\n");
1da177e4
LT
1735 return rc;
1736 }
1737 }
1da177e4
LT
1738 } else {
1739 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1740 if (rc) {
a9524a76
JG
1741 dev_printk(KERN_ERR, &pdev->dev,
1742 "32-bit DMA enable failed\n");
1da177e4
LT
1743 return rc;
1744 }
1745 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1746 if (rc) {
a9524a76
JG
1747 dev_printk(KERN_ERR, &pdev->dev,
1748 "32-bit consistent DMA enable failed\n");
1da177e4
LT
1749 return rc;
1750 }
1751 }
1da177e4
LT
1752 return 0;
1753}
1754
4447d351 1755static void ahci_print_info(struct ata_host *host)
1da177e4 1756{
4447d351
TH
1757 struct ahci_host_priv *hpriv = host->private_data;
1758 struct pci_dev *pdev = to_pci_dev(host->dev);
1759 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1da177e4
LT
1760 u32 vers, cap, impl, speed;
1761 const char *speed_s;
1762 u16 cc;
1763 const char *scc_s;
1764
1765 vers = readl(mmio + HOST_VERSION);
1766 cap = hpriv->cap;
1767 impl = hpriv->port_map;
1768
1769 speed = (cap >> 20) & 0xf;
1770 if (speed == 1)
1771 speed_s = "1.5";
1772 else if (speed == 2)
1773 speed_s = "3";
1774 else
1775 speed_s = "?";
1776
1777 pci_read_config_word(pdev, 0x0a, &cc);
c9f89475 1778 if (cc == PCI_CLASS_STORAGE_IDE)
1da177e4 1779 scc_s = "IDE";
c9f89475 1780 else if (cc == PCI_CLASS_STORAGE_SATA)
1da177e4 1781 scc_s = "SATA";
c9f89475 1782 else if (cc == PCI_CLASS_STORAGE_RAID)
1da177e4
LT
1783 scc_s = "RAID";
1784 else
1785 scc_s = "unknown";
1786
a9524a76
JG
1787 dev_printk(KERN_INFO, &pdev->dev,
1788 "AHCI %02x%02x.%02x%02x "
1da177e4
LT
1789 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1790 ,
1da177e4
LT
1791
1792 (vers >> 24) & 0xff,
1793 (vers >> 16) & 0xff,
1794 (vers >> 8) & 0xff,
1795 vers & 0xff,
1796
1797 ((cap >> 8) & 0x1f) + 1,
1798 (cap & 0x1f) + 1,
1799 speed_s,
1800 impl,
1801 scc_s);
1802
a9524a76
JG
1803 dev_printk(KERN_INFO, &pdev->dev,
1804 "flags: "
203ef6c4
TH
1805 "%s%s%s%s%s%s%s"
1806 "%s%s%s%s%s%s%s\n"
1da177e4 1807 ,
1da177e4
LT
1808
1809 cap & (1 << 31) ? "64bit " : "",
1810 cap & (1 << 30) ? "ncq " : "",
203ef6c4 1811 cap & (1 << 29) ? "sntf " : "",
1da177e4
LT
1812 cap & (1 << 28) ? "ilck " : "",
1813 cap & (1 << 27) ? "stag " : "",
1814 cap & (1 << 26) ? "pm " : "",
1815 cap & (1 << 25) ? "led " : "",
1816
1817 cap & (1 << 24) ? "clo " : "",
1818 cap & (1 << 19) ? "nz " : "",
1819 cap & (1 << 18) ? "only " : "",
1820 cap & (1 << 17) ? "pmp " : "",
1821 cap & (1 << 15) ? "pio " : "",
1822 cap & (1 << 14) ? "slum " : "",
1823 cap & (1 << 13) ? "part " : ""
1824 );
1825}
1826
24dc5f33 1827static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1da177e4
LT
1828{
1829 static int printed_version;
4447d351
TH
1830 struct ata_port_info pi = ahci_port_info[ent->driver_data];
1831 const struct ata_port_info *ppi[] = { &pi, NULL };
24dc5f33 1832 struct device *dev = &pdev->dev;
1da177e4 1833 struct ahci_host_priv *hpriv;
4447d351
TH
1834 struct ata_host *host;
1835 int i, rc;
1da177e4
LT
1836
1837 VPRINTK("ENTER\n");
1838
12fad3f9
TH
1839 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1840
1da177e4 1841 if (!printed_version++)
a9524a76 1842 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1da177e4 1843
4447d351 1844 /* acquire resources */
24dc5f33 1845 rc = pcim_enable_device(pdev);
1da177e4
LT
1846 if (rc)
1847 return rc;
1848
0d5ff566
TH
1849 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1850 if (rc == -EBUSY)
24dc5f33 1851 pcim_pin_device(pdev);
0d5ff566 1852 if (rc)
24dc5f33 1853 return rc;
1da177e4 1854
cd70c266 1855 if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev))
907f4678 1856 pci_intx(pdev, 1);
1da177e4 1857
24dc5f33
TH
1858 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1859 if (!hpriv)
1860 return -ENOMEM;
1da177e4 1861
4447d351
TH
1862 /* save initial config */
1863 ahci_save_initial_config(pdev, &pi, hpriv);
1da177e4 1864
4447d351 1865 /* prepare host */
274c1fde 1866 if (hpriv->cap & HOST_CAP_NCQ)
4447d351 1867 pi.flags |= ATA_FLAG_NCQ;
1da177e4 1868
4447d351
TH
1869 host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
1870 if (!host)
1871 return -ENOMEM;
1872 host->iomap = pcim_iomap_table(pdev);
1873 host->private_data = hpriv;
1874
1875 for (i = 0; i < host->n_ports; i++) {
dab632e8
JG
1876 struct ata_port *ap = host->ports[i];
1877 void __iomem *port_mmio = ahci_port_base(ap);
4447d351 1878
cbcdd875
TH
1879 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1880 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1881 0x100 + ap->port_no * 0x80, "port");
1882
dab632e8 1883 /* standard SATA port setup */
203ef6c4 1884 if (hpriv->port_map & (1 << i))
4447d351 1885 ap->ioaddr.cmd_addr = port_mmio;
dab632e8
JG
1886
1887 /* disabled/not-implemented port */
1888 else
1889 ap->ops = &ata_dummy_port_ops;
4447d351 1890 }
d447df14 1891
4447d351
TH
1892 /* initialize adapter */
1893 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
1da177e4 1894 if (rc)
24dc5f33 1895 return rc;
1da177e4 1896
4447d351
TH
1897 rc = ahci_reset_controller(host);
1898 if (rc)
1899 return rc;
1da177e4 1900
4447d351
TH
1901 ahci_init_controller(host);
1902 ahci_print_info(host);
1da177e4 1903
4447d351
TH
1904 pci_set_master(pdev);
1905 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1906 &ahci_sht);
907f4678 1907}
1da177e4
LT
1908
1909static int __init ahci_init(void)
1910{
b7887196 1911 return pci_register_driver(&ahci_pci_driver);
1da177e4
LT
1912}
1913
1da177e4
LT
1914static void __exit ahci_exit(void)
1915{
1916 pci_unregister_driver(&ahci_pci_driver);
1917}
1918
1919
1920MODULE_AUTHOR("Jeff Garzik");
1921MODULE_DESCRIPTION("AHCI SATA low-level driver");
1922MODULE_LICENSE("GPL");
1923MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
6885433c 1924MODULE_VERSION(DRV_VERSION);
1da177e4
LT
1925
1926module_init(ahci_init);
1927module_exit(ahci_exit);
This page took 0.369293 seconds and 5 git commands to generate.