Commit | Line | Data |
---|---|---|
9e54eae2 | 1 | /* |
8b789d89 | 2 | * copyright (c) 2013 Freescale Semiconductor, Inc. |
9e54eae2 | 3 | * Freescale IMX AHCI SATA platform driver |
9e54eae2 RZ |
4 | * |
5 | * based on the AHCI SATA platform driver by Jeff Garzik and Anton Vorontsov | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or modify it | |
8 | * under the terms and conditions of the GNU General Public License, | |
9 | * version 2, as published by the Free Software Foundation. | |
10 | * | |
11 | * This program is distributed in the hope it will be useful, but WITHOUT | |
12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
14 | * more details. | |
15 | * | |
16 | * You should have received a copy of the GNU General Public License along with | |
17 | * this program. If not, see <http://www.gnu.org/licenses/>. | |
18 | */ | |
19 | ||
20 | #include <linux/kernel.h> | |
21 | #include <linux/module.h> | |
22 | #include <linux/platform_device.h> | |
23 | #include <linux/regmap.h> | |
24 | #include <linux/ahci_platform.h> | |
25 | #include <linux/of_device.h> | |
26 | #include <linux/mfd/syscon.h> | |
27 | #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h> | |
8b789d89 | 28 | #include <linux/libata.h> |
9e54eae2 RZ |
29 | #include "ahci.h" |
30 | ||
31 | enum { | |
24a9ad5b SG |
32 | /* Timer 1-ms Register */ |
33 | IMX_TIMER1MS = 0x00e0, | |
34 | /* Port0 PHY Control Register */ | |
35 | IMX_P0PHYCR = 0x0178, | |
36 | IMX_P0PHYCR_TEST_PDDQ = 1 << 20, | |
e783c51c SG |
37 | IMX_P0PHYCR_CR_READ = 1 << 19, |
38 | IMX_P0PHYCR_CR_WRITE = 1 << 18, | |
39 | IMX_P0PHYCR_CR_CAP_DATA = 1 << 17, | |
40 | IMX_P0PHYCR_CR_CAP_ADDR = 1 << 16, | |
41 | /* Port0 PHY Status Register */ | |
42 | IMX_P0PHYSR = 0x017c, | |
43 | IMX_P0PHYSR_CR_ACK = 1 << 18, | |
44 | IMX_P0PHYSR_CR_DATA_OUT = 0xffff << 0, | |
45 | /* Lane0 Output Status Register */ | |
46 | IMX_LANE0_OUT_STAT = 0x2003, | |
47 | IMX_LANE0_OUT_STAT_RX_PLL_STATE = 1 << 1, | |
48 | /* Clock Reset Register */ | |
49 | IMX_CLOCK_RESET = 0x7f3f, | |
50 | IMX_CLOCK_RESET_RESET = 1 << 0, | |
9e54eae2 RZ |
51 | }; |
52 | ||
4a23d179 MV |
53 | enum ahci_imx_type { |
54 | AHCI_IMX53, | |
55 | AHCI_IMX6Q, | |
56 | }; | |
57 | ||
9e54eae2 RZ |
58 | struct imx_ahci_priv { |
59 | struct platform_device *ahci_pdev; | |
4a23d179 | 60 | enum ahci_imx_type type; |
9e54eae2 RZ |
61 | struct clk *ahb_clk; |
62 | struct regmap *gpr; | |
8b789d89 RZ |
63 | bool no_device; |
64 | bool first_time; | |
29e69413 | 65 | u32 phy_params; |
8b789d89 RZ |
66 | }; |
67 | ||
68 | static int ahci_imx_hotplug; | |
69 | module_param_named(hotplug, ahci_imx_hotplug, int, 0644); | |
70 | MODULE_PARM_DESC(hotplug, "AHCI IMX hot-plug support (0=Don't support, 1=support)"); | |
71 | ||
90870d79 HG |
72 | static void ahci_imx_host_stop(struct ata_host *host); |
73 | ||
e783c51c SG |
74 | static int imx_phy_crbit_assert(void __iomem *mmio, u32 bit, bool assert) |
75 | { | |
76 | int timeout = 10; | |
77 | u32 crval; | |
78 | u32 srval; | |
79 | ||
80 | /* Assert or deassert the bit */ | |
81 | crval = readl(mmio + IMX_P0PHYCR); | |
82 | if (assert) | |
83 | crval |= bit; | |
84 | else | |
85 | crval &= ~bit; | |
86 | writel(crval, mmio + IMX_P0PHYCR); | |
87 | ||
88 | /* Wait for the cr_ack signal */ | |
89 | do { | |
90 | srval = readl(mmio + IMX_P0PHYSR); | |
91 | if ((assert ? srval : ~srval) & IMX_P0PHYSR_CR_ACK) | |
92 | break; | |
93 | usleep_range(100, 200); | |
94 | } while (--timeout); | |
95 | ||
96 | return timeout ? 0 : -ETIMEDOUT; | |
97 | } | |
98 | ||
99 | static int imx_phy_reg_addressing(u16 addr, void __iomem *mmio) | |
100 | { | |
101 | u32 crval = addr; | |
102 | int ret; | |
103 | ||
104 | /* Supply the address on cr_data_in */ | |
105 | writel(crval, mmio + IMX_P0PHYCR); | |
106 | ||
107 | /* Assert the cr_cap_addr signal */ | |
108 | ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_ADDR, true); | |
109 | if (ret) | |
110 | return ret; | |
111 | ||
112 | /* Deassert cr_cap_addr */ | |
113 | ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_ADDR, false); | |
114 | if (ret) | |
115 | return ret; | |
116 | ||
117 | return 0; | |
118 | } | |
119 | ||
120 | static int imx_phy_reg_write(u16 val, void __iomem *mmio) | |
121 | { | |
122 | u32 crval = val; | |
123 | int ret; | |
124 | ||
125 | /* Supply the data on cr_data_in */ | |
126 | writel(crval, mmio + IMX_P0PHYCR); | |
127 | ||
128 | /* Assert the cr_cap_data signal */ | |
129 | ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_DATA, true); | |
130 | if (ret) | |
131 | return ret; | |
132 | ||
133 | /* Deassert cr_cap_data */ | |
134 | ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_DATA, false); | |
135 | if (ret) | |
136 | return ret; | |
137 | ||
138 | if (val & IMX_CLOCK_RESET_RESET) { | |
139 | /* | |
140 | * In case we're resetting the phy, it's unable to acknowledge, | |
141 | * so we return immediately here. | |
142 | */ | |
143 | crval |= IMX_P0PHYCR_CR_WRITE; | |
144 | writel(crval, mmio + IMX_P0PHYCR); | |
145 | goto out; | |
146 | } | |
147 | ||
148 | /* Assert the cr_write signal */ | |
149 | ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_WRITE, true); | |
150 | if (ret) | |
151 | return ret; | |
152 | ||
153 | /* Deassert cr_write */ | |
154 | ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_WRITE, false); | |
155 | if (ret) | |
156 | return ret; | |
157 | ||
158 | out: | |
159 | return 0; | |
160 | } | |
161 | ||
162 | static int imx_phy_reg_read(u16 *val, void __iomem *mmio) | |
163 | { | |
164 | int ret; | |
165 | ||
166 | /* Assert the cr_read signal */ | |
167 | ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_READ, true); | |
168 | if (ret) | |
169 | return ret; | |
170 | ||
171 | /* Capture the data from cr_data_out[] */ | |
172 | *val = readl(mmio + IMX_P0PHYSR) & IMX_P0PHYSR_CR_DATA_OUT; | |
173 | ||
174 | /* Deassert cr_read */ | |
175 | ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_READ, false); | |
176 | if (ret) | |
177 | return ret; | |
178 | ||
179 | return 0; | |
180 | } | |
181 | ||
182 | static int imx_sata_phy_reset(struct ahci_host_priv *hpriv) | |
183 | { | |
184 | void __iomem *mmio = hpriv->mmio; | |
185 | int timeout = 10; | |
186 | u16 val; | |
187 | int ret; | |
188 | ||
189 | /* Reset SATA PHY by setting RESET bit of PHY register CLOCK_RESET */ | |
190 | ret = imx_phy_reg_addressing(IMX_CLOCK_RESET, mmio); | |
191 | if (ret) | |
192 | return ret; | |
193 | ret = imx_phy_reg_write(IMX_CLOCK_RESET_RESET, mmio); | |
194 | if (ret) | |
195 | return ret; | |
196 | ||
197 | /* Wait for PHY RX_PLL to be stable */ | |
198 | do { | |
199 | usleep_range(100, 200); | |
200 | ret = imx_phy_reg_addressing(IMX_LANE0_OUT_STAT, mmio); | |
201 | if (ret) | |
202 | return ret; | |
203 | ret = imx_phy_reg_read(&val, mmio); | |
204 | if (ret) | |
205 | return ret; | |
206 | if (val & IMX_LANE0_OUT_STAT_RX_PLL_STATE) | |
207 | break; | |
208 | } while (--timeout); | |
209 | ||
210 | return timeout ? 0 : -ETIMEDOUT; | |
211 | } | |
212 | ||
90870d79 | 213 | static int imx_sata_enable(struct ahci_host_priv *hpriv) |
8403e2ec | 214 | { |
90870d79 | 215 | struct imx_ahci_priv *imxpriv = hpriv->plat_data; |
e783c51c | 216 | struct device *dev = &imxpriv->ahci_pdev->dev; |
8403e2ec MV |
217 | int ret; |
218 | ||
90870d79 HG |
219 | if (imxpriv->no_device) |
220 | return 0; | |
221 | ||
222 | if (hpriv->target_pwr) { | |
223 | ret = regulator_enable(hpriv->target_pwr); | |
224 | if (ret) | |
4a23d179 | 225 | return ret; |
4a23d179 MV |
226 | } |
227 | ||
90870d79 HG |
228 | ret = ahci_platform_enable_clks(hpriv); |
229 | if (ret < 0) | |
230 | goto disable_regulator; | |
8403e2ec | 231 | |
4a23d179 | 232 | if (imxpriv->type == AHCI_IMX6Q) { |
90870d79 HG |
233 | /* |
234 | * set PHY Paremeters, two steps to configure the GPR13, | |
235 | * one write for rest of parameters, mask of first write | |
236 | * is 0x07ffffff, and the other one write for setting | |
237 | * the mpll_clk_en. | |
238 | */ | |
239 | regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13, | |
240 | IMX6Q_GPR13_SATA_RX_EQ_VAL_MASK | | |
241 | IMX6Q_GPR13_SATA_RX_LOS_LVL_MASK | | |
242 | IMX6Q_GPR13_SATA_RX_DPLL_MODE_MASK | | |
243 | IMX6Q_GPR13_SATA_SPD_MODE_MASK | | |
244 | IMX6Q_GPR13_SATA_MPLL_SS_EN | | |
245 | IMX6Q_GPR13_SATA_TX_ATTEN_MASK | | |
246 | IMX6Q_GPR13_SATA_TX_BOOST_MASK | | |
247 | IMX6Q_GPR13_SATA_TX_LVL_MASK | | |
248 | IMX6Q_GPR13_SATA_MPLL_CLK_EN | | |
249 | IMX6Q_GPR13_SATA_TX_EDGE_RATE, | |
29e69413 | 250 | imxpriv->phy_params); |
4a23d179 MV |
251 | regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13, |
252 | IMX6Q_GPR13_SATA_MPLL_CLK_EN, | |
253 | IMX6Q_GPR13_SATA_MPLL_CLK_EN); | |
e783c51c | 254 | |
3685f251 SG |
255 | usleep_range(100, 200); |
256 | ||
e783c51c SG |
257 | ret = imx_sata_phy_reset(hpriv); |
258 | if (ret) { | |
259 | dev_err(dev, "failed to reset phy: %d\n", ret); | |
260 | goto disable_regulator; | |
261 | } | |
4a23d179 | 262 | } |
8403e2ec MV |
263 | |
264 | usleep_range(1000, 2000); | |
265 | ||
266 | return 0; | |
4a23d179 | 267 | |
90870d79 HG |
268 | disable_regulator: |
269 | if (hpriv->target_pwr) | |
270 | regulator_disable(hpriv->target_pwr); | |
271 | ||
4a23d179 | 272 | return ret; |
8403e2ec MV |
273 | } |
274 | ||
90870d79 | 275 | static void imx_sata_disable(struct ahci_host_priv *hpriv) |
8403e2ec | 276 | { |
90870d79 HG |
277 | struct imx_ahci_priv *imxpriv = hpriv->plat_data; |
278 | ||
279 | if (imxpriv->no_device) | |
280 | return; | |
8403e2ec | 281 | |
4a23d179 MV |
282 | if (imxpriv->type == AHCI_IMX6Q) { |
283 | regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13, | |
284 | IMX6Q_GPR13_SATA_MPLL_CLK_EN, | |
285 | !IMX6Q_GPR13_SATA_MPLL_CLK_EN); | |
286 | } | |
287 | ||
90870d79 | 288 | ahci_platform_disable_clks(hpriv); |
4a23d179 | 289 | |
90870d79 HG |
290 | if (hpriv->target_pwr) |
291 | regulator_disable(hpriv->target_pwr); | |
8403e2ec MV |
292 | } |
293 | ||
8b789d89 RZ |
294 | static void ahci_imx_error_handler(struct ata_port *ap) |
295 | { | |
296 | u32 reg_val; | |
297 | struct ata_device *dev; | |
298 | struct ata_host *host = dev_get_drvdata(ap->dev); | |
299 | struct ahci_host_priv *hpriv = host->private_data; | |
300 | void __iomem *mmio = hpriv->mmio; | |
90870d79 | 301 | struct imx_ahci_priv *imxpriv = hpriv->plat_data; |
8b789d89 RZ |
302 | |
303 | ahci_error_handler(ap); | |
304 | ||
305 | if (!(imxpriv->first_time) || ahci_imx_hotplug) | |
306 | return; | |
307 | ||
308 | imxpriv->first_time = false; | |
309 | ||
310 | ata_for_each_dev(dev, &ap->link, ENABLED) | |
311 | return; | |
312 | /* | |
313 | * Disable link to save power. An imx ahci port can't be recovered | |
314 | * without full reset once the pddq mode is enabled making it | |
315 | * impossible to use as part of libata LPM. | |
316 | */ | |
24a9ad5b SG |
317 | reg_val = readl(mmio + IMX_P0PHYCR); |
318 | writel(reg_val | IMX_P0PHYCR_TEST_PDDQ, mmio + IMX_P0PHYCR); | |
90870d79 | 319 | imx_sata_disable(hpriv); |
8b789d89 RZ |
320 | imxpriv->no_device = true; |
321 | } | |
322 | ||
ee4e5a9a | 323 | static int ahci_imx_softreset(struct ata_link *link, unsigned int *class, |
4a23d179 MV |
324 | unsigned long deadline) |
325 | { | |
326 | struct ata_port *ap = link->ap; | |
90870d79 HG |
327 | struct ata_host *host = dev_get_drvdata(ap->dev); |
328 | struct ahci_host_priv *hpriv = host->private_data; | |
329 | struct imx_ahci_priv *imxpriv = hpriv->plat_data; | |
4a23d179 MV |
330 | int ret = -EIO; |
331 | ||
332 | if (imxpriv->type == AHCI_IMX53) | |
333 | ret = ahci_pmp_retry_srst_ops.softreset(link, class, deadline); | |
334 | else if (imxpriv->type == AHCI_IMX6Q) | |
335 | ret = ahci_ops.softreset(link, class, deadline); | |
336 | ||
337 | return ret; | |
338 | } | |
339 | ||
8b789d89 | 340 | static struct ata_port_operations ahci_imx_ops = { |
90870d79 HG |
341 | .inherits = &ahci_ops, |
342 | .host_stop = ahci_imx_host_stop, | |
8b789d89 | 343 | .error_handler = ahci_imx_error_handler, |
4a23d179 | 344 | .softreset = ahci_imx_softreset, |
8b789d89 RZ |
345 | }; |
346 | ||
347 | static const struct ata_port_info ahci_imx_port_info = { | |
348 | .flags = AHCI_FLAG_COMMON, | |
349 | .pio_mask = ATA_PIO4, | |
350 | .udma_mask = ATA_UDMA6, | |
351 | .port_ops = &ahci_imx_ops, | |
9e54eae2 RZ |
352 | }; |
353 | ||
9e54eae2 | 354 | static const struct of_device_id imx_ahci_of_match[] = { |
4a23d179 MV |
355 | { .compatible = "fsl,imx53-ahci", .data = (void *)AHCI_IMX53 }, |
356 | { .compatible = "fsl,imx6q-ahci", .data = (void *)AHCI_IMX6Q }, | |
9e54eae2 RZ |
357 | {}, |
358 | }; | |
359 | MODULE_DEVICE_TABLE(of, imx_ahci_of_match); | |
360 | ||
29e69413 RK |
361 | struct reg_value { |
362 | u32 of_value; | |
363 | u32 reg_value; | |
364 | }; | |
365 | ||
366 | struct reg_property { | |
367 | const char *name; | |
368 | const struct reg_value *values; | |
369 | size_t num_values; | |
370 | u32 def_value; | |
a6e72624 | 371 | u32 set_value; |
29e69413 RK |
372 | }; |
373 | ||
374 | static const struct reg_value gpr13_tx_level[] = { | |
375 | { 937, IMX6Q_GPR13_SATA_TX_LVL_0_937_V }, | |
376 | { 947, IMX6Q_GPR13_SATA_TX_LVL_0_947_V }, | |
377 | { 957, IMX6Q_GPR13_SATA_TX_LVL_0_957_V }, | |
378 | { 966, IMX6Q_GPR13_SATA_TX_LVL_0_966_V }, | |
379 | { 976, IMX6Q_GPR13_SATA_TX_LVL_0_976_V }, | |
380 | { 986, IMX6Q_GPR13_SATA_TX_LVL_0_986_V }, | |
381 | { 996, IMX6Q_GPR13_SATA_TX_LVL_0_996_V }, | |
382 | { 1005, IMX6Q_GPR13_SATA_TX_LVL_1_005_V }, | |
383 | { 1015, IMX6Q_GPR13_SATA_TX_LVL_1_015_V }, | |
384 | { 1025, IMX6Q_GPR13_SATA_TX_LVL_1_025_V }, | |
385 | { 1035, IMX6Q_GPR13_SATA_TX_LVL_1_035_V }, | |
386 | { 1045, IMX6Q_GPR13_SATA_TX_LVL_1_045_V }, | |
387 | { 1054, IMX6Q_GPR13_SATA_TX_LVL_1_054_V }, | |
388 | { 1064, IMX6Q_GPR13_SATA_TX_LVL_1_064_V }, | |
389 | { 1074, IMX6Q_GPR13_SATA_TX_LVL_1_074_V }, | |
390 | { 1084, IMX6Q_GPR13_SATA_TX_LVL_1_084_V }, | |
391 | { 1094, IMX6Q_GPR13_SATA_TX_LVL_1_094_V }, | |
392 | { 1104, IMX6Q_GPR13_SATA_TX_LVL_1_104_V }, | |
393 | { 1113, IMX6Q_GPR13_SATA_TX_LVL_1_113_V }, | |
394 | { 1123, IMX6Q_GPR13_SATA_TX_LVL_1_123_V }, | |
395 | { 1133, IMX6Q_GPR13_SATA_TX_LVL_1_133_V }, | |
396 | { 1143, IMX6Q_GPR13_SATA_TX_LVL_1_143_V }, | |
397 | { 1152, IMX6Q_GPR13_SATA_TX_LVL_1_152_V }, | |
398 | { 1162, IMX6Q_GPR13_SATA_TX_LVL_1_162_V }, | |
399 | { 1172, IMX6Q_GPR13_SATA_TX_LVL_1_172_V }, | |
400 | { 1182, IMX6Q_GPR13_SATA_TX_LVL_1_182_V }, | |
401 | { 1191, IMX6Q_GPR13_SATA_TX_LVL_1_191_V }, | |
402 | { 1201, IMX6Q_GPR13_SATA_TX_LVL_1_201_V }, | |
403 | { 1211, IMX6Q_GPR13_SATA_TX_LVL_1_211_V }, | |
404 | { 1221, IMX6Q_GPR13_SATA_TX_LVL_1_221_V }, | |
405 | { 1230, IMX6Q_GPR13_SATA_TX_LVL_1_230_V }, | |
406 | { 1240, IMX6Q_GPR13_SATA_TX_LVL_1_240_V } | |
407 | }; | |
408 | ||
409 | static const struct reg_value gpr13_tx_boost[] = { | |
410 | { 0, IMX6Q_GPR13_SATA_TX_BOOST_0_00_DB }, | |
411 | { 370, IMX6Q_GPR13_SATA_TX_BOOST_0_37_DB }, | |
412 | { 740, IMX6Q_GPR13_SATA_TX_BOOST_0_74_DB }, | |
413 | { 1110, IMX6Q_GPR13_SATA_TX_BOOST_1_11_DB }, | |
414 | { 1480, IMX6Q_GPR13_SATA_TX_BOOST_1_48_DB }, | |
415 | { 1850, IMX6Q_GPR13_SATA_TX_BOOST_1_85_DB }, | |
416 | { 2220, IMX6Q_GPR13_SATA_TX_BOOST_2_22_DB }, | |
417 | { 2590, IMX6Q_GPR13_SATA_TX_BOOST_2_59_DB }, | |
418 | { 2960, IMX6Q_GPR13_SATA_TX_BOOST_2_96_DB }, | |
419 | { 3330, IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB }, | |
420 | { 3700, IMX6Q_GPR13_SATA_TX_BOOST_3_70_DB }, | |
421 | { 4070, IMX6Q_GPR13_SATA_TX_BOOST_4_07_DB }, | |
422 | { 4440, IMX6Q_GPR13_SATA_TX_BOOST_4_44_DB }, | |
423 | { 4810, IMX6Q_GPR13_SATA_TX_BOOST_4_81_DB }, | |
424 | { 5280, IMX6Q_GPR13_SATA_TX_BOOST_5_28_DB }, | |
425 | { 5750, IMX6Q_GPR13_SATA_TX_BOOST_5_75_DB } | |
426 | }; | |
427 | ||
428 | static const struct reg_value gpr13_tx_atten[] = { | |
429 | { 8, IMX6Q_GPR13_SATA_TX_ATTEN_8_16 }, | |
430 | { 9, IMX6Q_GPR13_SATA_TX_ATTEN_9_16 }, | |
431 | { 10, IMX6Q_GPR13_SATA_TX_ATTEN_10_16 }, | |
432 | { 12, IMX6Q_GPR13_SATA_TX_ATTEN_12_16 }, | |
433 | { 14, IMX6Q_GPR13_SATA_TX_ATTEN_14_16 }, | |
434 | { 16, IMX6Q_GPR13_SATA_TX_ATTEN_16_16 }, | |
435 | }; | |
436 | ||
437 | static const struct reg_value gpr13_rx_eq[] = { | |
438 | { 500, IMX6Q_GPR13_SATA_RX_EQ_VAL_0_5_DB }, | |
439 | { 1000, IMX6Q_GPR13_SATA_RX_EQ_VAL_1_0_DB }, | |
440 | { 1500, IMX6Q_GPR13_SATA_RX_EQ_VAL_1_5_DB }, | |
441 | { 2000, IMX6Q_GPR13_SATA_RX_EQ_VAL_2_0_DB }, | |
442 | { 2500, IMX6Q_GPR13_SATA_RX_EQ_VAL_2_5_DB }, | |
443 | { 3000, IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB }, | |
444 | { 3500, IMX6Q_GPR13_SATA_RX_EQ_VAL_3_5_DB }, | |
445 | { 4000, IMX6Q_GPR13_SATA_RX_EQ_VAL_4_0_DB }, | |
446 | }; | |
447 | ||
448 | static const struct reg_property gpr13_props[] = { | |
449 | { | |
450 | .name = "fsl,transmit-level-mV", | |
451 | .values = gpr13_tx_level, | |
452 | .num_values = ARRAY_SIZE(gpr13_tx_level), | |
453 | .def_value = IMX6Q_GPR13_SATA_TX_LVL_1_025_V, | |
454 | }, { | |
455 | .name = "fsl,transmit-boost-mdB", | |
456 | .values = gpr13_tx_boost, | |
457 | .num_values = ARRAY_SIZE(gpr13_tx_boost), | |
458 | .def_value = IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB, | |
459 | }, { | |
460 | .name = "fsl,transmit-atten-16ths", | |
461 | .values = gpr13_tx_atten, | |
462 | .num_values = ARRAY_SIZE(gpr13_tx_atten), | |
463 | .def_value = IMX6Q_GPR13_SATA_TX_ATTEN_9_16, | |
464 | }, { | |
465 | .name = "fsl,receive-eq-mdB", | |
466 | .values = gpr13_rx_eq, | |
467 | .num_values = ARRAY_SIZE(gpr13_rx_eq), | |
468 | .def_value = IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB, | |
a6e72624 RK |
469 | }, { |
470 | .name = "fsl,no-spread-spectrum", | |
471 | .def_value = IMX6Q_GPR13_SATA_MPLL_SS_EN, | |
472 | .set_value = 0, | |
29e69413 RK |
473 | }, |
474 | }; | |
475 | ||
476 | static u32 imx_ahci_parse_props(struct device *dev, | |
477 | const struct reg_property *prop, size_t num) | |
478 | { | |
479 | struct device_node *np = dev->of_node; | |
480 | u32 reg_value = 0; | |
481 | int i, j; | |
482 | ||
483 | for (i = 0; i < num; i++, prop++) { | |
484 | u32 of_val; | |
485 | ||
a6e72624 RK |
486 | if (prop->num_values == 0) { |
487 | if (of_property_read_bool(np, prop->name)) | |
488 | reg_value |= prop->set_value; | |
489 | else | |
490 | reg_value |= prop->def_value; | |
491 | continue; | |
492 | } | |
493 | ||
29e69413 RK |
494 | if (of_property_read_u32(np, prop->name, &of_val)) { |
495 | dev_info(dev, "%s not specified, using %08x\n", | |
496 | prop->name, prop->def_value); | |
497 | reg_value |= prop->def_value; | |
498 | continue; | |
499 | } | |
500 | ||
501 | for (j = 0; j < prop->num_values; j++) { | |
502 | if (prop->values[j].of_value == of_val) { | |
503 | dev_info(dev, "%s value %u, using %08x\n", | |
504 | prop->name, of_val, prop->values[j].reg_value); | |
505 | reg_value |= prop->values[j].reg_value; | |
506 | break; | |
507 | } | |
508 | } | |
509 | ||
510 | if (j == prop->num_values) { | |
511 | dev_err(dev, "DT property %s is not a valid value\n", | |
512 | prop->name); | |
513 | reg_value |= prop->def_value; | |
514 | } | |
515 | } | |
516 | ||
517 | return reg_value; | |
518 | } | |
519 | ||
9e54eae2 RZ |
520 | static int imx_ahci_probe(struct platform_device *pdev) |
521 | { | |
522 | struct device *dev = &pdev->dev; | |
9e54eae2 | 523 | const struct of_device_id *of_id; |
90870d79 | 524 | struct ahci_host_priv *hpriv; |
9e54eae2 | 525 | struct imx_ahci_priv *imxpriv; |
90870d79 | 526 | unsigned int reg_val; |
9e54eae2 RZ |
527 | int ret; |
528 | ||
4a23d179 MV |
529 | of_id = of_match_device(imx_ahci_of_match, dev); |
530 | if (!of_id) | |
531 | return -EINVAL; | |
532 | ||
9e54eae2 | 533 | imxpriv = devm_kzalloc(dev, sizeof(*imxpriv), GFP_KERNEL); |
90870d79 | 534 | if (!imxpriv) |
9e54eae2 | 535 | return -ENOMEM; |
9e54eae2 | 536 | |
e783c51c | 537 | imxpriv->ahci_pdev = pdev; |
8b789d89 RZ |
538 | imxpriv->no_device = false; |
539 | imxpriv->first_time = true; | |
90870d79 | 540 | imxpriv->type = (enum ahci_imx_type)of_id->data; |
9e54eae2 RZ |
541 | imxpriv->ahb_clk = devm_clk_get(dev, "ahb"); |
542 | if (IS_ERR(imxpriv->ahb_clk)) { | |
543 | dev_err(dev, "can't get ahb clock.\n"); | |
90870d79 | 544 | return PTR_ERR(imxpriv->ahb_clk); |
9e54eae2 RZ |
545 | } |
546 | ||
90870d79 | 547 | if (imxpriv->type == AHCI_IMX6Q) { |
29e69413 RK |
548 | u32 reg_value; |
549 | ||
90870d79 HG |
550 | imxpriv->gpr = syscon_regmap_lookup_by_compatible( |
551 | "fsl,imx6q-iomuxc-gpr"); | |
552 | if (IS_ERR(imxpriv->gpr)) { | |
553 | dev_err(dev, | |
554 | "failed to find fsl,imx6q-iomux-gpr regmap\n"); | |
555 | return PTR_ERR(imxpriv->gpr); | |
4a23d179 | 556 | } |
29e69413 RK |
557 | |
558 | reg_value = imx_ahci_parse_props(dev, gpr13_props, | |
559 | ARRAY_SIZE(gpr13_props)); | |
560 | ||
561 | imxpriv->phy_params = | |
562 | IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA2M | | |
563 | IMX6Q_GPR13_SATA_RX_DPLL_MODE_2P_4F | | |
564 | IMX6Q_GPR13_SATA_SPD_MODE_3P0G | | |
29e69413 | 565 | reg_value; |
4a23d179 MV |
566 | } |
567 | ||
90870d79 HG |
568 | hpriv = ahci_platform_get_resources(pdev); |
569 | if (IS_ERR(hpriv)) | |
570 | return PTR_ERR(hpriv); | |
571 | ||
572 | hpriv->plat_data = imxpriv; | |
9e54eae2 | 573 | |
90870d79 HG |
574 | ret = imx_sata_enable(hpriv); |
575 | if (ret) | |
576 | return ret; | |
9e54eae2 | 577 | |
90870d79 HG |
578 | /* |
579 | * Configure the HWINIT bits of the HOST_CAP and HOST_PORTS_IMPL, | |
24a9ad5b | 580 | * and IP vendor specific register IMX_TIMER1MS. |
90870d79 HG |
581 | * Configure CAP_SSS (support stagered spin up). |
582 | * Implement the port0. | |
583 | * Get the ahb clock rate, and configure the TIMER1MS register. | |
584 | */ | |
585 | reg_val = readl(hpriv->mmio + HOST_CAP); | |
586 | if (!(reg_val & HOST_CAP_SSS)) { | |
587 | reg_val |= HOST_CAP_SSS; | |
588 | writel(reg_val, hpriv->mmio + HOST_CAP); | |
589 | } | |
590 | reg_val = readl(hpriv->mmio + HOST_PORTS_IMPL); | |
591 | if (!(reg_val & 0x1)) { | |
592 | reg_val |= 0x1; | |
593 | writel(reg_val, hpriv->mmio + HOST_PORTS_IMPL); | |
9e54eae2 RZ |
594 | } |
595 | ||
90870d79 | 596 | reg_val = clk_get_rate(imxpriv->ahb_clk) / 1000; |
24a9ad5b | 597 | writel(reg_val, hpriv->mmio + IMX_TIMER1MS); |
9e54eae2 | 598 | |
f9f36917 KW |
599 | ret = ahci_platform_init_host(pdev, hpriv, &ahci_imx_port_info, |
600 | 0, 0, 0); | |
90870d79 HG |
601 | if (ret) |
602 | imx_sata_disable(hpriv); | |
9e54eae2 | 603 | |
90870d79 HG |
604 | return ret; |
605 | } | |
4a23d179 | 606 | |
90870d79 HG |
607 | static void ahci_imx_host_stop(struct ata_host *host) |
608 | { | |
609 | struct ahci_host_priv *hpriv = host->private_data; | |
8403e2ec | 610 | |
90870d79 HG |
611 | imx_sata_disable(hpriv); |
612 | } | |
9e54eae2 | 613 | |
46ce6b74 | 614 | #ifdef CONFIG_PM_SLEEP |
90870d79 HG |
615 | static int imx_ahci_suspend(struct device *dev) |
616 | { | |
617 | struct ata_host *host = dev_get_drvdata(dev); | |
618 | struct ahci_host_priv *hpriv = host->private_data; | |
619 | int ret; | |
9e54eae2 | 620 | |
90870d79 HG |
621 | ret = ahci_platform_suspend_host(dev); |
622 | if (ret) | |
9e54eae2 | 623 | return ret; |
90870d79 HG |
624 | |
625 | imx_sata_disable(hpriv); | |
9e54eae2 RZ |
626 | |
627 | return 0; | |
628 | } | |
629 | ||
90870d79 | 630 | static int imx_ahci_resume(struct device *dev) |
9e54eae2 | 631 | { |
90870d79 HG |
632 | struct ata_host *host = dev_get_drvdata(dev); |
633 | struct ahci_host_priv *hpriv = host->private_data; | |
634 | int ret; | |
9e54eae2 | 635 | |
90870d79 HG |
636 | ret = imx_sata_enable(hpriv); |
637 | if (ret) | |
638 | return ret; | |
639 | ||
640 | return ahci_platform_resume_host(dev); | |
9e54eae2 | 641 | } |
46ce6b74 | 642 | #endif |
9e54eae2 | 643 | |
90870d79 HG |
644 | static SIMPLE_DEV_PM_OPS(ahci_imx_pm_ops, imx_ahci_suspend, imx_ahci_resume); |
645 | ||
9e54eae2 RZ |
646 | static struct platform_driver imx_ahci_driver = { |
647 | .probe = imx_ahci_probe, | |
90870d79 | 648 | .remove = ata_platform_remove_one, |
9e54eae2 RZ |
649 | .driver = { |
650 | .name = "ahci-imx", | |
651 | .owner = THIS_MODULE, | |
652 | .of_match_table = imx_ahci_of_match, | |
90870d79 | 653 | .pm = &ahci_imx_pm_ops, |
9e54eae2 RZ |
654 | }, |
655 | }; | |
656 | module_platform_driver(imx_ahci_driver); | |
657 | ||
658 | MODULE_DESCRIPTION("Freescale i.MX AHCI SATA platform driver"); | |
659 | MODULE_AUTHOR("Richard Zhu <Hong-Xing.Zhu@freescale.com>"); | |
660 | MODULE_LICENSE("GPL"); | |
661 | MODULE_ALIAS("ahci:imx"); |