[PATCH] kvm: userspace interface
[deliverable/linux.git] / drivers / ata / pata_cmd64x.c
CommitLineData
669a5db4
JG
1/*
2 * pata_cmd64x.c - ATI PATA for new ATA layer
3 * (C) 2005 Red Hat Inc
4 * Alan Cox <alan@redhat.com>
5 *
6 * Based upon
7 * linux/drivers/ide/pci/cmd64x.c Version 1.30 Sept 10, 2002
8 *
9 * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
10 * Note, this driver is not used at all on other systems because
11 * there the "BIOS" has done all of the following already.
12 * Due to massive hardware bugs, UltraDMA is only supported
13 * on the 646U2 and not on the 646U.
14 *
15 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
16 * Copyright (C) 1998 David S. Miller (davem@redhat.com)
17 *
18 * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
19 *
20 * TODO
21 * Testing work
22 */
85cd7251 23
669a5db4
JG
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/pci.h>
27#include <linux/init.h>
28#include <linux/blkdev.h>
29#include <linux/delay.h>
30#include <scsi/scsi_host.h>
31#include <linux/libata.h>
32
33#define DRV_NAME "pata_cmd64x"
7f72a379 34#define DRV_VERSION "0.2.2"
669a5db4
JG
35
36/*
37 * CMD64x specific registers definition.
38 */
85cd7251 39
669a5db4
JG
40enum {
41 CFR = 0x50,
42 CFR_INTR_CH0 = 0x02,
43 CNTRL = 0x51,
44 CNTRL_DIS_RA0 = 0x40,
45 CNTRL_DIS_RA1 = 0x80,
46 CNTRL_ENA_2ND = 0x08,
47 CMDTIM = 0x52,
48 ARTTIM0 = 0x53,
49 DRWTIM0 = 0x54,
50 ARTTIM1 = 0x55,
51 DRWTIM1 = 0x56,
52 ARTTIM23 = 0x57,
53 ARTTIM23_DIS_RA2 = 0x04,
54 ARTTIM23_DIS_RA3 = 0x08,
55 ARTTIM23_INTR_CH1 = 0x10,
56 ARTTIM2 = 0x57,
57 ARTTIM3 = 0x57,
58 DRWTIM23 = 0x58,
59 DRWTIM2 = 0x58,
60 BRST = 0x59,
61 DRWTIM3 = 0x5b,
62 BMIDECR0 = 0x70,
63 MRDMODE = 0x71,
64 MRDMODE_INTR_CH0 = 0x04,
65 MRDMODE_INTR_CH1 = 0x08,
66 MRDMODE_BLK_CH0 = 0x10,
67 MRDMODE_BLK_CH1 = 0x20,
68 BMIDESR0 = 0x72,
69 UDIDETCR0 = 0x73,
70 DTPR0 = 0x74,
71 BMIDECR1 = 0x78,
72 BMIDECSR = 0x79,
73 BMIDESR1 = 0x7A,
74 UDIDETCR1 = 0x7B,
75 DTPR1 = 0x7C
76};
77
78static int cmd64x_pre_reset(struct ata_port *ap)
79{
80 ap->cbl = ATA_CBL_PATA40;
81 return ata_std_prereset(ap);
82}
83
84static int cmd648_pre_reset(struct ata_port *ap)
85{
86 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
87 u8 r;
88
89 /* Check cable detect bits */
90 pci_read_config_byte(pdev, BMIDECSR, &r);
91 if (r & (1 << ap->port_no))
92 ap->cbl = ATA_CBL_PATA80;
85cd7251 93 else
669a5db4 94 ap->cbl = ATA_CBL_PATA40;
85cd7251 95
669a5db4
JG
96 return ata_std_prereset(ap);
97}
98
99static void cmd64x_error_handler(struct ata_port *ap)
100{
101 return ata_bmdma_drive_eh(ap, cmd64x_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
102}
103
104static void cmd648_error_handler(struct ata_port *ap)
105{
106 ata_bmdma_drive_eh(ap, cmd648_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
107}
108
109/**
110 * cmd64x_set_piomode - set initial PIO mode data
111 * @ap: ATA interface
112 * @adev: ATA device
113 *
114 * Called to do the PIO mode setup.
115 */
85cd7251 116
669a5db4
JG
117static void cmd64x_set_piomode(struct ata_port *ap, struct ata_device *adev)
118{
119 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
120 struct ata_timing t;
121 const unsigned long T = 1000000 / 33;
122 const u8 setup_data[] = { 0x40, 0x40, 0x40, 0x80, 0x00 };
85cd7251 123
669a5db4 124 u8 reg;
85cd7251 125
669a5db4 126 /* Port layout is not logical so use a table */
85cd7251 127 const u8 arttim_port[2][2] = {
669a5db4
JG
128 { ARTTIM0, ARTTIM1 },
129 { ARTTIM23, ARTTIM23 }
130 };
131 const u8 drwtim_port[2][2] = {
132 { DRWTIM0, DRWTIM1 },
133 { DRWTIM2, DRWTIM3 }
134 };
85cd7251 135
669a5db4
JG
136 int arttim = arttim_port[ap->port_no][adev->devno];
137 int drwtim = drwtim_port[ap->port_no][adev->devno];
85cd7251
JG
138
139
669a5db4
JG
140 if (ata_timing_compute(adev, adev->pio_mode, &t, T, 0) < 0) {
141 printk(KERN_ERR DRV_NAME ": mode computation failed.\n");
142 return;
143 }
144 if (ap->port_no) {
145 /* Slave has shared address setup */
146 struct ata_device *pair = ata_dev_pair(adev);
85cd7251 147
669a5db4
JG
148 if (pair) {
149 struct ata_timing tp;
150 ata_timing_compute(pair, pair->pio_mode, &tp, T, 0);
151 ata_timing_merge(&t, &tp, &t, ATA_TIMING_SETUP);
152 }
153 }
85cd7251 154
669a5db4
JG
155 printk(KERN_DEBUG DRV_NAME ": active %d recovery %d setup %d.\n",
156 t.active, t.recover, t.setup);
157 if (t.recover > 16) {
158 t.active += t.recover - 16;
159 t.recover = 16;
160 }
161 if (t.active > 16)
162 t.active = 16;
85cd7251 163
669a5db4
JG
164 /* Now convert the clocks into values we can actually stuff into
165 the chip */
85cd7251 166
669a5db4
JG
167 if (t.recover > 1)
168 t.recover--;
169 else
170 t.recover = 15;
85cd7251 171
669a5db4
JG
172 if (t.setup > 4)
173 t.setup = 0xC0;
174 else
175 t.setup = setup_data[t.setup];
85cd7251 176
669a5db4 177 t.active &= 0x0F; /* 0 = 16 */
85cd7251 178
669a5db4
JG
179 /* Load setup timing */
180 pci_read_config_byte(pdev, arttim, &reg);
181 reg &= 0x3F;
182 reg |= t.setup;
183 pci_write_config_byte(pdev, arttim, reg);
85cd7251 184
669a5db4 185 /* Load active/recovery */
85cd7251 186 pci_write_config_byte(pdev, drwtim, (t.active << 4) | t.recover);
669a5db4
JG
187}
188
189/**
190 * cmd64x_set_dmamode - set initial DMA mode data
191 * @ap: ATA interface
192 * @adev: ATA device
193 *
194 * Called to do the DMA mode setup.
195 */
85cd7251 196
669a5db4
JG
197static void cmd64x_set_dmamode(struct ata_port *ap, struct ata_device *adev)
198{
199 static const u8 udma_data[] = {
200 0x31, 0x21, 0x11, 0x25, 0x15, 0x05
201 };
85cd7251 202 static const u8 mwdma_data[] = {
669a5db4
JG
203 0x30, 0x20, 0x10
204 };
85cd7251 205
669a5db4
JG
206 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
207 u8 regU, regD;
208
209 int pciU = UDIDETCR0 + 8 * ap->port_no;
210 int pciD = BMIDESR0 + 8 * ap->port_no;
211 int shift = 2 * adev->devno;
85cd7251 212
669a5db4
JG
213 pci_read_config_byte(pdev, pciD, &regD);
214 pci_read_config_byte(pdev, pciU, &regU);
215
216 regD &= ~(0x20 << shift);
217 regU &= ~(0x35 << shift);
85cd7251 218
669a5db4
JG
219 if (adev->dma_mode >= XFER_UDMA_0)
220 regU |= udma_data[adev->dma_mode - XFER_UDMA_0] << shift;
221 else
222 regD |= mwdma_data[adev->dma_mode - XFER_MW_DMA_0] << shift;
223
224 regD |= 0x20 << adev->devno;
225
226 pci_write_config_byte(pdev, pciU, regU);
227 pci_write_config_byte(pdev, pciD, regD);
228}
229
230/**
231 * cmd648_dma_stop - DMA stop callback
232 * @qc: Command in progress
233 *
234 * DMA has completed.
235 */
236
237static void cmd648_bmdma_stop(struct ata_queued_cmd *qc)
238{
239 struct ata_port *ap = qc->ap;
240 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
241 u8 dma_intr;
242 int dma_reg = ap->port_no ? ARTTIM23_INTR_CH1 : CFR_INTR_CH0;
243 int dma_mask = ap->port_no ? ARTTIM2 : CFR;
85cd7251 244
669a5db4 245 ata_bmdma_stop(qc);
85cd7251 246
669a5db4
JG
247 pci_read_config_byte(pdev, dma_reg, &dma_intr);
248 pci_write_config_byte(pdev, dma_reg, dma_intr | dma_mask);
249}
85cd7251 250
669a5db4
JG
251/**
252 * cmd646r1_dma_stop - DMA stop callback
253 * @qc: Command in progress
254 *
255 * Stub for now while investigating the r1 quirk in the old driver.
256 */
257
258static void cmd646r1_bmdma_stop(struct ata_queued_cmd *qc)
259{
260 ata_bmdma_stop(qc);
261}
85cd7251 262
669a5db4
JG
263static struct scsi_host_template cmd64x_sht = {
264 .module = THIS_MODULE,
265 .name = DRV_NAME,
266 .ioctl = ata_scsi_ioctl,
267 .queuecommand = ata_scsi_queuecmd,
268 .can_queue = ATA_DEF_QUEUE,
269 .this_id = ATA_SHT_THIS_ID,
270 .sg_tablesize = LIBATA_MAX_PRD,
669a5db4
JG
271 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
272 .emulated = ATA_SHT_EMULATED,
273 .use_clustering = ATA_SHT_USE_CLUSTERING,
274 .proc_name = DRV_NAME,
275 .dma_boundary = ATA_DMA_BOUNDARY,
276 .slave_configure = ata_scsi_slave_config,
afdfe899 277 .slave_destroy = ata_scsi_slave_destroy,
669a5db4 278 .bios_param = ata_std_bios_param,
7f72a379
A
279 .resume = ata_scsi_device_resume,
280 .suspend = ata_scsi_device_suspend,
669a5db4
JG
281};
282
283static struct ata_port_operations cmd64x_port_ops = {
284 .port_disable = ata_port_disable,
285 .set_piomode = cmd64x_set_piomode,
286 .set_dmamode = cmd64x_set_dmamode,
287 .mode_filter = ata_pci_default_filter,
288 .tf_load = ata_tf_load,
289 .tf_read = ata_tf_read,
290 .check_status = ata_check_status,
291 .exec_command = ata_exec_command,
292 .dev_select = ata_std_dev_select,
293
294 .freeze = ata_bmdma_freeze,
295 .thaw = ata_bmdma_thaw,
296 .error_handler = cmd64x_error_handler,
297 .post_internal_cmd = ata_bmdma_post_internal_cmd,
298
299 .bmdma_setup = ata_bmdma_setup,
300 .bmdma_start = ata_bmdma_start,
301 .bmdma_stop = ata_bmdma_stop,
302 .bmdma_status = ata_bmdma_status,
303
304 .qc_prep = ata_qc_prep,
305 .qc_issue = ata_qc_issue_prot,
bda30288 306
669a5db4
JG
307 .data_xfer = ata_pio_data_xfer,
308
309 .irq_handler = ata_interrupt,
310 .irq_clear = ata_bmdma_irq_clear,
85cd7251 311
669a5db4
JG
312 .port_start = ata_port_start,
313 .port_stop = ata_port_stop,
314 .host_stop = ata_host_stop
85cd7251 315};
669a5db4
JG
316
317static struct ata_port_operations cmd646r1_port_ops = {
318 .port_disable = ata_port_disable,
319 .set_piomode = cmd64x_set_piomode,
320 .set_dmamode = cmd64x_set_dmamode,
321 .mode_filter = ata_pci_default_filter,
322 .tf_load = ata_tf_load,
323 .tf_read = ata_tf_read,
324 .check_status = ata_check_status,
325 .exec_command = ata_exec_command,
326 .dev_select = ata_std_dev_select,
327
328 .freeze = ata_bmdma_freeze,
329 .thaw = ata_bmdma_thaw,
330 .error_handler = cmd64x_error_handler,
331 .post_internal_cmd = ata_bmdma_post_internal_cmd,
332
333 .bmdma_setup = ata_bmdma_setup,
334 .bmdma_start = ata_bmdma_start,
335 .bmdma_stop = cmd646r1_bmdma_stop,
336 .bmdma_status = ata_bmdma_status,
337
338 .qc_prep = ata_qc_prep,
339 .qc_issue = ata_qc_issue_prot,
bda30288 340
669a5db4
JG
341 .data_xfer = ata_pio_data_xfer,
342
343 .irq_handler = ata_interrupt,
344 .irq_clear = ata_bmdma_irq_clear,
85cd7251 345
669a5db4
JG
346 .port_start = ata_port_start,
347 .port_stop = ata_port_stop,
348 .host_stop = ata_host_stop
85cd7251 349};
669a5db4
JG
350
351static struct ata_port_operations cmd648_port_ops = {
352 .port_disable = ata_port_disable,
353 .set_piomode = cmd64x_set_piomode,
354 .set_dmamode = cmd64x_set_dmamode,
355 .mode_filter = ata_pci_default_filter,
356 .tf_load = ata_tf_load,
357 .tf_read = ata_tf_read,
358 .check_status = ata_check_status,
359 .exec_command = ata_exec_command,
360 .dev_select = ata_std_dev_select,
361
362 .freeze = ata_bmdma_freeze,
363 .thaw = ata_bmdma_thaw,
364 .error_handler = cmd648_error_handler,
365 .post_internal_cmd = ata_bmdma_post_internal_cmd,
366
367 .bmdma_setup = ata_bmdma_setup,
368 .bmdma_start = ata_bmdma_start,
369 .bmdma_stop = cmd648_bmdma_stop,
370 .bmdma_status = ata_bmdma_status,
371
372 .qc_prep = ata_qc_prep,
373 .qc_issue = ata_qc_issue_prot,
bda30288 374
669a5db4
JG
375 .data_xfer = ata_pio_data_xfer,
376
377 .irq_handler = ata_interrupt,
378 .irq_clear = ata_bmdma_irq_clear,
85cd7251 379
669a5db4
JG
380 .port_start = ata_port_start,
381 .port_stop = ata_port_stop,
382 .host_stop = ata_host_stop
85cd7251
JG
383};
384
669a5db4
JG
385static int cmd64x_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
386{
387 u32 class_rev;
85cd7251 388
669a5db4
JG
389 static struct ata_port_info cmd_info[6] = {
390 { /* CMD 643 - no UDMA */
391 .sht = &cmd64x_sht,
392 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
393 .pio_mask = 0x1f,
394 .mwdma_mask = 0x07,
395 .port_ops = &cmd64x_port_ops
396 },
397 { /* CMD 646 with broken UDMA */
398 .sht = &cmd64x_sht,
399 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
400 .pio_mask = 0x1f,
401 .mwdma_mask = 0x07,
402 .port_ops = &cmd64x_port_ops
403 },
404 { /* CMD 646 with working UDMA */
405 .sht = &cmd64x_sht,
406 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
407 .pio_mask = 0x1f,
408 .mwdma_mask = 0x07,
409 .udma_mask = ATA_UDMA1,
410 .port_ops = &cmd64x_port_ops
411 },
412 { /* CMD 646 rev 1 */
413 .sht = &cmd64x_sht,
414 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
415 .pio_mask = 0x1f,
416 .mwdma_mask = 0x07,
417 .port_ops = &cmd646r1_port_ops
418 },
419 { /* CMD 648 */
420 .sht = &cmd64x_sht,
421 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
422 .pio_mask = 0x1f,
423 .mwdma_mask = 0x07,
424 .udma_mask = ATA_UDMA2,
425 .port_ops = &cmd648_port_ops
426 },
427 { /* CMD 649 */
428 .sht = &cmd64x_sht,
429 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
430 .pio_mask = 0x1f,
431 .mwdma_mask = 0x07,
432 .udma_mask = ATA_UDMA3,
433 .port_ops = &cmd648_port_ops
434 }
435 };
436 static struct ata_port_info *port_info[2], *info;
437 u8 mrdmode;
85cd7251 438
669a5db4 439 info = &cmd_info[id->driver_data];
85cd7251 440
669a5db4
JG
441 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class_rev);
442 class_rev &= 0xFF;
85cd7251 443
669a5db4
JG
444 if (id->driver_data == 0) /* 643 */
445 ata_pci_clear_simplex(pdev);
85cd7251 446
669a5db4
JG
447 if (pdev->device == PCI_DEVICE_ID_CMD_646) {
448 /* Does UDMA work ? */
449 if (class_rev > 4)
450 info = &cmd_info[2];
451 /* Early rev with other problems ? */
452 else if (class_rev == 1)
453 info = &cmd_info[3];
454 }
455
456 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 64);
457 pci_read_config_byte(pdev, MRDMODE, &mrdmode);
458 mrdmode &= ~ 0x30; /* IRQ set up */
459 mrdmode |= 0x02; /* Memory read line enable */
460 pci_write_config_byte(pdev, MRDMODE, mrdmode);
85cd7251 461
669a5db4 462 /* Force PIO 0 here.. */
85cd7251 463
669a5db4
JG
464 /* PPC specific fixup copied from old driver */
465#ifdef CONFIG_PPC
466 pci_write_config_byte(pdev, UDIDETCR0, 0xF0);
467#endif
85cd7251 468
669a5db4
JG
469 port_info[0] = port_info[1] = info;
470 return ata_pci_init_one(pdev, port_info, 2);
471}
472
7f72a379
A
473static int cmd64x_reinit_one(struct pci_dev *pdev)
474{
475 u8 mrdmode;
476 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 64);
477 pci_read_config_byte(pdev, MRDMODE, &mrdmode);
478 mrdmode &= ~ 0x30; /* IRQ set up */
479 mrdmode |= 0x02; /* Memory read line enable */
480 pci_write_config_byte(pdev, MRDMODE, mrdmode);
481#ifdef CONFIG_PPC
482 pci_write_config_byte(pdev, UDIDETCR0, 0xF0);
483#endif
484 return ata_pci_device_resume(pdev);
485}
486
2d2744fc
JG
487static const struct pci_device_id cmd64x[] = {
488 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
489 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
490 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 4 },
491 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 5 },
492
493 { },
669a5db4
JG
494};
495
496static struct pci_driver cmd64x_pci_driver = {
2d2744fc 497 .name = DRV_NAME,
669a5db4
JG
498 .id_table = cmd64x,
499 .probe = cmd64x_init_one,
7f72a379
A
500 .remove = ata_pci_remove_one,
501 .suspend = ata_pci_device_suspend,
502 .resume = cmd64x_reinit_one,
669a5db4
JG
503};
504
505static int __init cmd64x_init(void)
506{
507 return pci_register_driver(&cmd64x_pci_driver);
508}
509
669a5db4
JG
510static void __exit cmd64x_exit(void)
511{
512 pci_unregister_driver(&cmd64x_pci_driver);
513}
514
669a5db4
JG
515MODULE_AUTHOR("Alan Cox");
516MODULE_DESCRIPTION("low-level driver for CMD64x series PATA controllers");
517MODULE_LICENSE("GPL");
518MODULE_DEVICE_TABLE(pci, cmd64x);
519MODULE_VERSION(DRV_VERSION);
520
521module_init(cmd64x_init);
522module_exit(cmd64x_exit);
This page took 0.077395 seconds and 5 git commands to generate.