libata: separate out ata_std_postreset() from ata_sff_postreset()
[deliverable/linux.git] / drivers / ata / pata_scc.c
CommitLineData
a619f981
AI
1/*
2 * Support for IDE interfaces on Celleb platform
3 *
4 * (C) Copyright 2006 TOSHIBA CORPORATION
5 *
6 * This code is based on drivers/ata/ata_piix.c:
7 * Copyright 2003-2005 Red Hat Inc
8 * Copyright 2003-2005 Jeff Garzik
9 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
10 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
11 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
12 *
13 * and drivers/ata/ahci.c:
14 * Copyright 2004-2005 Red Hat, Inc.
15 *
16 * and drivers/ata/libata-core.c:
17 * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
18 * Copyright 2003-2004 Jeff Garzik
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License along
31 * with this program; if not, write to the Free Software Foundation, Inc.,
32 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/device.h>
42#include <scsi/scsi_host.h>
43#include <linux/libata.h>
44
45#define DRV_NAME "pata_scc"
2a3103ce 46#define DRV_VERSION "0.3"
a619f981
AI
47
48#define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
49
50/* PCI BARs */
51#define SCC_CTRL_BAR 0
52#define SCC_BMID_BAR 1
53
54/* offset of CTRL registers */
55#define SCC_CTL_PIOSHT 0x000
56#define SCC_CTL_PIOCT 0x004
57#define SCC_CTL_MDMACT 0x008
58#define SCC_CTL_MCRCST 0x00C
59#define SCC_CTL_SDMACT 0x010
60#define SCC_CTL_SCRCST 0x014
61#define SCC_CTL_UDENVT 0x018
62#define SCC_CTL_TDVHSEL 0x020
63#define SCC_CTL_MODEREG 0x024
64#define SCC_CTL_ECMODE 0xF00
65#define SCC_CTL_MAEA0 0xF50
66#define SCC_CTL_MAEC0 0xF54
67#define SCC_CTL_CCKCTRL 0xFF0
68
69/* offset of BMID registers */
70#define SCC_DMA_CMD 0x000
71#define SCC_DMA_STATUS 0x004
72#define SCC_DMA_TABLE_OFS 0x008
73#define SCC_DMA_INTMASK 0x010
74#define SCC_DMA_INTST 0x014
75#define SCC_DMA_PTERADD 0x018
76#define SCC_REG_CMD_ADDR 0x020
77#define SCC_REG_DATA 0x000
78#define SCC_REG_ERR 0x004
79#define SCC_REG_FEATURE 0x004
80#define SCC_REG_NSECT 0x008
81#define SCC_REG_LBAL 0x00C
82#define SCC_REG_LBAM 0x010
83#define SCC_REG_LBAH 0x014
84#define SCC_REG_DEVICE 0x018
85#define SCC_REG_STATUS 0x01C
86#define SCC_REG_CMD 0x01C
87#define SCC_REG_ALTSTATUS 0x020
88
89/* register value */
90#define TDVHSEL_MASTER 0x00000001
91#define TDVHSEL_SLAVE 0x00000004
92
93#define MODE_JCUSFEN 0x00000080
94
95#define ECMODE_VALUE 0x01
96
97#define CCKCTRL_ATARESET 0x00040000
98#define CCKCTRL_BUFCNT 0x00020000
99#define CCKCTRL_CRST 0x00010000
100#define CCKCTRL_OCLKEN 0x00000100
101#define CCKCTRL_ATACLKOEN 0x00000002
102#define CCKCTRL_LCLKEN 0x00000001
103
104#define QCHCD_IOS_SS 0x00000001
105
106#define QCHSD_STPDIAG 0x00020000
107
108#define INTMASK_MSK 0xD1000012
109#define INTSTS_SERROR 0x80000000
110#define INTSTS_PRERR 0x40000000
111#define INTSTS_RERR 0x10000000
112#define INTSTS_ICERR 0x01000000
113#define INTSTS_BMSINT 0x00000010
114#define INTSTS_BMHE 0x00000008
115#define INTSTS_IOIRQS 0x00000004
116#define INTSTS_INTRQ 0x00000002
117#define INTSTS_ACTEINT 0x00000001
118
119
120/* PIO transfer mode table */
121/* JCHST */
122static const unsigned long JCHSTtbl[2][7] = {
123 {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
124 {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
125};
126
127/* JCHHT */
128static const unsigned long JCHHTtbl[2][7] = {
129 {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
130 {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
131};
132
133/* JCHCT */
134static const unsigned long JCHCTtbl[2][7] = {
135 {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
136 {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
137};
138
139/* DMA transfer mode table */
140/* JCHDCTM/JCHDCTS */
141static const unsigned long JCHDCTxtbl[2][7] = {
142 {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
143 {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
144};
145
146/* JCSTWTM/JCSTWTS */
147static const unsigned long JCSTWTxtbl[2][7] = {
148 {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
149 {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
150};
151
152/* JCTSS */
153static const unsigned long JCTSStbl[2][7] = {
154 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
155 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
156};
157
158/* JCENVT */
159static const unsigned long JCENVTtbl[2][7] = {
160 {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
161 {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
162};
163
164/* JCACTSELS/JCACTSELM */
165static const unsigned long JCACTSELtbl[2][7] = {
166 {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
167 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
168};
169
170static const struct pci_device_id scc_pci_tbl[] = {
171 {PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA,
172 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
173 { } /* terminate list */
174};
175
176/**
177 * scc_set_piomode - Initialize host controller PATA PIO timings
178 * @ap: Port whose timings we are configuring
179 * @adev: um
180 *
181 * Set PIO mode for device.
182 *
183 * LOCKING:
184 * None (inherited from caller).
185 */
186
187static void scc_set_piomode (struct ata_port *ap, struct ata_device *adev)
188{
189 unsigned int pio = adev->pio_mode - XFER_PIO_0;
190 void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
191 void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
192 void __iomem *piosht_port = ctrl_base + SCC_CTL_PIOSHT;
193 void __iomem *pioct_port = ctrl_base + SCC_CTL_PIOCT;
194 unsigned long reg;
195 int offset;
196
197 reg = in_be32(cckctrl_port);
198 if (reg & CCKCTRL_ATACLKOEN)
199 offset = 1; /* 133MHz */
200 else
201 offset = 0; /* 100MHz */
202
203 reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
204 out_be32(piosht_port, reg);
205 reg = JCHCTtbl[offset][pio];
206 out_be32(pioct_port, reg);
207}
208
209/**
210 * scc_set_dmamode - Initialize host controller PATA DMA timings
211 * @ap: Port whose timings we are configuring
212 * @adev: um
213 * @udma: udma mode, 0 - 6
214 *
215 * Set UDMA mode for device.
216 *
217 * LOCKING:
218 * None (inherited from caller).
219 */
220
221static void scc_set_dmamode (struct ata_port *ap, struct ata_device *adev)
222{
223 unsigned int udma = adev->dma_mode;
224 unsigned int is_slave = (adev->devno != 0);
225 u8 speed = udma;
226 void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
227 void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
228 void __iomem *mdmact_port = ctrl_base + SCC_CTL_MDMACT;
229 void __iomem *mcrcst_port = ctrl_base + SCC_CTL_MCRCST;
230 void __iomem *sdmact_port = ctrl_base + SCC_CTL_SDMACT;
231 void __iomem *scrcst_port = ctrl_base + SCC_CTL_SCRCST;
232 void __iomem *udenvt_port = ctrl_base + SCC_CTL_UDENVT;
233 void __iomem *tdvhsel_port = ctrl_base + SCC_CTL_TDVHSEL;
234 int offset, idx;
235
a84471fe 236 if (in_be32(cckctrl_port) & CCKCTRL_ATACLKOEN)
a619f981
AI
237 offset = 1; /* 133MHz */
238 else
239 offset = 0; /* 100MHz */
240
241 if (speed >= XFER_UDMA_0)
242 idx = speed - XFER_UDMA_0;
243 else
244 return;
245
246 if (is_slave) {
247 out_be32(sdmact_port, JCHDCTxtbl[offset][idx]);
248 out_be32(scrcst_port, JCSTWTxtbl[offset][idx]);
249 out_be32(tdvhsel_port,
250 (in_be32(tdvhsel_port) & ~TDVHSEL_SLAVE) | (JCACTSELtbl[offset][idx] << 2));
251 } else {
252 out_be32(mdmact_port, JCHDCTxtbl[offset][idx]);
253 out_be32(mcrcst_port, JCSTWTxtbl[offset][idx]);
254 out_be32(tdvhsel_port,
255 (in_be32(tdvhsel_port) & ~TDVHSEL_MASTER) | JCACTSELtbl[offset][idx]);
256 }
257 out_be32(udenvt_port,
258 JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx]);
259}
260
dcd03447
AI
261unsigned long scc_mode_filter(struct ata_device *adev, unsigned long mask)
262{
263 /* errata A308 workaround: limit ATAPI UDMA mode to UDMA4 */
264 if (adev->class == ATA_DEV_ATAPI &&
265 (mask & (0xE0 << ATA_SHIFT_UDMA))) {
266 printk(KERN_INFO "%s: limit ATAPI UDMA to UDMA4\n", DRV_NAME);
267 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
268 }
9363c382 269 return ata_bmdma_mode_filter(adev, mask);
dcd03447
AI
270}
271
a619f981
AI
272/**
273 * scc_tf_load - send taskfile registers to host controller
274 * @ap: Port to which output is sent
275 * @tf: ATA taskfile register set
276 *
9363c382 277 * Note: Original code is ata_sff_tf_load().
a619f981
AI
278 */
279
280static void scc_tf_load (struct ata_port *ap, const struct ata_taskfile *tf)
281{
282 struct ata_ioports *ioaddr = &ap->ioaddr;
283 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
284
285 if (tf->ctl != ap->last_ctl) {
286 out_be32(ioaddr->ctl_addr, tf->ctl);
287 ap->last_ctl = tf->ctl;
288 ata_wait_idle(ap);
289 }
290
291 if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
292 out_be32(ioaddr->feature_addr, tf->hob_feature);
293 out_be32(ioaddr->nsect_addr, tf->hob_nsect);
294 out_be32(ioaddr->lbal_addr, tf->hob_lbal);
295 out_be32(ioaddr->lbam_addr, tf->hob_lbam);
296 out_be32(ioaddr->lbah_addr, tf->hob_lbah);
297 VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
298 tf->hob_feature,
299 tf->hob_nsect,
300 tf->hob_lbal,
301 tf->hob_lbam,
302 tf->hob_lbah);
303 }
304
305 if (is_addr) {
306 out_be32(ioaddr->feature_addr, tf->feature);
307 out_be32(ioaddr->nsect_addr, tf->nsect);
308 out_be32(ioaddr->lbal_addr, tf->lbal);
309 out_be32(ioaddr->lbam_addr, tf->lbam);
310 out_be32(ioaddr->lbah_addr, tf->lbah);
311 VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
312 tf->feature,
313 tf->nsect,
314 tf->lbal,
315 tf->lbam,
316 tf->lbah);
317 }
318
319 if (tf->flags & ATA_TFLAG_DEVICE) {
320 out_be32(ioaddr->device_addr, tf->device);
321 VPRINTK("device 0x%X\n", tf->device);
322 }
323
324 ata_wait_idle(ap);
325}
326
327/**
328 * scc_check_status - Read device status reg & clear interrupt
329 * @ap: port where the device is
330 *
331 * Note: Original code is ata_check_status().
332 */
333
334static u8 scc_check_status (struct ata_port *ap)
335{
336 return in_be32(ap->ioaddr.status_addr);
337}
338
339/**
340 * scc_tf_read - input device's ATA taskfile shadow registers
341 * @ap: Port from which input is read
342 * @tf: ATA taskfile register set for storing input
343 *
9363c382 344 * Note: Original code is ata_sff_tf_read().
a619f981
AI
345 */
346
347static void scc_tf_read (struct ata_port *ap, struct ata_taskfile *tf)
348{
349 struct ata_ioports *ioaddr = &ap->ioaddr;
350
351 tf->command = scc_check_status(ap);
352 tf->feature = in_be32(ioaddr->error_addr);
353 tf->nsect = in_be32(ioaddr->nsect_addr);
354 tf->lbal = in_be32(ioaddr->lbal_addr);
355 tf->lbam = in_be32(ioaddr->lbam_addr);
356 tf->lbah = in_be32(ioaddr->lbah_addr);
357 tf->device = in_be32(ioaddr->device_addr);
358
359 if (tf->flags & ATA_TFLAG_LBA48) {
360 out_be32(ioaddr->ctl_addr, tf->ctl | ATA_HOB);
361 tf->hob_feature = in_be32(ioaddr->error_addr);
362 tf->hob_nsect = in_be32(ioaddr->nsect_addr);
363 tf->hob_lbal = in_be32(ioaddr->lbal_addr);
364 tf->hob_lbam = in_be32(ioaddr->lbam_addr);
365 tf->hob_lbah = in_be32(ioaddr->lbah_addr);
fe36cb53
PV
366 out_be32(ioaddr->ctl_addr, tf->ctl);
367 ap->last_ctl = tf->ctl;
a619f981
AI
368 }
369}
370
371/**
372 * scc_exec_command - issue ATA command to host controller
373 * @ap: port to which command is being issued
374 * @tf: ATA taskfile register set
375 *
9363c382 376 * Note: Original code is ata_sff_exec_command().
a619f981
AI
377 */
378
379static void scc_exec_command (struct ata_port *ap,
380 const struct ata_taskfile *tf)
381{
878d4fed 382 DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
a619f981
AI
383
384 out_be32(ap->ioaddr.command_addr, tf->command);
9363c382 385 ata_sff_pause(ap);
a619f981
AI
386}
387
388/**
389 * scc_check_altstatus - Read device alternate status reg
390 * @ap: port where the device is
391 */
392
393static u8 scc_check_altstatus (struct ata_port *ap)
394{
395 return in_be32(ap->ioaddr.altstatus_addr);
396}
397
398/**
9363c382 399 * scc_dev_select - Select device 0/1 on ATA bus
a619f981
AI
400 * @ap: ATA channel to manipulate
401 * @device: ATA device (numbered from zero) to select
402 *
9363c382 403 * Note: Original code is ata_sff_dev_select().
a619f981
AI
404 */
405
9363c382 406static void scc_dev_select (struct ata_port *ap, unsigned int device)
a619f981
AI
407{
408 u8 tmp;
409
410 if (device == 0)
411 tmp = ATA_DEVICE_OBS;
412 else
413 tmp = ATA_DEVICE_OBS | ATA_DEV1;
414
415 out_be32(ap->ioaddr.device_addr, tmp);
9363c382 416 ata_sff_pause(ap);
a619f981
AI
417}
418
419/**
420 * scc_bmdma_setup - Set up PCI IDE BMDMA transaction
421 * @qc: Info associated with this ATA transaction.
422 *
423 * Note: Original code is ata_bmdma_setup().
424 */
425
426static void scc_bmdma_setup (struct ata_queued_cmd *qc)
427{
428 struct ata_port *ap = qc->ap;
429 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
430 u8 dmactl;
431 void __iomem *mmio = ap->ioaddr.bmdma_addr;
432
433 /* load PRD table addr */
434 out_be32(mmio + SCC_DMA_TABLE_OFS, ap->prd_dma);
435
436 /* specify data direction, triple-check start bit is clear */
437 dmactl = in_be32(mmio + SCC_DMA_CMD);
438 dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
439 if (!rw)
440 dmactl |= ATA_DMA_WR;
441 out_be32(mmio + SCC_DMA_CMD, dmactl);
442
443 /* issue r/w command */
5682ed33 444 ap->ops->sff_exec_command(ap, &qc->tf);
a619f981
AI
445}
446
447/**
448 * scc_bmdma_start - Start a PCI IDE BMDMA transaction
449 * @qc: Info associated with this ATA transaction.
450 *
451 * Note: Original code is ata_bmdma_start().
452 */
453
454static void scc_bmdma_start (struct ata_queued_cmd *qc)
455{
456 struct ata_port *ap = qc->ap;
457 u8 dmactl;
458 void __iomem *mmio = ap->ioaddr.bmdma_addr;
459
460 /* start host DMA transaction */
461 dmactl = in_be32(mmio + SCC_DMA_CMD);
462 out_be32(mmio + SCC_DMA_CMD, dmactl | ATA_DMA_START);
463}
464
465/**
466 * scc_devchk - PATA device presence detection
467 * @ap: ATA channel to examine
468 * @device: Device to examine (starting at zero)
469 *
470 * Note: Original code is ata_devchk().
471 */
472
473static unsigned int scc_devchk (struct ata_port *ap,
474 unsigned int device)
475{
476 struct ata_ioports *ioaddr = &ap->ioaddr;
477 u8 nsect, lbal;
478
5682ed33 479 ap->ops->sff_dev_select(ap, device);
a619f981
AI
480
481 out_be32(ioaddr->nsect_addr, 0x55);
482 out_be32(ioaddr->lbal_addr, 0xaa);
483
484 out_be32(ioaddr->nsect_addr, 0xaa);
485 out_be32(ioaddr->lbal_addr, 0x55);
486
487 out_be32(ioaddr->nsect_addr, 0x55);
488 out_be32(ioaddr->lbal_addr, 0xaa);
489
490 nsect = in_be32(ioaddr->nsect_addr);
491 lbal = in_be32(ioaddr->lbal_addr);
492
493 if ((nsect == 0x55) && (lbal == 0xaa))
494 return 1; /* we found a device */
495
496 return 0; /* nothing found */
497}
498
499/**
500 * scc_bus_post_reset - PATA device post reset
501 *
502 * Note: Original code is ata_bus_post_reset().
503 */
504
7e068376
TB
505static int scc_bus_post_reset(struct ata_port *ap, unsigned int devmask,
506 unsigned long deadline)
a619f981
AI
507{
508 struct ata_ioports *ioaddr = &ap->ioaddr;
509 unsigned int dev0 = devmask & (1 << 0);
510 unsigned int dev1 = devmask & (1 << 1);
7e068376 511 int rc;
a619f981
AI
512
513 /* if device 0 was found in ata_devchk, wait for its
514 * BSY bit to clear
515 */
7e068376 516 if (dev0) {
9363c382 517 rc = ata_sff_wait_ready(ap, deadline);
7e068376
TB
518 if (rc && rc != -ENODEV)
519 return rc;
520 }
a619f981
AI
521
522 /* if device 1 was found in ata_devchk, wait for
523 * register access, then wait for BSY to clear
524 */
a619f981
AI
525 while (dev1) {
526 u8 nsect, lbal;
527
5682ed33 528 ap->ops->sff_dev_select(ap, 1);
a619f981
AI
529 nsect = in_be32(ioaddr->nsect_addr);
530 lbal = in_be32(ioaddr->lbal_addr);
531 if ((nsect == 1) && (lbal == 1))
532 break;
7e068376
TB
533 if (time_after(jiffies, deadline))
534 return -EBUSY;
a619f981
AI
535 msleep(50); /* give drive a breather */
536 }
7e068376 537 if (dev1) {
9363c382 538 rc = ata_sff_wait_ready(ap, deadline);
7e068376
TB
539 if (rc && rc != -ENODEV)
540 return rc;
541 }
a619f981
AI
542
543 /* is all this really necessary? */
5682ed33 544 ap->ops->sff_dev_select(ap, 0);
a619f981 545 if (dev1)
5682ed33 546 ap->ops->sff_dev_select(ap, 1);
a619f981 547 if (dev0)
5682ed33 548 ap->ops->sff_dev_select(ap, 0);
7e068376
TB
549
550 return 0;
a619f981
AI
551}
552
553/**
554 * scc_bus_softreset - PATA device software reset
555 *
556 * Note: Original code is ata_bus_softreset().
557 */
558
7e068376
TB
559static unsigned int scc_bus_softreset(struct ata_port *ap, unsigned int devmask,
560 unsigned long deadline)
a619f981
AI
561{
562 struct ata_ioports *ioaddr = &ap->ioaddr;
563
878d4fed 564 DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);
a619f981
AI
565
566 /* software reset. causes dev0 to be selected */
567 out_be32(ioaddr->ctl_addr, ap->ctl);
568 udelay(20);
569 out_be32(ioaddr->ctl_addr, ap->ctl | ATA_SRST);
570 udelay(20);
571 out_be32(ioaddr->ctl_addr, ap->ctl);
572
88ff6eaf 573 /* wait a while before checking status */
9363c382 574 ata_sff_wait_after_reset(ap, deadline);
a619f981
AI
575
576 /* Before we perform post reset processing we want to see if
577 * the bus shows 0xFF because the odd clown forgets the D7
578 * pulldown resistor.
579 */
580 if (scc_check_status(ap) == 0xFF)
581 return 0;
582
7e068376 583 scc_bus_post_reset(ap, devmask, deadline);
a619f981
AI
584
585 return 0;
586}
587
588/**
9363c382 589 * scc_softreset - reset host port via ATA SRST
a619f981
AI
590 * @ap: port to reset
591 * @classes: resulting classes of attached devices
7e068376 592 * @deadline: deadline jiffies for the operation
a619f981 593 *
9363c382 594 * Note: Original code is ata_sff_softreset().
a619f981
AI
595 */
596
9363c382
TH
597static int scc_softreset(struct ata_link *link, unsigned int *classes,
598 unsigned long deadline)
a619f981 599{
b90fe23b 600 struct ata_port *ap = link->ap;
a619f981
AI
601 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
602 unsigned int devmask = 0, err_mask;
603 u8 err;
604
605 DPRINTK("ENTER\n");
606
b90fe23b 607 if (ata_link_offline(link)) {
a619f981
AI
608 classes[0] = ATA_DEV_NONE;
609 goto out;
610 }
611
612 /* determine if device 0/1 are present */
613 if (scc_devchk(ap, 0))
614 devmask |= (1 << 0);
615 if (slave_possible && scc_devchk(ap, 1))
616 devmask |= (1 << 1);
617
618 /* select device 0 again */
5682ed33 619 ap->ops->sff_dev_select(ap, 0);
a619f981
AI
620
621 /* issue bus reset */
622 DPRINTK("about to softreset, devmask=%x\n", devmask);
7e068376 623 err_mask = scc_bus_softreset(ap, devmask, deadline);
a619f981
AI
624 if (err_mask) {
625 ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
626 err_mask);
627 return -EIO;
628 }
629
630 /* determine by signature whether we have ATA or ATAPI devices */
9363c382 631 classes[0] = ata_sff_dev_classify(&ap->link.device[0],
3f19859e 632 devmask & (1 << 0), &err);
a619f981 633 if (slave_possible && err != 0x81)
9363c382 634 classes[1] = ata_sff_dev_classify(&ap->link.device[1],
3f19859e 635 devmask & (1 << 1), &err);
a619f981
AI
636
637 out:
638 DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
639 return 0;
640}
641
642/**
643 * scc_bmdma_stop - Stop PCI IDE BMDMA transfer
644 * @qc: Command we are ending DMA for
645 */
646
647static void scc_bmdma_stop (struct ata_queued_cmd *qc)
648{
649 struct ata_port *ap = qc->ap;
650 void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
651 void __iomem *bmid_base = ap->host->iomap[SCC_BMID_BAR];
652 u32 reg;
653
654 while (1) {
655 reg = in_be32(bmid_base + SCC_DMA_INTST);
656
657 if (reg & INTSTS_SERROR) {
658 printk(KERN_WARNING "%s: SERROR\n", DRV_NAME);
659 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_SERROR|INTSTS_BMSINT);
660 out_be32(bmid_base + SCC_DMA_CMD,
661 in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
662 continue;
663 }
664
665 if (reg & INTSTS_PRERR) {
666 u32 maea0, maec0;
667 maea0 = in_be32(ctrl_base + SCC_CTL_MAEA0);
668 maec0 = in_be32(ctrl_base + SCC_CTL_MAEC0);
669 printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", DRV_NAME, maea0, maec0);
670 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_PRERR|INTSTS_BMSINT);
671 out_be32(bmid_base + SCC_DMA_CMD,
672 in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
673 continue;
674 }
675
676 if (reg & INTSTS_RERR) {
677 printk(KERN_WARNING "%s: Response Error\n", DRV_NAME);
678 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_RERR|INTSTS_BMSINT);
679 out_be32(bmid_base + SCC_DMA_CMD,
680 in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
681 continue;
682 }
683
684 if (reg & INTSTS_ICERR) {
685 out_be32(bmid_base + SCC_DMA_CMD,
686 in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
687 printk(KERN_WARNING "%s: Illegal Configuration\n", DRV_NAME);
688 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_ICERR|INTSTS_BMSINT);
689 continue;
690 }
691
692 if (reg & INTSTS_BMSINT) {
693 unsigned int classes;
7e068376 694 unsigned long deadline = jiffies + ATA_TMOUT_BOOT;
a619f981
AI
695 printk(KERN_WARNING "%s: Internal Bus Error\n", DRV_NAME);
696 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_BMSINT);
697 /* TBD: SW reset */
9363c382 698 scc_softreset(&ap->link, &classes, deadline);
a619f981
AI
699 continue;
700 }
701
702 if (reg & INTSTS_BMHE) {
703 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_BMHE);
704 continue;
705 }
706
707 if (reg & INTSTS_ACTEINT) {
708 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_ACTEINT);
709 continue;
710 }
711
712 if (reg & INTSTS_IOIRQS) {
713 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_IOIRQS);
714 continue;
715 }
716 break;
717 }
718
719 /* clear start/stop bit */
720 out_be32(bmid_base + SCC_DMA_CMD,
721 in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
722
723 /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
9363c382 724 ata_sff_altstatus(ap); /* dummy read */
a619f981
AI
725}
726
727/**
728 * scc_bmdma_status - Read PCI IDE BMDMA status
729 * @ap: Port associated with this ATA transaction.
730 */
731
732static u8 scc_bmdma_status (struct ata_port *ap)
733{
a619f981 734 void __iomem *mmio = ap->ioaddr.bmdma_addr;
fae57d34
AI
735 u8 host_stat = in_be32(mmio + SCC_DMA_STATUS);
736 u32 int_status = in_be32(mmio + SCC_DMA_INTST);
b90fe23b 737 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
fae57d34
AI
738 static int retry = 0;
739
740 /* return if IOS_SS is cleared */
741 if (!(in_be32(mmio + SCC_DMA_CMD) & ATA_DMA_START))
742 return host_stat;
743
744 /* errata A252,A308 workaround: Step4 */
9363c382 745 if ((ata_sff_altstatus(ap) & ATA_ERR) && (int_status & INTSTS_INTRQ))
fae57d34
AI
746 return (host_stat | ATA_DMA_INTR);
747
748 /* errata A308 workaround Step5 */
749 if (int_status & INTSTS_IOIRQS) {
750 host_stat |= ATA_DMA_INTR;
751
752 /* We don't check ATAPI DMA because it is limited to UDMA4 */
753 if ((qc->tf.protocol == ATA_PROT_DMA &&
754 qc->dev->xfer_mode > XFER_UDMA_4)) {
755 if (!(int_status & INTSTS_ACTEINT)) {
dcd03447
AI
756 printk(KERN_WARNING "ata%u: operation failed (transfer data loss)\n",
757 ap->print_id);
fae57d34
AI
758 host_stat |= ATA_DMA_ERR;
759 if (retry++)
dcd03447 760 ap->udma_mask &= ~(1 << qc->dev->xfer_mode);
fae57d34
AI
761 } else
762 retry = 0;
763 }
a619f981
AI
764 }
765
766 return host_stat;
767}
768
769/**
770 * scc_data_xfer - Transfer data by PIO
55dba312 771 * @dev: device for this I/O
a619f981
AI
772 * @buf: data buffer
773 * @buflen: buffer length
55dba312 774 * @rw: read/write
a619f981 775 *
9363c382 776 * Note: Original code is ata_sff_data_xfer().
a619f981
AI
777 */
778
55dba312
TH
779static unsigned int scc_data_xfer (struct ata_device *dev, unsigned char *buf,
780 unsigned int buflen, int rw)
a619f981 781{
55dba312 782 struct ata_port *ap = dev->link->ap;
a619f981
AI
783 unsigned int words = buflen >> 1;
784 unsigned int i;
826cd156 785 __le16 *buf16 = (__le16 *) buf;
a619f981
AI
786 void __iomem *mmio = ap->ioaddr.data_addr;
787
788 /* Transfer multiple of 2 bytes */
55dba312 789 if (rw == READ)
a619f981 790 for (i = 0; i < words; i++)
826cd156 791 buf16[i] = cpu_to_le16(in_be32(mmio));
55dba312
TH
792 else
793 for (i = 0; i < words; i++)
826cd156 794 out_be32(mmio, le16_to_cpu(buf16[i]));
a619f981
AI
795
796 /* Transfer trailing 1 byte, if any. */
797 if (unlikely(buflen & 0x01)) {
826cd156 798 __le16 align_buf[1] = { 0 };
a619f981
AI
799 unsigned char *trailing_buf = buf + buflen - 1;
800
55dba312 801 if (rw == READ) {
826cd156 802 align_buf[0] = cpu_to_le16(in_be32(mmio));
a619f981 803 memcpy(trailing_buf, align_buf, 1);
55dba312
TH
804 } else {
805 memcpy(align_buf, trailing_buf, 1);
826cd156 806 out_be32(mmio, le16_to_cpu(align_buf[0]));
a619f981 807 }
55dba312 808 words++;
a619f981 809 }
55dba312
TH
810
811 return words << 1;
a619f981
AI
812}
813
814/**
815 * scc_irq_on - Enable interrupts on a port.
816 * @ap: Port on which interrupts are enabled.
817 *
9363c382 818 * Note: Original code is ata_sff_irq_on().
a619f981
AI
819 */
820
821static u8 scc_irq_on (struct ata_port *ap)
822{
823 struct ata_ioports *ioaddr = &ap->ioaddr;
824 u8 tmp;
825
826 ap->ctl &= ~ATA_NIEN;
827 ap->last_ctl = ap->ctl;
828
829 out_be32(ioaddr->ctl_addr, ap->ctl);
830 tmp = ata_wait_idle(ap);
831
5682ed33 832 ap->ops->sff_irq_clear(ap);
a619f981
AI
833
834 return tmp;
835}
836
a619f981 837/**
9363c382 838 * scc_freeze - Freeze BMDMA controller port
a619f981
AI
839 * @ap: port to freeze
840 *
9363c382 841 * Note: Original code is ata_sff_freeze().
a619f981
AI
842 */
843
9363c382 844static void scc_freeze (struct ata_port *ap)
a619f981
AI
845{
846 struct ata_ioports *ioaddr = &ap->ioaddr;
847
848 ap->ctl |= ATA_NIEN;
849 ap->last_ctl = ap->ctl;
850
851 out_be32(ioaddr->ctl_addr, ap->ctl);
852
853 /* Under certain circumstances, some controllers raise IRQ on
854 * ATA_NIEN manipulation. Also, many controllers fail to mask
855 * previously pending IRQ on ATA_NIEN assertion. Clear it.
856 */
5682ed33 857 ap->ops->sff_check_status(ap);
a619f981 858
5682ed33 859 ap->ops->sff_irq_clear(ap);
a619f981
AI
860}
861
862/**
863 * scc_pata_prereset - prepare for reset
864 * @ap: ATA port to be reset
7e068376 865 * @deadline: deadline jiffies for the operation
a619f981
AI
866 */
867
b90fe23b 868static int scc_pata_prereset(struct ata_link *link, unsigned long deadline)
a619f981 869{
b90fe23b 870 link->ap->cbl = ATA_CBL_PATA80;
9363c382 871 return ata_sff_prereset(link, deadline);
a619f981
AI
872}
873
874/**
9363c382 875 * scc_postreset - standard postreset callback
a619f981
AI
876 * @ap: the target ata_port
877 * @classes: classes of attached devices
878 *
9363c382 879 * Note: Original code is ata_sff_postreset().
a619f981
AI
880 */
881
9363c382 882static void scc_postreset(struct ata_link *link, unsigned int *classes)
a619f981 883{
b90fe23b
SS
884 struct ata_port *ap = link->ap;
885
a619f981
AI
886 DPRINTK("ENTER\n");
887
a619f981
AI
888 /* is double-select really necessary? */
889 if (classes[0] != ATA_DEV_NONE)
5682ed33 890 ap->ops->sff_dev_select(ap, 1);
a619f981 891 if (classes[1] != ATA_DEV_NONE)
5682ed33 892 ap->ops->sff_dev_select(ap, 0);
a619f981
AI
893
894 /* bail out if no device is present */
895 if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
896 DPRINTK("EXIT, no device\n");
897 return;
898 }
899
900 /* set up device control */
901 if (ap->ioaddr.ctl_addr)
902 out_be32(ap->ioaddr.ctl_addr, ap->ctl);
903
904 DPRINTK("EXIT\n");
905}
906
a619f981 907/**
9363c382 908 * scc_irq_clear - Clear PCI IDE BMDMA interrupt.
a619f981
AI
909 * @ap: Port associated with this ATA transaction.
910 *
9363c382 911 * Note: Original code is ata_sff_irq_clear().
a619f981
AI
912 */
913
9363c382 914static void scc_irq_clear (struct ata_port *ap)
a619f981
AI
915{
916 void __iomem *mmio = ap->ioaddr.bmdma_addr;
917
918 if (!mmio)
919 return;
920
921 out_be32(mmio + SCC_DMA_STATUS, in_be32(mmio + SCC_DMA_STATUS));
922}
923
924/**
925 * scc_port_start - Set port up for dma.
926 * @ap: Port to initialize
927 *
928 * Allocate space for PRD table using ata_port_start().
929 * Set PRD table address for PTERADD. (PRD Transfer End Read)
930 */
931
932static int scc_port_start (struct ata_port *ap)
933{
934 void __iomem *mmio = ap->ioaddr.bmdma_addr;
935 int rc;
936
937 rc = ata_port_start(ap);
938 if (rc)
939 return rc;
940
941 out_be32(mmio + SCC_DMA_PTERADD, ap->prd_dma);
942 return 0;
943}
944
945/**
946 * scc_port_stop - Undo scc_port_start()
947 * @ap: Port to shut down
948 *
949 * Reset PTERADD.
950 */
951
952static void scc_port_stop (struct ata_port *ap)
953{
954 void __iomem *mmio = ap->ioaddr.bmdma_addr;
955
956 out_be32(mmio + SCC_DMA_PTERADD, 0);
957}
958
959static struct scsi_host_template scc_sht = {
68d1d07b 960 ATA_BMDMA_SHT(DRV_NAME),
a619f981
AI
961};
962
c1796d98 963static struct ata_port_operations scc_pata_ops = {
029cfd6b
TH
964 .inherits = &ata_bmdma_port_ops,
965
a619f981
AI
966 .set_piomode = scc_set_piomode,
967 .set_dmamode = scc_set_dmamode,
dcd03447 968 .mode_filter = scc_mode_filter,
a619f981 969
5682ed33
TH
970 .sff_tf_load = scc_tf_load,
971 .sff_tf_read = scc_tf_read,
972 .sff_exec_command = scc_exec_command,
973 .sff_check_status = scc_check_status,
974 .sff_check_altstatus = scc_check_altstatus,
975 .sff_dev_select = scc_dev_select,
a619f981
AI
976
977 .bmdma_setup = scc_bmdma_setup,
978 .bmdma_start = scc_bmdma_start,
979 .bmdma_stop = scc_bmdma_stop,
980 .bmdma_status = scc_bmdma_status,
5682ed33 981 .sff_data_xfer = scc_data_xfer,
a619f981 982
9363c382 983 .freeze = scc_freeze,
a1efdaba 984 .prereset = scc_pata_prereset,
9363c382
TH
985 .softreset = scc_softreset,
986 .postreset = scc_postreset,
a619f981
AI
987 .post_internal_cmd = scc_bmdma_stop,
988
5682ed33
TH
989 .sff_irq_clear = scc_irq_clear,
990 .sff_irq_on = scc_irq_on,
a619f981
AI
991
992 .port_start = scc_port_start,
993 .port_stop = scc_port_stop,
994};
995
996static struct ata_port_info scc_port_info[] = {
997 {
a619f981
AI
998 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_MMIO | ATA_FLAG_NO_LEGACY,
999 .pio_mask = 0x1f, /* pio0-4 */
1000 .mwdma_mask = 0x00,
1001 .udma_mask = ATA_UDMA6,
1002 .port_ops = &scc_pata_ops,
1003 },
1004};
1005
1006/**
1007 * scc_reset_controller - initialize SCC PATA controller.
1008 */
1009
5d728824 1010static int scc_reset_controller(struct ata_host *host)
a619f981 1011{
5d728824
TH
1012 void __iomem *ctrl_base = host->iomap[SCC_CTRL_BAR];
1013 void __iomem *bmid_base = host->iomap[SCC_BMID_BAR];
a619f981
AI
1014 void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
1015 void __iomem *mode_port = ctrl_base + SCC_CTL_MODEREG;
1016 void __iomem *ecmode_port = ctrl_base + SCC_CTL_ECMODE;
1017 void __iomem *intmask_port = bmid_base + SCC_DMA_INTMASK;
1018 void __iomem *dmastatus_port = bmid_base + SCC_DMA_STATUS;
1019 u32 reg = 0;
1020
1021 out_be32(cckctrl_port, reg);
1022 reg |= CCKCTRL_ATACLKOEN;
1023 out_be32(cckctrl_port, reg);
1024 reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
1025 out_be32(cckctrl_port, reg);
1026 reg |= CCKCTRL_CRST;
1027 out_be32(cckctrl_port, reg);
1028
1029 for (;;) {
1030 reg = in_be32(cckctrl_port);
1031 if (reg & CCKCTRL_CRST)
1032 break;
1033 udelay(5000);
1034 }
1035
1036 reg |= CCKCTRL_ATARESET;
1037 out_be32(cckctrl_port, reg);
1038 out_be32(ecmode_port, ECMODE_VALUE);
1039 out_be32(mode_port, MODE_JCUSFEN);
1040 out_be32(intmask_port, INTMASK_MSK);
1041
1042 if (in_be32(dmastatus_port) & QCHSD_STPDIAG) {
1043 printk(KERN_WARNING "%s: failed to detect 80c cable. (PDIAG# is high)\n", DRV_NAME);
1044 return -EIO;
1045 }
1046
1047 return 0;
1048}
1049
1050/**
1051 * scc_setup_ports - initialize ioaddr with SCC PATA port offsets.
1052 * @ioaddr: IO address structure to be initialized
1053 * @base: base address of BMID region
1054 */
1055
1056static void scc_setup_ports (struct ata_ioports *ioaddr, void __iomem *base)
1057{
1058 ioaddr->cmd_addr = base + SCC_REG_CMD_ADDR;
1059 ioaddr->altstatus_addr = ioaddr->cmd_addr + SCC_REG_ALTSTATUS;
1060 ioaddr->ctl_addr = ioaddr->cmd_addr + SCC_REG_ALTSTATUS;
1061 ioaddr->bmdma_addr = base;
1062 ioaddr->data_addr = ioaddr->cmd_addr + SCC_REG_DATA;
1063 ioaddr->error_addr = ioaddr->cmd_addr + SCC_REG_ERR;
1064 ioaddr->feature_addr = ioaddr->cmd_addr + SCC_REG_FEATURE;
1065 ioaddr->nsect_addr = ioaddr->cmd_addr + SCC_REG_NSECT;
1066 ioaddr->lbal_addr = ioaddr->cmd_addr + SCC_REG_LBAL;
1067 ioaddr->lbam_addr = ioaddr->cmd_addr + SCC_REG_LBAM;
1068 ioaddr->lbah_addr = ioaddr->cmd_addr + SCC_REG_LBAH;
1069 ioaddr->device_addr = ioaddr->cmd_addr + SCC_REG_DEVICE;
1070 ioaddr->status_addr = ioaddr->cmd_addr + SCC_REG_STATUS;
1071 ioaddr->command_addr = ioaddr->cmd_addr + SCC_REG_CMD;
1072}
1073
5d728824 1074static int scc_host_init(struct ata_host *host)
a619f981 1075{
5d728824 1076 struct pci_dev *pdev = to_pci_dev(host->dev);
a619f981
AI
1077 int rc;
1078
5d728824 1079 rc = scc_reset_controller(host);
a619f981
AI
1080 if (rc)
1081 return rc;
1082
a619f981
AI
1083 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
1084 if (rc)
1085 return rc;
1086 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
1087 if (rc)
1088 return rc;
1089
5d728824 1090 scc_setup_ports(&host->ports[0]->ioaddr, host->iomap[SCC_BMID_BAR]);
a619f981
AI
1091
1092 pci_set_master(pdev);
1093
1094 return 0;
1095}
1096
1097/**
1098 * scc_init_one - Register SCC PATA device with kernel services
1099 * @pdev: PCI device to register
1100 * @ent: Entry in scc_pci_tbl matching with @pdev
1101 *
1102 * LOCKING:
1103 * Inherited from PCI layer (may sleep).
1104 *
1105 * RETURNS:
1106 * Zero on success, or -ERRNO value.
1107 */
1108
1109static int scc_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1110{
1111 static int printed_version;
1112 unsigned int board_idx = (unsigned int) ent->driver_data;
5d728824 1113 const struct ata_port_info *ppi[] = { &scc_port_info[board_idx], NULL };
0397bad5 1114 struct ata_host *host;
a619f981
AI
1115 int rc;
1116
1117 if (!printed_version++)
1118 dev_printk(KERN_DEBUG, &pdev->dev,
1119 "version " DRV_VERSION "\n");
1120
0397bad5 1121 host = ata_host_alloc_pinfo(&pdev->dev, ppi, 1);
5d728824
TH
1122 if (!host)
1123 return -ENOMEM;
1124
a619f981
AI
1125 rc = pcim_enable_device(pdev);
1126 if (rc)
1127 return rc;
1128
1129 rc = pcim_iomap_regions(pdev, (1 << SCC_CTRL_BAR) | (1 << SCC_BMID_BAR), DRV_NAME);
1130 if (rc == -EBUSY)
1131 pcim_pin_device(pdev);
1132 if (rc)
1133 return rc;
5d728824 1134 host->iomap = pcim_iomap_table(pdev);
a619f981 1135
cbcdd875
TH
1136 ata_port_pbar_desc(host->ports[0], SCC_CTRL_BAR, -1, "ctrl");
1137 ata_port_pbar_desc(host->ports[0], SCC_BMID_BAR, -1, "bmid");
1138
5d728824 1139 rc = scc_host_init(host);
a619f981
AI
1140 if (rc)
1141 return rc;
1142
9363c382
TH
1143 return ata_host_activate(host, pdev->irq, ata_sff_interrupt,
1144 IRQF_SHARED, &scc_sht);
a619f981
AI
1145}
1146
1147static struct pci_driver scc_pci_driver = {
1148 .name = DRV_NAME,
1149 .id_table = scc_pci_tbl,
1150 .probe = scc_init_one,
1151 .remove = ata_pci_remove_one,
1152#ifdef CONFIG_PM
1153 .suspend = ata_pci_device_suspend,
1154 .resume = ata_pci_device_resume,
1155#endif
1156};
1157
1158static int __init scc_init (void)
1159{
1160 int rc;
1161
1162 DPRINTK("pci_register_driver\n");
1163 rc = pci_register_driver(&scc_pci_driver);
1164 if (rc)
1165 return rc;
1166
1167 DPRINTK("done\n");
1168 return 0;
1169}
1170
1171static void __exit scc_exit (void)
1172{
1173 pci_unregister_driver(&scc_pci_driver);
1174}
1175
1176module_init(scc_init);
1177module_exit(scc_exit);
1178
1179MODULE_AUTHOR("Toshiba corp");
1180MODULE_DESCRIPTION("SCSI low-level driver for Toshiba SCC PATA controller");
1181MODULE_LICENSE("GPL");
1182MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
1183MODULE_VERSION(DRV_VERSION);
This page took 0.21208 seconds and 5 git commands to generate.