Merge branch 'for_linus' of git://cavan.codon.org.uk/platform-drivers-x86
[deliverable/linux.git] / drivers / block / cciss.h
CommitLineData
1da177e4
LT
1#ifndef CCISS_H
2#define CCISS_H
3
4#include <linux/genhd.h>
b368c9dd 5#include <linux/mutex.h>
1da177e4
LT
6
7#include "cciss_cmd.h"
8
9
1da177e4
LT
10#define NWD_SHIFT 4
11#define MAX_PART (1 << NWD_SHIFT)
12
13#define IO_OK 0
14#define IO_ERROR 1
789a424a 15#define IO_NEEDS_RETRY 3
1da177e4 16
7fe06326
AP
17#define VENDOR_LEN 8
18#define MODEL_LEN 16
19#define REV_LEN 4
20
1da177e4
LT
21struct ctlr_info;
22typedef struct ctlr_info ctlr_info_t;
23
24struct access_method {
25 void (*submit_command)(ctlr_info_t *h, CommandList_struct *c);
26 void (*set_intr_mask)(ctlr_info_t *h, unsigned long val);
27 unsigned long (*fifo_full)(ctlr_info_t *h);
1d141441 28 bool (*intr_pending)(ctlr_info_t *h);
1da177e4
LT
29 unsigned long (*command_completed)(ctlr_info_t *h);
30};
31typedef struct _drive_info_struct
32{
39ccf9a6 33 unsigned char LunID[8];
1da177e4 34 int usage_count;
ad2b9312 35 struct request_queue *queue;
1da177e4
LT
36 sector_t nr_blocks;
37 int block_size;
38 int heads;
39 int sectors;
40 int cylinders;
ddd47442
MM
41 int raid_level; /* set to -1 to indicate that
42 * the drive is not in use/configured
7fe06326
AP
43 */
44 int busy_configuring; /* This is set when a drive is being removed
45 * to prevent it from being opened or it's
46 * queue from being started.
47 */
9cef0d2f 48 struct device dev;
7fe06326
AP
49 __u8 serial_no[16]; /* from inquiry page 0x83,
50 * not necc. null terminated.
51 */
52 char vendor[VENDOR_LEN + 1]; /* SCSI vendor string */
53 char model[MODEL_LEN + 1]; /* SCSI model string */
54 char rev[REV_LEN + 1]; /* SCSI revision string */
9cef0d2f 55 char device_initialized; /* indicates whether dev is initialized */
1da177e4
LT
56} drive_info_struct;
57
5c07a311 58struct ctlr_info
1da177e4
LT
59{
60 int ctlr;
61 char devname[8];
62 char *product_name;
b028461d 63 char firm_ver[4]; /* Firmware version */
1da177e4
LT
64 struct pci_dev *pdev;
65 __u32 board_id;
66 void __iomem *vaddr;
67 unsigned long paddr;
f880632f 68 int nr_cmds; /* Number of commands allowed on this controller */
1da177e4 69 CfgTable_struct __iomem *cfgtable;
1da177e4
LT
70 int interrupts_enabled;
71 int major;
72 int max_commands;
73 int commands_outstanding;
74 int max_outstanding; /* Debug */
75 int num_luns;
76 int highest_lun;
77 int usage_count; /* number of opens all all minor devices */
5c07a311
DB
78 /* Need space for temp sg list
79 * number of scatter/gathers supported
80 * number of scatter/gathers in chained block
81 */
82 struct scatterlist **scatter_list;
83 int maxsgentries;
84 int chainsize;
85 int max_cmd_sgentries;
dccc9b56 86 SGDescriptor_struct **cmd_sg_list;
5c07a311 87
5e216153
MM
88# define PERF_MODE_INT 0
89# define DOORBELL_INT 1
fb86a35b
MM
90# define SIMPLE_MODE_INT 2
91# define MEMQ_MODE_INT 3
92 unsigned int intr[4];
93 unsigned int msix_vector;
94 unsigned int msi_vector;
92c4231a 95 int cciss_max_sectors;
00988a35
MMOD
96 BYTE cciss_read;
97 BYTE cciss_write;
98 BYTE cciss_read_capacity;
1da177e4 99
b028461d 100 /* information about each logical volume */
9cef0d2f 101 drive_info_struct *drv[CISS_MAX_LUN];
1da177e4
LT
102
103 struct access_method access;
104
105 /* queue and queue Info */
e6e1ee93
JA
106 struct list_head reqQ;
107 struct list_head cmpQ;
1da177e4
LT
108 unsigned int Qdepth;
109 unsigned int maxQsinceinit;
110 unsigned int maxSG;
111 spinlock_t lock;
1da177e4 112
b028461d 113 /* pointers to command and error info pool */
1da177e4
LT
114 CommandList_struct *cmd_pool;
115 dma_addr_t cmd_pool_dhandle;
116 ErrorInfo_struct *errinfo_pool;
117 dma_addr_t errinfo_pool_dhandle;
118 unsigned long *cmd_pool_bits;
119 int nr_allocs;
120 int nr_frees;
121 int busy_configuring;
1f8ef380 122 int busy_initializing;
b368c9dd
AP
123 int busy_scanning;
124 struct mutex busy_shutting_down;
1da177e4
LT
125
126 /* This element holds the zero based queue number of the last
127 * queue to be started. It is used for fairness.
128 */
129 int next_to_run;
130
b028461d 131 /* Disk structures we need to pass back */
799202cb 132 struct gendisk *gendisk[CISS_MAX_LUN];
1da177e4 133#ifdef CONFIG_CISS_SCSI_TAPE
aad9fb6f 134 struct cciss_scsi_adapter_data_t *scsi_ctlr;
1da177e4 135#endif
33079b21 136 unsigned char alive;
b368c9dd
AP
137 struct list_head scan_list;
138 struct completion scan_wait;
7fe06326 139 struct device dev;
5e216153
MM
140 /*
141 * Performant mode tables.
142 */
143 u32 trans_support;
144 u32 trans_offset;
145 struct TransTable_struct *transtable;
146 unsigned long transMethod;
147
148 /*
149 * Performant mode completion buffer
150 */
151 u64 *reply_pool;
152 dma_addr_t reply_pool_dhandle;
153 u64 *reply_pool_head;
154 size_t reply_pool_size;
155 unsigned char reply_pool_wraparound;
156 u32 *blockFetchTable;
1da177e4
LT
157};
158
5e216153
MM
159/* Defining the diffent access_methods
160 *
1da177e4
LT
161 * Memory mapped FIFO interface (SMART 53xx cards)
162 */
163#define SA5_DOORBELL 0x20
164#define SA5_REQUEST_PORT_OFFSET 0x40
165#define SA5_REPLY_INTR_MASK_OFFSET 0x34
166#define SA5_REPLY_PORT_OFFSET 0x44
167#define SA5_INTR_STATUS 0x30
168#define SA5_SCRATCHPAD_OFFSET 0xB0
169
170#define SA5_CTCFG_OFFSET 0xB4
171#define SA5_CTMEM_OFFSET 0xB8
172
173#define SA5_INTR_OFF 0x08
174#define SA5B_INTR_OFF 0x04
175#define SA5_INTR_PENDING 0x08
176#define SA5B_INTR_PENDING 0x04
177#define FIFO_EMPTY 0xffffffff
178#define CCISS_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
5e216153
MM
179/* Perf. mode flags */
180#define SA5_PERF_INTR_PENDING 0x04
181#define SA5_PERF_INTR_OFF 0x05
182#define SA5_OUTDB_STATUS_PERF_BIT 0x01
183#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
184#define SA5_OUTDB_CLEAR 0xA0
185#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
186#define SA5_OUTDB_STATUS 0x9C
187
1da177e4
LT
188
189#define CISS_ERROR_BIT 0x02
190
191#define CCISS_INTR_ON 1
192#define CCISS_INTR_OFF 0
e99ba136
SC
193
194
195/* CCISS_BOARD_READY_WAIT_SECS is how long to wait for a board
196 * to become ready, in seconds, before giving up on it.
197 * CCISS_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
198 * between polling the board to see if it is ready, in
199 * milliseconds. CCISS_BOARD_READY_ITERATIONS is derived
200 * the above.
201 */
202#define CCISS_BOARD_READY_WAIT_SECS (120)
19adbb92 203#define CCISS_BOARD_NOT_READY_WAIT_SECS (100)
e99ba136
SC
204#define CCISS_BOARD_READY_POLL_INTERVAL_MSECS (100)
205#define CCISS_BOARD_READY_ITERATIONS \
206 ((CCISS_BOARD_READY_WAIT_SECS * 1000) / \
207 CCISS_BOARD_READY_POLL_INTERVAL_MSECS)
afa842fa
SC
208#define CCISS_BOARD_NOT_READY_ITERATIONS \
209 ((CCISS_BOARD_NOT_READY_WAIT_SECS * 1000) / \
210 CCISS_BOARD_READY_POLL_INTERVAL_MSECS)
83123cb1 211#define CCISS_POST_RESET_PAUSE_MSECS (3000)
3e28601f 212#define CCISS_POST_RESET_NOOP_INTERVAL_MSECS (4000)
83123cb1 213#define CCISS_POST_RESET_NOOP_RETRIES (12)
3e28601f 214#define CCISS_POST_RESET_NOOP_TIMEOUT_MSECS (10000)
e99ba136 215
1da177e4
LT
216/*
217 Send the command to the hardware
218*/
219static void SA5_submit_command( ctlr_info_t *h, CommandList_struct *c)
220{
221#ifdef CCISS_DEBUG
5e216153
MM
222 printk(KERN_WARNING "cciss%d: Sending %08x - down to controller\n",
223 h->ctlr, c->busaddr);
224#endif /* CCISS_DEBUG */
1da177e4 225 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
07d0c38e 226 readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
1da177e4
LT
227 h->commands_outstanding++;
228 if ( h->commands_outstanding > h->max_outstanding)
229 h->max_outstanding = h->commands_outstanding;
230}
231
232/*
233 * This card is the opposite of the other cards.
234 * 0 turns interrupts on...
235 * 0x08 turns them off...
236 */
237static void SA5_intr_mask(ctlr_info_t *h, unsigned long val)
238{
239 if (val)
240 { /* Turn interrupts on */
241 h->interrupts_enabled = 1;
242 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
9bd3c204 243 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
1da177e4
LT
244 } else /* Turn them off */
245 {
246 h->interrupts_enabled = 0;
247 writel( SA5_INTR_OFF,
248 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
9bd3c204 249 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
1da177e4
LT
250 }
251}
252/*
253 * This card is the opposite of the other cards.
254 * 0 turns interrupts on...
255 * 0x04 turns them off...
256 */
257static void SA5B_intr_mask(ctlr_info_t *h, unsigned long val)
258{
259 if (val)
260 { /* Turn interrupts on */
261 h->interrupts_enabled = 1;
262 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
9bd3c204 263 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
1da177e4
LT
264 } else /* Turn them off */
265 {
266 h->interrupts_enabled = 0;
267 writel( SA5B_INTR_OFF,
268 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
9bd3c204 269 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
1da177e4
LT
270 }
271}
5e216153
MM
272
273/* Performant mode intr_mask */
274static void SA5_performant_intr_mask(ctlr_info_t *h, unsigned long val)
275{
276 if (val) { /* turn on interrupts */
277 h->interrupts_enabled = 1;
278 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
9bd3c204 279 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
5e216153
MM
280 } else {
281 h->interrupts_enabled = 0;
282 writel(SA5_PERF_INTR_OFF,
283 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
9bd3c204 284 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
5e216153
MM
285 }
286}
287
1da177e4
LT
288/*
289 * Returns true if fifo is full.
290 *
291 */
292static unsigned long SA5_fifo_full(ctlr_info_t *h)
293{
294 if( h->commands_outstanding >= h->max_commands)
295 return(1);
296 else
297 return(0);
298
299}
300/*
301 * returns value read from hardware.
302 * returns FIFO_EMPTY if there is nothing to read
303 */
304static unsigned long SA5_completed(ctlr_info_t *h)
305{
306 unsigned long register_value
307 = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
308 if(register_value != FIFO_EMPTY)
309 {
310 h->commands_outstanding--;
311#ifdef CCISS_DEBUG
312 printk("cciss: Read %lx back from board\n", register_value);
313#endif /* CCISS_DEBUG */
314 }
315#ifdef CCISS_DEBUG
316 else
317 {
318 printk("cciss: FIFO Empty read\n");
319 }
320#endif
321 return ( register_value);
322
323}
5e216153
MM
324
325/* Performant mode command completed */
326static unsigned long SA5_performant_completed(ctlr_info_t *h)
327{
328 unsigned long register_value = FIFO_EMPTY;
329
330 /* flush the controller write of the reply queue by reading
331 * outbound doorbell status register.
332 */
333 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
334 /* msi auto clears the interrupt pending bit. */
335 if (!(h->msi_vector || h->msix_vector)) {
336 writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
337 /* Do a read in order to flush the write to the controller
338 * (as per spec.)
339 */
340 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
341 }
342
343 if ((*(h->reply_pool_head) & 1) == (h->reply_pool_wraparound)) {
344 register_value = *(h->reply_pool_head);
345 (h->reply_pool_head)++;
346 h->commands_outstanding--;
347 } else {
348 register_value = FIFO_EMPTY;
349 }
350 /* Check for wraparound */
351 if (h->reply_pool_head == (h->reply_pool + h->max_commands)) {
352 h->reply_pool_head = h->reply_pool;
353 h->reply_pool_wraparound ^= 1;
354 }
355
356 return register_value;
357}
1da177e4
LT
358/*
359 * Returns true if an interrupt is pending..
360 */
1d141441 361static bool SA5_intr_pending(ctlr_info_t *h)
1da177e4
LT
362{
363 unsigned long register_value =
364 readl(h->vaddr + SA5_INTR_STATUS);
365#ifdef CCISS_DEBUG
366 printk("cciss: intr_pending %lx\n", register_value);
367#endif /* CCISS_DEBUG */
368 if( register_value & SA5_INTR_PENDING)
369 return 1;
370 return 0 ;
371}
372
373/*
374 * Returns true if an interrupt is pending..
375 */
1d141441 376static bool SA5B_intr_pending(ctlr_info_t *h)
1da177e4
LT
377{
378 unsigned long register_value =
379 readl(h->vaddr + SA5_INTR_STATUS);
380#ifdef CCISS_DEBUG
381 printk("cciss: intr_pending %lx\n", register_value);
382#endif /* CCISS_DEBUG */
383 if( register_value & SA5B_INTR_PENDING)
384 return 1;
385 return 0 ;
386}
387
5e216153
MM
388static bool SA5_performant_intr_pending(ctlr_info_t *h)
389{
390 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
391
392 if (!register_value)
393 return false;
394
395 if (h->msi_vector || h->msix_vector)
396 return true;
397
398 /* Read outbound doorbell to flush */
399 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
400 return register_value & SA5_OUTDB_STATUS_PERF_BIT;
401}
1da177e4
LT
402
403static struct access_method SA5_access = {
404 SA5_submit_command,
405 SA5_intr_mask,
406 SA5_fifo_full,
407 SA5_intr_pending,
408 SA5_completed,
409};
410
411static struct access_method SA5B_access = {
412 SA5_submit_command,
413 SA5B_intr_mask,
414 SA5_fifo_full,
415 SA5B_intr_pending,
416 SA5_completed,
417};
418
5e216153
MM
419static struct access_method SA5_performant_access = {
420 SA5_submit_command,
421 SA5_performant_intr_mask,
422 SA5_fifo_full,
423 SA5_performant_intr_pending,
424 SA5_performant_completed,
425};
426
1da177e4
LT
427struct board_type {
428 __u32 board_id;
429 char *product_name;
430 struct access_method *access;
f880632f 431 int nr_cmds; /* Max cmds this kind of ctlr can handle. */
1da177e4
LT
432};
433
1da177e4 434#endif /* CCISS_H */
This page took 0.632769 seconds and 5 git commands to generate.