clk: always pass parent_rate into .round_rate
[deliverable/linux.git] / drivers / clk / clk-divider.c
CommitLineData
9d9f78ed
MT
1/*
2 * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
3 * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
4 * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Adjustable divider clock implementation
11 */
12
13#include <linux/clk-provider.h>
14#include <linux/module.h>
15#include <linux/slab.h>
16#include <linux/io.h>
17#include <linux/err.h>
18#include <linux/string.h>
19
20/*
21 * DOC: basic adjustable divider clock that cannot gate
22 *
23 * Traits of this clock:
24 * prepare - clk_prepare only ensures that parents are prepared
25 * enable - clk_enable only ensures that parents are enabled
26 * rate - rate is adjustable. clk->rate = parent->rate / divisor
27 * parent - fixed parent. No clk_set_parent support
28 */
29
30#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
31
32#define div_mask(d) ((1 << (d->width)) - 1)
33
34static unsigned long clk_divider_recalc_rate(struct clk_hw *hw,
35 unsigned long parent_rate)
36{
37 struct clk_divider *divider = to_clk_divider(hw);
38 unsigned int div;
39
40 div = readl(divider->reg) >> divider->shift;
41 div &= div_mask(divider);
42
43 if (!(divider->flags & CLK_DIVIDER_ONE_BASED))
44 div++;
45
46 return parent_rate / div;
47}
9d9f78ed
MT
48
49/*
50 * The reverse of DIV_ROUND_UP: The maximum number which
51 * divided by m is r
52 */
53#define MULT_ROUND_UP(r, m) ((r) * (m) + (m) - 1)
54
55static int clk_divider_bestdiv(struct clk_hw *hw, unsigned long rate,
56 unsigned long *best_parent_rate)
57{
58 struct clk_divider *divider = to_clk_divider(hw);
59 int i, bestdiv = 0;
60 unsigned long parent_rate, best = 0, now, maxdiv;
61
62 if (!rate)
63 rate = 1;
64
65 maxdiv = (1 << divider->width);
66
67 if (divider->flags & CLK_DIVIDER_ONE_BASED)
68 maxdiv--;
69
81536e07
SG
70 if (!(__clk_get_flags(hw->clk) & CLK_SET_RATE_PARENT)) {
71 parent_rate = *best_parent_rate;
9d9f78ed
MT
72 bestdiv = DIV_ROUND_UP(parent_rate, rate);
73 bestdiv = bestdiv == 0 ? 1 : bestdiv;
74 bestdiv = bestdiv > maxdiv ? maxdiv : bestdiv;
75 return bestdiv;
76 }
77
78 /*
79 * The maximum divider we can use without overflowing
80 * unsigned long in rate * i below
81 */
82 maxdiv = min(ULONG_MAX / rate, maxdiv);
83
84 for (i = 1; i <= maxdiv; i++) {
85 parent_rate = __clk_round_rate(__clk_get_parent(hw->clk),
86 MULT_ROUND_UP(rate, i));
87 now = parent_rate / i;
88 if (now <= rate && now > best) {
89 bestdiv = i;
90 best = now;
91 *best_parent_rate = parent_rate;
92 }
93 }
94
95 if (!bestdiv) {
96 bestdiv = (1 << divider->width);
97 if (divider->flags & CLK_DIVIDER_ONE_BASED)
98 bestdiv--;
99 *best_parent_rate = __clk_round_rate(__clk_get_parent(hw->clk), 1);
100 }
101
102 return bestdiv;
103}
104
105static long clk_divider_round_rate(struct clk_hw *hw, unsigned long rate,
106 unsigned long *prate)
107{
108 int div;
109 div = clk_divider_bestdiv(hw, rate, prate);
110
81536e07 111 return *prate / div;
9d9f78ed 112}
9d9f78ed
MT
113
114static int clk_divider_set_rate(struct clk_hw *hw, unsigned long rate)
115{
116 struct clk_divider *divider = to_clk_divider(hw);
117 unsigned int div;
118 unsigned long flags = 0;
119 u32 val;
120
121 div = __clk_get_rate(__clk_get_parent(hw->clk)) / rate;
122
123 if (!(divider->flags & CLK_DIVIDER_ONE_BASED))
124 div--;
125
126 if (div > div_mask(divider))
127 div = div_mask(divider);
128
129 if (divider->lock)
130 spin_lock_irqsave(divider->lock, flags);
131
132 val = readl(divider->reg);
133 val &= ~(div_mask(divider) << divider->shift);
134 val |= div << divider->shift;
135 writel(val, divider->reg);
136
137 if (divider->lock)
138 spin_unlock_irqrestore(divider->lock, flags);
139
140 return 0;
141}
9d9f78ed 142
822c250e 143const struct clk_ops clk_divider_ops = {
9d9f78ed
MT
144 .recalc_rate = clk_divider_recalc_rate,
145 .round_rate = clk_divider_round_rate,
146 .set_rate = clk_divider_set_rate,
147};
148EXPORT_SYMBOL_GPL(clk_divider_ops);
149
27d54591
MT
150/**
151 * clk_register_divider - register a divider clock with the clock framework
152 * @dev: device registering this clock
153 * @name: name of this clock
154 * @parent_name: name of clock's parent
155 * @flags: framework-specific flags
156 * @reg: register address to adjust divider
157 * @shift: number of bits to shift the bitfield
158 * @width: width of the bitfield
159 * @clk_divider_flags: divider-specific flags for this clock
160 * @lock: shared register lock for this clock
161 */
9d9f78ed
MT
162struct clk *clk_register_divider(struct device *dev, const char *name,
163 const char *parent_name, unsigned long flags,
164 void __iomem *reg, u8 shift, u8 width,
165 u8 clk_divider_flags, spinlock_t *lock)
166{
167 struct clk_divider *div;
168 struct clk *clk;
169
27d54591 170 /* allocate the divider */
9d9f78ed 171 div = kzalloc(sizeof(struct clk_divider), GFP_KERNEL);
9d9f78ed
MT
172 if (!div) {
173 pr_err("%s: could not allocate divider clk\n", __func__);
27d54591 174 return ERR_PTR(-ENOMEM);
9d9f78ed
MT
175 }
176
177 /* struct clk_divider assignments */
178 div->reg = reg;
179 div->shift = shift;
180 div->width = width;
181 div->flags = clk_divider_flags;
182 div->lock = lock;
183
27d54591 184 /* register the clock */
9d9f78ed
MT
185 clk = clk_register(dev, name,
186 &clk_divider_ops, &div->hw,
27d54591 187 (parent_name ? &parent_name: NULL),
9d9f78ed
MT
188 (parent_name ? 1 : 0),
189 flags);
9d9f78ed 190
27d54591
MT
191 if (IS_ERR(clk))
192 kfree(div);
9d9f78ed 193
27d54591 194 return clk;
9d9f78ed 195}
This page took 0.070806 seconds and 5 git commands to generate.