clk: qcom: Give clk-qcom.ko module a GPLv2 license
[deliverable/linux.git] / drivers / clk / clk-mux.c
CommitLineData
9d9f78ed
MT
1/*
2 * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
3 * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
4 * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Simple multiplexer clock implementation
11 */
12
9d9f78ed
MT
13#include <linux/clk-provider.h>
14#include <linux/module.h>
15#include <linux/slab.h>
16#include <linux/io.h>
17#include <linux/err.h>
18
19/*
20 * DOC: basic adjustable multiplexer clock that cannot gate
21 *
22 * Traits of this clock:
23 * prepare - clk_prepare only ensures that parents are prepared
24 * enable - clk_enable only ensures that parents are enabled
25 * rate - rate is only affected by parent switching. No clk_set_rate support
26 * parent - parent is adjustable through clk_set_parent
27 */
28
29#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
30
31static u8 clk_mux_get_parent(struct clk_hw *hw)
32{
33 struct clk_mux *mux = to_clk_mux(hw);
ce4f3313 34 int num_parents = __clk_get_num_parents(hw->clk);
9d9f78ed
MT
35 u32 val;
36
37 /*
38 * FIXME need a mux-specific flag to determine if val is bitwise or numeric
39 * e.g. sys_clkin_ck's clksel field is 3 bits wide, but ranges from 0x1
40 * to 0x7 (index starts at one)
41 * OTOH, pmd_trace_clk_mux_ck uses a separate bit for each clock, so
42 * val = 0x4 really means "bit 2, index starts at bit 0"
43 */
aa514ce3 44 val = clk_readl(mux->reg) >> mux->shift;
ce4f3313
PDS
45 val &= mux->mask;
46
47 if (mux->table) {
48 int i;
49
50 for (i = 0; i < num_parents; i++)
51 if (mux->table[i] == val)
52 return i;
53 return -EINVAL;
54 }
9d9f78ed
MT
55
56 if (val && (mux->flags & CLK_MUX_INDEX_BIT))
57 val = ffs(val) - 1;
58
59 if (val && (mux->flags & CLK_MUX_INDEX_ONE))
60 val--;
61
ce4f3313 62 if (val >= num_parents)
9d9f78ed
MT
63 return -EINVAL;
64
65 return val;
66}
9d9f78ed
MT
67
68static int clk_mux_set_parent(struct clk_hw *hw, u8 index)
69{
70 struct clk_mux *mux = to_clk_mux(hw);
71 u32 val;
72 unsigned long flags = 0;
73
ce4f3313
PDS
74 if (mux->table)
75 index = mux->table[index];
9d9f78ed 76
ce4f3313
PDS
77 else {
78 if (mux->flags & CLK_MUX_INDEX_BIT)
6793b3cd 79 index = 1 << index;
ce4f3313
PDS
80
81 if (mux->flags & CLK_MUX_INDEX_ONE)
82 index++;
83 }
9d9f78ed
MT
84
85 if (mux->lock)
86 spin_lock_irqsave(mux->lock, flags);
87
ba492e90
HZ
88 if (mux->flags & CLK_MUX_HIWORD_MASK) {
89 val = mux->mask << (mux->shift + 16);
90 } else {
aa514ce3 91 val = clk_readl(mux->reg);
ba492e90
HZ
92 val &= ~(mux->mask << mux->shift);
93 }
9d9f78ed 94 val |= index << mux->shift;
aa514ce3 95 clk_writel(val, mux->reg);
9d9f78ed
MT
96
97 if (mux->lock)
98 spin_unlock_irqrestore(mux->lock, flags);
99
100 return 0;
101}
9d9f78ed 102
822c250e 103const struct clk_ops clk_mux_ops = {
9d9f78ed
MT
104 .get_parent = clk_mux_get_parent,
105 .set_parent = clk_mux_set_parent,
e366fdd7 106 .determine_rate = __clk_mux_determine_rate,
9d9f78ed
MT
107};
108EXPORT_SYMBOL_GPL(clk_mux_ops);
109
c57acd14
TF
110const struct clk_ops clk_mux_ro_ops = {
111 .get_parent = clk_mux_get_parent,
112};
113EXPORT_SYMBOL_GPL(clk_mux_ro_ops);
114
ce4f3313 115struct clk *clk_register_mux_table(struct device *dev, const char *name,
2893c379
SH
116 const char * const *parent_names, u8 num_parents,
117 unsigned long flags,
ce4f3313
PDS
118 void __iomem *reg, u8 shift, u32 mask,
119 u8 clk_mux_flags, u32 *table, spinlock_t *lock)
9d9f78ed
MT
120{
121 struct clk_mux *mux;
27d54591 122 struct clk *clk;
0197b3ea 123 struct clk_init_data init;
ba492e90
HZ
124 u8 width = 0;
125
126 if (clk_mux_flags & CLK_MUX_HIWORD_MASK) {
127 width = fls(mask) - ffs(mask) + 1;
128 if (width + shift > 16) {
129 pr_err("mux value exceeds LOWORD field\n");
130 return ERR_PTR(-EINVAL);
131 }
132 }
9d9f78ed 133
27d54591 134 /* allocate the mux */
10363b58 135 mux = kzalloc(sizeof(struct clk_mux), GFP_KERNEL);
9d9f78ed
MT
136 if (!mux) {
137 pr_err("%s: could not allocate mux clk\n", __func__);
138 return ERR_PTR(-ENOMEM);
139 }
140
0197b3ea 141 init.name = name;
c57acd14
TF
142 if (clk_mux_flags & CLK_MUX_READ_ONLY)
143 init.ops = &clk_mux_ro_ops;
144 else
145 init.ops = &clk_mux_ops;
f7d8caad 146 init.flags = flags | CLK_IS_BASIC;
0197b3ea
SK
147 init.parent_names = parent_names;
148 init.num_parents = num_parents;
149
9d9f78ed
MT
150 /* struct clk_mux assignments */
151 mux->reg = reg;
152 mux->shift = shift;
ce4f3313 153 mux->mask = mask;
9d9f78ed
MT
154 mux->flags = clk_mux_flags;
155 mux->lock = lock;
ce4f3313 156 mux->table = table;
31df9db9 157 mux->hw.init = &init;
9d9f78ed 158
0197b3ea 159 clk = clk_register(dev, &mux->hw);
27d54591
MT
160
161 if (IS_ERR(clk))
162 kfree(mux);
163
164 return clk;
9d9f78ed 165}
5cfe10bb 166EXPORT_SYMBOL_GPL(clk_register_mux_table);
ce4f3313
PDS
167
168struct clk *clk_register_mux(struct device *dev, const char *name,
2893c379
SH
169 const char * const *parent_names, u8 num_parents,
170 unsigned long flags,
ce4f3313
PDS
171 void __iomem *reg, u8 shift, u8 width,
172 u8 clk_mux_flags, spinlock_t *lock)
173{
174 u32 mask = BIT(width) - 1;
175
176 return clk_register_mux_table(dev, name, parent_names, num_parents,
177 flags, reg, shift, mask, clk_mux_flags,
178 NULL, lock);
179}
5cfe10bb 180EXPORT_SYMBOL_GPL(clk_register_mux);
4e3c021f
KK
181
182void clk_unregister_mux(struct clk *clk)
183{
184 struct clk_mux *mux;
185 struct clk_hw *hw;
186
187 hw = __clk_get_hw(clk);
188 if (!hw)
189 return;
190
191 mux = to_clk_mux(hw);
192
193 clk_unregister(clk);
194 kfree(mux);
195}
196EXPORT_SYMBOL_GPL(clk_unregister_mux);
This page took 0.23951 seconds and 5 git commands to generate.