intel_pstate: Knights Landing support
[deliverable/linux.git] / drivers / cpufreq / intel_pstate.c
CommitLineData
93f0822d 1/*
d1b68485 2 * intel_pstate.c: Native P state management for Intel processors
93f0822d
DB
3 *
4 * (C) Copyright 2012 Intel Corporation
5 * Author: Dirk Brandewie <dirk.j.brandewie@intel.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; version 2
10 * of the License.
11 */
12
13#include <linux/kernel.h>
14#include <linux/kernel_stat.h>
15#include <linux/module.h>
16#include <linux/ktime.h>
17#include <linux/hrtimer.h>
18#include <linux/tick.h>
19#include <linux/slab.h>
20#include <linux/sched.h>
21#include <linux/list.h>
22#include <linux/cpu.h>
23#include <linux/cpufreq.h>
24#include <linux/sysfs.h>
25#include <linux/types.h>
26#include <linux/fs.h>
27#include <linux/debugfs.h>
fbbcdc07 28#include <linux/acpi.h>
93f0822d
DB
29#include <trace/events/power.h>
30
31#include <asm/div64.h>
32#include <asm/msr.h>
33#include <asm/cpu_device_id.h>
34
61d8d2ab
DB
35#define BYT_RATIOS 0x66a
36#define BYT_VIDS 0x66b
37#define BYT_TURBO_RATIOS 0x66c
21855ff5 38#define BYT_TURBO_VIDS 0x66d
61d8d2ab 39
f0fe3cd7 40#define FRAC_BITS 8
93f0822d
DB
41#define int_tofp(X) ((int64_t)(X) << FRAC_BITS)
42#define fp_toint(X) ((X) >> FRAC_BITS)
f0fe3cd7 43
93f0822d
DB
44
45static inline int32_t mul_fp(int32_t x, int32_t y)
46{
47 return ((int64_t)x * (int64_t)y) >> FRAC_BITS;
48}
49
50static inline int32_t div_fp(int32_t x, int32_t y)
51{
fa30dff9 52 return div_s64((int64_t)x << FRAC_BITS, y);
93f0822d
DB
53}
54
d022a65e
DB
55static inline int ceiling_fp(int32_t x)
56{
57 int mask, ret;
58
59 ret = fp_toint(x);
60 mask = (1 << FRAC_BITS) - 1;
61 if (x & mask)
62 ret += 1;
63 return ret;
64}
65
93f0822d 66struct sample {
d253d2a5 67 int32_t core_pct_busy;
93f0822d
DB
68 u64 aperf;
69 u64 mperf;
70 int freq;
c4ee841f 71 ktime_t time;
93f0822d
DB
72};
73
74struct pstate_data {
75 int current_pstate;
76 int min_pstate;
77 int max_pstate;
b27580b0 78 int scaling;
93f0822d
DB
79 int turbo_pstate;
80};
81
007bea09 82struct vid_data {
21855ff5
DB
83 int min;
84 int max;
85 int turbo;
007bea09
DB
86 int32_t ratio;
87};
88
93f0822d
DB
89struct _pid {
90 int setpoint;
91 int32_t integral;
92 int32_t p_gain;
93 int32_t i_gain;
94 int32_t d_gain;
95 int deadband;
d253d2a5 96 int32_t last_err;
93f0822d
DB
97};
98
99struct cpudata {
100 int cpu;
101
93f0822d
DB
102 struct timer_list timer;
103
93f0822d 104 struct pstate_data pstate;
007bea09 105 struct vid_data vid;
93f0822d 106 struct _pid pid;
93f0822d 107
c4ee841f 108 ktime_t last_sample_time;
93f0822d
DB
109 u64 prev_aperf;
110 u64 prev_mperf;
d37e2b76 111 struct sample sample;
93f0822d
DB
112};
113
114static struct cpudata **all_cpu_data;
115struct pstate_adjust_policy {
116 int sample_rate_ms;
117 int deadband;
118 int setpoint;
119 int p_gain_pct;
120 int d_gain_pct;
121 int i_gain_pct;
122};
123
016c8150
DB
124struct pstate_funcs {
125 int (*get_max)(void);
126 int (*get_min)(void);
127 int (*get_turbo)(void);
b27580b0 128 int (*get_scaling)(void);
007bea09
DB
129 void (*set)(struct cpudata*, int pstate);
130 void (*get_vid)(struct cpudata *);
93f0822d
DB
131};
132
016c8150
DB
133struct cpu_defaults {
134 struct pstate_adjust_policy pid_policy;
135 struct pstate_funcs funcs;
93f0822d
DB
136};
137
016c8150
DB
138static struct pstate_adjust_policy pid_params;
139static struct pstate_funcs pstate_funcs;
2f86dc4c 140static int hwp_active;
016c8150 141
93f0822d
DB
142struct perf_limits {
143 int no_turbo;
dd5fbf70 144 int turbo_disabled;
93f0822d
DB
145 int max_perf_pct;
146 int min_perf_pct;
147 int32_t max_perf;
148 int32_t min_perf;
d8f469e9
DB
149 int max_policy_pct;
150 int max_sysfs_pct;
a0475992
KCA
151 int min_policy_pct;
152 int min_sysfs_pct;
93f0822d
DB
153};
154
155static struct perf_limits limits = {
156 .no_turbo = 0,
4521e1a0 157 .turbo_disabled = 0,
93f0822d
DB
158 .max_perf_pct = 100,
159 .max_perf = int_tofp(1),
160 .min_perf_pct = 0,
161 .min_perf = 0,
d8f469e9
DB
162 .max_policy_pct = 100,
163 .max_sysfs_pct = 100,
a0475992
KCA
164 .min_policy_pct = 0,
165 .min_sysfs_pct = 0,
93f0822d
DB
166};
167
168static inline void pid_reset(struct _pid *pid, int setpoint, int busy,
c410833a 169 int deadband, int integral) {
93f0822d
DB
170 pid->setpoint = setpoint;
171 pid->deadband = deadband;
172 pid->integral = int_tofp(integral);
d98d099b 173 pid->last_err = int_tofp(setpoint) - int_tofp(busy);
93f0822d
DB
174}
175
176static inline void pid_p_gain_set(struct _pid *pid, int percent)
177{
178 pid->p_gain = div_fp(int_tofp(percent), int_tofp(100));
179}
180
181static inline void pid_i_gain_set(struct _pid *pid, int percent)
182{
183 pid->i_gain = div_fp(int_tofp(percent), int_tofp(100));
184}
185
186static inline void pid_d_gain_set(struct _pid *pid, int percent)
187{
93f0822d
DB
188 pid->d_gain = div_fp(int_tofp(percent), int_tofp(100));
189}
190
d253d2a5 191static signed int pid_calc(struct _pid *pid, int32_t busy)
93f0822d 192{
d253d2a5 193 signed int result;
93f0822d
DB
194 int32_t pterm, dterm, fp_error;
195 int32_t integral_limit;
196
d253d2a5 197 fp_error = int_tofp(pid->setpoint) - busy;
93f0822d 198
d253d2a5 199 if (abs(fp_error) <= int_tofp(pid->deadband))
93f0822d
DB
200 return 0;
201
202 pterm = mul_fp(pid->p_gain, fp_error);
203
204 pid->integral += fp_error;
205
e0d4c8f8
KCA
206 /*
207 * We limit the integral here so that it will never
208 * get higher than 30. This prevents it from becoming
209 * too large an input over long periods of time and allows
210 * it to get factored out sooner.
211 *
212 * The value of 30 was chosen through experimentation.
213 */
93f0822d
DB
214 integral_limit = int_tofp(30);
215 if (pid->integral > integral_limit)
216 pid->integral = integral_limit;
217 if (pid->integral < -integral_limit)
218 pid->integral = -integral_limit;
219
d253d2a5
BS
220 dterm = mul_fp(pid->d_gain, fp_error - pid->last_err);
221 pid->last_err = fp_error;
93f0822d
DB
222
223 result = pterm + mul_fp(pid->integral, pid->i_gain) + dterm;
51d211e9 224 result = result + (1 << (FRAC_BITS-1));
93f0822d
DB
225 return (signed int)fp_toint(result);
226}
227
228static inline void intel_pstate_busy_pid_reset(struct cpudata *cpu)
229{
016c8150
DB
230 pid_p_gain_set(&cpu->pid, pid_params.p_gain_pct);
231 pid_d_gain_set(&cpu->pid, pid_params.d_gain_pct);
232 pid_i_gain_set(&cpu->pid, pid_params.i_gain_pct);
93f0822d 233
2d8d1f18 234 pid_reset(&cpu->pid, pid_params.setpoint, 100, pid_params.deadband, 0);
93f0822d
DB
235}
236
93f0822d
DB
237static inline void intel_pstate_reset_all_pid(void)
238{
239 unsigned int cpu;
845c1cbe 240
93f0822d
DB
241 for_each_online_cpu(cpu) {
242 if (all_cpu_data[cpu])
243 intel_pstate_busy_pid_reset(all_cpu_data[cpu]);
244 }
245}
246
4521e1a0
GM
247static inline void update_turbo_state(void)
248{
249 u64 misc_en;
250 struct cpudata *cpu;
251
252 cpu = all_cpu_data[0];
253 rdmsrl(MSR_IA32_MISC_ENABLE, misc_en);
254 limits.turbo_disabled =
255 (misc_en & MSR_IA32_MISC_ENABLE_TURBO_DISABLE ||
256 cpu->pstate.max_pstate == cpu->pstate.turbo_pstate);
257}
258
2f86dc4c
DB
259#define PCT_TO_HWP(x) (x * 255 / 100)
260static void intel_pstate_hwp_set(void)
261{
262 int min, max, cpu;
263 u64 value, freq;
264
265 get_online_cpus();
266
267 for_each_online_cpu(cpu) {
268 rdmsrl_on_cpu(cpu, MSR_HWP_REQUEST, &value);
269 min = PCT_TO_HWP(limits.min_perf_pct);
270 value &= ~HWP_MIN_PERF(~0L);
271 value |= HWP_MIN_PERF(min);
272
273 max = PCT_TO_HWP(limits.max_perf_pct);
274 if (limits.no_turbo) {
275 rdmsrl( MSR_HWP_CAPABILITIES, freq);
276 max = HWP_GUARANTEED_PERF(freq);
277 }
278
279 value &= ~HWP_MAX_PERF(~0L);
280 value |= HWP_MAX_PERF(max);
281 wrmsrl_on_cpu(cpu, MSR_HWP_REQUEST, value);
282 }
283
284 put_online_cpus();
285}
286
93f0822d
DB
287/************************** debugfs begin ************************/
288static int pid_param_set(void *data, u64 val)
289{
290 *(u32 *)data = val;
291 intel_pstate_reset_all_pid();
292 return 0;
293}
845c1cbe 294
93f0822d
DB
295static int pid_param_get(void *data, u64 *val)
296{
297 *val = *(u32 *)data;
298 return 0;
299}
2d8d1f18 300DEFINE_SIMPLE_ATTRIBUTE(fops_pid_param, pid_param_get, pid_param_set, "%llu\n");
93f0822d
DB
301
302struct pid_param {
303 char *name;
304 void *value;
305};
306
307static struct pid_param pid_files[] = {
016c8150
DB
308 {"sample_rate_ms", &pid_params.sample_rate_ms},
309 {"d_gain_pct", &pid_params.d_gain_pct},
310 {"i_gain_pct", &pid_params.i_gain_pct},
311 {"deadband", &pid_params.deadband},
312 {"setpoint", &pid_params.setpoint},
313 {"p_gain_pct", &pid_params.p_gain_pct},
93f0822d
DB
314 {NULL, NULL}
315};
316
317dd50e 317static void __init intel_pstate_debug_expose_params(void)
93f0822d 318{
317dd50e 319 struct dentry *debugfs_parent;
93f0822d
DB
320 int i = 0;
321
2f86dc4c
DB
322 if (hwp_active)
323 return;
93f0822d
DB
324 debugfs_parent = debugfs_create_dir("pstate_snb", NULL);
325 if (IS_ERR_OR_NULL(debugfs_parent))
326 return;
327 while (pid_files[i].name) {
328 debugfs_create_file(pid_files[i].name, 0660,
c410833a
SK
329 debugfs_parent, pid_files[i].value,
330 &fops_pid_param);
93f0822d
DB
331 i++;
332 }
333}
334
335/************************** debugfs end ************************/
336
337/************************** sysfs begin ************************/
338#define show_one(file_name, object) \
339 static ssize_t show_##file_name \
340 (struct kobject *kobj, struct attribute *attr, char *buf) \
341 { \
342 return sprintf(buf, "%u\n", limits.object); \
343 }
344
d01b1f48
KCA
345static ssize_t show_turbo_pct(struct kobject *kobj,
346 struct attribute *attr, char *buf)
347{
348 struct cpudata *cpu;
349 int total, no_turbo, turbo_pct;
350 uint32_t turbo_fp;
351
352 cpu = all_cpu_data[0];
353
354 total = cpu->pstate.turbo_pstate - cpu->pstate.min_pstate + 1;
355 no_turbo = cpu->pstate.max_pstate - cpu->pstate.min_pstate + 1;
356 turbo_fp = div_fp(int_tofp(no_turbo), int_tofp(total));
357 turbo_pct = 100 - fp_toint(mul_fp(turbo_fp, int_tofp(100)));
358 return sprintf(buf, "%u\n", turbo_pct);
359}
360
0522424e
KCA
361static ssize_t show_num_pstates(struct kobject *kobj,
362 struct attribute *attr, char *buf)
363{
364 struct cpudata *cpu;
365 int total;
366
367 cpu = all_cpu_data[0];
368 total = cpu->pstate.turbo_pstate - cpu->pstate.min_pstate + 1;
369 return sprintf(buf, "%u\n", total);
370}
371
4521e1a0
GM
372static ssize_t show_no_turbo(struct kobject *kobj,
373 struct attribute *attr, char *buf)
374{
375 ssize_t ret;
376
377 update_turbo_state();
378 if (limits.turbo_disabled)
379 ret = sprintf(buf, "%u\n", limits.turbo_disabled);
380 else
381 ret = sprintf(buf, "%u\n", limits.no_turbo);
382
383 return ret;
384}
385
93f0822d 386static ssize_t store_no_turbo(struct kobject *a, struct attribute *b,
c410833a 387 const char *buf, size_t count)
93f0822d
DB
388{
389 unsigned int input;
390 int ret;
845c1cbe 391
93f0822d
DB
392 ret = sscanf(buf, "%u", &input);
393 if (ret != 1)
394 return -EINVAL;
4521e1a0
GM
395
396 update_turbo_state();
dd5fbf70
DB
397 if (limits.turbo_disabled) {
398 pr_warn("Turbo disabled by BIOS or unavailable on processor\n");
4521e1a0 399 return -EPERM;
dd5fbf70 400 }
2f86dc4c 401
4521e1a0
GM
402 limits.no_turbo = clamp_t(int, input, 0, 1);
403
2f86dc4c
DB
404 if (hwp_active)
405 intel_pstate_hwp_set();
406
93f0822d
DB
407 return count;
408}
409
410static ssize_t store_max_perf_pct(struct kobject *a, struct attribute *b,
c410833a 411 const char *buf, size_t count)
93f0822d
DB
412{
413 unsigned int input;
414 int ret;
845c1cbe 415
93f0822d
DB
416 ret = sscanf(buf, "%u", &input);
417 if (ret != 1)
418 return -EINVAL;
419
d8f469e9
DB
420 limits.max_sysfs_pct = clamp_t(int, input, 0 , 100);
421 limits.max_perf_pct = min(limits.max_policy_pct, limits.max_sysfs_pct);
93f0822d 422 limits.max_perf = div_fp(int_tofp(limits.max_perf_pct), int_tofp(100));
845c1cbe 423
2f86dc4c
DB
424 if (hwp_active)
425 intel_pstate_hwp_set();
93f0822d
DB
426 return count;
427}
428
429static ssize_t store_min_perf_pct(struct kobject *a, struct attribute *b,
c410833a 430 const char *buf, size_t count)
93f0822d
DB
431{
432 unsigned int input;
433 int ret;
845c1cbe 434
93f0822d
DB
435 ret = sscanf(buf, "%u", &input);
436 if (ret != 1)
437 return -EINVAL;
a0475992
KCA
438
439 limits.min_sysfs_pct = clamp_t(int, input, 0 , 100);
440 limits.min_perf_pct = max(limits.min_policy_pct, limits.min_sysfs_pct);
93f0822d
DB
441 limits.min_perf = div_fp(int_tofp(limits.min_perf_pct), int_tofp(100));
442
2f86dc4c
DB
443 if (hwp_active)
444 intel_pstate_hwp_set();
93f0822d
DB
445 return count;
446}
447
93f0822d
DB
448show_one(max_perf_pct, max_perf_pct);
449show_one(min_perf_pct, min_perf_pct);
450
451define_one_global_rw(no_turbo);
452define_one_global_rw(max_perf_pct);
453define_one_global_rw(min_perf_pct);
d01b1f48 454define_one_global_ro(turbo_pct);
0522424e 455define_one_global_ro(num_pstates);
93f0822d
DB
456
457static struct attribute *intel_pstate_attributes[] = {
458 &no_turbo.attr,
459 &max_perf_pct.attr,
460 &min_perf_pct.attr,
d01b1f48 461 &turbo_pct.attr,
0522424e 462 &num_pstates.attr,
93f0822d
DB
463 NULL
464};
465
466static struct attribute_group intel_pstate_attr_group = {
467 .attrs = intel_pstate_attributes,
468};
93f0822d 469
317dd50e 470static void __init intel_pstate_sysfs_expose_params(void)
93f0822d 471{
317dd50e 472 struct kobject *intel_pstate_kobject;
93f0822d
DB
473 int rc;
474
475 intel_pstate_kobject = kobject_create_and_add("intel_pstate",
476 &cpu_subsys.dev_root->kobj);
477 BUG_ON(!intel_pstate_kobject);
2d8d1f18 478 rc = sysfs_create_group(intel_pstate_kobject, &intel_pstate_attr_group);
93f0822d
DB
479 BUG_ON(rc);
480}
93f0822d 481/************************** sysfs end ************************/
2f86dc4c
DB
482
483static void intel_pstate_hwp_enable(void)
484{
485 hwp_active++;
486 pr_info("intel_pstate HWP enabled\n");
487
488 wrmsrl( MSR_PM_ENABLE, 0x1);
489}
490
19e77c28
DB
491static int byt_get_min_pstate(void)
492{
493 u64 value;
845c1cbe 494
19e77c28 495 rdmsrl(BYT_RATIOS, value);
c16ed060 496 return (value >> 8) & 0x7F;
19e77c28
DB
497}
498
499static int byt_get_max_pstate(void)
500{
501 u64 value;
845c1cbe 502
19e77c28 503 rdmsrl(BYT_RATIOS, value);
c16ed060 504 return (value >> 16) & 0x7F;
19e77c28 505}
93f0822d 506
61d8d2ab
DB
507static int byt_get_turbo_pstate(void)
508{
509 u64 value;
845c1cbe 510
61d8d2ab 511 rdmsrl(BYT_TURBO_RATIOS, value);
c16ed060 512 return value & 0x7F;
61d8d2ab
DB
513}
514
007bea09
DB
515static void byt_set_pstate(struct cpudata *cpudata, int pstate)
516{
517 u64 val;
518 int32_t vid_fp;
519 u32 vid;
520
521 val = pstate << 8;
dd5fbf70 522 if (limits.no_turbo && !limits.turbo_disabled)
007bea09
DB
523 val |= (u64)1 << 32;
524
525 vid_fp = cpudata->vid.min + mul_fp(
526 int_tofp(pstate - cpudata->pstate.min_pstate),
527 cpudata->vid.ratio);
528
529 vid_fp = clamp_t(int32_t, vid_fp, cpudata->vid.min, cpudata->vid.max);
d022a65e 530 vid = ceiling_fp(vid_fp);
007bea09 531
21855ff5
DB
532 if (pstate > cpudata->pstate.max_pstate)
533 vid = cpudata->vid.turbo;
534
007bea09
DB
535 val |= vid;
536
537 wrmsrl(MSR_IA32_PERF_CTL, val);
538}
539
b27580b0
DB
540#define BYT_BCLK_FREQS 5
541static int byt_freq_table[BYT_BCLK_FREQS] = { 833, 1000, 1333, 1167, 800};
542
543static int byt_get_scaling(void)
544{
545 u64 value;
546 int i;
547
548 rdmsrl(MSR_FSB_FREQ, value);
549 i = value & 0x3;
550
551 BUG_ON(i > BYT_BCLK_FREQS);
552
553 return byt_freq_table[i] * 100;
554}
555
007bea09
DB
556static void byt_get_vid(struct cpudata *cpudata)
557{
558 u64 value;
559
560 rdmsrl(BYT_VIDS, value);
c16ed060
DB
561 cpudata->vid.min = int_tofp((value >> 8) & 0x7f);
562 cpudata->vid.max = int_tofp((value >> 16) & 0x7f);
007bea09
DB
563 cpudata->vid.ratio = div_fp(
564 cpudata->vid.max - cpudata->vid.min,
565 int_tofp(cpudata->pstate.max_pstate -
566 cpudata->pstate.min_pstate));
21855ff5
DB
567
568 rdmsrl(BYT_TURBO_VIDS, value);
569 cpudata->vid.turbo = value & 0x7f;
007bea09
DB
570}
571
016c8150 572static int core_get_min_pstate(void)
93f0822d
DB
573{
574 u64 value;
845c1cbe 575
05e99c8c 576 rdmsrl(MSR_PLATFORM_INFO, value);
93f0822d
DB
577 return (value >> 40) & 0xFF;
578}
579
016c8150 580static int core_get_max_pstate(void)
93f0822d
DB
581{
582 u64 value;
845c1cbe 583
05e99c8c 584 rdmsrl(MSR_PLATFORM_INFO, value);
93f0822d
DB
585 return (value >> 8) & 0xFF;
586}
587
016c8150 588static int core_get_turbo_pstate(void)
93f0822d
DB
589{
590 u64 value;
591 int nont, ret;
845c1cbe 592
05e99c8c 593 rdmsrl(MSR_NHM_TURBO_RATIO_LIMIT, value);
016c8150 594 nont = core_get_max_pstate();
285cb990 595 ret = (value) & 255;
93f0822d
DB
596 if (ret <= nont)
597 ret = nont;
598 return ret;
599}
600
b27580b0
DB
601static inline int core_get_scaling(void)
602{
603 return 100000;
604}
605
007bea09 606static void core_set_pstate(struct cpudata *cpudata, int pstate)
016c8150
DB
607{
608 u64 val;
609
610 val = pstate << 8;
dd5fbf70 611 if (limits.no_turbo && !limits.turbo_disabled)
016c8150
DB
612 val |= (u64)1 << 32;
613
bb18008f 614 wrmsrl_on_cpu(cpudata->cpu, MSR_IA32_PERF_CTL, val);
016c8150
DB
615}
616
b34ef932
DC
617static int knl_get_turbo_pstate(void)
618{
619 u64 value;
620 int nont, ret;
621
622 rdmsrl(MSR_NHM_TURBO_RATIO_LIMIT, value);
623 nont = core_get_max_pstate();
624 ret = (((value) >> 8) & 0xFF);
625 if (ret <= nont)
626 ret = nont;
627 return ret;
628}
629
016c8150
DB
630static struct cpu_defaults core_params = {
631 .pid_policy = {
632 .sample_rate_ms = 10,
633 .deadband = 0,
634 .setpoint = 97,
635 .p_gain_pct = 20,
636 .d_gain_pct = 0,
637 .i_gain_pct = 0,
638 },
639 .funcs = {
640 .get_max = core_get_max_pstate,
641 .get_min = core_get_min_pstate,
642 .get_turbo = core_get_turbo_pstate,
b27580b0 643 .get_scaling = core_get_scaling,
016c8150
DB
644 .set = core_set_pstate,
645 },
646};
647
19e77c28
DB
648static struct cpu_defaults byt_params = {
649 .pid_policy = {
650 .sample_rate_ms = 10,
651 .deadband = 0,
652 .setpoint = 97,
653 .p_gain_pct = 14,
654 .d_gain_pct = 0,
655 .i_gain_pct = 4,
656 },
657 .funcs = {
658 .get_max = byt_get_max_pstate,
659 .get_min = byt_get_min_pstate,
61d8d2ab 660 .get_turbo = byt_get_turbo_pstate,
007bea09 661 .set = byt_set_pstate,
b27580b0 662 .get_scaling = byt_get_scaling,
007bea09 663 .get_vid = byt_get_vid,
19e77c28
DB
664 },
665};
666
b34ef932
DC
667static struct cpu_defaults knl_params = {
668 .pid_policy = {
669 .sample_rate_ms = 10,
670 .deadband = 0,
671 .setpoint = 97,
672 .p_gain_pct = 20,
673 .d_gain_pct = 0,
674 .i_gain_pct = 0,
675 },
676 .funcs = {
677 .get_max = core_get_max_pstate,
678 .get_min = core_get_min_pstate,
679 .get_turbo = knl_get_turbo_pstate,
680 .set = core_set_pstate,
681 },
682};
683
93f0822d
DB
684static void intel_pstate_get_min_max(struct cpudata *cpu, int *min, int *max)
685{
686 int max_perf = cpu->pstate.turbo_pstate;
7244cb62 687 int max_perf_adj;
93f0822d 688 int min_perf;
845c1cbe 689
4521e1a0 690 if (limits.no_turbo || limits.turbo_disabled)
93f0822d
DB
691 max_perf = cpu->pstate.max_pstate;
692
e0d4c8f8
KCA
693 /*
694 * performance can be limited by user through sysfs, by cpufreq
695 * policy, or by cpu specific default values determined through
696 * experimentation.
697 */
7244cb62
DB
698 max_perf_adj = fp_toint(mul_fp(int_tofp(max_perf), limits.max_perf));
699 *max = clamp_t(int, max_perf_adj,
93f0822d
DB
700 cpu->pstate.min_pstate, cpu->pstate.turbo_pstate);
701
702 min_perf = fp_toint(mul_fp(int_tofp(max_perf), limits.min_perf));
2d8d1f18 703 *min = clamp_t(int, min_perf, cpu->pstate.min_pstate, max_perf);
93f0822d
DB
704}
705
706static void intel_pstate_set_pstate(struct cpudata *cpu, int pstate)
707{
708 int max_perf, min_perf;
709
4521e1a0
GM
710 update_turbo_state();
711
93f0822d
DB
712 intel_pstate_get_min_max(cpu, &min_perf, &max_perf);
713
714 pstate = clamp_t(int, pstate, min_perf, max_perf);
715
716 if (pstate == cpu->pstate.current_pstate)
717 return;
718
b27580b0 719 trace_cpu_frequency(pstate * cpu->pstate.scaling, cpu->cpu);
35363e94 720
93f0822d 721 cpu->pstate.current_pstate = pstate;
93f0822d 722
007bea09 723 pstate_funcs.set(cpu, pstate);
93f0822d
DB
724}
725
93f0822d
DB
726static void intel_pstate_get_cpu_pstates(struct cpudata *cpu)
727{
016c8150
DB
728 cpu->pstate.min_pstate = pstate_funcs.get_min();
729 cpu->pstate.max_pstate = pstate_funcs.get_max();
730 cpu->pstate.turbo_pstate = pstate_funcs.get_turbo();
b27580b0 731 cpu->pstate.scaling = pstate_funcs.get_scaling();
93f0822d 732
007bea09
DB
733 if (pstate_funcs.get_vid)
734 pstate_funcs.get_vid(cpu);
d40a63c4 735 intel_pstate_set_pstate(cpu, cpu->pstate.min_pstate);
93f0822d
DB
736}
737
6b17ddb2 738static inline void intel_pstate_calc_busy(struct cpudata *cpu)
93f0822d 739{
6b17ddb2 740 struct sample *sample = &cpu->sample;
bf810222 741 int64_t core_pct;
93f0822d 742
bf810222 743 core_pct = int_tofp(sample->aperf) * int_tofp(100);
78e27086 744 core_pct = div64_u64(core_pct, int_tofp(sample->mperf));
e66c1768 745
fcb6a15c 746 sample->freq = fp_toint(
b27580b0
DB
747 mul_fp(int_tofp(
748 cpu->pstate.max_pstate * cpu->pstate.scaling / 100),
749 core_pct));
fcb6a15c 750
bf810222 751 sample->core_pct_busy = (int32_t)core_pct;
93f0822d
DB
752}
753
754static inline void intel_pstate_sample(struct cpudata *cpu)
755{
93f0822d 756 u64 aperf, mperf;
4ab60c3f 757 unsigned long flags;
93f0822d 758
4ab60c3f 759 local_irq_save(flags);
93f0822d
DB
760 rdmsrl(MSR_IA32_APERF, aperf);
761 rdmsrl(MSR_IA32_MPERF, mperf);
4ab60c3f 762 local_irq_restore(flags);
b69880f9 763
c4ee841f
DB
764 cpu->last_sample_time = cpu->sample.time;
765 cpu->sample.time = ktime_get();
d37e2b76
DB
766 cpu->sample.aperf = aperf;
767 cpu->sample.mperf = mperf;
d37e2b76
DB
768 cpu->sample.aperf -= cpu->prev_aperf;
769 cpu->sample.mperf -= cpu->prev_mperf;
1abc4b20 770
6b17ddb2 771 intel_pstate_calc_busy(cpu);
93f0822d 772
93f0822d
DB
773 cpu->prev_aperf = aperf;
774 cpu->prev_mperf = mperf;
775}
776
2f86dc4c
DB
777static inline void intel_hwp_set_sample_time(struct cpudata *cpu)
778{
779 int delay;
780
781 delay = msecs_to_jiffies(50);
782 mod_timer_pinned(&cpu->timer, jiffies + delay);
783}
784
93f0822d
DB
785static inline void intel_pstate_set_sample_time(struct cpudata *cpu)
786{
abf013bf 787 int delay;
93f0822d 788
abf013bf 789 delay = msecs_to_jiffies(pid_params.sample_rate_ms);
93f0822d
DB
790 mod_timer_pinned(&cpu->timer, jiffies + delay);
791}
792
d253d2a5 793static inline int32_t intel_pstate_get_scaled_busy(struct cpudata *cpu)
93f0822d 794{
c4ee841f
DB
795 int32_t core_busy, max_pstate, current_pstate, sample_ratio;
796 u32 duration_us;
797 u32 sample_time;
93f0822d 798
e0d4c8f8
KCA
799 /*
800 * core_busy is the ratio of actual performance to max
801 * max_pstate is the max non turbo pstate available
802 * current_pstate was the pstate that was requested during
803 * the last sample period.
804 *
805 * We normalize core_busy, which was our actual percent
806 * performance to what we requested during the last sample
807 * period. The result will be a percentage of busy at a
808 * specified pstate.
809 */
d37e2b76 810 core_busy = cpu->sample.core_pct_busy;
2134ed4d 811 max_pstate = int_tofp(cpu->pstate.max_pstate);
93f0822d 812 current_pstate = int_tofp(cpu->pstate.current_pstate);
e66c1768 813 core_busy = mul_fp(core_busy, div_fp(max_pstate, current_pstate));
c4ee841f 814
e0d4c8f8
KCA
815 /*
816 * Since we have a deferred timer, it will not fire unless
817 * we are in C0. So, determine if the actual elapsed time
818 * is significantly greater (3x) than our sample interval. If it
819 * is, then we were idle for a long enough period of time
820 * to adjust our busyness.
821 */
285cb990 822 sample_time = pid_params.sample_rate_ms * USEC_PER_MSEC;
c4ee841f 823 duration_us = (u32) ktime_us_delta(cpu->sample.time,
c410833a 824 cpu->last_sample_time);
c4ee841f
DB
825 if (duration_us > sample_time * 3) {
826 sample_ratio = div_fp(int_tofp(sample_time),
c410833a 827 int_tofp(duration_us));
c4ee841f
DB
828 core_busy = mul_fp(core_busy, sample_ratio);
829 }
830
f0fe3cd7 831 return core_busy;
93f0822d
DB
832}
833
834static inline void intel_pstate_adjust_busy_pstate(struct cpudata *cpu)
835{
d253d2a5 836 int32_t busy_scaled;
93f0822d 837 struct _pid *pid;
4b707c89 838 signed int ctl;
93f0822d
DB
839
840 pid = &cpu->pid;
841 busy_scaled = intel_pstate_get_scaled_busy(cpu);
842
843 ctl = pid_calc(pid, busy_scaled);
844
4b707c89
SK
845 /* Negative values of ctl increase the pstate and vice versa */
846 intel_pstate_set_pstate(cpu, cpu->pstate.current_pstate - ctl);
93f0822d
DB
847}
848
2f86dc4c
DB
849static void intel_hwp_timer_func(unsigned long __data)
850{
851 struct cpudata *cpu = (struct cpudata *) __data;
852
853 intel_pstate_sample(cpu);
854 intel_hwp_set_sample_time(cpu);
855}
856
93f0822d
DB
857static void intel_pstate_timer_func(unsigned long __data)
858{
859 struct cpudata *cpu = (struct cpudata *) __data;
b69880f9 860 struct sample *sample;
93f0822d
DB
861
862 intel_pstate_sample(cpu);
b69880f9 863
d37e2b76 864 sample = &cpu->sample;
b69880f9 865
ca182aee 866 intel_pstate_adjust_busy_pstate(cpu);
b69880f9
DB
867
868 trace_pstate_sample(fp_toint(sample->core_pct_busy),
869 fp_toint(intel_pstate_get_scaled_busy(cpu)),
870 cpu->pstate.current_pstate,
871 sample->mperf,
872 sample->aperf,
b69880f9
DB
873 sample->freq);
874
93f0822d
DB
875 intel_pstate_set_sample_time(cpu);
876}
877
878#define ICPU(model, policy) \
6cbd7ee1
DB
879 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_APERFMPERF,\
880 (unsigned long)&policy }
93f0822d
DB
881
882static const struct x86_cpu_id intel_pstate_cpu_ids[] = {
016c8150
DB
883 ICPU(0x2a, core_params),
884 ICPU(0x2d, core_params),
19e77c28 885 ICPU(0x37, byt_params),
016c8150
DB
886 ICPU(0x3a, core_params),
887 ICPU(0x3c, core_params),
c7e241df 888 ICPU(0x3d, core_params),
016c8150
DB
889 ICPU(0x3e, core_params),
890 ICPU(0x3f, core_params),
891 ICPU(0x45, core_params),
892 ICPU(0x46, core_params),
43f8a966 893 ICPU(0x47, core_params),
16405f98 894 ICPU(0x4c, byt_params),
7ab0256e 895 ICPU(0x4e, core_params),
c7e241df
DB
896 ICPU(0x4f, core_params),
897 ICPU(0x56, core_params),
b34ef932 898 ICPU(0x57, knl_params),
93f0822d
DB
899 {}
900};
901MODULE_DEVICE_TABLE(x86cpu, intel_pstate_cpu_ids);
902
2f86dc4c
DB
903static const struct x86_cpu_id intel_pstate_cpu_oob_ids[] = {
904 ICPU(0x56, core_params),
905 {}
906};
907
93f0822d
DB
908static int intel_pstate_init_cpu(unsigned int cpunum)
909{
93f0822d
DB
910 struct cpudata *cpu;
911
c0348717
DB
912 if (!all_cpu_data[cpunum])
913 all_cpu_data[cpunum] = kzalloc(sizeof(struct cpudata),
914 GFP_KERNEL);
93f0822d
DB
915 if (!all_cpu_data[cpunum])
916 return -ENOMEM;
917
918 cpu = all_cpu_data[cpunum];
919
93f0822d 920 cpu->cpu = cpunum;
179e8471 921 intel_pstate_get_cpu_pstates(cpu);
016c8150 922
93f0822d 923 init_timer_deferrable(&cpu->timer);
2d8d1f18 924 cpu->timer.data = (unsigned long)cpu;
93f0822d 925 cpu->timer.expires = jiffies + HZ/100;
2f86dc4c
DB
926
927 if (!hwp_active)
928 cpu->timer.function = intel_pstate_timer_func;
929 else
930 cpu->timer.function = intel_hwp_timer_func;
931
93f0822d 932 intel_pstate_busy_pid_reset(cpu);
93f0822d 933 intel_pstate_sample(cpu);
93f0822d
DB
934
935 add_timer_on(&cpu->timer, cpunum);
936
ce717613 937 pr_debug("Intel pstate controlling: cpu %d\n", cpunum);
93f0822d
DB
938
939 return 0;
940}
941
942static unsigned int intel_pstate_get(unsigned int cpu_num)
943{
944 struct sample *sample;
945 struct cpudata *cpu;
946
947 cpu = all_cpu_data[cpu_num];
948 if (!cpu)
949 return 0;
d37e2b76 950 sample = &cpu->sample;
93f0822d
DB
951 return sample->freq;
952}
953
954static int intel_pstate_set_policy(struct cpufreq_policy *policy)
955{
d3929b83
DB
956 if (!policy->cpuinfo.max_freq)
957 return -ENODEV;
958
630ec286
SP
959 if (policy->policy == CPUFREQ_POLICY_PERFORMANCE &&
960 policy->max >= policy->cpuinfo.max_freq) {
a0475992 961 limits.min_policy_pct = 100;
93f0822d
DB
962 limits.min_perf_pct = 100;
963 limits.min_perf = int_tofp(1);
36b4bed5 964 limits.max_policy_pct = 100;
93f0822d
DB
965 limits.max_perf_pct = 100;
966 limits.max_perf = int_tofp(1);
4521e1a0 967 limits.no_turbo = 0;
d1b68485 968 return 0;
93f0822d 969 }
2f86dc4c 970
a0475992
KCA
971 limits.min_policy_pct = (policy->min * 100) / policy->cpuinfo.max_freq;
972 limits.min_policy_pct = clamp_t(int, limits.min_policy_pct, 0 , 100);
973 limits.min_perf_pct = max(limits.min_policy_pct, limits.min_sysfs_pct);
d1b68485
SP
974 limits.min_perf = div_fp(int_tofp(limits.min_perf_pct), int_tofp(100));
975
285cb990 976 limits.max_policy_pct = (policy->max * 100) / policy->cpuinfo.max_freq;
d8f469e9
DB
977 limits.max_policy_pct = clamp_t(int, limits.max_policy_pct, 0 , 100);
978 limits.max_perf_pct = min(limits.max_policy_pct, limits.max_sysfs_pct);
d1b68485 979 limits.max_perf = div_fp(int_tofp(limits.max_perf_pct), int_tofp(100));
93f0822d 980
2f86dc4c
DB
981 if (hwp_active)
982 intel_pstate_hwp_set();
983
93f0822d
DB
984 return 0;
985}
986
987static int intel_pstate_verify_policy(struct cpufreq_policy *policy)
988{
be49e346 989 cpufreq_verify_within_cpu_limits(policy);
93f0822d 990
285cb990 991 if (policy->policy != CPUFREQ_POLICY_POWERSAVE &&
c410833a 992 policy->policy != CPUFREQ_POLICY_PERFORMANCE)
93f0822d
DB
993 return -EINVAL;
994
995 return 0;
996}
997
bb18008f 998static void intel_pstate_stop_cpu(struct cpufreq_policy *policy)
93f0822d 999{
bb18008f
DB
1000 int cpu_num = policy->cpu;
1001 struct cpudata *cpu = all_cpu_data[cpu_num];
93f0822d 1002
bb18008f
DB
1003 pr_info("intel_pstate CPU %d exiting\n", cpu_num);
1004
c2294a2f 1005 del_timer_sync(&all_cpu_data[cpu_num]->timer);
2f86dc4c
DB
1006 if (hwp_active)
1007 return;
1008
bb18008f 1009 intel_pstate_set_pstate(cpu, cpu->pstate.min_pstate);
93f0822d
DB
1010}
1011
2760984f 1012static int intel_pstate_cpu_init(struct cpufreq_policy *policy)
93f0822d 1013{
93f0822d 1014 struct cpudata *cpu;
52e0a509 1015 int rc;
93f0822d
DB
1016
1017 rc = intel_pstate_init_cpu(policy->cpu);
1018 if (rc)
1019 return rc;
1020
1021 cpu = all_cpu_data[policy->cpu];
1022
dd5fbf70 1023 if (limits.min_perf_pct == 100 && limits.max_perf_pct == 100)
93f0822d
DB
1024 policy->policy = CPUFREQ_POLICY_PERFORMANCE;
1025 else
1026 policy->policy = CPUFREQ_POLICY_POWERSAVE;
1027
b27580b0
DB
1028 policy->min = cpu->pstate.min_pstate * cpu->pstate.scaling;
1029 policy->max = cpu->pstate.turbo_pstate * cpu->pstate.scaling;
93f0822d
DB
1030
1031 /* cpuinfo and default policy values */
b27580b0
DB
1032 policy->cpuinfo.min_freq = cpu->pstate.min_pstate * cpu->pstate.scaling;
1033 policy->cpuinfo.max_freq =
1034 cpu->pstate.turbo_pstate * cpu->pstate.scaling;
93f0822d
DB
1035 policy->cpuinfo.transition_latency = CPUFREQ_ETERNAL;
1036 cpumask_set_cpu(policy->cpu, policy->cpus);
1037
1038 return 0;
1039}
1040
1041static struct cpufreq_driver intel_pstate_driver = {
1042 .flags = CPUFREQ_CONST_LOOPS,
1043 .verify = intel_pstate_verify_policy,
1044 .setpolicy = intel_pstate_set_policy,
1045 .get = intel_pstate_get,
1046 .init = intel_pstate_cpu_init,
bb18008f 1047 .stop_cpu = intel_pstate_stop_cpu,
93f0822d 1048 .name = "intel_pstate",
93f0822d
DB
1049};
1050
6be26498 1051static int __initdata no_load;
2f86dc4c 1052static int __initdata no_hwp;
d64c3b0b 1053static int __initdata hwp_only;
aa4ea34d 1054static unsigned int force_load;
6be26498 1055
b563b4e3
DB
1056static int intel_pstate_msrs_not_valid(void)
1057{
016c8150 1058 if (!pstate_funcs.get_max() ||
c410833a
SK
1059 !pstate_funcs.get_min() ||
1060 !pstate_funcs.get_turbo())
b563b4e3
DB
1061 return -ENODEV;
1062
b563b4e3
DB
1063 return 0;
1064}
016c8150 1065
e0a261a2 1066static void copy_pid_params(struct pstate_adjust_policy *policy)
016c8150
DB
1067{
1068 pid_params.sample_rate_ms = policy->sample_rate_ms;
1069 pid_params.p_gain_pct = policy->p_gain_pct;
1070 pid_params.i_gain_pct = policy->i_gain_pct;
1071 pid_params.d_gain_pct = policy->d_gain_pct;
1072 pid_params.deadband = policy->deadband;
1073 pid_params.setpoint = policy->setpoint;
1074}
1075
e0a261a2 1076static void copy_cpu_funcs(struct pstate_funcs *funcs)
016c8150
DB
1077{
1078 pstate_funcs.get_max = funcs->get_max;
1079 pstate_funcs.get_min = funcs->get_min;
1080 pstate_funcs.get_turbo = funcs->get_turbo;
b27580b0 1081 pstate_funcs.get_scaling = funcs->get_scaling;
016c8150 1082 pstate_funcs.set = funcs->set;
007bea09 1083 pstate_funcs.get_vid = funcs->get_vid;
016c8150
DB
1084}
1085
fbbcdc07
AH
1086#if IS_ENABLED(CONFIG_ACPI)
1087#include <acpi/processor.h>
1088
1089static bool intel_pstate_no_acpi_pss(void)
1090{
1091 int i;
1092
1093 for_each_possible_cpu(i) {
1094 acpi_status status;
1095 union acpi_object *pss;
1096 struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
1097 struct acpi_processor *pr = per_cpu(processors, i);
1098
1099 if (!pr)
1100 continue;
1101
1102 status = acpi_evaluate_object(pr->handle, "_PSS", NULL, &buffer);
1103 if (ACPI_FAILURE(status))
1104 continue;
1105
1106 pss = buffer.pointer;
1107 if (pss && pss->type == ACPI_TYPE_PACKAGE) {
1108 kfree(pss);
1109 return false;
1110 }
1111
1112 kfree(pss);
1113 }
1114
1115 return true;
1116}
1117
966916ea 1118static bool intel_pstate_has_acpi_ppc(void)
1119{
1120 int i;
1121
1122 for_each_possible_cpu(i) {
1123 struct acpi_processor *pr = per_cpu(processors, i);
1124
1125 if (!pr)
1126 continue;
1127 if (acpi_has_method(pr->handle, "_PPC"))
1128 return true;
1129 }
1130 return false;
1131}
1132
1133enum {
1134 PSS,
1135 PPC,
1136};
1137
fbbcdc07
AH
1138struct hw_vendor_info {
1139 u16 valid;
1140 char oem_id[ACPI_OEM_ID_SIZE];
1141 char oem_table_id[ACPI_OEM_TABLE_ID_SIZE];
966916ea 1142 int oem_pwr_table;
fbbcdc07
AH
1143};
1144
1145/* Hardware vendor-specific info that has its own power management modes */
1146static struct hw_vendor_info vendor_info[] = {
966916ea 1147 {1, "HP ", "ProLiant", PSS},
1148 {1, "ORACLE", "X4-2 ", PPC},
1149 {1, "ORACLE", "X4-2L ", PPC},
1150 {1, "ORACLE", "X4-2B ", PPC},
1151 {1, "ORACLE", "X3-2 ", PPC},
1152 {1, "ORACLE", "X3-2L ", PPC},
1153 {1, "ORACLE", "X3-2B ", PPC},
1154 {1, "ORACLE", "X4470M2 ", PPC},
1155 {1, "ORACLE", "X4270M3 ", PPC},
1156 {1, "ORACLE", "X4270M2 ", PPC},
1157 {1, "ORACLE", "X4170M2 ", PPC},
fbbcdc07
AH
1158 {0, "", ""},
1159};
1160
1161static bool intel_pstate_platform_pwr_mgmt_exists(void)
1162{
1163 struct acpi_table_header hdr;
1164 struct hw_vendor_info *v_info;
2f86dc4c
DB
1165 const struct x86_cpu_id *id;
1166 u64 misc_pwr;
1167
1168 id = x86_match_cpu(intel_pstate_cpu_oob_ids);
1169 if (id) {
1170 rdmsrl(MSR_MISC_PWR_MGMT, misc_pwr);
1171 if ( misc_pwr & (1 << 8))
1172 return true;
1173 }
fbbcdc07 1174
c410833a
SK
1175 if (acpi_disabled ||
1176 ACPI_FAILURE(acpi_get_table_header(ACPI_SIG_FADT, 0, &hdr)))
fbbcdc07
AH
1177 return false;
1178
1179 for (v_info = vendor_info; v_info->valid; v_info++) {
c410833a 1180 if (!strncmp(hdr.oem_id, v_info->oem_id, ACPI_OEM_ID_SIZE) &&
966916ea 1181 !strncmp(hdr.oem_table_id, v_info->oem_table_id,
1182 ACPI_OEM_TABLE_ID_SIZE))
1183 switch (v_info->oem_pwr_table) {
1184 case PSS:
1185 return intel_pstate_no_acpi_pss();
1186 case PPC:
aa4ea34d
EZ
1187 return intel_pstate_has_acpi_ppc() &&
1188 (!force_load);
966916ea 1189 }
fbbcdc07
AH
1190 }
1191
1192 return false;
1193}
1194#else /* CONFIG_ACPI not enabled */
1195static inline bool intel_pstate_platform_pwr_mgmt_exists(void) { return false; }
966916ea 1196static inline bool intel_pstate_has_acpi_ppc(void) { return false; }
fbbcdc07
AH
1197#endif /* CONFIG_ACPI */
1198
93f0822d
DB
1199static int __init intel_pstate_init(void)
1200{
907cc908 1201 int cpu, rc = 0;
93f0822d 1202 const struct x86_cpu_id *id;
016c8150 1203 struct cpu_defaults *cpu_info;
2f86dc4c 1204 struct cpuinfo_x86 *c = &boot_cpu_data;
93f0822d 1205
6be26498
DB
1206 if (no_load)
1207 return -ENODEV;
1208
93f0822d
DB
1209 id = x86_match_cpu(intel_pstate_cpu_ids);
1210 if (!id)
1211 return -ENODEV;
1212
fbbcdc07
AH
1213 /*
1214 * The Intel pstate driver will be ignored if the platform
1215 * firmware has its own power management modes.
1216 */
1217 if (intel_pstate_platform_pwr_mgmt_exists())
1218 return -ENODEV;
1219
016c8150
DB
1220 cpu_info = (struct cpu_defaults *)id->driver_data;
1221
1222 copy_pid_params(&cpu_info->pid_policy);
1223 copy_cpu_funcs(&cpu_info->funcs);
1224
b563b4e3
DB
1225 if (intel_pstate_msrs_not_valid())
1226 return -ENODEV;
1227
93f0822d
DB
1228 pr_info("Intel P-state driver initializing.\n");
1229
b57ffac5 1230 all_cpu_data = vzalloc(sizeof(void *) * num_possible_cpus());
93f0822d
DB
1231 if (!all_cpu_data)
1232 return -ENOMEM;
93f0822d 1233
2f86dc4c
DB
1234 if (cpu_has(c,X86_FEATURE_HWP) && !no_hwp)
1235 intel_pstate_hwp_enable();
1236
d64c3b0b
KCA
1237 if (!hwp_active && hwp_only)
1238 goto out;
1239
93f0822d
DB
1240 rc = cpufreq_register_driver(&intel_pstate_driver);
1241 if (rc)
1242 goto out;
1243
1244 intel_pstate_debug_expose_params();
1245 intel_pstate_sysfs_expose_params();
b69880f9 1246
93f0822d
DB
1247 return rc;
1248out:
907cc908
DB
1249 get_online_cpus();
1250 for_each_online_cpu(cpu) {
1251 if (all_cpu_data[cpu]) {
1252 del_timer_sync(&all_cpu_data[cpu]->timer);
1253 kfree(all_cpu_data[cpu]);
1254 }
1255 }
1256
1257 put_online_cpus();
1258 vfree(all_cpu_data);
93f0822d
DB
1259 return -ENODEV;
1260}
1261device_initcall(intel_pstate_init);
1262
6be26498
DB
1263static int __init intel_pstate_setup(char *str)
1264{
1265 if (!str)
1266 return -EINVAL;
1267
1268 if (!strcmp(str, "disable"))
1269 no_load = 1;
2f86dc4c
DB
1270 if (!strcmp(str, "no_hwp"))
1271 no_hwp = 1;
aa4ea34d
EZ
1272 if (!strcmp(str, "force"))
1273 force_load = 1;
d64c3b0b
KCA
1274 if (!strcmp(str, "hwp_only"))
1275 hwp_only = 1;
6be26498
DB
1276 return 0;
1277}
1278early_param("intel_pstate", intel_pstate_setup);
1279
93f0822d
DB
1280MODULE_AUTHOR("Dirk Brandewie <dirk.j.brandewie@intel.com>");
1281MODULE_DESCRIPTION("'intel_pstate' - P state driver Intel Core processors");
1282MODULE_LICENSE("GPL");
This page took 0.177263 seconds and 5 git commands to generate.