GPIO: OMAP: fix setting IRQWAKEN bits for OMAP4
[deliverable/linux.git] / drivers / gpio / gpio-omap.c
CommitLineData
5e1c5ff4 1/*
5e1c5ff4
TL
2 * Support functions for OMAP GPIO
3 *
92105bb7 4 * Copyright (C) 2003-2005 Nokia Corporation
96de0e25 5 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
5e1c5ff4 6 *
44169075
SS
7 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
5e1c5ff4
TL
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
5e1c5ff4
TL
15#include <linux/init.h>
16#include <linux/module.h>
5e1c5ff4 17#include <linux/interrupt.h>
3c437ffd 18#include <linux/syscore_ops.h>
92105bb7 19#include <linux/err.h>
f8ce2547 20#include <linux/clk.h>
fced80c7 21#include <linux/io.h>
77640aab
VC
22#include <linux/slab.h>
23#include <linux/pm_runtime.h>
5e1c5ff4 24
a09e64fb 25#include <mach/hardware.h>
5e1c5ff4 26#include <asm/irq.h>
a09e64fb
RK
27#include <mach/irqs.h>
28#include <mach/gpio.h>
5e1c5ff4
TL
29#include <asm/mach/irq.h>
30
5e1c5ff4 31struct gpio_bank {
9f7065da 32 unsigned long pbase;
92105bb7 33 void __iomem *base;
5e1c5ff4
TL
34 u16 irq;
35 u16 virtual_irq_start;
92105bb7 36 int method;
140455fa 37#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
92105bb7
TL
38 u32 suspend_wakeup;
39 u32 saved_wakeup;
3ac4fa99 40#endif
3ac4fa99
JY
41 u32 non_wakeup_gpios;
42 u32 enabled_non_wakeup_gpios;
43
44 u32 saved_datain;
45 u32 saved_fallingdetect;
46 u32 saved_risingdetect;
b144ff6f 47 u32 level_mask;
4318f36b 48 u32 toggle_mask;
5e1c5ff4 49 spinlock_t lock;
52e31344 50 struct gpio_chip chip;
89db9482 51 struct clk *dbck;
058af1ea 52 u32 mod_usage;
8865b9b6 53 u32 dbck_enable_mask;
77640aab
VC
54 struct device *dev;
55 bool dbck_flag;
5de62b86 56 int stride;
5e1c5ff4
TL
57};
58
a8eb7ca0 59#ifdef CONFIG_ARCH_OMAP3
40c670f0 60struct omap3_gpio_regs {
40c670f0
RN
61 u32 irqenable1;
62 u32 irqenable2;
63 u32 wake_en;
64 u32 ctrl;
65 u32 oe;
66 u32 leveldetect0;
67 u32 leveldetect1;
68 u32 risingdetect;
69 u32 fallingdetect;
70 u32 dataout;
5492fb1a
SMK
71};
72
40c670f0 73static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
5492fb1a
SMK
74#endif
75
77640aab
VC
76/*
77 * TODO: Cleanup gpio_bank usage as it is having information
78 * related to all instances of the device
79 */
80static struct gpio_bank *gpio_bank;
44169075 81
77640aab 82static int bank_width;
44169075 83
c95d10bc
VC
84/* TODO: Analyze removing gpio_bank_count usage from driver code */
85int gpio_bank_count;
5e1c5ff4
TL
86
87static inline struct gpio_bank *get_gpio_bank(int gpio)
88{
6e60e79a 89 if (cpu_is_omap15xx()) {
5e1c5ff4
TL
90 if (OMAP_GPIO_IS_MPUIO(gpio))
91 return &gpio_bank[0];
92 return &gpio_bank[1];
93 }
5e1c5ff4
TL
94 if (cpu_is_omap16xx()) {
95 if (OMAP_GPIO_IS_MPUIO(gpio))
96 return &gpio_bank[0];
97 return &gpio_bank[1 + (gpio >> 4)];
98 }
56739a69 99 if (cpu_is_omap7xx()) {
5e1c5ff4
TL
100 if (OMAP_GPIO_IS_MPUIO(gpio))
101 return &gpio_bank[0];
102 return &gpio_bank[1 + (gpio >> 5)];
103 }
92105bb7
TL
104 if (cpu_is_omap24xx())
105 return &gpio_bank[gpio >> 5];
44169075 106 if (cpu_is_omap34xx() || cpu_is_omap44xx())
5492fb1a 107 return &gpio_bank[gpio >> 5];
e031ab23
DB
108 BUG();
109 return NULL;
5e1c5ff4
TL
110}
111
112static inline int get_gpio_index(int gpio)
113{
56739a69 114 if (cpu_is_omap7xx())
5e1c5ff4 115 return gpio & 0x1f;
92105bb7
TL
116 if (cpu_is_omap24xx())
117 return gpio & 0x1f;
44169075 118 if (cpu_is_omap34xx() || cpu_is_omap44xx())
5492fb1a 119 return gpio & 0x1f;
92105bb7 120 return gpio & 0x0f;
5e1c5ff4
TL
121}
122
123static inline int gpio_valid(int gpio)
124{
125 if (gpio < 0)
126 return -1;
d11ac979 127 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
193e68be 128 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
5e1c5ff4
TL
129 return -1;
130 return 0;
131 }
6e60e79a 132 if (cpu_is_omap15xx() && gpio < 16)
5e1c5ff4 133 return 0;
5e1c5ff4
TL
134 if ((cpu_is_omap16xx()) && gpio < 64)
135 return 0;
56739a69 136 if (cpu_is_omap7xx() && gpio < 192)
5e1c5ff4 137 return 0;
25d6f630
TL
138 if (cpu_is_omap2420() && gpio < 128)
139 return 0;
140 if (cpu_is_omap2430() && gpio < 160)
92105bb7 141 return 0;
44169075 142 if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
5492fb1a 143 return 0;
5e1c5ff4
TL
144 return -1;
145}
146
147static int check_gpio(int gpio)
148{
d32b20fc 149 if (unlikely(gpio_valid(gpio) < 0)) {
5e1c5ff4
TL
150 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
151 dump_stack();
152 return -1;
153 }
154 return 0;
155}
156
157static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
158{
92105bb7 159 void __iomem *reg = bank->base;
5e1c5ff4
TL
160 u32 l;
161
162 switch (bank->method) {
e5c56ed3 163#ifdef CONFIG_ARCH_OMAP1
5e1c5ff4 164 case METHOD_MPUIO:
5de62b86 165 reg += OMAP_MPUIO_IO_CNTL / bank->stride;
5e1c5ff4 166 break;
e5c56ed3
DB
167#endif
168#ifdef CONFIG_ARCH_OMAP15XX
5e1c5ff4
TL
169 case METHOD_GPIO_1510:
170 reg += OMAP1510_GPIO_DIR_CONTROL;
171 break;
e5c56ed3
DB
172#endif
173#ifdef CONFIG_ARCH_OMAP16XX
5e1c5ff4
TL
174 case METHOD_GPIO_1610:
175 reg += OMAP1610_GPIO_DIRECTION;
176 break;
e5c56ed3 177#endif
b718aa81 178#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
7c006926
AB
179 case METHOD_GPIO_7XX:
180 reg += OMAP7XX_GPIO_DIR_CONTROL;
56739a69
ZM
181 break;
182#endif
a8eb7ca0 183#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
92105bb7
TL
184 case METHOD_GPIO_24XX:
185 reg += OMAP24XX_GPIO_OE;
186 break;
78a1a6d3
SR
187#endif
188#if defined(CONFIG_ARCH_OMAP4)
3f1686a9 189 case METHOD_GPIO_44XX:
78a1a6d3
SR
190 reg += OMAP4_GPIO_OE;
191 break;
e5c56ed3
DB
192#endif
193 default:
194 WARN_ON(1);
195 return;
5e1c5ff4
TL
196 }
197 l = __raw_readl(reg);
198 if (is_input)
199 l |= 1 << gpio;
200 else
201 l &= ~(1 << gpio);
202 __raw_writel(l, reg);
203}
204
5e1c5ff4
TL
205static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
206{
92105bb7 207 void __iomem *reg = bank->base;
5e1c5ff4
TL
208 u32 l = 0;
209
210 switch (bank->method) {
e5c56ed3 211#ifdef CONFIG_ARCH_OMAP1
5e1c5ff4 212 case METHOD_MPUIO:
5de62b86 213 reg += OMAP_MPUIO_OUTPUT / bank->stride;
5e1c5ff4
TL
214 l = __raw_readl(reg);
215 if (enable)
216 l |= 1 << gpio;
217 else
218 l &= ~(1 << gpio);
219 break;
e5c56ed3
DB
220#endif
221#ifdef CONFIG_ARCH_OMAP15XX
5e1c5ff4
TL
222 case METHOD_GPIO_1510:
223 reg += OMAP1510_GPIO_DATA_OUTPUT;
224 l = __raw_readl(reg);
225 if (enable)
226 l |= 1 << gpio;
227 else
228 l &= ~(1 << gpio);
229 break;
e5c56ed3
DB
230#endif
231#ifdef CONFIG_ARCH_OMAP16XX
5e1c5ff4
TL
232 case METHOD_GPIO_1610:
233 if (enable)
234 reg += OMAP1610_GPIO_SET_DATAOUT;
235 else
236 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
237 l = 1 << gpio;
238 break;
e5c56ed3 239#endif
b718aa81 240#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
7c006926
AB
241 case METHOD_GPIO_7XX:
242 reg += OMAP7XX_GPIO_DATA_OUTPUT;
56739a69
ZM
243 l = __raw_readl(reg);
244 if (enable)
245 l |= 1 << gpio;
246 else
247 l &= ~(1 << gpio);
248 break;
249#endif
a8eb7ca0 250#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
92105bb7
TL
251 case METHOD_GPIO_24XX:
252 if (enable)
253 reg += OMAP24XX_GPIO_SETDATAOUT;
254 else
255 reg += OMAP24XX_GPIO_CLEARDATAOUT;
256 l = 1 << gpio;
257 break;
78a1a6d3
SR
258#endif
259#ifdef CONFIG_ARCH_OMAP4
3f1686a9 260 case METHOD_GPIO_44XX:
78a1a6d3
SR
261 if (enable)
262 reg += OMAP4_GPIO_SETDATAOUT;
263 else
264 reg += OMAP4_GPIO_CLEARDATAOUT;
265 l = 1 << gpio;
266 break;
e5c56ed3 267#endif
5e1c5ff4 268 default:
e5c56ed3 269 WARN_ON(1);
5e1c5ff4
TL
270 return;
271 }
272 __raw_writel(l, reg);
273}
274
b37c45b8 275static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
5e1c5ff4 276{
92105bb7 277 void __iomem *reg;
5e1c5ff4
TL
278
279 if (check_gpio(gpio) < 0)
e5c56ed3 280 return -EINVAL;
5e1c5ff4
TL
281 reg = bank->base;
282 switch (bank->method) {
e5c56ed3 283#ifdef CONFIG_ARCH_OMAP1
5e1c5ff4 284 case METHOD_MPUIO:
5de62b86 285 reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
5e1c5ff4 286 break;
e5c56ed3
DB
287#endif
288#ifdef CONFIG_ARCH_OMAP15XX
5e1c5ff4
TL
289 case METHOD_GPIO_1510:
290 reg += OMAP1510_GPIO_DATA_INPUT;
291 break;
e5c56ed3
DB
292#endif
293#ifdef CONFIG_ARCH_OMAP16XX
5e1c5ff4
TL
294 case METHOD_GPIO_1610:
295 reg += OMAP1610_GPIO_DATAIN;
296 break;
e5c56ed3 297#endif
b718aa81 298#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
7c006926
AB
299 case METHOD_GPIO_7XX:
300 reg += OMAP7XX_GPIO_DATA_INPUT;
56739a69
ZM
301 break;
302#endif
a8eb7ca0 303#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
92105bb7
TL
304 case METHOD_GPIO_24XX:
305 reg += OMAP24XX_GPIO_DATAIN;
306 break;
78a1a6d3
SR
307#endif
308#ifdef CONFIG_ARCH_OMAP4
3f1686a9 309 case METHOD_GPIO_44XX:
78a1a6d3
SR
310 reg += OMAP4_GPIO_DATAIN;
311 break;
e5c56ed3 312#endif
5e1c5ff4 313 default:
e5c56ed3 314 return -EINVAL;
5e1c5ff4 315 }
92105bb7
TL
316 return (__raw_readl(reg)
317 & (1 << get_gpio_index(gpio))) != 0;
5e1c5ff4
TL
318}
319
b37c45b8
RQ
320static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
321{
322 void __iomem *reg;
323
324 if (check_gpio(gpio) < 0)
325 return -EINVAL;
326 reg = bank->base;
327
328 switch (bank->method) {
329#ifdef CONFIG_ARCH_OMAP1
330 case METHOD_MPUIO:
5de62b86 331 reg += OMAP_MPUIO_OUTPUT / bank->stride;
b37c45b8
RQ
332 break;
333#endif
334#ifdef CONFIG_ARCH_OMAP15XX
335 case METHOD_GPIO_1510:
336 reg += OMAP1510_GPIO_DATA_OUTPUT;
337 break;
338#endif
339#ifdef CONFIG_ARCH_OMAP16XX
340 case METHOD_GPIO_1610:
341 reg += OMAP1610_GPIO_DATAOUT;
342 break;
343#endif
b718aa81 344#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
7c006926
AB
345 case METHOD_GPIO_7XX:
346 reg += OMAP7XX_GPIO_DATA_OUTPUT;
b37c45b8
RQ
347 break;
348#endif
9f096868 349#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
b37c45b8
RQ
350 case METHOD_GPIO_24XX:
351 reg += OMAP24XX_GPIO_DATAOUT;
352 break;
9f096868
C
353#endif
354#ifdef CONFIG_ARCH_OMAP4
355 case METHOD_GPIO_44XX:
356 reg += OMAP4_GPIO_DATAOUT;
357 break;
b37c45b8
RQ
358#endif
359 default:
360 return -EINVAL;
361 }
362
363 return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
364}
365
92105bb7
TL
366#define MOD_REG_BIT(reg, bit_mask, set) \
367do { \
368 int l = __raw_readl(base + reg); \
369 if (set) l |= bit_mask; \
370 else l &= ~bit_mask; \
371 __raw_writel(l, base + reg); \
372} while(0)
373
168ef3d9
FB
374/**
375 * _set_gpio_debounce - low level gpio debounce time
376 * @bank: the gpio bank we're acting upon
377 * @gpio: the gpio number on this @gpio
378 * @debounce: debounce time to use
379 *
380 * OMAP's debounce time is in 31us steps so we need
381 * to convert and round up to the closest unit.
382 */
383static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
384 unsigned debounce)
385{
386 void __iomem *reg = bank->base;
387 u32 val;
388 u32 l;
389
77640aab
VC
390 if (!bank->dbck_flag)
391 return;
392
168ef3d9
FB
393 if (debounce < 32)
394 debounce = 0x01;
395 else if (debounce > 7936)
396 debounce = 0xff;
397 else
398 debounce = (debounce / 0x1f) - 1;
399
400 l = 1 << get_gpio_index(gpio);
401
77640aab 402 if (bank->method == METHOD_GPIO_44XX)
168ef3d9
FB
403 reg += OMAP4_GPIO_DEBOUNCINGTIME;
404 else
405 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
406
407 __raw_writel(debounce, reg);
408
409 reg = bank->base;
77640aab 410 if (bank->method == METHOD_GPIO_44XX)
168ef3d9
FB
411 reg += OMAP4_GPIO_DEBOUNCENABLE;
412 else
413 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
414
415 val = __raw_readl(reg);
416
417 if (debounce) {
418 val |= l;
77640aab 419 clk_enable(bank->dbck);
168ef3d9
FB
420 } else {
421 val &= ~l;
77640aab 422 clk_disable(bank->dbck);
168ef3d9 423 }
f7ec0b0b 424 bank->dbck_enable_mask = val;
168ef3d9
FB
425
426 __raw_writel(val, reg);
427}
428
140455fa 429#ifdef CONFIG_ARCH_OMAP2PLUS
5eb3bb9c
KH
430static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
431 int trigger)
5e1c5ff4 432{
3ac4fa99 433 void __iomem *base = bank->base;
92105bb7
TL
434 u32 gpio_bit = 1 << gpio;
435
78a1a6d3
SR
436 if (cpu_is_omap44xx()) {
437 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
438 trigger & IRQ_TYPE_LEVEL_LOW);
439 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
440 trigger & IRQ_TYPE_LEVEL_HIGH);
441 MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
442 trigger & IRQ_TYPE_EDGE_RISING);
443 MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
444 trigger & IRQ_TYPE_EDGE_FALLING);
445 } else {
446 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
447 trigger & IRQ_TYPE_LEVEL_LOW);
448 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
449 trigger & IRQ_TYPE_LEVEL_HIGH);
450 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
451 trigger & IRQ_TYPE_EDGE_RISING);
452 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
453 trigger & IRQ_TYPE_EDGE_FALLING);
454 }
3ac4fa99 455 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
78a1a6d3 456 if (cpu_is_omap44xx()) {
0622b25b
CC
457 MOD_REG_BIT(OMAP4_GPIO_IRQWAKEN0, gpio_bit,
458 trigger != 0);
78a1a6d3 459 } else {
699117a6
CW
460 /*
461 * GPIO wakeup request can only be generated on edge
462 * transitions
463 */
464 if (trigger & IRQ_TYPE_EDGE_BOTH)
78a1a6d3 465 __raw_writel(1 << gpio, bank->base
5eb3bb9c 466 + OMAP24XX_GPIO_SETWKUENA);
78a1a6d3
SR
467 else
468 __raw_writel(1 << gpio, bank->base
5eb3bb9c 469 + OMAP24XX_GPIO_CLEARWKUENA);
78a1a6d3 470 }
a118b5f3
TK
471 }
472 /* This part needs to be executed always for OMAP34xx */
473 if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
699117a6
CW
474 /*
475 * Log the edge gpio and manually trigger the IRQ
476 * after resume if the input level changes
477 * to avoid irq lost during PER RET/OFF mode
478 * Applies for omap2 non-wakeup gpio and all omap3 gpios
479 */
480 if (trigger & IRQ_TYPE_EDGE_BOTH)
3ac4fa99
JY
481 bank->enabled_non_wakeup_gpios |= gpio_bit;
482 else
483 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
484 }
5eb3bb9c 485
78a1a6d3
SR
486 if (cpu_is_omap44xx()) {
487 bank->level_mask =
488 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
489 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
490 } else {
491 bank->level_mask =
492 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
493 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
494 }
92105bb7 495}
3ac4fa99 496#endif
92105bb7 497
9198bcd3 498#ifdef CONFIG_ARCH_OMAP1
4318f36b
CM
499/*
500 * This only applies to chips that can't do both rising and falling edge
501 * detection at once. For all other chips, this function is a noop.
502 */
503static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
504{
505 void __iomem *reg = bank->base;
506 u32 l = 0;
507
508 switch (bank->method) {
4318f36b 509 case METHOD_MPUIO:
5de62b86 510 reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
4318f36b 511 break;
4318f36b
CM
512#ifdef CONFIG_ARCH_OMAP15XX
513 case METHOD_GPIO_1510:
514 reg += OMAP1510_GPIO_INT_CONTROL;
515 break;
516#endif
517#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
518 case METHOD_GPIO_7XX:
519 reg += OMAP7XX_GPIO_INT_CONTROL;
520 break;
521#endif
522 default:
523 return;
524 }
525
526 l = __raw_readl(reg);
527 if ((l >> gpio) & 1)
528 l &= ~(1 << gpio);
529 else
530 l |= 1 << gpio;
531
532 __raw_writel(l, reg);
533}
9198bcd3 534#endif
4318f36b 535
92105bb7
TL
536static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
537{
538 void __iomem *reg = bank->base;
539 u32 l = 0;
5e1c5ff4
TL
540
541 switch (bank->method) {
e5c56ed3 542#ifdef CONFIG_ARCH_OMAP1
5e1c5ff4 543 case METHOD_MPUIO:
5de62b86 544 reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
5e1c5ff4 545 l = __raw_readl(reg);
29501577 546 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
4318f36b 547 bank->toggle_mask |= 1 << gpio;
6cab4860 548 if (trigger & IRQ_TYPE_EDGE_RISING)
5e1c5ff4 549 l |= 1 << gpio;
6cab4860 550 else if (trigger & IRQ_TYPE_EDGE_FALLING)
5e1c5ff4 551 l &= ~(1 << gpio);
92105bb7
TL
552 else
553 goto bad;
5e1c5ff4 554 break;
e5c56ed3
DB
555#endif
556#ifdef CONFIG_ARCH_OMAP15XX
5e1c5ff4
TL
557 case METHOD_GPIO_1510:
558 reg += OMAP1510_GPIO_INT_CONTROL;
559 l = __raw_readl(reg);
29501577 560 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
4318f36b 561 bank->toggle_mask |= 1 << gpio;
6cab4860 562 if (trigger & IRQ_TYPE_EDGE_RISING)
5e1c5ff4 563 l |= 1 << gpio;
6cab4860 564 else if (trigger & IRQ_TYPE_EDGE_FALLING)
5e1c5ff4 565 l &= ~(1 << gpio);
92105bb7
TL
566 else
567 goto bad;
5e1c5ff4 568 break;
e5c56ed3 569#endif
3ac4fa99 570#ifdef CONFIG_ARCH_OMAP16XX
5e1c5ff4 571 case METHOD_GPIO_1610:
5e1c5ff4
TL
572 if (gpio & 0x08)
573 reg += OMAP1610_GPIO_EDGE_CTRL2;
574 else
575 reg += OMAP1610_GPIO_EDGE_CTRL1;
576 gpio &= 0x07;
577 l = __raw_readl(reg);
578 l &= ~(3 << (gpio << 1));
6cab4860 579 if (trigger & IRQ_TYPE_EDGE_RISING)
6e60e79a 580 l |= 2 << (gpio << 1);
6cab4860 581 if (trigger & IRQ_TYPE_EDGE_FALLING)
6e60e79a 582 l |= 1 << (gpio << 1);
3ac4fa99
JY
583 if (trigger)
584 /* Enable wake-up during idle for dynamic tick */
585 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
586 else
587 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
5e1c5ff4 588 break;
3ac4fa99 589#endif
b718aa81 590#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
7c006926
AB
591 case METHOD_GPIO_7XX:
592 reg += OMAP7XX_GPIO_INT_CONTROL;
56739a69 593 l = __raw_readl(reg);
29501577 594 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
4318f36b 595 bank->toggle_mask |= 1 << gpio;
56739a69
ZM
596 if (trigger & IRQ_TYPE_EDGE_RISING)
597 l |= 1 << gpio;
598 else if (trigger & IRQ_TYPE_EDGE_FALLING)
599 l &= ~(1 << gpio);
600 else
601 goto bad;
602 break;
603#endif
140455fa 604#ifdef CONFIG_ARCH_OMAP2PLUS
92105bb7 605 case METHOD_GPIO_24XX:
3f1686a9 606 case METHOD_GPIO_44XX:
3ac4fa99 607 set_24xx_gpio_triggering(bank, gpio, trigger);
f7c5cc45 608 return 0;
3ac4fa99 609#endif
5e1c5ff4 610 default:
92105bb7 611 goto bad;
5e1c5ff4 612 }
92105bb7
TL
613 __raw_writel(l, reg);
614 return 0;
615bad:
616 return -EINVAL;
5e1c5ff4
TL
617}
618
e9191028 619static int gpio_irq_type(struct irq_data *d, unsigned type)
5e1c5ff4
TL
620{
621 struct gpio_bank *bank;
92105bb7
TL
622 unsigned gpio;
623 int retval;
a6472533 624 unsigned long flags;
92105bb7 625
e9191028
LB
626 if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
627 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
92105bb7 628 else
e9191028 629 gpio = d->irq - IH_GPIO_BASE;
5e1c5ff4
TL
630
631 if (check_gpio(gpio) < 0)
92105bb7
TL
632 return -EINVAL;
633
e5c56ed3 634 if (type & ~IRQ_TYPE_SENSE_MASK)
6e60e79a 635 return -EINVAL;
e5c56ed3
DB
636
637 /* OMAP1 allows only only edge triggering */
5492fb1a 638 if (!cpu_class_is_omap2()
e5c56ed3 639 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
92105bb7
TL
640 return -EINVAL;
641
e9191028 642 bank = irq_data_get_irq_chip_data(d);
a6472533 643 spin_lock_irqsave(&bank->lock, flags);
92105bb7 644 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
a6472533 645 spin_unlock_irqrestore(&bank->lock, flags);
672e302e
KH
646
647 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
6845664a 648 __irq_set_handler_locked(d->irq, handle_level_irq);
672e302e 649 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
6845664a 650 __irq_set_handler_locked(d->irq, handle_edge_irq);
672e302e 651
92105bb7 652 return retval;
5e1c5ff4
TL
653}
654
655static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
656{
92105bb7 657 void __iomem *reg = bank->base;
5e1c5ff4
TL
658
659 switch (bank->method) {
e5c56ed3 660#ifdef CONFIG_ARCH_OMAP1
5e1c5ff4
TL
661 case METHOD_MPUIO:
662 /* MPUIO irqstatus is reset by reading the status register,
663 * so do nothing here */
664 return;
e5c56ed3
DB
665#endif
666#ifdef CONFIG_ARCH_OMAP15XX
5e1c5ff4
TL
667 case METHOD_GPIO_1510:
668 reg += OMAP1510_GPIO_INT_STATUS;
669 break;
e5c56ed3
DB
670#endif
671#ifdef CONFIG_ARCH_OMAP16XX
5e1c5ff4
TL
672 case METHOD_GPIO_1610:
673 reg += OMAP1610_GPIO_IRQSTATUS1;
674 break;
e5c56ed3 675#endif
b718aa81 676#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
7c006926
AB
677 case METHOD_GPIO_7XX:
678 reg += OMAP7XX_GPIO_INT_STATUS;
56739a69
ZM
679 break;
680#endif
a8eb7ca0 681#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
92105bb7
TL
682 case METHOD_GPIO_24XX:
683 reg += OMAP24XX_GPIO_IRQSTATUS1;
684 break;
78a1a6d3
SR
685#endif
686#if defined(CONFIG_ARCH_OMAP4)
3f1686a9 687 case METHOD_GPIO_44XX:
78a1a6d3
SR
688 reg += OMAP4_GPIO_IRQSTATUS0;
689 break;
e5c56ed3 690#endif
5e1c5ff4 691 default:
e5c56ed3 692 WARN_ON(1);
5e1c5ff4
TL
693 return;
694 }
695 __raw_writel(gpio_mask, reg);
bee7930f
HD
696
697 /* Workaround for clearing DSP GPIO interrupts to allow retention */
3f1686a9
TL
698 if (cpu_is_omap24xx() || cpu_is_omap34xx())
699 reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
700 else if (cpu_is_omap44xx())
701 reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
702
78a1a6d3 703 if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
bedfd154
RQ
704 __raw_writel(gpio_mask, reg);
705
706 /* Flush posted write for the irq status to avoid spurious interrupts */
707 __raw_readl(reg);
78a1a6d3 708 }
5e1c5ff4
TL
709}
710
711static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
712{
713 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
714}
715
ea6dedd7
ID
716static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
717{
718 void __iomem *reg = bank->base;
99c47707
ID
719 int inv = 0;
720 u32 l;
721 u32 mask;
ea6dedd7
ID
722
723 switch (bank->method) {
e5c56ed3 724#ifdef CONFIG_ARCH_OMAP1
ea6dedd7 725 case METHOD_MPUIO:
5de62b86 726 reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
99c47707
ID
727 mask = 0xffff;
728 inv = 1;
ea6dedd7 729 break;
e5c56ed3
DB
730#endif
731#ifdef CONFIG_ARCH_OMAP15XX
ea6dedd7
ID
732 case METHOD_GPIO_1510:
733 reg += OMAP1510_GPIO_INT_MASK;
99c47707
ID
734 mask = 0xffff;
735 inv = 1;
ea6dedd7 736 break;
e5c56ed3
DB
737#endif
738#ifdef CONFIG_ARCH_OMAP16XX
ea6dedd7
ID
739 case METHOD_GPIO_1610:
740 reg += OMAP1610_GPIO_IRQENABLE1;
99c47707 741 mask = 0xffff;
ea6dedd7 742 break;
e5c56ed3 743#endif
b718aa81 744#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
7c006926
AB
745 case METHOD_GPIO_7XX:
746 reg += OMAP7XX_GPIO_INT_MASK;
56739a69
ZM
747 mask = 0xffffffff;
748 inv = 1;
749 break;
750#endif
a8eb7ca0 751#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
ea6dedd7
ID
752 case METHOD_GPIO_24XX:
753 reg += OMAP24XX_GPIO_IRQENABLE1;
99c47707 754 mask = 0xffffffff;
ea6dedd7 755 break;
78a1a6d3
SR
756#endif
757#if defined(CONFIG_ARCH_OMAP4)
3f1686a9 758 case METHOD_GPIO_44XX:
78a1a6d3
SR
759 reg += OMAP4_GPIO_IRQSTATUSSET0;
760 mask = 0xffffffff;
761 break;
e5c56ed3 762#endif
ea6dedd7 763 default:
e5c56ed3 764 WARN_ON(1);
ea6dedd7
ID
765 return 0;
766 }
767
99c47707
ID
768 l = __raw_readl(reg);
769 if (inv)
770 l = ~l;
771 l &= mask;
772 return l;
ea6dedd7
ID
773}
774
5e1c5ff4
TL
775static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
776{
92105bb7 777 void __iomem *reg = bank->base;
5e1c5ff4
TL
778 u32 l;
779
780 switch (bank->method) {
e5c56ed3 781#ifdef CONFIG_ARCH_OMAP1
5e1c5ff4 782 case METHOD_MPUIO:
5de62b86 783 reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
5e1c5ff4
TL
784 l = __raw_readl(reg);
785 if (enable)
786 l &= ~(gpio_mask);
787 else
788 l |= gpio_mask;
789 break;
e5c56ed3
DB
790#endif
791#ifdef CONFIG_ARCH_OMAP15XX
5e1c5ff4
TL
792 case METHOD_GPIO_1510:
793 reg += OMAP1510_GPIO_INT_MASK;
794 l = __raw_readl(reg);
795 if (enable)
796 l &= ~(gpio_mask);
797 else
798 l |= gpio_mask;
799 break;
e5c56ed3
DB
800#endif
801#ifdef CONFIG_ARCH_OMAP16XX
5e1c5ff4
TL
802 case METHOD_GPIO_1610:
803 if (enable)
804 reg += OMAP1610_GPIO_SET_IRQENABLE1;
805 else
806 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
807 l = gpio_mask;
808 break;
e5c56ed3 809#endif
b718aa81 810#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
7c006926
AB
811 case METHOD_GPIO_7XX:
812 reg += OMAP7XX_GPIO_INT_MASK;
56739a69
ZM
813 l = __raw_readl(reg);
814 if (enable)
815 l &= ~(gpio_mask);
816 else
817 l |= gpio_mask;
818 break;
819#endif
a8eb7ca0 820#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
92105bb7
TL
821 case METHOD_GPIO_24XX:
822 if (enable)
823 reg += OMAP24XX_GPIO_SETIRQENABLE1;
824 else
825 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
826 l = gpio_mask;
827 break;
78a1a6d3
SR
828#endif
829#ifdef CONFIG_ARCH_OMAP4
3f1686a9 830 case METHOD_GPIO_44XX:
78a1a6d3
SR
831 if (enable)
832 reg += OMAP4_GPIO_IRQSTATUSSET0;
833 else
834 reg += OMAP4_GPIO_IRQSTATUSCLR0;
835 l = gpio_mask;
836 break;
e5c56ed3 837#endif
5e1c5ff4 838 default:
e5c56ed3 839 WARN_ON(1);
5e1c5ff4
TL
840 return;
841 }
842 __raw_writel(l, reg);
843}
844
845static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
846{
847 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
848}
849
92105bb7
TL
850/*
851 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
852 * 1510 does not seem to have a wake-up register. If JTAG is connected
853 * to the target, system will wake up always on GPIO events. While
854 * system is running all registered GPIO interrupts need to have wake-up
855 * enabled. When system is suspended, only selected GPIO interrupts need
856 * to have wake-up enabled.
857 */
858static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
859{
4cc6420c 860 unsigned long uninitialized_var(flags);
a6472533 861
92105bb7 862 switch (bank->method) {
3ac4fa99 863#ifdef CONFIG_ARCH_OMAP16XX
11a78b79 864 case METHOD_MPUIO:
92105bb7 865 case METHOD_GPIO_1610:
a6472533 866 spin_lock_irqsave(&bank->lock, flags);
b3bb4f68 867 if (enable)
92105bb7 868 bank->suspend_wakeup |= (1 << gpio);
b3bb4f68 869 else
92105bb7 870 bank->suspend_wakeup &= ~(1 << gpio);
a6472533 871 spin_unlock_irqrestore(&bank->lock, flags);
92105bb7 872 return 0;
3ac4fa99 873#endif
140455fa 874#ifdef CONFIG_ARCH_OMAP2PLUS
3ac4fa99 875 case METHOD_GPIO_24XX:
3f1686a9 876 case METHOD_GPIO_44XX:
11a78b79
DB
877 if (bank->non_wakeup_gpios & (1 << gpio)) {
878 printk(KERN_ERR "Unable to modify wakeup on "
879 "non-wakeup GPIO%d\n",
880 (bank - gpio_bank) * 32 + gpio);
881 return -EINVAL;
882 }
a6472533 883 spin_lock_irqsave(&bank->lock, flags);
b3bb4f68 884 if (enable)
3ac4fa99 885 bank->suspend_wakeup |= (1 << gpio);
b3bb4f68 886 else
3ac4fa99 887 bank->suspend_wakeup &= ~(1 << gpio);
a6472533 888 spin_unlock_irqrestore(&bank->lock, flags);
3ac4fa99
JY
889 return 0;
890#endif
92105bb7
TL
891 default:
892 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
893 bank->method);
894 return -EINVAL;
895 }
896}
897
4196dd6b
TL
898static void _reset_gpio(struct gpio_bank *bank, int gpio)
899{
900 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
901 _set_gpio_irqenable(bank, gpio, 0);
902 _clear_gpio_irqstatus(bank, gpio);
6cab4860 903 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
4196dd6b
TL
904}
905
92105bb7 906/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
e9191028 907static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
92105bb7 908{
e9191028 909 unsigned int gpio = d->irq - IH_GPIO_BASE;
92105bb7
TL
910 struct gpio_bank *bank;
911 int retval;
912
913 if (check_gpio(gpio) < 0)
914 return -ENODEV;
e9191028 915 bank = irq_data_get_irq_chip_data(d);
92105bb7 916 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
92105bb7
TL
917
918 return retval;
919}
920
3ff164e1 921static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 922{
3ff164e1 923 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 924 unsigned long flags;
52e31344 925
a6472533 926 spin_lock_irqsave(&bank->lock, flags);
92105bb7 927
4196dd6b
TL
928 /* Set trigger to none. You need to enable the desired trigger with
929 * request_irq() or set_irq_type().
930 */
3ff164e1 931 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
92105bb7 932
1a8bfa1e 933#ifdef CONFIG_ARCH_OMAP15XX
5e1c5ff4 934 if (bank->method == METHOD_GPIO_1510) {
92105bb7 935 void __iomem *reg;
5e1c5ff4 936
92105bb7 937 /* Claim the pin for MPU */
5e1c5ff4 938 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
3ff164e1 939 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
5e1c5ff4
TL
940 }
941#endif
058af1ea
C
942 if (!cpu_class_is_omap1()) {
943 if (!bank->mod_usage) {
9f096868 944 void __iomem *reg = bank->base;
058af1ea 945 u32 ctrl;
9f096868
C
946
947 if (cpu_is_omap24xx() || cpu_is_omap34xx())
948 reg += OMAP24XX_GPIO_CTRL;
949 else if (cpu_is_omap44xx())
950 reg += OMAP4_GPIO_CTRL;
951 ctrl = __raw_readl(reg);
058af1ea 952 /* Module is enabled, clocks are not gated */
9f096868
C
953 ctrl &= 0xFFFFFFFE;
954 __raw_writel(ctrl, reg);
058af1ea
C
955 }
956 bank->mod_usage |= 1 << offset;
957 }
a6472533 958 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
959
960 return 0;
961}
962
3ff164e1 963static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 964{
3ff164e1 965 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 966 unsigned long flags;
5e1c5ff4 967
a6472533 968 spin_lock_irqsave(&bank->lock, flags);
92105bb7
TL
969#ifdef CONFIG_ARCH_OMAP16XX
970 if (bank->method == METHOD_GPIO_1610) {
971 /* Disable wake-up during idle for dynamic tick */
972 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
3ff164e1 973 __raw_writel(1 << offset, reg);
92105bb7
TL
974 }
975#endif
9f096868
C
976#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
977 if (bank->method == METHOD_GPIO_24XX) {
92105bb7
TL
978 /* Disable wake-up during idle for dynamic tick */
979 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
3ff164e1 980 __raw_writel(1 << offset, reg);
92105bb7 981 }
9f096868
C
982#endif
983#ifdef CONFIG_ARCH_OMAP4
984 if (bank->method == METHOD_GPIO_44XX) {
985 /* Disable wake-up during idle for dynamic tick */
986 void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
987 __raw_writel(1 << offset, reg);
988 }
92105bb7 989#endif
058af1ea
C
990 if (!cpu_class_is_omap1()) {
991 bank->mod_usage &= ~(1 << offset);
992 if (!bank->mod_usage) {
9f096868 993 void __iomem *reg = bank->base;
058af1ea 994 u32 ctrl;
9f096868
C
995
996 if (cpu_is_omap24xx() || cpu_is_omap34xx())
997 reg += OMAP24XX_GPIO_CTRL;
998 else if (cpu_is_omap44xx())
999 reg += OMAP4_GPIO_CTRL;
1000 ctrl = __raw_readl(reg);
058af1ea
C
1001 /* Module is disabled, clocks are gated */
1002 ctrl |= 1;
9f096868 1003 __raw_writel(ctrl, reg);
058af1ea
C
1004 }
1005 }
3ff164e1 1006 _reset_gpio(bank, bank->chip.base + offset);
a6472533 1007 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
1008}
1009
1010/*
1011 * We need to unmask the GPIO bank interrupt as soon as possible to
1012 * avoid missing GPIO interrupts for other lines in the bank.
1013 * Then we need to mask-read-clear-unmask the triggered GPIO lines
1014 * in the bank to avoid missing nested interrupts for a GPIO line.
1015 * If we wait to unmask individual GPIO lines in the bank after the
1016 * line's interrupt handler has been run, we may miss some nested
1017 * interrupts.
1018 */
10dd5ce2 1019static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
5e1c5ff4 1020{
92105bb7 1021 void __iomem *isr_reg = NULL;
5e1c5ff4 1022 u32 isr;
4318f36b 1023 unsigned int gpio_irq, gpio_index;
5e1c5ff4 1024 struct gpio_bank *bank;
ea6dedd7
ID
1025 u32 retrigger = 0;
1026 int unmasked = 0;
ee144182 1027 struct irq_chip *chip = irq_desc_get_chip(desc);
5e1c5ff4 1028
ee144182 1029 chained_irq_enter(chip, desc);
5e1c5ff4 1030
6845664a 1031 bank = irq_get_handler_data(irq);
e5c56ed3 1032#ifdef CONFIG_ARCH_OMAP1
5e1c5ff4 1033 if (bank->method == METHOD_MPUIO)
5de62b86
TL
1034 isr_reg = bank->base +
1035 OMAP_MPUIO_GPIO_INT / bank->stride;
e5c56ed3 1036#endif
1a8bfa1e 1037#ifdef CONFIG_ARCH_OMAP15XX
5e1c5ff4
TL
1038 if (bank->method == METHOD_GPIO_1510)
1039 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1040#endif
1041#if defined(CONFIG_ARCH_OMAP16XX)
1042 if (bank->method == METHOD_GPIO_1610)
1043 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1044#endif
b718aa81 1045#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
7c006926
AB
1046 if (bank->method == METHOD_GPIO_7XX)
1047 isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
56739a69 1048#endif
a8eb7ca0 1049#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
92105bb7
TL
1050 if (bank->method == METHOD_GPIO_24XX)
1051 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
78a1a6d3
SR
1052#endif
1053#if defined(CONFIG_ARCH_OMAP4)
3f1686a9 1054 if (bank->method == METHOD_GPIO_44XX)
78a1a6d3 1055 isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
92105bb7 1056#endif
b1cc4c55
EK
1057
1058 if (WARN_ON(!isr_reg))
1059 goto exit;
1060
92105bb7 1061 while(1) {
6e60e79a 1062 u32 isr_saved, level_mask = 0;
ea6dedd7 1063 u32 enabled;
6e60e79a 1064
ea6dedd7
ID
1065 enabled = _get_gpio_irqbank_mask(bank);
1066 isr_saved = isr = __raw_readl(isr_reg) & enabled;
6e60e79a
TL
1067
1068 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1069 isr &= 0x0000ffff;
1070
5492fb1a 1071 if (cpu_class_is_omap2()) {
b144ff6f 1072 level_mask = bank->level_mask & enabled;
ea6dedd7 1073 }
6e60e79a
TL
1074
1075 /* clear edge sensitive interrupts before handler(s) are
1076 called so that we don't miss any interrupt occurred while
1077 executing them */
1078 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1079 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1080 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1081
1082 /* if there is only edge sensitive GPIO pin interrupts
1083 configured, we could unmask GPIO bank interrupt immediately */
ea6dedd7
ID
1084 if (!level_mask && !unmasked) {
1085 unmasked = 1;
ee144182 1086 chained_irq_exit(chip, desc);
ea6dedd7 1087 }
92105bb7 1088
ea6dedd7
ID
1089 isr |= retrigger;
1090 retrigger = 0;
92105bb7
TL
1091 if (!isr)
1092 break;
1093
1094 gpio_irq = bank->virtual_irq_start;
1095 for (; isr != 0; isr >>= 1, gpio_irq++) {
4318f36b
CM
1096 gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
1097
92105bb7
TL
1098 if (!(isr & 1))
1099 continue;
29454dde 1100
4318f36b
CM
1101#ifdef CONFIG_ARCH_OMAP1
1102 /*
1103 * Some chips can't respond to both rising and falling
1104 * at the same time. If this irq was requested with
1105 * both flags, we need to flip the ICR data for the IRQ
1106 * to respond to the IRQ for the opposite direction.
1107 * This will be indicated in the bank toggle_mask.
1108 */
1109 if (bank->toggle_mask & (1 << gpio_index))
1110 _toggle_gpio_edge_triggering(bank, gpio_index);
1111#endif
1112
d8aa0251 1113 generic_handle_irq(gpio_irq);
92105bb7 1114 }
1a8bfa1e 1115 }
ea6dedd7
ID
1116 /* if bank has any level sensitive GPIO pin interrupt
1117 configured, we must unmask the bank interrupt only after
1118 handler(s) are executed in order to avoid spurious bank
1119 interrupt */
b1cc4c55 1120exit:
ea6dedd7 1121 if (!unmasked)
ee144182 1122 chained_irq_exit(chip, desc);
5e1c5ff4
TL
1123}
1124
e9191028 1125static void gpio_irq_shutdown(struct irq_data *d)
4196dd6b 1126{
e9191028
LB
1127 unsigned int gpio = d->irq - IH_GPIO_BASE;
1128 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
4196dd6b
TL
1129
1130 _reset_gpio(bank, gpio);
1131}
1132
e9191028 1133static void gpio_ack_irq(struct irq_data *d)
5e1c5ff4 1134{
e9191028
LB
1135 unsigned int gpio = d->irq - IH_GPIO_BASE;
1136 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
5e1c5ff4
TL
1137
1138 _clear_gpio_irqstatus(bank, gpio);
1139}
1140
e9191028 1141static void gpio_mask_irq(struct irq_data *d)
5e1c5ff4 1142{
e9191028
LB
1143 unsigned int gpio = d->irq - IH_GPIO_BASE;
1144 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
5e1c5ff4
TL
1145
1146 _set_gpio_irqenable(bank, gpio, 0);
55b6019a 1147 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
5e1c5ff4
TL
1148}
1149
e9191028 1150static void gpio_unmask_irq(struct irq_data *d)
5e1c5ff4 1151{
e9191028
LB
1152 unsigned int gpio = d->irq - IH_GPIO_BASE;
1153 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
b144ff6f 1154 unsigned int irq_mask = 1 << get_gpio_index(gpio);
8c04a176 1155 u32 trigger = irqd_get_trigger_type(d);
55b6019a
KH
1156
1157 if (trigger)
1158 _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
b144ff6f
KH
1159
1160 /* For level-triggered GPIOs, the clearing must be done after
1161 * the HW source is cleared, thus after the handler has run */
1162 if (bank->level_mask & irq_mask) {
1163 _set_gpio_irqenable(bank, gpio, 0);
1164 _clear_gpio_irqstatus(bank, gpio);
1165 }
5e1c5ff4 1166
4de8c75b 1167 _set_gpio_irqenable(bank, gpio, 1);
5e1c5ff4
TL
1168}
1169
e5c56ed3
DB
1170static struct irq_chip gpio_irq_chip = {
1171 .name = "GPIO",
e9191028
LB
1172 .irq_shutdown = gpio_irq_shutdown,
1173 .irq_ack = gpio_ack_irq,
1174 .irq_mask = gpio_mask_irq,
1175 .irq_unmask = gpio_unmask_irq,
1176 .irq_set_type = gpio_irq_type,
1177 .irq_set_wake = gpio_wake_enable,
e5c56ed3
DB
1178};
1179
1180/*---------------------------------------------------------------------*/
1181
1182#ifdef CONFIG_ARCH_OMAP1
1183
1184/* MPUIO uses the always-on 32k clock */
1185
e9191028 1186static void mpuio_ack_irq(struct irq_data *d)
5e1c5ff4
TL
1187{
1188 /* The ISR is reset automatically, so do nothing here. */
1189}
1190
e9191028 1191static void mpuio_mask_irq(struct irq_data *d)
5e1c5ff4 1192{
e9191028
LB
1193 unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
1194 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
5e1c5ff4
TL
1195
1196 _set_gpio_irqenable(bank, gpio, 0);
1197}
1198
e9191028 1199static void mpuio_unmask_irq(struct irq_data *d)
5e1c5ff4 1200{
e9191028
LB
1201 unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
1202 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
5e1c5ff4
TL
1203
1204 _set_gpio_irqenable(bank, gpio, 1);
1205}
1206
e5c56ed3
DB
1207static struct irq_chip mpuio_irq_chip = {
1208 .name = "MPUIO",
e9191028
LB
1209 .irq_ack = mpuio_ack_irq,
1210 .irq_mask = mpuio_mask_irq,
1211 .irq_unmask = mpuio_unmask_irq,
1212 .irq_set_type = gpio_irq_type,
11a78b79
DB
1213#ifdef CONFIG_ARCH_OMAP16XX
1214 /* REVISIT: assuming only 16xx supports MPUIO wake events */
e9191028 1215 .irq_set_wake = gpio_wake_enable,
11a78b79 1216#endif
5e1c5ff4
TL
1217};
1218
e5c56ed3
DB
1219
1220#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1221
11a78b79
DB
1222
1223#ifdef CONFIG_ARCH_OMAP16XX
1224
1225#include <linux/platform_device.h>
1226
79ee031f 1227static int omap_mpuio_suspend_noirq(struct device *dev)
11a78b79 1228{
79ee031f 1229 struct platform_device *pdev = to_platform_device(dev);
11a78b79 1230 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
1231 void __iomem *mask_reg = bank->base +
1232 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 1233 unsigned long flags;
11a78b79 1234
a6472533 1235 spin_lock_irqsave(&bank->lock, flags);
11a78b79
DB
1236 bank->saved_wakeup = __raw_readl(mask_reg);
1237 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
a6472533 1238 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
1239
1240 return 0;
1241}
1242
79ee031f 1243static int omap_mpuio_resume_noirq(struct device *dev)
11a78b79 1244{
79ee031f 1245 struct platform_device *pdev = to_platform_device(dev);
11a78b79 1246 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
1247 void __iomem *mask_reg = bank->base +
1248 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 1249 unsigned long flags;
11a78b79 1250
a6472533 1251 spin_lock_irqsave(&bank->lock, flags);
11a78b79 1252 __raw_writel(bank->saved_wakeup, mask_reg);
a6472533 1253 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
1254
1255 return 0;
1256}
1257
47145210 1258static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
79ee031f
MD
1259 .suspend_noirq = omap_mpuio_suspend_noirq,
1260 .resume_noirq = omap_mpuio_resume_noirq,
1261};
1262
3c437ffd 1263/* use platform_driver for this. */
11a78b79 1264static struct platform_driver omap_mpuio_driver = {
11a78b79
DB
1265 .driver = {
1266 .name = "mpuio",
79ee031f 1267 .pm = &omap_mpuio_dev_pm_ops,
11a78b79
DB
1268 },
1269};
1270
1271static struct platform_device omap_mpuio_device = {
1272 .name = "mpuio",
1273 .id = -1,
1274 .dev = {
1275 .driver = &omap_mpuio_driver.driver,
1276 }
1277 /* could list the /proc/iomem resources */
1278};
1279
1280static inline void mpuio_init(void)
1281{
77640aab
VC
1282 struct gpio_bank *bank = get_gpio_bank(OMAP_MPUIO(0));
1283 platform_set_drvdata(&omap_mpuio_device, bank);
fcf126d8 1284
11a78b79
DB
1285 if (platform_driver_register(&omap_mpuio_driver) == 0)
1286 (void) platform_device_register(&omap_mpuio_device);
1287}
1288
1289#else
1290static inline void mpuio_init(void) {}
1291#endif /* 16xx */
1292
e5c56ed3
DB
1293#else
1294
1295extern struct irq_chip mpuio_irq_chip;
1296
1297#define bank_is_mpuio(bank) 0
11a78b79 1298static inline void mpuio_init(void) {}
e5c56ed3
DB
1299
1300#endif
1301
1302/*---------------------------------------------------------------------*/
5e1c5ff4 1303
52e31344
DB
1304/* REVISIT these are stupid implementations! replace by ones that
1305 * don't switch on METHOD_* and which mostly avoid spinlocks
1306 */
1307
1308static int gpio_input(struct gpio_chip *chip, unsigned offset)
1309{
1310 struct gpio_bank *bank;
1311 unsigned long flags;
1312
1313 bank = container_of(chip, struct gpio_bank, chip);
1314 spin_lock_irqsave(&bank->lock, flags);
1315 _set_gpio_direction(bank, offset, 1);
1316 spin_unlock_irqrestore(&bank->lock, flags);
1317 return 0;
1318}
1319
b37c45b8
RQ
1320static int gpio_is_input(struct gpio_bank *bank, int mask)
1321{
1322 void __iomem *reg = bank->base;
1323
1324 switch (bank->method) {
1325 case METHOD_MPUIO:
5de62b86 1326 reg += OMAP_MPUIO_IO_CNTL / bank->stride;
b37c45b8
RQ
1327 break;
1328 case METHOD_GPIO_1510:
1329 reg += OMAP1510_GPIO_DIR_CONTROL;
1330 break;
1331 case METHOD_GPIO_1610:
1332 reg += OMAP1610_GPIO_DIRECTION;
1333 break;
7c006926
AB
1334 case METHOD_GPIO_7XX:
1335 reg += OMAP7XX_GPIO_DIR_CONTROL;
b37c45b8
RQ
1336 break;
1337 case METHOD_GPIO_24XX:
1338 reg += OMAP24XX_GPIO_OE;
1339 break;
9f096868
C
1340 case METHOD_GPIO_44XX:
1341 reg += OMAP4_GPIO_OE;
1342 break;
1343 default:
1344 WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
1345 return -EINVAL;
b37c45b8
RQ
1346 }
1347 return __raw_readl(reg) & mask;
1348}
1349
52e31344
DB
1350static int gpio_get(struct gpio_chip *chip, unsigned offset)
1351{
b37c45b8
RQ
1352 struct gpio_bank *bank;
1353 void __iomem *reg;
1354 int gpio;
1355 u32 mask;
1356
1357 gpio = chip->base + offset;
1358 bank = get_gpio_bank(gpio);
1359 reg = bank->base;
1360 mask = 1 << get_gpio_index(gpio);
1361
1362 if (gpio_is_input(bank, mask))
1363 return _get_gpio_datain(bank, gpio);
1364 else
1365 return _get_gpio_dataout(bank, gpio);
52e31344
DB
1366}
1367
1368static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1369{
1370 struct gpio_bank *bank;
1371 unsigned long flags;
1372
1373 bank = container_of(chip, struct gpio_bank, chip);
1374 spin_lock_irqsave(&bank->lock, flags);
1375 _set_gpio_dataout(bank, offset, value);
1376 _set_gpio_direction(bank, offset, 0);
1377 spin_unlock_irqrestore(&bank->lock, flags);
1378 return 0;
1379}
1380
168ef3d9
FB
1381static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
1382 unsigned debounce)
1383{
1384 struct gpio_bank *bank;
1385 unsigned long flags;
1386
1387 bank = container_of(chip, struct gpio_bank, chip);
77640aab
VC
1388
1389 if (!bank->dbck) {
1390 bank->dbck = clk_get(bank->dev, "dbclk");
1391 if (IS_ERR(bank->dbck))
1392 dev_err(bank->dev, "Could not get gpio dbck\n");
1393 }
1394
168ef3d9
FB
1395 spin_lock_irqsave(&bank->lock, flags);
1396 _set_gpio_debounce(bank, offset, debounce);
1397 spin_unlock_irqrestore(&bank->lock, flags);
1398
1399 return 0;
1400}
1401
52e31344
DB
1402static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1403{
1404 struct gpio_bank *bank;
1405 unsigned long flags;
1406
1407 bank = container_of(chip, struct gpio_bank, chip);
1408 spin_lock_irqsave(&bank->lock, flags);
1409 _set_gpio_dataout(bank, offset, value);
1410 spin_unlock_irqrestore(&bank->lock, flags);
1411}
1412
a007b709
DB
1413static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
1414{
1415 struct gpio_bank *bank;
1416
1417 bank = container_of(chip, struct gpio_bank, chip);
1418 return bank->virtual_irq_start + offset;
1419}
1420
52e31344
DB
1421/*---------------------------------------------------------------------*/
1422
9a748053 1423static void __init omap_gpio_show_rev(struct gpio_bank *bank)
9f7065da
TL
1424{
1425 u32 rev;
1426
9a748053
TL
1427 if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
1428 rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
9f7065da 1429 else if (cpu_is_omap24xx() || cpu_is_omap34xx())
9a748053 1430 rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
9f7065da 1431 else if (cpu_is_omap44xx())
9a748053 1432 rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
9f7065da
TL
1433 else
1434 return;
1435
1436 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1437 (rev >> 4) & 0x0f, rev & 0x0f);
1438}
1439
8ba55c5c
DB
1440/* This lock class tells lockdep that GPIO irqs are in a different
1441 * category than their parents, so it won't report false recursion.
1442 */
1443static struct lock_class_key gpio_lock_class;
1444
77640aab
VC
1445static inline int init_gpio_info(struct platform_device *pdev)
1446{
1447 /* TODO: Analyze removing gpio_bank_count usage from driver code */
1448 gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
1449 GFP_KERNEL);
1450 if (!gpio_bank) {
1451 dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
1452 return -ENOMEM;
1453 }
1454 return 0;
1455}
1456
1457/* TODO: Cleanup cpu_is_* checks */
2fae7fbe
VC
1458static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
1459{
1460 if (cpu_class_is_omap2()) {
1461 if (cpu_is_omap44xx()) {
1462 __raw_writel(0xffffffff, bank->base +
1463 OMAP4_GPIO_IRQSTATUSCLR0);
1464 __raw_writel(0x00000000, bank->base +
1465 OMAP4_GPIO_DEBOUNCENABLE);
1466 /* Initialize interface clk ungated, module enabled */
1467 __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
1468 } else if (cpu_is_omap34xx()) {
1469 __raw_writel(0x00000000, bank->base +
1470 OMAP24XX_GPIO_IRQENABLE1);
1471 __raw_writel(0xffffffff, bank->base +
1472 OMAP24XX_GPIO_IRQSTATUS1);
1473 __raw_writel(0x00000000, bank->base +
1474 OMAP24XX_GPIO_DEBOUNCE_EN);
1475
1476 /* Initialize interface clk ungated, module enabled */
1477 __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1478 } else if (cpu_is_omap24xx()) {
1479 static const u32 non_wakeup_gpios[] = {
1480 0xe203ffc0, 0x08700040
1481 };
1482 if (id < ARRAY_SIZE(non_wakeup_gpios))
1483 bank->non_wakeup_gpios = non_wakeup_gpios[id];
1484 }
1485 } else if (cpu_class_is_omap1()) {
1486 if (bank_is_mpuio(bank))
5de62b86
TL
1487 __raw_writew(0xffff, bank->base +
1488 OMAP_MPUIO_GPIO_MASKIT / bank->stride);
2fae7fbe
VC
1489 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1490 __raw_writew(0xffff, bank->base
1491 + OMAP1510_GPIO_INT_MASK);
1492 __raw_writew(0x0000, bank->base
1493 + OMAP1510_GPIO_INT_STATUS);
1494 }
1495 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1496 __raw_writew(0x0000, bank->base
1497 + OMAP1610_GPIO_IRQENABLE1);
1498 __raw_writew(0xffff, bank->base
1499 + OMAP1610_GPIO_IRQSTATUS1);
1500 __raw_writew(0x0014, bank->base
1501 + OMAP1610_GPIO_SYSCONFIG);
1502
1503 /*
1504 * Enable system clock for GPIO module.
1505 * The CAM_CLK_CTRL *is* really the right place.
1506 */
1507 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
1508 ULPD_CAM_CLK_CTRL);
1509 }
1510 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
1511 __raw_writel(0xffffffff, bank->base
1512 + OMAP7XX_GPIO_INT_MASK);
1513 __raw_writel(0x00000000, bank->base
1514 + OMAP7XX_GPIO_INT_STATUS);
1515 }
1516 }
1517}
1518
d52b31de 1519static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
2fae7fbe 1520{
77640aab 1521 int j;
2fae7fbe
VC
1522 static int gpio;
1523
2fae7fbe
VC
1524 bank->mod_usage = 0;
1525 /*
1526 * REVISIT eventually switch from OMAP-specific gpio structs
1527 * over to the generic ones
1528 */
1529 bank->chip.request = omap_gpio_request;
1530 bank->chip.free = omap_gpio_free;
1531 bank->chip.direction_input = gpio_input;
1532 bank->chip.get = gpio_get;
1533 bank->chip.direction_output = gpio_output;
1534 bank->chip.set_debounce = gpio_debounce;
1535 bank->chip.set = gpio_set;
1536 bank->chip.to_irq = gpio_2irq;
1537 if (bank_is_mpuio(bank)) {
1538 bank->chip.label = "mpuio";
1539#ifdef CONFIG_ARCH_OMAP16XX
1540 bank->chip.dev = &omap_mpuio_device.dev;
1541#endif
1542 bank->chip.base = OMAP_MPUIO(0);
1543 } else {
1544 bank->chip.label = "gpio";
1545 bank->chip.base = gpio;
1546 gpio += bank_width;
1547 }
1548 bank->chip.ngpio = bank_width;
1549
1550 gpiochip_add(&bank->chip);
1551
1552 for (j = bank->virtual_irq_start;
1553 j < bank->virtual_irq_start + bank_width; j++) {
1475b85d 1554 irq_set_lockdep_class(j, &gpio_lock_class);
6845664a 1555 irq_set_chip_data(j, bank);
2fae7fbe 1556 if (bank_is_mpuio(bank))
6845664a 1557 irq_set_chip(j, &mpuio_irq_chip);
2fae7fbe 1558 else
6845664a
TG
1559 irq_set_chip(j, &gpio_irq_chip);
1560 irq_set_handler(j, handle_simple_irq);
2fae7fbe
VC
1561 set_irq_flags(j, IRQF_VALID);
1562 }
6845664a
TG
1563 irq_set_chained_handler(bank->irq, gpio_irq_handler);
1564 irq_set_handler_data(bank->irq, bank);
2fae7fbe
VC
1565}
1566
77640aab 1567static int __devinit omap_gpio_probe(struct platform_device *pdev)
5e1c5ff4 1568{
77640aab
VC
1569 static int gpio_init_done;
1570 struct omap_gpio_platform_data *pdata;
1571 struct resource *res;
1572 int id;
5e1c5ff4
TL
1573 struct gpio_bank *bank;
1574
77640aab
VC
1575 if (!pdev->dev.platform_data)
1576 return -EINVAL;
5e1c5ff4 1577
77640aab 1578 pdata = pdev->dev.platform_data;
56a25641 1579
77640aab
VC
1580 if (!gpio_init_done) {
1581 int ret;
5492fb1a 1582
77640aab
VC
1583 ret = init_gpio_info(pdev);
1584 if (ret)
1585 return ret;
5492fb1a 1586 }
5492fb1a 1587
77640aab
VC
1588 id = pdev->id;
1589 bank = &gpio_bank[id];
92105bb7 1590
77640aab
VC
1591 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1592 if (unlikely(!res)) {
1593 dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
1594 return -ENODEV;
44169075 1595 }
5e1c5ff4 1596
77640aab
VC
1597 bank->irq = res->start;
1598 bank->virtual_irq_start = pdata->virtual_irq_start;
1599 bank->method = pdata->bank_type;
1600 bank->dev = &pdev->dev;
1601 bank->dbck_flag = pdata->dbck_flag;
5de62b86 1602 bank->stride = pdata->bank_stride;
77640aab 1603 bank_width = pdata->bank_width;
9f7065da 1604
77640aab 1605 spin_lock_init(&bank->lock);
9f7065da 1606
77640aab
VC
1607 /* Static mapping, never released */
1608 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1609 if (unlikely(!res)) {
1610 dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
1611 return -ENODEV;
1612 }
89db9482 1613
77640aab
VC
1614 bank->base = ioremap(res->start, resource_size(res));
1615 if (!bank->base) {
1616 dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
1617 return -ENOMEM;
5e1c5ff4
TL
1618 }
1619
77640aab
VC
1620 pm_runtime_enable(bank->dev);
1621 pm_runtime_get_sync(bank->dev);
1622
1623 omap_gpio_mod_init(bank, id);
1624 omap_gpio_chip_init(bank);
9a748053 1625 omap_gpio_show_rev(bank);
9f7065da 1626
77640aab
VC
1627 if (!gpio_init_done)
1628 gpio_init_done = 1;
1629
5e1c5ff4
TL
1630 return 0;
1631}
1632
140455fa 1633#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
3c437ffd 1634static int omap_gpio_suspend(void)
92105bb7
TL
1635{
1636 int i;
1637
5492fb1a 1638 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
92105bb7
TL
1639 return 0;
1640
1641 for (i = 0; i < gpio_bank_count; i++) {
1642 struct gpio_bank *bank = &gpio_bank[i];
1643 void __iomem *wake_status;
1644 void __iomem *wake_clear;
1645 void __iomem *wake_set;
a6472533 1646 unsigned long flags;
92105bb7
TL
1647
1648 switch (bank->method) {
e5c56ed3 1649#ifdef CONFIG_ARCH_OMAP16XX
92105bb7
TL
1650 case METHOD_GPIO_1610:
1651 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1652 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1653 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1654 break;
e5c56ed3 1655#endif
a8eb7ca0 1656#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
92105bb7 1657 case METHOD_GPIO_24XX:
723fdb78 1658 wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
92105bb7
TL
1659 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1660 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1661 break;
78a1a6d3
SR
1662#endif
1663#ifdef CONFIG_ARCH_OMAP4
3f1686a9 1664 case METHOD_GPIO_44XX:
78a1a6d3
SR
1665 wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
1666 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1667 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1668 break;
e5c56ed3 1669#endif
92105bb7
TL
1670 default:
1671 continue;
1672 }
1673
a6472533 1674 spin_lock_irqsave(&bank->lock, flags);
92105bb7
TL
1675 bank->saved_wakeup = __raw_readl(wake_status);
1676 __raw_writel(0xffffffff, wake_clear);
1677 __raw_writel(bank->suspend_wakeup, wake_set);
a6472533 1678 spin_unlock_irqrestore(&bank->lock, flags);
92105bb7
TL
1679 }
1680
1681 return 0;
1682}
1683
3c437ffd 1684static void omap_gpio_resume(void)
92105bb7
TL
1685{
1686 int i;
1687
723fdb78 1688 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
3c437ffd 1689 return;
92105bb7
TL
1690
1691 for (i = 0; i < gpio_bank_count; i++) {
1692 struct gpio_bank *bank = &gpio_bank[i];
1693 void __iomem *wake_clear;
1694 void __iomem *wake_set;
a6472533 1695 unsigned long flags;
92105bb7
TL
1696
1697 switch (bank->method) {
e5c56ed3 1698#ifdef CONFIG_ARCH_OMAP16XX
92105bb7
TL
1699 case METHOD_GPIO_1610:
1700 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1701 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1702 break;
e5c56ed3 1703#endif
a8eb7ca0 1704#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
92105bb7 1705 case METHOD_GPIO_24XX:
0d9356cb
TL
1706 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1707 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
92105bb7 1708 break;
78a1a6d3
SR
1709#endif
1710#ifdef CONFIG_ARCH_OMAP4
3f1686a9 1711 case METHOD_GPIO_44XX:
78a1a6d3
SR
1712 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1713 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1714 break;
e5c56ed3 1715#endif
92105bb7
TL
1716 default:
1717 continue;
1718 }
1719
a6472533 1720 spin_lock_irqsave(&bank->lock, flags);
92105bb7
TL
1721 __raw_writel(0xffffffff, wake_clear);
1722 __raw_writel(bank->saved_wakeup, wake_set);
a6472533 1723 spin_unlock_irqrestore(&bank->lock, flags);
92105bb7 1724 }
92105bb7
TL
1725}
1726
3c437ffd 1727static struct syscore_ops omap_gpio_syscore_ops = {
92105bb7
TL
1728 .suspend = omap_gpio_suspend,
1729 .resume = omap_gpio_resume,
1730};
1731
3ac4fa99
JY
1732#endif
1733
140455fa 1734#ifdef CONFIG_ARCH_OMAP2PLUS
3ac4fa99
JY
1735
1736static int workaround_enabled;
1737
72e06d08 1738void omap2_gpio_prepare_for_idle(int off_mode)
3ac4fa99
JY
1739{
1740 int i, c = 0;
a118b5f3 1741 int min = 0;
3ac4fa99 1742
a118b5f3
TK
1743 if (cpu_is_omap34xx())
1744 min = 1;
43ffcd9a 1745
a118b5f3 1746 for (i = min; i < gpio_bank_count; i++) {
3ac4fa99 1747 struct gpio_bank *bank = &gpio_bank[i];
ca828760 1748 u32 l1 = 0, l2 = 0;
0aed0435 1749 int j;
3ac4fa99 1750
0aed0435 1751 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
8865b9b6
KH
1752 clk_disable(bank->dbck);
1753
72e06d08 1754 if (!off_mode)
43ffcd9a
KH
1755 continue;
1756
1757 /* If going to OFF, remove triggering for all
1758 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1759 * generated. See OMAP2420 Errata item 1.101. */
3ac4fa99
JY
1760 if (!(bank->enabled_non_wakeup_gpios))
1761 continue;
3f1686a9
TL
1762
1763 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1764 bank->saved_datain = __raw_readl(bank->base +
1765 OMAP24XX_GPIO_DATAIN);
1766 l1 = __raw_readl(bank->base +
1767 OMAP24XX_GPIO_FALLINGDETECT);
1768 l2 = __raw_readl(bank->base +
1769 OMAP24XX_GPIO_RISINGDETECT);
1770 }
1771
1772 if (cpu_is_omap44xx()) {
1773 bank->saved_datain = __raw_readl(bank->base +
1774 OMAP4_GPIO_DATAIN);
1775 l1 = __raw_readl(bank->base +
1776 OMAP4_GPIO_FALLINGDETECT);
1777 l2 = __raw_readl(bank->base +
1778 OMAP4_GPIO_RISINGDETECT);
1779 }
1780
3ac4fa99
JY
1781 bank->saved_fallingdetect = l1;
1782 bank->saved_risingdetect = l2;
1783 l1 &= ~bank->enabled_non_wakeup_gpios;
1784 l2 &= ~bank->enabled_non_wakeup_gpios;
3f1686a9
TL
1785
1786 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1787 __raw_writel(l1, bank->base +
1788 OMAP24XX_GPIO_FALLINGDETECT);
1789 __raw_writel(l2, bank->base +
1790 OMAP24XX_GPIO_RISINGDETECT);
1791 }
1792
1793 if (cpu_is_omap44xx()) {
1794 __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
1795 __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
1796 }
1797
3ac4fa99
JY
1798 c++;
1799 }
1800 if (!c) {
1801 workaround_enabled = 0;
1802 return;
1803 }
1804 workaround_enabled = 1;
1805}
1806
43ffcd9a 1807void omap2_gpio_resume_after_idle(void)
3ac4fa99
JY
1808{
1809 int i;
a118b5f3 1810 int min = 0;
3ac4fa99 1811
a118b5f3
TK
1812 if (cpu_is_omap34xx())
1813 min = 1;
1814 for (i = min; i < gpio_bank_count; i++) {
3ac4fa99 1815 struct gpio_bank *bank = &gpio_bank[i];
ca828760 1816 u32 l = 0, gen, gen0, gen1;
0aed0435 1817 int j;
3ac4fa99 1818
0aed0435 1819 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
8865b9b6
KH
1820 clk_enable(bank->dbck);
1821
43ffcd9a
KH
1822 if (!workaround_enabled)
1823 continue;
1824
3ac4fa99
JY
1825 if (!(bank->enabled_non_wakeup_gpios))
1826 continue;
3f1686a9
TL
1827
1828 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1829 __raw_writel(bank->saved_fallingdetect,
3ac4fa99 1830 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
3f1686a9 1831 __raw_writel(bank->saved_risingdetect,
3ac4fa99 1832 bank->base + OMAP24XX_GPIO_RISINGDETECT);
3f1686a9
TL
1833 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1834 }
1835
1836 if (cpu_is_omap44xx()) {
1837 __raw_writel(bank->saved_fallingdetect,
78a1a6d3 1838 bank->base + OMAP4_GPIO_FALLINGDETECT);
3f1686a9 1839 __raw_writel(bank->saved_risingdetect,
78a1a6d3 1840 bank->base + OMAP4_GPIO_RISINGDETECT);
3f1686a9
TL
1841 l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
1842 }
1843
3ac4fa99
JY
1844 /* Check if any of the non-wakeup interrupt GPIOs have changed
1845 * state. If so, generate an IRQ by software. This is
1846 * horribly racy, but it's the best we can do to work around
1847 * this silicon bug. */
3ac4fa99 1848 l ^= bank->saved_datain;
a118b5f3 1849 l &= bank->enabled_non_wakeup_gpios;
82dbb9d3
EN
1850
1851 /*
1852 * No need to generate IRQs for the rising edge for gpio IRQs
1853 * configured with falling edge only; and vice versa.
1854 */
1855 gen0 = l & bank->saved_fallingdetect;
1856 gen0 &= bank->saved_datain;
1857
1858 gen1 = l & bank->saved_risingdetect;
1859 gen1 &= ~(bank->saved_datain);
1860
1861 /* FIXME: Consider GPIO IRQs with level detections properly! */
1862 gen = l & (~(bank->saved_fallingdetect) &
1863 ~(bank->saved_risingdetect));
1864 /* Consider all GPIO IRQs needed to be updated */
1865 gen |= gen0 | gen1;
1866
1867 if (gen) {
3ac4fa99 1868 u32 old0, old1;
3f1686a9 1869
f00d6497 1870 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
3f1686a9
TL
1871 old0 = __raw_readl(bank->base +
1872 OMAP24XX_GPIO_LEVELDETECT0);
1873 old1 = __raw_readl(bank->base +
1874 OMAP24XX_GPIO_LEVELDETECT1);
f00d6497 1875 __raw_writel(old0 | gen, bank->base +
82dbb9d3 1876 OMAP24XX_GPIO_LEVELDETECT0);
f00d6497 1877 __raw_writel(old1 | gen, bank->base +
82dbb9d3 1878 OMAP24XX_GPIO_LEVELDETECT1);
f00d6497 1879 __raw_writel(old0, bank->base +
3f1686a9 1880 OMAP24XX_GPIO_LEVELDETECT0);
f00d6497 1881 __raw_writel(old1, bank->base +
3f1686a9
TL
1882 OMAP24XX_GPIO_LEVELDETECT1);
1883 }
1884
1885 if (cpu_is_omap44xx()) {
1886 old0 = __raw_readl(bank->base +
78a1a6d3 1887 OMAP4_GPIO_LEVELDETECT0);
3f1686a9 1888 old1 = __raw_readl(bank->base +
78a1a6d3 1889 OMAP4_GPIO_LEVELDETECT1);
3f1686a9 1890 __raw_writel(old0 | l, bank->base +
78a1a6d3 1891 OMAP4_GPIO_LEVELDETECT0);
3f1686a9 1892 __raw_writel(old1 | l, bank->base +
78a1a6d3 1893 OMAP4_GPIO_LEVELDETECT1);
3f1686a9 1894 __raw_writel(old0, bank->base +
78a1a6d3 1895 OMAP4_GPIO_LEVELDETECT0);
3f1686a9 1896 __raw_writel(old1, bank->base +
78a1a6d3 1897 OMAP4_GPIO_LEVELDETECT1);
3f1686a9 1898 }
3ac4fa99
JY
1899 }
1900 }
1901
1902}
1903
92105bb7
TL
1904#endif
1905
a8eb7ca0 1906#ifdef CONFIG_ARCH_OMAP3
40c670f0
RN
1907/* save the registers of bank 2-6 */
1908void omap_gpio_save_context(void)
1909{
1910 int i;
1911
1912 /* saving banks from 2-6 only since GPIO1 is in WKUP */
1913 for (i = 1; i < gpio_bank_count; i++) {
1914 struct gpio_bank *bank = &gpio_bank[i];
40c670f0
RN
1915 gpio_context[i].irqenable1 =
1916 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
1917 gpio_context[i].irqenable2 =
1918 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
1919 gpio_context[i].wake_en =
1920 __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
1921 gpio_context[i].ctrl =
1922 __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
1923 gpio_context[i].oe =
1924 __raw_readl(bank->base + OMAP24XX_GPIO_OE);
1925 gpio_context[i].leveldetect0 =
1926 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1927 gpio_context[i].leveldetect1 =
1928 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1929 gpio_context[i].risingdetect =
1930 __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1931 gpio_context[i].fallingdetect =
1932 __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1933 gpio_context[i].dataout =
1934 __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
40c670f0
RN
1935 }
1936}
1937
1938/* restore the required registers of bank 2-6 */
1939void omap_gpio_restore_context(void)
1940{
1941 int i;
1942
1943 for (i = 1; i < gpio_bank_count; i++) {
1944 struct gpio_bank *bank = &gpio_bank[i];
40c670f0
RN
1945 __raw_writel(gpio_context[i].irqenable1,
1946 bank->base + OMAP24XX_GPIO_IRQENABLE1);
1947 __raw_writel(gpio_context[i].irqenable2,
1948 bank->base + OMAP24XX_GPIO_IRQENABLE2);
1949 __raw_writel(gpio_context[i].wake_en,
1950 bank->base + OMAP24XX_GPIO_WAKE_EN);
1951 __raw_writel(gpio_context[i].ctrl,
1952 bank->base + OMAP24XX_GPIO_CTRL);
1953 __raw_writel(gpio_context[i].oe,
1954 bank->base + OMAP24XX_GPIO_OE);
1955 __raw_writel(gpio_context[i].leveldetect0,
1956 bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1957 __raw_writel(gpio_context[i].leveldetect1,
1958 bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1959 __raw_writel(gpio_context[i].risingdetect,
1960 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1961 __raw_writel(gpio_context[i].fallingdetect,
1962 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1963 __raw_writel(gpio_context[i].dataout,
1964 bank->base + OMAP24XX_GPIO_DATAOUT);
40c670f0
RN
1965 }
1966}
1967#endif
1968
77640aab
VC
1969static struct platform_driver omap_gpio_driver = {
1970 .probe = omap_gpio_probe,
1971 .driver = {
1972 .name = "omap_gpio",
1973 },
1974};
1975
5e1c5ff4 1976/*
77640aab
VC
1977 * gpio driver register needs to be done before
1978 * machine_init functions access gpio APIs.
1979 * Hence omap_gpio_drv_reg() is a postcore_initcall.
5e1c5ff4 1980 */
77640aab 1981static int __init omap_gpio_drv_reg(void)
5e1c5ff4 1982{
77640aab 1983 return platform_driver_register(&omap_gpio_driver);
5e1c5ff4 1984}
77640aab 1985postcore_initcall(omap_gpio_drv_reg);
5e1c5ff4 1986
92105bb7
TL
1987static int __init omap_gpio_sysinit(void)
1988{
11a78b79
DB
1989 mpuio_init();
1990
140455fa 1991#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
3c437ffd
RW
1992 if (cpu_is_omap16xx() || cpu_class_is_omap2())
1993 register_syscore_ops(&omap_gpio_syscore_ops);
92105bb7
TL
1994#endif
1995
3c437ffd 1996 return 0;
92105bb7
TL
1997}
1998
92105bb7 1999arch_initcall(omap_gpio_sysinit);
This page took 0.56884 seconds and 5 git commands to generate.