gpio: omap: fix omap2_set_gpio_debounce
[deliverable/linux.git] / drivers / gpio / gpio-omap.c
CommitLineData
5e1c5ff4 1/*
5e1c5ff4
TL
2 * Support functions for OMAP GPIO
3 *
92105bb7 4 * Copyright (C) 2003-2005 Nokia Corporation
96de0e25 5 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
5e1c5ff4 6 *
44169075
SS
7 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
5e1c5ff4
TL
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
5e1c5ff4
TL
15#include <linux/init.h>
16#include <linux/module.h>
5e1c5ff4 17#include <linux/interrupt.h>
3c437ffd 18#include <linux/syscore_ops.h>
92105bb7 19#include <linux/err.h>
f8ce2547 20#include <linux/clk.h>
fced80c7 21#include <linux/io.h>
96751fcb 22#include <linux/device.h>
77640aab 23#include <linux/pm_runtime.h>
55b93c32 24#include <linux/pm.h>
384ebe1c
BC
25#include <linux/of.h>
26#include <linux/of_device.h>
4b25408f 27#include <linux/gpio.h>
9370084e 28#include <linux/bitops.h>
4b25408f 29#include <linux/platform_data/gpio-omap.h>
5e1c5ff4 30
2dc983c5 31#define OFF_MODE 1
e85ec6c3 32#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
2dc983c5 33
03e128ca
C
34static LIST_HEAD(omap_gpio_list);
35
6d62e216
C
36struct gpio_regs {
37 u32 irqenable1;
38 u32 irqenable2;
39 u32 wake_en;
40 u32 ctrl;
41 u32 oe;
42 u32 leveldetect0;
43 u32 leveldetect1;
44 u32 risingdetect;
45 u32 fallingdetect;
46 u32 dataout;
ae547354
NM
47 u32 debounce;
48 u32 debounce_en;
6d62e216
C
49};
50
5e1c5ff4 51struct gpio_bank {
03e128ca 52 struct list_head node;
92105bb7 53 void __iomem *base;
5e1c5ff4 54 u16 irq;
3ac4fa99
JY
55 u32 non_wakeup_gpios;
56 u32 enabled_non_wakeup_gpios;
6d62e216 57 struct gpio_regs context;
3ac4fa99 58 u32 saved_datain;
b144ff6f 59 u32 level_mask;
4318f36b 60 u32 toggle_mask;
4dbada2b 61 raw_spinlock_t lock;
52e31344 62 struct gpio_chip chip;
89db9482 63 struct clk *dbck;
058af1ea 64 u32 mod_usage;
fa365e4d 65 u32 irq_usage;
8865b9b6 66 u32 dbck_enable_mask;
72f83af9 67 bool dbck_enabled;
77640aab 68 struct device *dev;
d0d665a8 69 bool is_mpuio;
77640aab 70 bool dbck_flag;
0cde8d03 71 bool loses_context;
352a2d5b 72 bool context_valid;
5de62b86 73 int stride;
d5f46247 74 u32 width;
60a3437d 75 int context_loss_count;
2dc983c5
TKD
76 int power_mode;
77 bool workaround_enabled;
fa87931a 78
04ebcbd8 79 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
60a3437d 80 int (*get_context_loss_count)(struct device *dev);
fa87931a
KH
81
82 struct omap_gpio_reg_offs *regs;
5e1c5ff4
TL
83};
84
c8eef65a 85#define GPIO_MOD_CTRL_BIT BIT(0)
5e1c5ff4 86
fa365e4d 87#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
b1e9fec2 88#define LINE_USED(line, offset) (line & (BIT(offset)))
fa365e4d 89
3d009c8c
TL
90static void omap_gpio_unmask_irq(struct irq_data *d);
91
a0e827c6 92static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
ede4d7a5 93{
fb655f57
JMC
94 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
95 return container_of(chip, struct gpio_bank, chip);
25db711d
BC
96}
97
a0e827c6
JMC
98static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
99 int is_input)
5e1c5ff4 100{
92105bb7 101 void __iomem *reg = bank->base;
5e1c5ff4
TL
102 u32 l;
103
fa87931a 104 reg += bank->regs->direction;
661553b9 105 l = readl_relaxed(reg);
5e1c5ff4 106 if (is_input)
b1e9fec2 107 l |= BIT(gpio);
5e1c5ff4 108 else
b1e9fec2 109 l &= ~(BIT(gpio));
661553b9 110 writel_relaxed(l, reg);
41d87cbd 111 bank->context.oe = l;
5e1c5ff4
TL
112}
113
fa87931a
KH
114
115/* set data out value using dedicate set/clear register */
04ebcbd8 116static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
a0e827c6 117 int enable)
5e1c5ff4 118{
92105bb7 119 void __iomem *reg = bank->base;
04ebcbd8 120 u32 l = BIT(offset);
5e1c5ff4 121
2c836f7e 122 if (enable) {
fa87931a 123 reg += bank->regs->set_dataout;
2c836f7e
TKD
124 bank->context.dataout |= l;
125 } else {
fa87931a 126 reg += bank->regs->clr_dataout;
2c836f7e
TKD
127 bank->context.dataout &= ~l;
128 }
5e1c5ff4 129
661553b9 130 writel_relaxed(l, reg);
5e1c5ff4
TL
131}
132
fa87931a 133/* set data out value using mask register */
04ebcbd8 134static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
a0e827c6 135 int enable)
5e1c5ff4 136{
fa87931a 137 void __iomem *reg = bank->base + bank->regs->dataout;
04ebcbd8 138 u32 gpio_bit = BIT(offset);
fa87931a 139 u32 l;
5e1c5ff4 140
661553b9 141 l = readl_relaxed(reg);
fa87931a
KH
142 if (enable)
143 l |= gpio_bit;
144 else
145 l &= ~gpio_bit;
661553b9 146 writel_relaxed(l, reg);
41d87cbd 147 bank->context.dataout = l;
5e1c5ff4
TL
148}
149
a0e827c6 150static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
b37c45b8 151{
fa87931a 152 void __iomem *reg = bank->base + bank->regs->datain;
b37c45b8 153
b1e9fec2 154 return (readl_relaxed(reg) & (BIT(offset))) != 0;
5e1c5ff4 155}
b37c45b8 156
a0e827c6 157static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
b37c45b8 158{
fa87931a 159 void __iomem *reg = bank->base + bank->regs->dataout;
b37c45b8 160
b1e9fec2 161 return (readl_relaxed(reg) & (BIT(offset))) != 0;
b37c45b8
RQ
162}
163
a0e827c6 164static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
ece9528e 165{
661553b9 166 int l = readl_relaxed(base + reg);
ece9528e 167
862ff640 168 if (set)
ece9528e
KH
169 l |= mask;
170 else
171 l &= ~mask;
172
661553b9 173 writel_relaxed(l, base + reg);
ece9528e 174}
92105bb7 175
a0e827c6 176static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
72f83af9
TKD
177{
178 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
345477ff 179 clk_prepare_enable(bank->dbck);
72f83af9 180 bank->dbck_enabled = true;
9e303f22 181
661553b9 182 writel_relaxed(bank->dbck_enable_mask,
9e303f22 183 bank->base + bank->regs->debounce_en);
72f83af9
TKD
184 }
185}
186
a0e827c6 187static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
72f83af9
TKD
188{
189 if (bank->dbck_enable_mask && bank->dbck_enabled) {
9e303f22
GI
190 /*
191 * Disable debounce before cutting it's clock. If debounce is
192 * enabled but the clock is not, GPIO module seems to be unable
193 * to detect events and generate interrupts at least on OMAP3.
194 */
661553b9 195 writel_relaxed(0, bank->base + bank->regs->debounce_en);
9e303f22 196
345477ff 197 clk_disable_unprepare(bank->dbck);
72f83af9
TKD
198 bank->dbck_enabled = false;
199 }
200}
201
168ef3d9 202/**
a0e827c6 203 * omap2_set_gpio_debounce - low level gpio debounce time
168ef3d9 204 * @bank: the gpio bank we're acting upon
4a58d229 205 * @offset: the gpio number on this @bank
168ef3d9
FB
206 * @debounce: debounce time to use
207 *
e85ec6c3
GS
208 * OMAP's debounce time is in 31us steps
209 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
210 * so we need to convert and round up to the closest unit.
168ef3d9 211 */
4a58d229 212static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
a0e827c6 213 unsigned debounce)
168ef3d9 214{
9942da0e 215 void __iomem *reg;
168ef3d9
FB
216 u32 val;
217 u32 l;
e85ec6c3 218 bool enable = !!debounce;
168ef3d9 219
77640aab
VC
220 if (!bank->dbck_flag)
221 return;
222
e85ec6c3
GS
223 if (enable) {
224 debounce = DIV_ROUND_UP(debounce, 31) - 1;
225 debounce &= OMAP4_GPIO_DEBOUNCINGTIME_MASK;
226 }
168ef3d9 227
4a58d229 228 l = BIT(offset);
168ef3d9 229
345477ff 230 clk_prepare_enable(bank->dbck);
9942da0e 231 reg = bank->base + bank->regs->debounce;
661553b9 232 writel_relaxed(debounce, reg);
168ef3d9 233
9942da0e 234 reg = bank->base + bank->regs->debounce_en;
661553b9 235 val = readl_relaxed(reg);
168ef3d9 236
e85ec6c3 237 if (enable)
168ef3d9 238 val |= l;
6fd9c421 239 else
168ef3d9 240 val &= ~l;
f7ec0b0b 241 bank->dbck_enable_mask = val;
168ef3d9 242
661553b9 243 writel_relaxed(val, reg);
345477ff 244 clk_disable_unprepare(bank->dbck);
6fd9c421
TKD
245 /*
246 * Enable debounce clock per module.
247 * This call is mandatory because in omap_gpio_request() when
248 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
249 * runtime callbck fails to turn on dbck because dbck_enable_mask
250 * used within _gpio_dbck_enable() is still not initialized at
251 * that point. Therefore we have to enable dbck here.
252 */
a0e827c6 253 omap_gpio_dbck_enable(bank);
ae547354
NM
254 if (bank->dbck_enable_mask) {
255 bank->context.debounce = debounce;
256 bank->context.debounce_en = val;
257 }
168ef3d9
FB
258}
259
c9c55d92 260/**
a0e827c6 261 * omap_clear_gpio_debounce - clear debounce settings for a gpio
c9c55d92 262 * @bank: the gpio bank we're acting upon
4a58d229 263 * @offset: the gpio number on this @bank
c9c55d92
JH
264 *
265 * If a gpio is using debounce, then clear the debounce enable bit and if
266 * this is the only gpio in this bank using debounce, then clear the debounce
267 * time too. The debounce clock will also be disabled when calling this function
268 * if this is the only gpio in the bank using debounce.
269 */
4a58d229 270static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
c9c55d92 271{
4a58d229 272 u32 gpio_bit = BIT(offset);
c9c55d92
JH
273
274 if (!bank->dbck_flag)
275 return;
276
277 if (!(bank->dbck_enable_mask & gpio_bit))
278 return;
279
280 bank->dbck_enable_mask &= ~gpio_bit;
281 bank->context.debounce_en &= ~gpio_bit;
661553b9 282 writel_relaxed(bank->context.debounce_en,
c9c55d92
JH
283 bank->base + bank->regs->debounce_en);
284
285 if (!bank->dbck_enable_mask) {
286 bank->context.debounce = 0;
661553b9 287 writel_relaxed(bank->context.debounce, bank->base +
c9c55d92 288 bank->regs->debounce);
345477ff 289 clk_disable_unprepare(bank->dbck);
c9c55d92
JH
290 bank->dbck_enabled = false;
291 }
292}
293
a0e827c6 294static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
00ece7e4 295 unsigned trigger)
5e1c5ff4 296{
3ac4fa99 297 void __iomem *base = bank->base;
b1e9fec2 298 u32 gpio_bit = BIT(gpio);
92105bb7 299
a0e827c6
JMC
300 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
301 trigger & IRQ_TYPE_LEVEL_LOW);
302 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
303 trigger & IRQ_TYPE_LEVEL_HIGH);
304 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
305 trigger & IRQ_TYPE_EDGE_RISING);
306 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
307 trigger & IRQ_TYPE_EDGE_FALLING);
5e571f38 308
41d87cbd 309 bank->context.leveldetect0 =
661553b9 310 readl_relaxed(bank->base + bank->regs->leveldetect0);
41d87cbd 311 bank->context.leveldetect1 =
661553b9 312 readl_relaxed(bank->base + bank->regs->leveldetect1);
41d87cbd 313 bank->context.risingdetect =
661553b9 314 readl_relaxed(bank->base + bank->regs->risingdetect);
41d87cbd 315 bank->context.fallingdetect =
661553b9 316 readl_relaxed(bank->base + bank->regs->fallingdetect);
41d87cbd
TKD
317
318 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
a0e827c6 319 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
41d87cbd 320 bank->context.wake_en =
661553b9 321 readl_relaxed(bank->base + bank->regs->wkup_en);
41d87cbd 322 }
5e571f38 323
55b220ca 324 /* This part needs to be executed always for OMAP{34xx, 44xx} */
5e571f38
TKD
325 if (!bank->regs->irqctrl) {
326 /* On omap24xx proceed only when valid GPIO bit is set */
327 if (bank->non_wakeup_gpios) {
328 if (!(bank->non_wakeup_gpios & gpio_bit))
329 goto exit;
330 }
331
699117a6
CW
332 /*
333 * Log the edge gpio and manually trigger the IRQ
334 * after resume if the input level changes
335 * to avoid irq lost during PER RET/OFF mode
336 * Applies for omap2 non-wakeup gpio and all omap3 gpios
337 */
338 if (trigger & IRQ_TYPE_EDGE_BOTH)
3ac4fa99
JY
339 bank->enabled_non_wakeup_gpios |= gpio_bit;
340 else
341 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
342 }
5eb3bb9c 343
5e571f38 344exit:
9ea14d8c 345 bank->level_mask =
661553b9
VK
346 readl_relaxed(bank->base + bank->regs->leveldetect0) |
347 readl_relaxed(bank->base + bank->regs->leveldetect1);
92105bb7
TL
348}
349
9198bcd3 350#ifdef CONFIG_ARCH_OMAP1
4318f36b
CM
351/*
352 * This only applies to chips that can't do both rising and falling edge
353 * detection at once. For all other chips, this function is a noop.
354 */
a0e827c6 355static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
4318f36b
CM
356{
357 void __iomem *reg = bank->base;
358 u32 l = 0;
359
5e571f38 360 if (!bank->regs->irqctrl)
4318f36b 361 return;
5e571f38
TKD
362
363 reg += bank->regs->irqctrl;
4318f36b 364
661553b9 365 l = readl_relaxed(reg);
4318f36b 366 if ((l >> gpio) & 1)
b1e9fec2 367 l &= ~(BIT(gpio));
4318f36b 368 else
b1e9fec2 369 l |= BIT(gpio);
4318f36b 370
661553b9 371 writel_relaxed(l, reg);
4318f36b 372}
5e571f38 373#else
a0e827c6 374static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
9198bcd3 375#endif
4318f36b 376
a0e827c6
JMC
377static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
378 unsigned trigger)
92105bb7
TL
379{
380 void __iomem *reg = bank->base;
5e571f38 381 void __iomem *base = bank->base;
92105bb7 382 u32 l = 0;
5e1c5ff4 383
5e571f38 384 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
a0e827c6 385 omap_set_gpio_trigger(bank, gpio, trigger);
5e571f38
TKD
386 } else if (bank->regs->irqctrl) {
387 reg += bank->regs->irqctrl;
388
661553b9 389 l = readl_relaxed(reg);
29501577 390 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
b1e9fec2 391 bank->toggle_mask |= BIT(gpio);
6cab4860 392 if (trigger & IRQ_TYPE_EDGE_RISING)
b1e9fec2 393 l |= BIT(gpio);
6cab4860 394 else if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 395 l &= ~(BIT(gpio));
92105bb7 396 else
5e571f38
TKD
397 return -EINVAL;
398
661553b9 399 writel_relaxed(l, reg);
5e571f38 400 } else if (bank->regs->edgectrl1) {
5e1c5ff4 401 if (gpio & 0x08)
5e571f38 402 reg += bank->regs->edgectrl2;
5e1c5ff4 403 else
5e571f38
TKD
404 reg += bank->regs->edgectrl1;
405
5e1c5ff4 406 gpio &= 0x07;
661553b9 407 l = readl_relaxed(reg);
5e1c5ff4 408 l &= ~(3 << (gpio << 1));
6cab4860 409 if (trigger & IRQ_TYPE_EDGE_RISING)
6e60e79a 410 l |= 2 << (gpio << 1);
6cab4860 411 if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 412 l |= BIT(gpio << 1);
5e571f38
TKD
413
414 /* Enable wake-up during idle for dynamic tick */
a0e827c6 415 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
41d87cbd 416 bank->context.wake_en =
661553b9
VK
417 readl_relaxed(bank->base + bank->regs->wkup_en);
418 writel_relaxed(l, reg);
5e1c5ff4 419 }
92105bb7 420 return 0;
5e1c5ff4
TL
421}
422
a0e827c6 423static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
424{
425 if (bank->regs->pinctrl) {
426 void __iomem *reg = bank->base + bank->regs->pinctrl;
427
428 /* Claim the pin for MPU */
b1e9fec2 429 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
fac7fa16
JMC
430 }
431
432 if (bank->regs->ctrl && !BANK_USED(bank)) {
433 void __iomem *reg = bank->base + bank->regs->ctrl;
434 u32 ctrl;
435
661553b9 436 ctrl = readl_relaxed(reg);
fac7fa16
JMC
437 /* Module is enabled, clocks are not gated */
438 ctrl &= ~GPIO_MOD_CTRL_BIT;
661553b9 439 writel_relaxed(ctrl, reg);
fac7fa16
JMC
440 bank->context.ctrl = ctrl;
441 }
442}
443
a0e827c6 444static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
445{
446 void __iomem *base = bank->base;
447
448 if (bank->regs->wkup_en &&
449 !LINE_USED(bank->mod_usage, offset) &&
450 !LINE_USED(bank->irq_usage, offset)) {
451 /* Disable wake-up during idle for dynamic tick */
a0e827c6 452 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
fac7fa16 453 bank->context.wake_en =
661553b9 454 readl_relaxed(bank->base + bank->regs->wkup_en);
fac7fa16
JMC
455 }
456
457 if (bank->regs->ctrl && !BANK_USED(bank)) {
458 void __iomem *reg = bank->base + bank->regs->ctrl;
459 u32 ctrl;
460
661553b9 461 ctrl = readl_relaxed(reg);
fac7fa16
JMC
462 /* Module is disabled, clocks are gated */
463 ctrl |= GPIO_MOD_CTRL_BIT;
661553b9 464 writel_relaxed(ctrl, reg);
fac7fa16
JMC
465 bank->context.ctrl = ctrl;
466 }
467}
468
b2b20045 469static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
fa365e4d
JMC
470{
471 void __iomem *reg = bank->base + bank->regs->direction;
472
b2b20045 473 return readl_relaxed(reg) & BIT(offset);
fa365e4d
JMC
474}
475
37e14ecf 476static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
3d009c8c
TL
477{
478 if (!LINE_USED(bank->mod_usage, offset)) {
479 omap_enable_gpio_module(bank, offset);
480 omap_set_gpio_direction(bank, offset, 1);
481 }
37e14ecf 482 bank->irq_usage |= BIT(offset);
3d009c8c
TL
483}
484
a0e827c6 485static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
5e1c5ff4 486{
a0e827c6 487 struct gpio_bank *bank = omap_irq_data_get_bank(d);
92105bb7 488 int retval;
a6472533 489 unsigned long flags;
ea5fbe8d 490 unsigned offset = d->hwirq;
92105bb7 491
e5c56ed3 492 if (type & ~IRQ_TYPE_SENSE_MASK)
6e60e79a 493 return -EINVAL;
e5c56ed3 494
9ea14d8c
TKD
495 if (!bank->regs->leveldetect0 &&
496 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
92105bb7
TL
497 return -EINVAL;
498
1562e461
GS
499 if (!BANK_USED(bank))
500 pm_runtime_get_sync(bank->dev);
501
4dbada2b 502 raw_spin_lock_irqsave(&bank->lock, flags);
a0e827c6 503 retval = omap_set_gpio_triggering(bank, offset, type);
977bd8a9 504 if (retval) {
627c89b4 505 raw_spin_unlock_irqrestore(&bank->lock, flags);
1562e461 506 goto error;
977bd8a9 507 }
37e14ecf 508 omap_gpio_init_irq(bank, offset);
b2b20045 509 if (!omap_gpio_is_input(bank, offset)) {
4dbada2b 510 raw_spin_unlock_irqrestore(&bank->lock, flags);
1562e461
GS
511 retval = -EINVAL;
512 goto error;
fac7fa16 513 }
4dbada2b 514 raw_spin_unlock_irqrestore(&bank->lock, flags);
672e302e
KH
515
516 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
43ec2e43 517 irq_set_handler_locked(d, handle_level_irq);
672e302e 518 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
43ec2e43 519 irq_set_handler_locked(d, handle_edge_irq);
672e302e 520
1562e461
GS
521 return 0;
522
523error:
524 if (!BANK_USED(bank))
525 pm_runtime_put(bank->dev);
92105bb7 526 return retval;
5e1c5ff4
TL
527}
528
a0e827c6 529static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 530{
92105bb7 531 void __iomem *reg = bank->base;
5e1c5ff4 532
eef4bec7 533 reg += bank->regs->irqstatus;
661553b9 534 writel_relaxed(gpio_mask, reg);
bee7930f
HD
535
536 /* Workaround for clearing DSP GPIO interrupts to allow retention */
eef4bec7
KH
537 if (bank->regs->irqstatus2) {
538 reg = bank->base + bank->regs->irqstatus2;
661553b9 539 writel_relaxed(gpio_mask, reg);
eef4bec7 540 }
bedfd154
RQ
541
542 /* Flush posted write for the irq status to avoid spurious interrupts */
661553b9 543 readl_relaxed(reg);
5e1c5ff4
TL
544}
545
9943f261
GS
546static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
547 unsigned offset)
5e1c5ff4 548{
9943f261 549 omap_clear_gpio_irqbank(bank, BIT(offset));
5e1c5ff4
TL
550}
551
a0e827c6 552static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
ea6dedd7
ID
553{
554 void __iomem *reg = bank->base;
99c47707 555 u32 l;
b1e9fec2 556 u32 mask = (BIT(bank->width)) - 1;
ea6dedd7 557
28f3b5a0 558 reg += bank->regs->irqenable;
661553b9 559 l = readl_relaxed(reg);
28f3b5a0 560 if (bank->regs->irqenable_inv)
99c47707
ID
561 l = ~l;
562 l &= mask;
563 return l;
ea6dedd7
ID
564}
565
a0e827c6 566static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 567{
92105bb7 568 void __iomem *reg = bank->base;
5e1c5ff4
TL
569 u32 l;
570
28f3b5a0
KH
571 if (bank->regs->set_irqenable) {
572 reg += bank->regs->set_irqenable;
573 l = gpio_mask;
2a900eb7 574 bank->context.irqenable1 |= gpio_mask;
28f3b5a0
KH
575 } else {
576 reg += bank->regs->irqenable;
661553b9 577 l = readl_relaxed(reg);
28f3b5a0
KH
578 if (bank->regs->irqenable_inv)
579 l &= ~gpio_mask;
5e1c5ff4
TL
580 else
581 l |= gpio_mask;
2a900eb7 582 bank->context.irqenable1 = l;
28f3b5a0
KH
583 }
584
661553b9 585 writel_relaxed(l, reg);
28f3b5a0
KH
586}
587
a0e827c6 588static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
28f3b5a0
KH
589{
590 void __iomem *reg = bank->base;
591 u32 l;
592
593 if (bank->regs->clr_irqenable) {
594 reg += bank->regs->clr_irqenable;
5e1c5ff4 595 l = gpio_mask;
2a900eb7 596 bank->context.irqenable1 &= ~gpio_mask;
28f3b5a0
KH
597 } else {
598 reg += bank->regs->irqenable;
661553b9 599 l = readl_relaxed(reg);
28f3b5a0 600 if (bank->regs->irqenable_inv)
56739a69 601 l |= gpio_mask;
92105bb7 602 else
28f3b5a0 603 l &= ~gpio_mask;
2a900eb7 604 bank->context.irqenable1 = l;
5e1c5ff4 605 }
28f3b5a0 606
661553b9 607 writel_relaxed(l, reg);
5e1c5ff4
TL
608}
609
9943f261
GS
610static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
611 unsigned offset, int enable)
5e1c5ff4 612{
8276536c 613 if (enable)
9943f261 614 omap_enable_gpio_irqbank(bank, BIT(offset));
8276536c 615 else
9943f261 616 omap_disable_gpio_irqbank(bank, BIT(offset));
5e1c5ff4
TL
617}
618
92105bb7
TL
619/*
620 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
621 * 1510 does not seem to have a wake-up register. If JTAG is connected
622 * to the target, system will wake up always on GPIO events. While
623 * system is running all registered GPIO interrupts need to have wake-up
624 * enabled. When system is suspended, only selected GPIO interrupts need
625 * to have wake-up enabled.
626 */
9943f261
GS
627static int omap_set_gpio_wakeup(struct gpio_bank *bank, unsigned offset,
628 int enable)
92105bb7 629{
9943f261 630 u32 gpio_bit = BIT(offset);
f64ad1a0 631 unsigned long flags;
a6472533 632
f64ad1a0 633 if (bank->non_wakeup_gpios & gpio_bit) {
862ff640 634 dev_err(bank->dev,
9943f261
GS
635 "Unable to modify wakeup on non-wakeup GPIO%d\n",
636 offset);
92105bb7
TL
637 return -EINVAL;
638 }
f64ad1a0 639
4dbada2b 640 raw_spin_lock_irqsave(&bank->lock, flags);
f64ad1a0 641 if (enable)
0aa27273 642 bank->context.wake_en |= gpio_bit;
f64ad1a0 643 else
0aa27273 644 bank->context.wake_en &= ~gpio_bit;
f64ad1a0 645
661553b9 646 writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
4dbada2b 647 raw_spin_unlock_irqrestore(&bank->lock, flags);
f64ad1a0
KH
648
649 return 0;
92105bb7
TL
650}
651
652/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
a0e827c6 653static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
92105bb7 654{
a0e827c6 655 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 656 unsigned offset = d->hwirq;
92105bb7 657
9943f261 658 return omap_set_gpio_wakeup(bank, offset, enable);
92105bb7
TL
659}
660
3ff164e1 661static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 662{
3ff164e1 663 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 664 unsigned long flags;
52e31344 665
55b93c32
TKD
666 /*
667 * If this is the first gpio_request for the bank,
668 * enable the bank module.
669 */
fa365e4d 670 if (!BANK_USED(bank))
55b93c32 671 pm_runtime_get_sync(bank->dev);
92105bb7 672
4dbada2b 673 raw_spin_lock_irqsave(&bank->lock, flags);
c3518172 674 omap_enable_gpio_module(bank, offset);
b1e9fec2 675 bank->mod_usage |= BIT(offset);
4dbada2b 676 raw_spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
677
678 return 0;
679}
680
3ff164e1 681static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 682{
3ff164e1 683 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 684 unsigned long flags;
5e1c5ff4 685
4dbada2b 686 raw_spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 687 bank->mod_usage &= ~(BIT(offset));
5f982c70
GS
688 if (!LINE_USED(bank->irq_usage, offset)) {
689 omap_set_gpio_direction(bank, offset, 1);
690 omap_clear_gpio_debounce(bank, offset);
691 }
a0e827c6 692 omap_disable_gpio_module(bank, offset);
4dbada2b 693 raw_spin_unlock_irqrestore(&bank->lock, flags);
55b93c32
TKD
694
695 /*
696 * If this is the last gpio to be freed in the bank,
697 * disable the bank module.
698 */
fa365e4d 699 if (!BANK_USED(bank))
55b93c32 700 pm_runtime_put(bank->dev);
5e1c5ff4
TL
701}
702
703/*
704 * We need to unmask the GPIO bank interrupt as soon as possible to
705 * avoid missing GPIO interrupts for other lines in the bank.
706 * Then we need to mask-read-clear-unmask the triggered GPIO lines
707 * in the bank to avoid missing nested interrupts for a GPIO line.
708 * If we wait to unmask individual GPIO lines in the bank after the
709 * line's interrupt handler has been run, we may miss some nested
710 * interrupts.
711 */
a0e827c6 712static void omap_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
5e1c5ff4 713{
92105bb7 714 void __iomem *isr_reg = NULL;
5e1c5ff4 715 u32 isr;
3513cdec 716 unsigned int bit;
5e1c5ff4 717 struct gpio_bank *bank;
ea6dedd7 718 int unmasked = 0;
fb655f57 719 struct irq_chip *irqchip = irq_desc_get_chip(desc);
476f8b4c 720 struct gpio_chip *chip = irq_desc_get_handler_data(desc);
5e1c5ff4 721
fb655f57 722 chained_irq_enter(irqchip, desc);
5e1c5ff4 723
fb655f57 724 bank = container_of(chip, struct gpio_bank, chip);
eef4bec7 725 isr_reg = bank->base + bank->regs->irqstatus;
55b93c32 726 pm_runtime_get_sync(bank->dev);
b1cc4c55
EK
727
728 if (WARN_ON(!isr_reg))
729 goto exit;
730
e83507b7 731 while (1) {
6e60e79a 732 u32 isr_saved, level_mask = 0;
ea6dedd7 733 u32 enabled;
6e60e79a 734
a0e827c6 735 enabled = omap_get_gpio_irqbank_mask(bank);
661553b9 736 isr_saved = isr = readl_relaxed(isr_reg) & enabled;
6e60e79a 737
9ea14d8c 738 if (bank->level_mask)
b144ff6f 739 level_mask = bank->level_mask & enabled;
6e60e79a
TL
740
741 /* clear edge sensitive interrupts before handler(s) are
742 called so that we don't miss any interrupt occurred while
743 executing them */
a0e827c6
JMC
744 omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
745 omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
746 omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a
TL
747
748 /* if there is only edge sensitive GPIO pin interrupts
749 configured, we could unmask GPIO bank interrupt immediately */
ea6dedd7
ID
750 if (!level_mask && !unmasked) {
751 unmasked = 1;
fb655f57 752 chained_irq_exit(irqchip, desc);
ea6dedd7 753 }
92105bb7
TL
754
755 if (!isr)
756 break;
757
3513cdec
JH
758 while (isr) {
759 bit = __ffs(isr);
b1e9fec2 760 isr &= ~(BIT(bit));
25db711d 761
4318f36b
CM
762 /*
763 * Some chips can't respond to both rising and falling
764 * at the same time. If this irq was requested with
765 * both flags, we need to flip the ICR data for the IRQ
766 * to respond to the IRQ for the opposite direction.
767 * This will be indicated in the bank toggle_mask.
768 */
b1e9fec2 769 if (bank->toggle_mask & (BIT(bit)))
a0e827c6 770 omap_toggle_gpio_edge_triggering(bank, bit);
4318f36b 771
fb655f57
JMC
772 generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
773 bit));
92105bb7 774 }
1a8bfa1e 775 }
ea6dedd7
ID
776 /* if bank has any level sensitive GPIO pin interrupt
777 configured, we must unmask the bank interrupt only after
778 handler(s) are executed in order to avoid spurious bank
779 interrupt */
b1cc4c55 780exit:
ea6dedd7 781 if (!unmasked)
fb655f57 782 chained_irq_exit(irqchip, desc);
55b93c32 783 pm_runtime_put(bank->dev);
5e1c5ff4
TL
784}
785
3d009c8c
TL
786static unsigned int omap_gpio_irq_startup(struct irq_data *d)
787{
788 struct gpio_bank *bank = omap_irq_data_get_bank(d);
3d009c8c 789 unsigned long flags;
37e14ecf 790 unsigned offset = d->hwirq;
3d009c8c
TL
791
792 if (!BANK_USED(bank))
793 pm_runtime_get_sync(bank->dev);
794
4dbada2b 795 raw_spin_lock_irqsave(&bank->lock, flags);
121dcb76
GS
796
797 if (!LINE_USED(bank->mod_usage, offset))
798 omap_set_gpio_direction(bank, offset, 1);
799 else if (!omap_gpio_is_input(bank, offset))
800 goto err;
801 omap_enable_gpio_module(bank, offset);
802 bank->irq_usage |= BIT(offset);
803
4dbada2b 804 raw_spin_unlock_irqrestore(&bank->lock, flags);
3d009c8c
TL
805 omap_gpio_unmask_irq(d);
806
807 return 0;
121dcb76 808err:
4dbada2b 809 raw_spin_unlock_irqrestore(&bank->lock, flags);
121dcb76
GS
810 if (!BANK_USED(bank))
811 pm_runtime_put(bank->dev);
812 return -EINVAL;
3d009c8c
TL
813}
814
a0e827c6 815static void omap_gpio_irq_shutdown(struct irq_data *d)
4196dd6b 816{
a0e827c6 817 struct gpio_bank *bank = omap_irq_data_get_bank(d);
85ec7b97 818 unsigned long flags;
9943f261 819 unsigned offset = d->hwirq;
4196dd6b 820
4dbada2b 821 raw_spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 822 bank->irq_usage &= ~(BIT(offset));
6e96c1b5
GS
823 omap_set_gpio_irqenable(bank, offset, 0);
824 omap_clear_gpio_irqstatus(bank, offset);
825 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
826 if (!LINE_USED(bank->mod_usage, offset))
827 omap_clear_gpio_debounce(bank, offset);
a0e827c6 828 omap_disable_gpio_module(bank, offset);
4dbada2b 829 raw_spin_unlock_irqrestore(&bank->lock, flags);
fac7fa16
JMC
830
831 /*
832 * If this is the last IRQ to be freed in the bank,
833 * disable the bank module.
834 */
835 if (!BANK_USED(bank))
836 pm_runtime_put(bank->dev);
4196dd6b
TL
837}
838
a0e827c6 839static void omap_gpio_ack_irq(struct irq_data *d)
5e1c5ff4 840{
a0e827c6 841 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 842 unsigned offset = d->hwirq;
5e1c5ff4 843
9943f261 844 omap_clear_gpio_irqstatus(bank, offset);
5e1c5ff4
TL
845}
846
a0e827c6 847static void omap_gpio_mask_irq(struct irq_data *d)
5e1c5ff4 848{
a0e827c6 849 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 850 unsigned offset = d->hwirq;
85ec7b97 851 unsigned long flags;
5e1c5ff4 852
4dbada2b 853 raw_spin_lock_irqsave(&bank->lock, flags);
9943f261
GS
854 omap_set_gpio_irqenable(bank, offset, 0);
855 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
4dbada2b 856 raw_spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
857}
858
a0e827c6 859static void omap_gpio_unmask_irq(struct irq_data *d)
5e1c5ff4 860{
a0e827c6 861 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 862 unsigned offset = d->hwirq;
8c04a176 863 u32 trigger = irqd_get_trigger_type(d);
85ec7b97 864 unsigned long flags;
55b6019a 865
4dbada2b 866 raw_spin_lock_irqsave(&bank->lock, flags);
55b6019a 867 if (trigger)
9943f261 868 omap_set_gpio_triggering(bank, offset, trigger);
b144ff6f
KH
869
870 /* For level-triggered GPIOs, the clearing must be done after
871 * the HW source is cleared, thus after the handler has run */
9943f261
GS
872 if (bank->level_mask & BIT(offset)) {
873 omap_set_gpio_irqenable(bank, offset, 0);
874 omap_clear_gpio_irqstatus(bank, offset);
b144ff6f 875 }
5e1c5ff4 876
9943f261 877 omap_set_gpio_irqenable(bank, offset, 1);
4dbada2b 878 raw_spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
879}
880
e5c56ed3
DB
881/*---------------------------------------------------------------------*/
882
79ee031f 883static int omap_mpuio_suspend_noirq(struct device *dev)
11a78b79 884{
79ee031f 885 struct platform_device *pdev = to_platform_device(dev);
11a78b79 886 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
887 void __iomem *mask_reg = bank->base +
888 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 889 unsigned long flags;
11a78b79 890
4dbada2b 891 raw_spin_lock_irqsave(&bank->lock, flags);
661553b9 892 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
4dbada2b 893 raw_spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
894
895 return 0;
896}
897
79ee031f 898static int omap_mpuio_resume_noirq(struct device *dev)
11a78b79 899{
79ee031f 900 struct platform_device *pdev = to_platform_device(dev);
11a78b79 901 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
902 void __iomem *mask_reg = bank->base +
903 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 904 unsigned long flags;
11a78b79 905
4dbada2b 906 raw_spin_lock_irqsave(&bank->lock, flags);
661553b9 907 writel_relaxed(bank->context.wake_en, mask_reg);
4dbada2b 908 raw_spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
909
910 return 0;
911}
912
47145210 913static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
79ee031f
MD
914 .suspend_noirq = omap_mpuio_suspend_noirq,
915 .resume_noirq = omap_mpuio_resume_noirq,
916};
917
3c437ffd 918/* use platform_driver for this. */
11a78b79 919static struct platform_driver omap_mpuio_driver = {
11a78b79
DB
920 .driver = {
921 .name = "mpuio",
79ee031f 922 .pm = &omap_mpuio_dev_pm_ops,
11a78b79
DB
923 },
924};
925
926static struct platform_device omap_mpuio_device = {
927 .name = "mpuio",
928 .id = -1,
929 .dev = {
930 .driver = &omap_mpuio_driver.driver,
931 }
932 /* could list the /proc/iomem resources */
933};
934
a0e827c6 935static inline void omap_mpuio_init(struct gpio_bank *bank)
11a78b79 936{
77640aab 937 platform_set_drvdata(&omap_mpuio_device, bank);
fcf126d8 938
11a78b79
DB
939 if (platform_driver_register(&omap_mpuio_driver) == 0)
940 (void) platform_device_register(&omap_mpuio_device);
941}
942
e5c56ed3 943/*---------------------------------------------------------------------*/
5e1c5ff4 944
a0e827c6 945static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
9370084e
YY
946{
947 struct gpio_bank *bank;
948 unsigned long flags;
949 void __iomem *reg;
950 int dir;
951
952 bank = container_of(chip, struct gpio_bank, chip);
953 reg = bank->base + bank->regs->direction;
4dbada2b 954 raw_spin_lock_irqsave(&bank->lock, flags);
9370084e 955 dir = !!(readl_relaxed(reg) & BIT(offset));
4dbada2b 956 raw_spin_unlock_irqrestore(&bank->lock, flags);
9370084e
YY
957 return dir;
958}
959
a0e827c6 960static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
52e31344
DB
961{
962 struct gpio_bank *bank;
963 unsigned long flags;
964
965 bank = container_of(chip, struct gpio_bank, chip);
4dbada2b 966 raw_spin_lock_irqsave(&bank->lock, flags);
a0e827c6 967 omap_set_gpio_direction(bank, offset, 1);
4dbada2b 968 raw_spin_unlock_irqrestore(&bank->lock, flags);
52e31344
DB
969 return 0;
970}
971
a0e827c6 972static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
52e31344 973{
b37c45b8 974 struct gpio_bank *bank;
b37c45b8 975
a8be8daf 976 bank = container_of(chip, struct gpio_bank, chip);
b37c45b8 977
b2b20045 978 if (omap_gpio_is_input(bank, offset))
a0e827c6 979 return omap_get_gpio_datain(bank, offset);
b37c45b8 980 else
a0e827c6 981 return omap_get_gpio_dataout(bank, offset);
52e31344
DB
982}
983
a0e827c6 984static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
985{
986 struct gpio_bank *bank;
987 unsigned long flags;
988
989 bank = container_of(chip, struct gpio_bank, chip);
4dbada2b 990 raw_spin_lock_irqsave(&bank->lock, flags);
fa87931a 991 bank->set_dataout(bank, offset, value);
a0e827c6 992 omap_set_gpio_direction(bank, offset, 0);
4dbada2b 993 raw_spin_unlock_irqrestore(&bank->lock, flags);
2f56e0a5 994 return 0;
52e31344
DB
995}
996
a0e827c6
JMC
997static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
998 unsigned debounce)
168ef3d9
FB
999{
1000 struct gpio_bank *bank;
1001 unsigned long flags;
1002
1003 bank = container_of(chip, struct gpio_bank, chip);
77640aab 1004
4dbada2b 1005 raw_spin_lock_irqsave(&bank->lock, flags);
a0e827c6 1006 omap2_set_gpio_debounce(bank, offset, debounce);
4dbada2b 1007 raw_spin_unlock_irqrestore(&bank->lock, flags);
168ef3d9
FB
1008
1009 return 0;
1010}
1011
a0e827c6 1012static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
1013{
1014 struct gpio_bank *bank;
1015 unsigned long flags;
1016
1017 bank = container_of(chip, struct gpio_bank, chip);
4dbada2b 1018 raw_spin_lock_irqsave(&bank->lock, flags);
fa87931a 1019 bank->set_dataout(bank, offset, value);
4dbada2b 1020 raw_spin_unlock_irqrestore(&bank->lock, flags);
52e31344
DB
1021}
1022
1023/*---------------------------------------------------------------------*/
1024
9a748053 1025static void __init omap_gpio_show_rev(struct gpio_bank *bank)
9f7065da 1026{
e5ff4440 1027 static bool called;
9f7065da
TL
1028 u32 rev;
1029
e5ff4440 1030 if (called || bank->regs->revision == USHRT_MAX)
9f7065da
TL
1031 return;
1032
661553b9 1033 rev = readw_relaxed(bank->base + bank->regs->revision);
e5ff4440 1034 pr_info("OMAP GPIO hardware version %d.%d\n",
9f7065da 1035 (rev >> 4) & 0x0f, rev & 0x0f);
e5ff4440
KH
1036
1037 called = true;
9f7065da
TL
1038}
1039
03e128ca 1040static void omap_gpio_mod_init(struct gpio_bank *bank)
2fae7fbe 1041{
ab985f0f
TKD
1042 void __iomem *base = bank->base;
1043 u32 l = 0xffffffff;
2fae7fbe 1044
ab985f0f
TKD
1045 if (bank->width == 16)
1046 l = 0xffff;
1047
d0d665a8 1048 if (bank->is_mpuio) {
661553b9 1049 writel_relaxed(l, bank->base + bank->regs->irqenable);
ab985f0f 1050 return;
2fae7fbe 1051 }
ab985f0f 1052
a0e827c6
JMC
1053 omap_gpio_rmw(base, bank->regs->irqenable, l,
1054 bank->regs->irqenable_inv);
1055 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1056 !bank->regs->irqenable_inv);
ab985f0f 1057 if (bank->regs->debounce_en)
661553b9 1058 writel_relaxed(0, base + bank->regs->debounce_en);
ab985f0f 1059
2dc983c5 1060 /* Save OE default value (0xffffffff) in the context */
661553b9 1061 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
ab985f0f
TKD
1062 /* Initialize interface clk ungated, module enabled */
1063 if (bank->regs->ctrl)
661553b9 1064 writel_relaxed(0, base + bank->regs->ctrl);
34672013
TKD
1065
1066 bank->dbck = clk_get(bank->dev, "dbclk");
1067 if (IS_ERR(bank->dbck))
1068 dev_err(bank->dev, "Could not get gpio dbck\n");
2fae7fbe
VC
1069}
1070
46824e22 1071static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
2fae7fbe 1072{
2fae7fbe 1073 static int gpio;
fb655f57 1074 int irq_base = 0;
6ef7f385 1075 int ret;
2fae7fbe 1076
2fae7fbe
VC
1077 /*
1078 * REVISIT eventually switch from OMAP-specific gpio structs
1079 * over to the generic ones
1080 */
1081 bank->chip.request = omap_gpio_request;
1082 bank->chip.free = omap_gpio_free;
a0e827c6
JMC
1083 bank->chip.get_direction = omap_gpio_get_direction;
1084 bank->chip.direction_input = omap_gpio_input;
1085 bank->chip.get = omap_gpio_get;
1086 bank->chip.direction_output = omap_gpio_output;
1087 bank->chip.set_debounce = omap_gpio_debounce;
1088 bank->chip.set = omap_gpio_set;
d0d665a8 1089 if (bank->is_mpuio) {
2fae7fbe 1090 bank->chip.label = "mpuio";
6ed87c5b
TKD
1091 if (bank->regs->wkup_en)
1092 bank->chip.dev = &omap_mpuio_device.dev;
2fae7fbe
VC
1093 bank->chip.base = OMAP_MPUIO(0);
1094 } else {
1095 bank->chip.label = "gpio";
1096 bank->chip.base = gpio;
d5f46247 1097 gpio += bank->width;
2fae7fbe 1098 }
d5f46247 1099 bank->chip.ngpio = bank->width;
2fae7fbe 1100
6ef7f385
JMC
1101 ret = gpiochip_add(&bank->chip);
1102 if (ret) {
fb655f57 1103 dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
6ef7f385
JMC
1104 return ret;
1105 }
2fae7fbe 1106
fb655f57
JMC
1107#ifdef CONFIG_ARCH_OMAP1
1108 /*
1109 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1110 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1111 */
1112 irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
1113 if (irq_base < 0) {
1114 dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
1115 return -ENODEV;
1116 }
1117#endif
1118
d2d05c65
TL
1119 /* MPUIO is a bit different, reading IRQ status clears it */
1120 if (bank->is_mpuio) {
1121 irqc->irq_ack = dummy_irq_chip.irq_ack;
1122 irqc->irq_mask = irq_gc_mask_set_bit;
1123 irqc->irq_unmask = irq_gc_mask_clr_bit;
1124 if (!bank->regs->wkup_en)
1125 irqc->irq_set_wake = NULL;
1126 }
1127
46824e22 1128 ret = gpiochip_irqchip_add(&bank->chip, irqc,
a0e827c6 1129 irq_base, omap_gpio_irq_handler,
fb655f57
JMC
1130 IRQ_TYPE_NONE);
1131
1132 if (ret) {
1133 dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
da26d5d8 1134 gpiochip_remove(&bank->chip);
fb655f57
JMC
1135 return -ENODEV;
1136 }
1137
46824e22 1138 gpiochip_set_chained_irqchip(&bank->chip, irqc,
a0e827c6 1139 bank->irq, omap_gpio_irq_handler);
fb655f57 1140
fb655f57 1141 return 0;
2fae7fbe
VC
1142}
1143
384ebe1c
BC
1144static const struct of_device_id omap_gpio_match[];
1145
3836309d 1146static int omap_gpio_probe(struct platform_device *pdev)
5e1c5ff4 1147{
862ff640 1148 struct device *dev = &pdev->dev;
384ebe1c
BC
1149 struct device_node *node = dev->of_node;
1150 const struct of_device_id *match;
f6817a2c 1151 const struct omap_gpio_platform_data *pdata;
77640aab 1152 struct resource *res;
5e1c5ff4 1153 struct gpio_bank *bank;
46824e22 1154 struct irq_chip *irqc;
6ef7f385 1155 int ret;
5e1c5ff4 1156
384ebe1c
BC
1157 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1158
e56aee18 1159 pdata = match ? match->data : dev_get_platdata(dev);
384ebe1c 1160 if (!pdata)
96751fcb 1161 return -EINVAL;
5492fb1a 1162
086d585f 1163 bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
03e128ca 1164 if (!bank) {
862ff640 1165 dev_err(dev, "Memory alloc failed\n");
96751fcb 1166 return -ENOMEM;
03e128ca 1167 }
92105bb7 1168
46824e22
NM
1169 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1170 if (!irqc)
1171 return -ENOMEM;
1172
3d009c8c 1173 irqc->irq_startup = omap_gpio_irq_startup,
46824e22
NM
1174 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1175 irqc->irq_ack = omap_gpio_ack_irq,
1176 irqc->irq_mask = omap_gpio_mask_irq,
1177 irqc->irq_unmask = omap_gpio_unmask_irq,
1178 irqc->irq_set_type = omap_gpio_irq_type,
1179 irqc->irq_set_wake = omap_gpio_wake_enable,
1180 irqc->name = dev_name(&pdev->dev);
1181
89d18e3a
GS
1182 bank->irq = platform_get_irq(pdev, 0);
1183 if (bank->irq <= 0) {
1184 if (!bank->irq)
1185 bank->irq = -ENXIO;
1186 if (bank->irq != -EPROBE_DEFER)
1187 dev_err(dev,
1188 "can't get irq resource ret=%d\n", bank->irq);
1189 return bank->irq;
44169075 1190 }
5e1c5ff4 1191
862ff640 1192 bank->dev = dev;
fb655f57 1193 bank->chip.dev = dev;
c23837ce 1194 bank->chip.owner = THIS_MODULE;
77640aab 1195 bank->dbck_flag = pdata->dbck_flag;
5de62b86 1196 bank->stride = pdata->bank_stride;
d5f46247 1197 bank->width = pdata->bank_width;
d0d665a8 1198 bank->is_mpuio = pdata->is_mpuio;
803a2434 1199 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
fa87931a 1200 bank->regs = pdata->regs;
384ebe1c
BC
1201#ifdef CONFIG_OF_GPIO
1202 bank->chip.of_node = of_node_get(node);
1203#endif
a2797bea
JH
1204 if (node) {
1205 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1206 bank->loses_context = true;
1207 } else {
1208 bank->loses_context = pdata->loses_context;
352a2d5b
JH
1209
1210 if (bank->loses_context)
1211 bank->get_context_loss_count =
1212 pdata->get_context_loss_count;
384ebe1c
BC
1213 }
1214
fa87931a 1215 if (bank->regs->set_dataout && bank->regs->clr_dataout)
a0e827c6 1216 bank->set_dataout = omap_set_gpio_dataout_reg;
fa87931a 1217 else
a0e827c6 1218 bank->set_dataout = omap_set_gpio_dataout_mask;
9f7065da 1219
4dbada2b 1220 raw_spin_lock_init(&bank->lock);
9f7065da 1221
77640aab
VC
1222 /* Static mapping, never released */
1223 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
717f70e3
JH
1224 bank->base = devm_ioremap_resource(dev, res);
1225 if (IS_ERR(bank->base)) {
717f70e3 1226 return PTR_ERR(bank->base);
5e1c5ff4
TL
1227 }
1228
065cd795
TKD
1229 platform_set_drvdata(pdev, bank);
1230
77640aab 1231 pm_runtime_enable(bank->dev);
55b93c32 1232 pm_runtime_irq_safe(bank->dev);
77640aab
VC
1233 pm_runtime_get_sync(bank->dev);
1234
d0d665a8 1235 if (bank->is_mpuio)
a0e827c6 1236 omap_mpuio_init(bank);
ab985f0f 1237
03e128ca 1238 omap_gpio_mod_init(bank);
6ef7f385 1239
46824e22 1240 ret = omap_gpio_chip_init(bank, irqc);
6ef7f385
JMC
1241 if (ret)
1242 return ret;
1243
9a748053 1244 omap_gpio_show_rev(bank);
9f7065da 1245
55b93c32
TKD
1246 pm_runtime_put(bank->dev);
1247
03e128ca 1248 list_add_tail(&bank->node, &omap_gpio_list);
77640aab 1249
879fe324 1250 return 0;
5e1c5ff4
TL
1251}
1252
cac089f9
TL
1253static int omap_gpio_remove(struct platform_device *pdev)
1254{
1255 struct gpio_bank *bank = platform_get_drvdata(pdev);
1256
1257 list_del(&bank->node);
1258 gpiochip_remove(&bank->chip);
1259 pm_runtime_disable(bank->dev);
1260
1261 return 0;
1262}
1263
55b93c32
TKD
1264#ifdef CONFIG_ARCH_OMAP2PLUS
1265
ecb2312f 1266#if defined(CONFIG_PM)
60a3437d 1267static void omap_gpio_restore_context(struct gpio_bank *bank);
3ac4fa99 1268
2dc983c5 1269static int omap_gpio_runtime_suspend(struct device *dev)
3ac4fa99 1270{
2dc983c5
TKD
1271 struct platform_device *pdev = to_platform_device(dev);
1272 struct gpio_bank *bank = platform_get_drvdata(pdev);
1273 u32 l1 = 0, l2 = 0;
1274 unsigned long flags;
68942edb 1275 u32 wake_low, wake_hi;
8865b9b6 1276
4dbada2b 1277 raw_spin_lock_irqsave(&bank->lock, flags);
68942edb
KH
1278
1279 /*
1280 * Only edges can generate a wakeup event to the PRCM.
1281 *
1282 * Therefore, ensure any wake-up capable GPIOs have
1283 * edge-detection enabled before going idle to ensure a wakeup
1284 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
1285 * NDA TRM 25.5.3.1)
1286 *
1287 * The normal values will be restored upon ->runtime_resume()
1288 * by writing back the values saved in bank->context.
1289 */
1290 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
1291 if (wake_low)
661553b9 1292 writel_relaxed(wake_low | bank->context.fallingdetect,
68942edb
KH
1293 bank->base + bank->regs->fallingdetect);
1294 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
1295 if (wake_hi)
661553b9 1296 writel_relaxed(wake_hi | bank->context.risingdetect,
68942edb
KH
1297 bank->base + bank->regs->risingdetect);
1298
b3c64bc3
KH
1299 if (!bank->enabled_non_wakeup_gpios)
1300 goto update_gpio_context_count;
1301
2dc983c5
TKD
1302 if (bank->power_mode != OFF_MODE) {
1303 bank->power_mode = 0;
41d87cbd 1304 goto update_gpio_context_count;
2dc983c5
TKD
1305 }
1306 /*
1307 * If going to OFF, remove triggering for all
1308 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1309 * generated. See OMAP2420 Errata item 1.101.
1310 */
661553b9 1311 bank->saved_datain = readl_relaxed(bank->base +
2dc983c5 1312 bank->regs->datain);
c6f31c9e
TKD
1313 l1 = bank->context.fallingdetect;
1314 l2 = bank->context.risingdetect;
3f1686a9 1315
2dc983c5
TKD
1316 l1 &= ~bank->enabled_non_wakeup_gpios;
1317 l2 &= ~bank->enabled_non_wakeup_gpios;
3f1686a9 1318
661553b9
VK
1319 writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
1320 writel_relaxed(l2, bank->base + bank->regs->risingdetect);
3f1686a9 1321
2dc983c5 1322 bank->workaround_enabled = true;
3f1686a9 1323
41d87cbd 1324update_gpio_context_count:
2dc983c5
TKD
1325 if (bank->get_context_loss_count)
1326 bank->context_loss_count =
60a3437d
TKD
1327 bank->get_context_loss_count(bank->dev);
1328
a0e827c6 1329 omap_gpio_dbck_disable(bank);
4dbada2b 1330 raw_spin_unlock_irqrestore(&bank->lock, flags);
55b93c32 1331
2dc983c5 1332 return 0;
3ac4fa99
JY
1333}
1334
352a2d5b
JH
1335static void omap_gpio_init_context(struct gpio_bank *p);
1336
2dc983c5 1337static int omap_gpio_runtime_resume(struct device *dev)
3ac4fa99 1338{
2dc983c5
TKD
1339 struct platform_device *pdev = to_platform_device(dev);
1340 struct gpio_bank *bank = platform_get_drvdata(pdev);
2dc983c5
TKD
1341 u32 l = 0, gen, gen0, gen1;
1342 unsigned long flags;
a2797bea 1343 int c;
8865b9b6 1344
4dbada2b 1345 raw_spin_lock_irqsave(&bank->lock, flags);
352a2d5b
JH
1346
1347 /*
1348 * On the first resume during the probe, the context has not
1349 * been initialised and so initialise it now. Also initialise
1350 * the context loss count.
1351 */
1352 if (bank->loses_context && !bank->context_valid) {
1353 omap_gpio_init_context(bank);
1354
1355 if (bank->get_context_loss_count)
1356 bank->context_loss_count =
1357 bank->get_context_loss_count(bank->dev);
1358 }
1359
a0e827c6 1360 omap_gpio_dbck_enable(bank);
68942edb
KH
1361
1362 /*
1363 * In ->runtime_suspend(), level-triggered, wakeup-enabled
1364 * GPIOs were set to edge trigger also in order to be able to
1365 * generate a PRCM wakeup. Here we restore the
1366 * pre-runtime_suspend() values for edge triggering.
1367 */
661553b9 1368 writel_relaxed(bank->context.fallingdetect,
68942edb 1369 bank->base + bank->regs->fallingdetect);
661553b9 1370 writel_relaxed(bank->context.risingdetect,
68942edb
KH
1371 bank->base + bank->regs->risingdetect);
1372
a2797bea
JH
1373 if (bank->loses_context) {
1374 if (!bank->get_context_loss_count) {
2dc983c5
TKD
1375 omap_gpio_restore_context(bank);
1376 } else {
a2797bea
JH
1377 c = bank->get_context_loss_count(bank->dev);
1378 if (c != bank->context_loss_count) {
1379 omap_gpio_restore_context(bank);
1380 } else {
4dbada2b 1381 raw_spin_unlock_irqrestore(&bank->lock, flags);
a2797bea
JH
1382 return 0;
1383 }
60a3437d 1384 }
2dc983c5 1385 }
43ffcd9a 1386
1b128703 1387 if (!bank->workaround_enabled) {
4dbada2b 1388 raw_spin_unlock_irqrestore(&bank->lock, flags);
1b128703
TKD
1389 return 0;
1390 }
1391
661553b9 1392 l = readl_relaxed(bank->base + bank->regs->datain);
3f1686a9 1393
2dc983c5
TKD
1394 /*
1395 * Check if any of the non-wakeup interrupt GPIOs have changed
1396 * state. If so, generate an IRQ by software. This is
1397 * horribly racy, but it's the best we can do to work around
1398 * this silicon bug.
1399 */
1400 l ^= bank->saved_datain;
1401 l &= bank->enabled_non_wakeup_gpios;
3f1686a9 1402
2dc983c5
TKD
1403 /*
1404 * No need to generate IRQs for the rising edge for gpio IRQs
1405 * configured with falling edge only; and vice versa.
1406 */
c6f31c9e 1407 gen0 = l & bank->context.fallingdetect;
2dc983c5 1408 gen0 &= bank->saved_datain;
82dbb9d3 1409
c6f31c9e 1410 gen1 = l & bank->context.risingdetect;
2dc983c5 1411 gen1 &= ~(bank->saved_datain);
82dbb9d3 1412
2dc983c5 1413 /* FIXME: Consider GPIO IRQs with level detections properly! */
c6f31c9e
TKD
1414 gen = l & (~(bank->context.fallingdetect) &
1415 ~(bank->context.risingdetect));
2dc983c5
TKD
1416 /* Consider all GPIO IRQs needed to be updated */
1417 gen |= gen0 | gen1;
82dbb9d3 1418
2dc983c5
TKD
1419 if (gen) {
1420 u32 old0, old1;
82dbb9d3 1421
661553b9
VK
1422 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1423 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
3f1686a9 1424
4e962e89 1425 if (!bank->regs->irqstatus_raw0) {
661553b9 1426 writel_relaxed(old0 | gen, bank->base +
9ea14d8c 1427 bank->regs->leveldetect0);
661553b9 1428 writel_relaxed(old1 | gen, bank->base +
9ea14d8c 1429 bank->regs->leveldetect1);
2dc983c5 1430 }
9ea14d8c 1431
4e962e89 1432 if (bank->regs->irqstatus_raw0) {
661553b9 1433 writel_relaxed(old0 | l, bank->base +
9ea14d8c 1434 bank->regs->leveldetect0);
661553b9 1435 writel_relaxed(old1 | l, bank->base +
9ea14d8c 1436 bank->regs->leveldetect1);
3ac4fa99 1437 }
661553b9
VK
1438 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1439 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
2dc983c5
TKD
1440 }
1441
1442 bank->workaround_enabled = false;
4dbada2b 1443 raw_spin_unlock_irqrestore(&bank->lock, flags);
2dc983c5
TKD
1444
1445 return 0;
1446}
ecb2312f 1447#endif /* CONFIG_PM */
2dc983c5 1448
cac089f9 1449#if IS_BUILTIN(CONFIG_GPIO_OMAP)
2dc983c5
TKD
1450void omap2_gpio_prepare_for_idle(int pwr_mode)
1451{
1452 struct gpio_bank *bank;
1453
1454 list_for_each_entry(bank, &omap_gpio_list, node) {
fa365e4d 1455 if (!BANK_USED(bank) || !bank->loses_context)
2dc983c5
TKD
1456 continue;
1457
1458 bank->power_mode = pwr_mode;
1459
2dc983c5
TKD
1460 pm_runtime_put_sync_suspend(bank->dev);
1461 }
1462}
1463
1464void omap2_gpio_resume_after_idle(void)
1465{
1466 struct gpio_bank *bank;
1467
1468 list_for_each_entry(bank, &omap_gpio_list, node) {
fa365e4d 1469 if (!BANK_USED(bank) || !bank->loses_context)
2dc983c5
TKD
1470 continue;
1471
2dc983c5 1472 pm_runtime_get_sync(bank->dev);
3ac4fa99 1473 }
3ac4fa99 1474}
cac089f9 1475#endif
3ac4fa99 1476
ecb2312f 1477#if defined(CONFIG_PM)
352a2d5b
JH
1478static void omap_gpio_init_context(struct gpio_bank *p)
1479{
1480 struct omap_gpio_reg_offs *regs = p->regs;
1481 void __iomem *base = p->base;
1482
661553b9
VK
1483 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1484 p->context.oe = readl_relaxed(base + regs->direction);
1485 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1486 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1487 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1488 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1489 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1490 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1491 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
352a2d5b
JH
1492
1493 if (regs->set_dataout && p->regs->clr_dataout)
661553b9 1494 p->context.dataout = readl_relaxed(base + regs->set_dataout);
352a2d5b 1495 else
661553b9 1496 p->context.dataout = readl_relaxed(base + regs->dataout);
352a2d5b
JH
1497
1498 p->context_valid = true;
1499}
1500
60a3437d 1501static void omap_gpio_restore_context(struct gpio_bank *bank)
40c670f0 1502{
661553b9 1503 writel_relaxed(bank->context.wake_en,
ae10f233 1504 bank->base + bank->regs->wkup_en);
661553b9
VK
1505 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1506 writel_relaxed(bank->context.leveldetect0,
ae10f233 1507 bank->base + bank->regs->leveldetect0);
661553b9 1508 writel_relaxed(bank->context.leveldetect1,
ae10f233 1509 bank->base + bank->regs->leveldetect1);
661553b9 1510 writel_relaxed(bank->context.risingdetect,
ae10f233 1511 bank->base + bank->regs->risingdetect);
661553b9 1512 writel_relaxed(bank->context.fallingdetect,
ae10f233 1513 bank->base + bank->regs->fallingdetect);
f86bcc30 1514 if (bank->regs->set_dataout && bank->regs->clr_dataout)
661553b9 1515 writel_relaxed(bank->context.dataout,
f86bcc30
NM
1516 bank->base + bank->regs->set_dataout);
1517 else
661553b9 1518 writel_relaxed(bank->context.dataout,
f86bcc30 1519 bank->base + bank->regs->dataout);
661553b9 1520 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
6d13eaaf 1521
ae547354 1522 if (bank->dbck_enable_mask) {
661553b9 1523 writel_relaxed(bank->context.debounce, bank->base +
ae547354 1524 bank->regs->debounce);
661553b9 1525 writel_relaxed(bank->context.debounce_en,
ae547354
NM
1526 bank->base + bank->regs->debounce_en);
1527 }
ba805be5 1528
661553b9 1529 writel_relaxed(bank->context.irqenable1,
ba805be5 1530 bank->base + bank->regs->irqenable);
661553b9 1531 writel_relaxed(bank->context.irqenable2,
ba805be5 1532 bank->base + bank->regs->irqenable2);
40c670f0 1533}
ecb2312f 1534#endif /* CONFIG_PM */
55b93c32 1535#else
2dc983c5
TKD
1536#define omap_gpio_runtime_suspend NULL
1537#define omap_gpio_runtime_resume NULL
ea4a21a2 1538static inline void omap_gpio_init_context(struct gpio_bank *p) {}
40c670f0
RN
1539#endif
1540
55b93c32 1541static const struct dev_pm_ops gpio_pm_ops = {
2dc983c5
TKD
1542 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1543 NULL)
55b93c32
TKD
1544};
1545
384ebe1c
BC
1546#if defined(CONFIG_OF)
1547static struct omap_gpio_reg_offs omap2_gpio_regs = {
1548 .revision = OMAP24XX_GPIO_REVISION,
1549 .direction = OMAP24XX_GPIO_OE,
1550 .datain = OMAP24XX_GPIO_DATAIN,
1551 .dataout = OMAP24XX_GPIO_DATAOUT,
1552 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1553 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1554 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1555 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1556 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1557 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1558 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1559 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1560 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1561 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1562 .ctrl = OMAP24XX_GPIO_CTRL,
1563 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1564 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1565 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1566 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1567 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1568};
1569
1570static struct omap_gpio_reg_offs omap4_gpio_regs = {
1571 .revision = OMAP4_GPIO_REVISION,
1572 .direction = OMAP4_GPIO_OE,
1573 .datain = OMAP4_GPIO_DATAIN,
1574 .dataout = OMAP4_GPIO_DATAOUT,
1575 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1576 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1577 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1578 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1579 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1580 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1581 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1582 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1583 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1584 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1585 .ctrl = OMAP4_GPIO_CTRL,
1586 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1587 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1588 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1589 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1590 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1591};
1592
e9a65bb6 1593static const struct omap_gpio_platform_data omap2_pdata = {
384ebe1c
BC
1594 .regs = &omap2_gpio_regs,
1595 .bank_width = 32,
1596 .dbck_flag = false,
1597};
1598
e9a65bb6 1599static const struct omap_gpio_platform_data omap3_pdata = {
384ebe1c
BC
1600 .regs = &omap2_gpio_regs,
1601 .bank_width = 32,
1602 .dbck_flag = true,
1603};
1604
e9a65bb6 1605static const struct omap_gpio_platform_data omap4_pdata = {
384ebe1c
BC
1606 .regs = &omap4_gpio_regs,
1607 .bank_width = 32,
1608 .dbck_flag = true,
1609};
1610
1611static const struct of_device_id omap_gpio_match[] = {
1612 {
1613 .compatible = "ti,omap4-gpio",
1614 .data = &omap4_pdata,
1615 },
1616 {
1617 .compatible = "ti,omap3-gpio",
1618 .data = &omap3_pdata,
1619 },
1620 {
1621 .compatible = "ti,omap2-gpio",
1622 .data = &omap2_pdata,
1623 },
1624 { },
1625};
1626MODULE_DEVICE_TABLE(of, omap_gpio_match);
1627#endif
1628
77640aab
VC
1629static struct platform_driver omap_gpio_driver = {
1630 .probe = omap_gpio_probe,
cac089f9 1631 .remove = omap_gpio_remove,
77640aab
VC
1632 .driver = {
1633 .name = "omap_gpio",
55b93c32 1634 .pm = &gpio_pm_ops,
384ebe1c 1635 .of_match_table = of_match_ptr(omap_gpio_match),
77640aab
VC
1636 },
1637};
1638
5e1c5ff4 1639/*
77640aab
VC
1640 * gpio driver register needs to be done before
1641 * machine_init functions access gpio APIs.
1642 * Hence omap_gpio_drv_reg() is a postcore_initcall.
5e1c5ff4 1643 */
77640aab 1644static int __init omap_gpio_drv_reg(void)
5e1c5ff4 1645{
77640aab 1646 return platform_driver_register(&omap_gpio_driver);
5e1c5ff4 1647}
77640aab 1648postcore_initcall(omap_gpio_drv_reg);
cac089f9
TL
1649
1650static void __exit omap_gpio_exit(void)
1651{
1652 platform_driver_unregister(&omap_gpio_driver);
1653}
1654module_exit(omap_gpio_exit);
1655
1656MODULE_DESCRIPTION("omap gpio driver");
1657MODULE_ALIAS("platform:gpio-omap");
1658MODULE_LICENSE("GPL v2");
This page took 0.745701 seconds and 5 git commands to generate.