drm/i915: use dev_priv for the FBC functions
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
baaa5cfb 99 if (obj->pin_display)
a6172a80
CW
100 return "p";
101 else
102 return " ";
103}
104
05394f39 105static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 106{
0206e353
AJ
107 switch (obj->tiling_mode) {
108 default:
109 case I915_TILING_NONE: return " ";
110 case I915_TILING_X: return "X";
111 case I915_TILING_Y: return "Y";
112 }
a6172a80
CW
113}
114
1d693bcc
BW
115static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
116{
aff43766 117 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
118}
119
ca1543be
TU
120static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
121{
122 u64 size = 0;
123 struct i915_vma *vma;
124
125 list_for_each_entry(vma, &obj->vma_list, vma_link) {
126 if (i915_is_ggtt(vma->vm) &&
127 drm_mm_node_allocated(&vma->node))
128 size += vma->node.size;
129 }
130
131 return size;
132}
133
37811fcc
CW
134static void
135describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
136{
b4716185
CW
137 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
138 struct intel_engine_cs *ring;
1d693bcc 139 struct i915_vma *vma;
d7f46fc4 140 int pin_count = 0;
b4716185 141 int i;
d7f46fc4 142
b4716185 143 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
37811fcc 144 &obj->base,
481a3d43 145 obj->active ? "*" : " ",
37811fcc
CW
146 get_pin_flag(obj),
147 get_tiling_flag(obj),
1d693bcc 148 get_global_flag(obj),
a05a5862 149 obj->base.size / 1024,
37811fcc 150 obj->base.read_domains,
b4716185
CW
151 obj->base.write_domain);
152 for_each_ring(ring, dev_priv, i)
153 seq_printf(m, "%x ",
154 i915_gem_request_get_seqno(obj->last_read_req[i]));
155 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
156 i915_gem_request_get_seqno(obj->last_write_req),
157 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 158 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
159 obj->dirty ? " dirty" : "",
160 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
161 if (obj->base.name)
162 seq_printf(m, " (name: %d)", obj->base.name);
ba0635ff 163 list_for_each_entry(vma, &obj->vma_list, vma_link) {
d7f46fc4
BW
164 if (vma->pin_count > 0)
165 pin_count++;
ba0635ff
DC
166 }
167 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
168 if (obj->pin_display)
169 seq_printf(m, " (display)");
37811fcc
CW
170 if (obj->fence_reg != I915_FENCE_REG_NONE)
171 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc 172 list_for_each_entry(vma, &obj->vma_list, vma_link) {
8d2fdc3f
TU
173 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
174 i915_is_ggtt(vma->vm) ? "g" : "pp",
175 vma->node.start, vma->node.size);
176 if (i915_is_ggtt(vma->vm))
177 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
1d693bcc 178 else
8d2fdc3f 179 seq_puts(m, ")");
1d693bcc 180 }
c1ad11fc 181 if (obj->stolen)
440fd528 182 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 183 if (obj->pin_display || obj->fault_mappable) {
6299f992 184 char s[3], *t = s;
30154650 185 if (obj->pin_display)
6299f992
CW
186 *t++ = 'p';
187 if (obj->fault_mappable)
188 *t++ = 'f';
189 *t = '\0';
190 seq_printf(m, " (%s mappable)", s);
191 }
b4716185 192 if (obj->last_write_req != NULL)
41c52415 193 seq_printf(m, " (%s)",
b4716185 194 i915_gem_request_get_ring(obj->last_write_req)->name);
d5a81ef1
DV
195 if (obj->frontbuffer_bits)
196 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
197}
198
273497e5 199static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 200{
ea0c76f8 201 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
202 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
203 seq_putc(m, ' ');
204}
205
433e12f7 206static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 207{
9f25d007 208 struct drm_info_node *node = m->private;
433e12f7
BG
209 uintptr_t list = (uintptr_t) node->info_ent->data;
210 struct list_head *head;
2017263e 211 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
212 struct drm_i915_private *dev_priv = dev->dev_private;
213 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 214 struct i915_vma *vma;
c44ef60e 215 u64 total_obj_size, total_gtt_size;
8f2480fb 216 int count, ret;
de227ef0
CW
217
218 ret = mutex_lock_interruptible(&dev->struct_mutex);
219 if (ret)
220 return ret;
2017263e 221
ca191b13 222 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
223 switch (list) {
224 case ACTIVE_LIST:
267f0c90 225 seq_puts(m, "Active:\n");
5cef07e1 226 head = &vm->active_list;
433e12f7
BG
227 break;
228 case INACTIVE_LIST:
267f0c90 229 seq_puts(m, "Inactive:\n");
5cef07e1 230 head = &vm->inactive_list;
433e12f7 231 break;
433e12f7 232 default:
de227ef0
CW
233 mutex_unlock(&dev->struct_mutex);
234 return -EINVAL;
2017263e 235 }
2017263e 236
8f2480fb 237 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
238 list_for_each_entry(vma, head, mm_list) {
239 seq_printf(m, " ");
240 describe_obj(m, vma->obj);
241 seq_printf(m, "\n");
242 total_obj_size += vma->obj->base.size;
243 total_gtt_size += vma->node.size;
8f2480fb 244 count++;
2017263e 245 }
de227ef0 246 mutex_unlock(&dev->struct_mutex);
5e118f41 247
c44ef60e 248 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 249 count, total_obj_size, total_gtt_size);
2017263e
BG
250 return 0;
251}
252
6d2b8885
CW
253static int obj_rank_by_stolen(void *priv,
254 struct list_head *A, struct list_head *B)
255{
256 struct drm_i915_gem_object *a =
b25cb2f8 257 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 258 struct drm_i915_gem_object *b =
b25cb2f8 259 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
260
261 return a->stolen->start - b->stolen->start;
262}
263
264static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
265{
9f25d007 266 struct drm_info_node *node = m->private;
6d2b8885
CW
267 struct drm_device *dev = node->minor->dev;
268 struct drm_i915_private *dev_priv = dev->dev_private;
269 struct drm_i915_gem_object *obj;
c44ef60e 270 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
271 LIST_HEAD(stolen);
272 int count, ret;
273
274 ret = mutex_lock_interruptible(&dev->struct_mutex);
275 if (ret)
276 return ret;
277
278 total_obj_size = total_gtt_size = count = 0;
279 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
280 if (obj->stolen == NULL)
281 continue;
282
b25cb2f8 283 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
284
285 total_obj_size += obj->base.size;
ca1543be 286 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
287 count++;
288 }
289 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
290 if (obj->stolen == NULL)
291 continue;
292
b25cb2f8 293 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
294
295 total_obj_size += obj->base.size;
296 count++;
297 }
298 list_sort(NULL, &stolen, obj_rank_by_stolen);
299 seq_puts(m, "Stolen:\n");
300 while (!list_empty(&stolen)) {
b25cb2f8 301 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
302 seq_puts(m, " ");
303 describe_obj(m, obj);
304 seq_putc(m, '\n');
b25cb2f8 305 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
306 }
307 mutex_unlock(&dev->struct_mutex);
308
c44ef60e 309 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
310 count, total_obj_size, total_gtt_size);
311 return 0;
312}
313
6299f992
CW
314#define count_objects(list, member) do { \
315 list_for_each_entry(obj, list, member) { \
ca1543be 316 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
317 ++count; \
318 if (obj->map_and_fenceable) { \
f343c5f6 319 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
320 ++mappable_count; \
321 } \
322 } \
0206e353 323} while (0)
6299f992 324
2db8e9d6 325struct file_stats {
6313c204 326 struct drm_i915_file_private *file_priv;
c44ef60e
MK
327 unsigned long count;
328 u64 total, unbound;
329 u64 global, shared;
330 u64 active, inactive;
2db8e9d6
CW
331};
332
333static int per_file_stats(int id, void *ptr, void *data)
334{
335 struct drm_i915_gem_object *obj = ptr;
336 struct file_stats *stats = data;
6313c204 337 struct i915_vma *vma;
2db8e9d6
CW
338
339 stats->count++;
340 stats->total += obj->base.size;
341
c67a17e9
CW
342 if (obj->base.name || obj->base.dma_buf)
343 stats->shared += obj->base.size;
344
6313c204
CW
345 if (USES_FULL_PPGTT(obj->base.dev)) {
346 list_for_each_entry(vma, &obj->vma_list, vma_link) {
347 struct i915_hw_ppgtt *ppgtt;
348
349 if (!drm_mm_node_allocated(&vma->node))
350 continue;
351
352 if (i915_is_ggtt(vma->vm)) {
353 stats->global += obj->base.size;
354 continue;
355 }
356
357 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 358 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
359 continue;
360
41c52415 361 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
362 stats->active += obj->base.size;
363 else
364 stats->inactive += obj->base.size;
365
366 return 0;
367 }
2db8e9d6 368 } else {
6313c204
CW
369 if (i915_gem_obj_ggtt_bound(obj)) {
370 stats->global += obj->base.size;
41c52415 371 if (obj->active)
6313c204
CW
372 stats->active += obj->base.size;
373 else
374 stats->inactive += obj->base.size;
375 return 0;
376 }
2db8e9d6
CW
377 }
378
6313c204
CW
379 if (!list_empty(&obj->global_list))
380 stats->unbound += obj->base.size;
381
2db8e9d6
CW
382 return 0;
383}
384
b0da1b79
CW
385#define print_file_stats(m, name, stats) do { \
386 if (stats.count) \
c44ef60e 387 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
388 name, \
389 stats.count, \
390 stats.total, \
391 stats.active, \
392 stats.inactive, \
393 stats.global, \
394 stats.shared, \
395 stats.unbound); \
396} while (0)
493018dc
BV
397
398static void print_batch_pool_stats(struct seq_file *m,
399 struct drm_i915_private *dev_priv)
400{
401 struct drm_i915_gem_object *obj;
402 struct file_stats stats;
06fbca71 403 struct intel_engine_cs *ring;
8d9d5744 404 int i, j;
493018dc
BV
405
406 memset(&stats, 0, sizeof(stats));
407
06fbca71 408 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
409 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
410 list_for_each_entry(obj,
411 &ring->batch_pool.cache_list[j],
412 batch_pool_link)
413 per_file_stats(0, obj, &stats);
414 }
06fbca71 415 }
493018dc 416
b0da1b79 417 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
418}
419
ca191b13
BW
420#define count_vmas(list, member) do { \
421 list_for_each_entry(vma, list, member) { \
ca1543be 422 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
423 ++count; \
424 if (vma->obj->map_and_fenceable) { \
425 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
426 ++mappable_count; \
427 } \
428 } \
429} while (0)
430
431static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 432{
9f25d007 433 struct drm_info_node *node = m->private;
73aa808f
CW
434 struct drm_device *dev = node->minor->dev;
435 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714 436 u32 count, mappable_count, purgeable_count;
c44ef60e 437 u64 size, mappable_size, purgeable_size;
6299f992 438 struct drm_i915_gem_object *obj;
5cef07e1 439 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 440 struct drm_file *file;
ca191b13 441 struct i915_vma *vma;
73aa808f
CW
442 int ret;
443
444 ret = mutex_lock_interruptible(&dev->struct_mutex);
445 if (ret)
446 return ret;
447
6299f992
CW
448 seq_printf(m, "%u objects, %zu bytes\n",
449 dev_priv->mm.object_count,
450 dev_priv->mm.object_memory);
451
452 size = count = mappable_size = mappable_count = 0;
35c20a60 453 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 454 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
455 count, mappable_count, size, mappable_size);
456
457 size = count = mappable_size = mappable_count = 0;
ca191b13 458 count_vmas(&vm->active_list, mm_list);
c44ef60e 459 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
460 count, mappable_count, size, mappable_size);
461
6299f992 462 size = count = mappable_size = mappable_count = 0;
ca191b13 463 count_vmas(&vm->inactive_list, mm_list);
c44ef60e 464 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
465 count, mappable_count, size, mappable_size);
466
b7abb714 467 size = count = purgeable_size = purgeable_count = 0;
35c20a60 468 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 469 size += obj->base.size, ++count;
b7abb714
CW
470 if (obj->madv == I915_MADV_DONTNEED)
471 purgeable_size += obj->base.size, ++purgeable_count;
472 }
c44ef60e 473 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 474
6299f992 475 size = count = mappable_size = mappable_count = 0;
35c20a60 476 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 477 if (obj->fault_mappable) {
f343c5f6 478 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
479 ++count;
480 }
30154650 481 if (obj->pin_display) {
f343c5f6 482 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
483 ++mappable_count;
484 }
b7abb714
CW
485 if (obj->madv == I915_MADV_DONTNEED) {
486 purgeable_size += obj->base.size;
487 ++purgeable_count;
488 }
6299f992 489 }
c44ef60e 490 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 491 purgeable_count, purgeable_size);
c44ef60e 492 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 493 mappable_count, mappable_size);
c44ef60e 494 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992
CW
495 count, size);
496
c44ef60e 497 seq_printf(m, "%llu [%llu] gtt total\n",
853ba5d2 498 dev_priv->gtt.base.total,
c44ef60e 499 (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 500
493018dc
BV
501 seq_putc(m, '\n');
502 print_batch_pool_stats(m, dev_priv);
2db8e9d6
CW
503 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
504 struct file_stats stats;
3ec2f427 505 struct task_struct *task;
2db8e9d6
CW
506
507 memset(&stats, 0, sizeof(stats));
6313c204 508 stats.file_priv = file->driver_priv;
5b5ffff0 509 spin_lock(&file->table_lock);
2db8e9d6 510 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 511 spin_unlock(&file->table_lock);
3ec2f427
TH
512 /*
513 * Although we have a valid reference on file->pid, that does
514 * not guarantee that the task_struct who called get_pid() is
515 * still alive (e.g. get_pid(current) => fork() => exit()).
516 * Therefore, we need to protect this ->comm access using RCU.
517 */
518 rcu_read_lock();
519 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 520 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 521 rcu_read_unlock();
2db8e9d6
CW
522 }
523
73aa808f
CW
524 mutex_unlock(&dev->struct_mutex);
525
526 return 0;
527}
528
aee56cff 529static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 530{
9f25d007 531 struct drm_info_node *node = m->private;
08c18323 532 struct drm_device *dev = node->minor->dev;
1b50247a 533 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
534 struct drm_i915_private *dev_priv = dev->dev_private;
535 struct drm_i915_gem_object *obj;
c44ef60e 536 u64 total_obj_size, total_gtt_size;
08c18323
CW
537 int count, ret;
538
539 ret = mutex_lock_interruptible(&dev->struct_mutex);
540 if (ret)
541 return ret;
542
543 total_obj_size = total_gtt_size = count = 0;
35c20a60 544 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 545 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
546 continue;
547
267f0c90 548 seq_puts(m, " ");
08c18323 549 describe_obj(m, obj);
267f0c90 550 seq_putc(m, '\n');
08c18323 551 total_obj_size += obj->base.size;
ca1543be 552 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
553 count++;
554 }
555
556 mutex_unlock(&dev->struct_mutex);
557
c44ef60e 558 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
559 count, total_obj_size, total_gtt_size);
560
561 return 0;
562}
563
4e5359cd
SF
564static int i915_gem_pageflip_info(struct seq_file *m, void *data)
565{
9f25d007 566 struct drm_info_node *node = m->private;
4e5359cd 567 struct drm_device *dev = node->minor->dev;
d6bbafa1 568 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 569 struct intel_crtc *crtc;
8a270ebf
DV
570 int ret;
571
572 ret = mutex_lock_interruptible(&dev->struct_mutex);
573 if (ret)
574 return ret;
4e5359cd 575
d3fcc808 576 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
577 const char pipe = pipe_name(crtc->pipe);
578 const char plane = plane_name(crtc->plane);
4e5359cd
SF
579 struct intel_unpin_work *work;
580
5e2d7afc 581 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
582 work = crtc->unpin_work;
583 if (work == NULL) {
9db4a9c7 584 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
585 pipe, plane);
586 } else {
d6bbafa1
CW
587 u32 addr;
588
e7d841ca 589 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 590 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
591 pipe, plane);
592 } else {
9db4a9c7 593 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
594 pipe, plane);
595 }
3a8a946e
DV
596 if (work->flip_queued_req) {
597 struct intel_engine_cs *ring =
598 i915_gem_request_get_ring(work->flip_queued_req);
599
20e28fba 600 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
3a8a946e 601 ring->name,
f06cc1b9 602 i915_gem_request_get_seqno(work->flip_queued_req),
d6bbafa1 603 dev_priv->next_seqno,
3a8a946e 604 ring->get_seqno(ring, true),
1b5a433a 605 i915_gem_request_completed(work->flip_queued_req, true));
d6bbafa1
CW
606 } else
607 seq_printf(m, "Flip not associated with any ring\n");
608 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
609 work->flip_queued_vblank,
610 work->flip_ready_vblank,
1e3feefd 611 drm_crtc_vblank_count(&crtc->base));
4e5359cd 612 if (work->enable_stall_check)
267f0c90 613 seq_puts(m, "Stall check enabled, ");
4e5359cd 614 else
267f0c90 615 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 616 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 617
d6bbafa1
CW
618 if (INTEL_INFO(dev)->gen >= 4)
619 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
620 else
621 addr = I915_READ(DSPADDR(crtc->plane));
622 seq_printf(m, "Current scanout address 0x%08x\n", addr);
623
4e5359cd 624 if (work->pending_flip_obj) {
d6bbafa1
CW
625 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
626 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
627 }
628 }
5e2d7afc 629 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
630 }
631
8a270ebf
DV
632 mutex_unlock(&dev->struct_mutex);
633
4e5359cd
SF
634 return 0;
635}
636
493018dc
BV
637static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
638{
639 struct drm_info_node *node = m->private;
640 struct drm_device *dev = node->minor->dev;
641 struct drm_i915_private *dev_priv = dev->dev_private;
642 struct drm_i915_gem_object *obj;
06fbca71 643 struct intel_engine_cs *ring;
8d9d5744
CW
644 int total = 0;
645 int ret, i, j;
493018dc
BV
646
647 ret = mutex_lock_interruptible(&dev->struct_mutex);
648 if (ret)
649 return ret;
650
06fbca71 651 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
652 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
653 int count;
654
655 count = 0;
656 list_for_each_entry(obj,
657 &ring->batch_pool.cache_list[j],
658 batch_pool_link)
659 count++;
660 seq_printf(m, "%s cache[%d]: %d objects\n",
661 ring->name, j, count);
662
663 list_for_each_entry(obj,
664 &ring->batch_pool.cache_list[j],
665 batch_pool_link) {
666 seq_puts(m, " ");
667 describe_obj(m, obj);
668 seq_putc(m, '\n');
669 }
670
671 total += count;
06fbca71 672 }
493018dc
BV
673 }
674
8d9d5744 675 seq_printf(m, "total: %d\n", total);
493018dc
BV
676
677 mutex_unlock(&dev->struct_mutex);
678
679 return 0;
680}
681
2017263e
BG
682static int i915_gem_request_info(struct seq_file *m, void *data)
683{
9f25d007 684 struct drm_info_node *node = m->private;
2017263e 685 struct drm_device *dev = node->minor->dev;
e277a1f8 686 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 687 struct intel_engine_cs *ring;
eed29a5b 688 struct drm_i915_gem_request *req;
2d1070b2 689 int ret, any, i;
de227ef0
CW
690
691 ret = mutex_lock_interruptible(&dev->struct_mutex);
692 if (ret)
693 return ret;
2017263e 694
2d1070b2 695 any = 0;
a2c7f6fd 696 for_each_ring(ring, dev_priv, i) {
2d1070b2
CW
697 int count;
698
699 count = 0;
eed29a5b 700 list_for_each_entry(req, &ring->request_list, list)
2d1070b2
CW
701 count++;
702 if (count == 0)
a2c7f6fd
CW
703 continue;
704
2d1070b2 705 seq_printf(m, "%s requests: %d\n", ring->name, count);
eed29a5b 706 list_for_each_entry(req, &ring->request_list, list) {
2d1070b2
CW
707 struct task_struct *task;
708
709 rcu_read_lock();
710 task = NULL;
eed29a5b
DV
711 if (req->pid)
712 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 713 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
714 req->seqno,
715 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
716 task ? task->comm : "<unknown>",
717 task ? task->pid : -1);
718 rcu_read_unlock();
c2c347a9 719 }
2d1070b2
CW
720
721 any++;
2017263e 722 }
de227ef0
CW
723 mutex_unlock(&dev->struct_mutex);
724
2d1070b2 725 if (any == 0)
267f0c90 726 seq_puts(m, "No requests\n");
c2c347a9 727
2017263e
BG
728 return 0;
729}
730
b2223497 731static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 732 struct intel_engine_cs *ring)
b2223497
CW
733{
734 if (ring->get_seqno) {
20e28fba 735 seq_printf(m, "Current sequence (%s): %x\n",
b2eadbc8 736 ring->name, ring->get_seqno(ring, false));
b2223497
CW
737 }
738}
739
2017263e
BG
740static int i915_gem_seqno_info(struct seq_file *m, void *data)
741{
9f25d007 742 struct drm_info_node *node = m->private;
2017263e 743 struct drm_device *dev = node->minor->dev;
e277a1f8 744 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 745 struct intel_engine_cs *ring;
1ec14ad3 746 int ret, i;
de227ef0
CW
747
748 ret = mutex_lock_interruptible(&dev->struct_mutex);
749 if (ret)
750 return ret;
c8c8fb33 751 intel_runtime_pm_get(dev_priv);
2017263e 752
a2c7f6fd
CW
753 for_each_ring(ring, dev_priv, i)
754 i915_ring_seqno_info(m, ring);
de227ef0 755
c8c8fb33 756 intel_runtime_pm_put(dev_priv);
de227ef0
CW
757 mutex_unlock(&dev->struct_mutex);
758
2017263e
BG
759 return 0;
760}
761
762
763static int i915_interrupt_info(struct seq_file *m, void *data)
764{
9f25d007 765 struct drm_info_node *node = m->private;
2017263e 766 struct drm_device *dev = node->minor->dev;
e277a1f8 767 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 768 struct intel_engine_cs *ring;
9db4a9c7 769 int ret, i, pipe;
de227ef0
CW
770
771 ret = mutex_lock_interruptible(&dev->struct_mutex);
772 if (ret)
773 return ret;
c8c8fb33 774 intel_runtime_pm_get(dev_priv);
2017263e 775
74e1ca8c 776 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
777 seq_printf(m, "Master Interrupt Control:\t%08x\n",
778 I915_READ(GEN8_MASTER_IRQ));
779
780 seq_printf(m, "Display IER:\t%08x\n",
781 I915_READ(VLV_IER));
782 seq_printf(m, "Display IIR:\t%08x\n",
783 I915_READ(VLV_IIR));
784 seq_printf(m, "Display IIR_RW:\t%08x\n",
785 I915_READ(VLV_IIR_RW));
786 seq_printf(m, "Display IMR:\t%08x\n",
787 I915_READ(VLV_IMR));
055e393f 788 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
789 seq_printf(m, "Pipe %c stat:\t%08x\n",
790 pipe_name(pipe),
791 I915_READ(PIPESTAT(pipe)));
792
793 seq_printf(m, "Port hotplug:\t%08x\n",
794 I915_READ(PORT_HOTPLUG_EN));
795 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
796 I915_READ(VLV_DPFLIPSTAT));
797 seq_printf(m, "DPINVGTT:\t%08x\n",
798 I915_READ(DPINVGTT));
799
800 for (i = 0; i < 4; i++) {
801 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
802 i, I915_READ(GEN8_GT_IMR(i)));
803 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
804 i, I915_READ(GEN8_GT_IIR(i)));
805 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
806 i, I915_READ(GEN8_GT_IER(i)));
807 }
808
809 seq_printf(m, "PCU interrupt mask:\t%08x\n",
810 I915_READ(GEN8_PCU_IMR));
811 seq_printf(m, "PCU interrupt identity:\t%08x\n",
812 I915_READ(GEN8_PCU_IIR));
813 seq_printf(m, "PCU interrupt enable:\t%08x\n",
814 I915_READ(GEN8_PCU_IER));
815 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
816 seq_printf(m, "Master Interrupt Control:\t%08x\n",
817 I915_READ(GEN8_MASTER_IRQ));
818
819 for (i = 0; i < 4; i++) {
820 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
821 i, I915_READ(GEN8_GT_IMR(i)));
822 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
823 i, I915_READ(GEN8_GT_IIR(i)));
824 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
825 i, I915_READ(GEN8_GT_IER(i)));
826 }
827
055e393f 828 for_each_pipe(dev_priv, pipe) {
f458ebbc 829 if (!intel_display_power_is_enabled(dev_priv,
22c59960
PZ
830 POWER_DOMAIN_PIPE(pipe))) {
831 seq_printf(m, "Pipe %c power disabled\n",
832 pipe_name(pipe));
833 continue;
834 }
a123f157 835 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
836 pipe_name(pipe),
837 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 838 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
839 pipe_name(pipe),
840 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 841 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
842 pipe_name(pipe),
843 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
844 }
845
846 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
847 I915_READ(GEN8_DE_PORT_IMR));
848 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
849 I915_READ(GEN8_DE_PORT_IIR));
850 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
851 I915_READ(GEN8_DE_PORT_IER));
852
853 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
854 I915_READ(GEN8_DE_MISC_IMR));
855 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
856 I915_READ(GEN8_DE_MISC_IIR));
857 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
858 I915_READ(GEN8_DE_MISC_IER));
859
860 seq_printf(m, "PCU interrupt mask:\t%08x\n",
861 I915_READ(GEN8_PCU_IMR));
862 seq_printf(m, "PCU interrupt identity:\t%08x\n",
863 I915_READ(GEN8_PCU_IIR));
864 seq_printf(m, "PCU interrupt enable:\t%08x\n",
865 I915_READ(GEN8_PCU_IER));
866 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
867 seq_printf(m, "Display IER:\t%08x\n",
868 I915_READ(VLV_IER));
869 seq_printf(m, "Display IIR:\t%08x\n",
870 I915_READ(VLV_IIR));
871 seq_printf(m, "Display IIR_RW:\t%08x\n",
872 I915_READ(VLV_IIR_RW));
873 seq_printf(m, "Display IMR:\t%08x\n",
874 I915_READ(VLV_IMR));
055e393f 875 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
876 seq_printf(m, "Pipe %c stat:\t%08x\n",
877 pipe_name(pipe),
878 I915_READ(PIPESTAT(pipe)));
879
880 seq_printf(m, "Master IER:\t%08x\n",
881 I915_READ(VLV_MASTER_IER));
882
883 seq_printf(m, "Render IER:\t%08x\n",
884 I915_READ(GTIER));
885 seq_printf(m, "Render IIR:\t%08x\n",
886 I915_READ(GTIIR));
887 seq_printf(m, "Render IMR:\t%08x\n",
888 I915_READ(GTIMR));
889
890 seq_printf(m, "PM IER:\t\t%08x\n",
891 I915_READ(GEN6_PMIER));
892 seq_printf(m, "PM IIR:\t\t%08x\n",
893 I915_READ(GEN6_PMIIR));
894 seq_printf(m, "PM IMR:\t\t%08x\n",
895 I915_READ(GEN6_PMIMR));
896
897 seq_printf(m, "Port hotplug:\t%08x\n",
898 I915_READ(PORT_HOTPLUG_EN));
899 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
900 I915_READ(VLV_DPFLIPSTAT));
901 seq_printf(m, "DPINVGTT:\t%08x\n",
902 I915_READ(DPINVGTT));
903
904 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
905 seq_printf(m, "Interrupt enable: %08x\n",
906 I915_READ(IER));
907 seq_printf(m, "Interrupt identity: %08x\n",
908 I915_READ(IIR));
909 seq_printf(m, "Interrupt mask: %08x\n",
910 I915_READ(IMR));
055e393f 911 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
912 seq_printf(m, "Pipe %c stat: %08x\n",
913 pipe_name(pipe),
914 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
915 } else {
916 seq_printf(m, "North Display Interrupt enable: %08x\n",
917 I915_READ(DEIER));
918 seq_printf(m, "North Display Interrupt identity: %08x\n",
919 I915_READ(DEIIR));
920 seq_printf(m, "North Display Interrupt mask: %08x\n",
921 I915_READ(DEIMR));
922 seq_printf(m, "South Display Interrupt enable: %08x\n",
923 I915_READ(SDEIER));
924 seq_printf(m, "South Display Interrupt identity: %08x\n",
925 I915_READ(SDEIIR));
926 seq_printf(m, "South Display Interrupt mask: %08x\n",
927 I915_READ(SDEIMR));
928 seq_printf(m, "Graphics Interrupt enable: %08x\n",
929 I915_READ(GTIER));
930 seq_printf(m, "Graphics Interrupt identity: %08x\n",
931 I915_READ(GTIIR));
932 seq_printf(m, "Graphics Interrupt mask: %08x\n",
933 I915_READ(GTIMR));
934 }
a2c7f6fd 935 for_each_ring(ring, dev_priv, i) {
a123f157 936 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
937 seq_printf(m,
938 "Graphics Interrupt mask (%s): %08x\n",
939 ring->name, I915_READ_IMR(ring));
9862e600 940 }
a2c7f6fd 941 i915_ring_seqno_info(m, ring);
9862e600 942 }
c8c8fb33 943 intel_runtime_pm_put(dev_priv);
de227ef0
CW
944 mutex_unlock(&dev->struct_mutex);
945
2017263e
BG
946 return 0;
947}
948
a6172a80
CW
949static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
950{
9f25d007 951 struct drm_info_node *node = m->private;
a6172a80 952 struct drm_device *dev = node->minor->dev;
e277a1f8 953 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
954 int i, ret;
955
956 ret = mutex_lock_interruptible(&dev->struct_mutex);
957 if (ret)
958 return ret;
a6172a80
CW
959
960 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
961 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
962 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 963 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 964
6c085a72
CW
965 seq_printf(m, "Fence %d, pin count = %d, object = ",
966 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 967 if (obj == NULL)
267f0c90 968 seq_puts(m, "unused");
c2c347a9 969 else
05394f39 970 describe_obj(m, obj);
267f0c90 971 seq_putc(m, '\n');
a6172a80
CW
972 }
973
05394f39 974 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
975 return 0;
976}
977
2017263e
BG
978static int i915_hws_info(struct seq_file *m, void *data)
979{
9f25d007 980 struct drm_info_node *node = m->private;
2017263e 981 struct drm_device *dev = node->minor->dev;
e277a1f8 982 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 983 struct intel_engine_cs *ring;
1a240d4d 984 const u32 *hws;
4066c0ae
CW
985 int i;
986
1ec14ad3 987 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 988 hws = ring->status_page.page_addr;
2017263e
BG
989 if (hws == NULL)
990 return 0;
991
992 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
993 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
994 i * 4,
995 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
996 }
997 return 0;
998}
999
d5442303
DV
1000static ssize_t
1001i915_error_state_write(struct file *filp,
1002 const char __user *ubuf,
1003 size_t cnt,
1004 loff_t *ppos)
1005{
edc3d884 1006 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1007 struct drm_device *dev = error_priv->dev;
22bcfc6a 1008 int ret;
d5442303
DV
1009
1010 DRM_DEBUG_DRIVER("Resetting error state\n");
1011
22bcfc6a
DV
1012 ret = mutex_lock_interruptible(&dev->struct_mutex);
1013 if (ret)
1014 return ret;
1015
d5442303
DV
1016 i915_destroy_error_state(dev);
1017 mutex_unlock(&dev->struct_mutex);
1018
1019 return cnt;
1020}
1021
1022static int i915_error_state_open(struct inode *inode, struct file *file)
1023{
1024 struct drm_device *dev = inode->i_private;
d5442303 1025 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1026
1027 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1028 if (!error_priv)
1029 return -ENOMEM;
1030
1031 error_priv->dev = dev;
1032
95d5bfb3 1033 i915_error_state_get(dev, error_priv);
d5442303 1034
edc3d884
MK
1035 file->private_data = error_priv;
1036
1037 return 0;
d5442303
DV
1038}
1039
1040static int i915_error_state_release(struct inode *inode, struct file *file)
1041{
edc3d884 1042 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1043
95d5bfb3 1044 i915_error_state_put(error_priv);
d5442303
DV
1045 kfree(error_priv);
1046
edc3d884
MK
1047 return 0;
1048}
1049
4dc955f7
MK
1050static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1051 size_t count, loff_t *pos)
1052{
1053 struct i915_error_state_file_priv *error_priv = file->private_data;
1054 struct drm_i915_error_state_buf error_str;
1055 loff_t tmp_pos = 0;
1056 ssize_t ret_count = 0;
1057 int ret;
1058
0a4cd7c8 1059 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1060 if (ret)
1061 return ret;
edc3d884 1062
fc16b48b 1063 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1064 if (ret)
1065 goto out;
1066
edc3d884
MK
1067 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1068 error_str.buf,
1069 error_str.bytes);
1070
1071 if (ret_count < 0)
1072 ret = ret_count;
1073 else
1074 *pos = error_str.start + ret_count;
1075out:
4dc955f7 1076 i915_error_state_buf_release(&error_str);
edc3d884 1077 return ret ?: ret_count;
d5442303
DV
1078}
1079
1080static const struct file_operations i915_error_state_fops = {
1081 .owner = THIS_MODULE,
1082 .open = i915_error_state_open,
edc3d884 1083 .read = i915_error_state_read,
d5442303
DV
1084 .write = i915_error_state_write,
1085 .llseek = default_llseek,
1086 .release = i915_error_state_release,
1087};
1088
647416f9
KC
1089static int
1090i915_next_seqno_get(void *data, u64 *val)
40633219 1091{
647416f9 1092 struct drm_device *dev = data;
e277a1f8 1093 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1094 int ret;
1095
1096 ret = mutex_lock_interruptible(&dev->struct_mutex);
1097 if (ret)
1098 return ret;
1099
647416f9 1100 *val = dev_priv->next_seqno;
40633219
MK
1101 mutex_unlock(&dev->struct_mutex);
1102
647416f9 1103 return 0;
40633219
MK
1104}
1105
647416f9
KC
1106static int
1107i915_next_seqno_set(void *data, u64 val)
1108{
1109 struct drm_device *dev = data;
40633219
MK
1110 int ret;
1111
40633219
MK
1112 ret = mutex_lock_interruptible(&dev->struct_mutex);
1113 if (ret)
1114 return ret;
1115
e94fbaa8 1116 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1117 mutex_unlock(&dev->struct_mutex);
1118
647416f9 1119 return ret;
40633219
MK
1120}
1121
647416f9
KC
1122DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1123 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1124 "0x%llx\n");
40633219 1125
adb4bd12 1126static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1127{
9f25d007 1128 struct drm_info_node *node = m->private;
f97108d1 1129 struct drm_device *dev = node->minor->dev;
e277a1f8 1130 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1131 int ret = 0;
1132
1133 intel_runtime_pm_get(dev_priv);
3b8d8d91 1134
5c9669ce
TR
1135 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1136
3b8d8d91
JB
1137 if (IS_GEN5(dev)) {
1138 u16 rgvswctl = I915_READ16(MEMSWCTL);
1139 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1140
1141 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1142 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1143 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1144 MEMSTAT_VID_SHIFT);
1145 seq_printf(m, "Current P-state: %d\n",
1146 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2 1147 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
60260a5b 1148 IS_BROADWELL(dev) || IS_GEN9(dev)) {
35040562
BP
1149 u32 rp_state_limits;
1150 u32 gt_perf_status;
1151 u32 rp_state_cap;
0d8f9491 1152 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1153 u32 rpstat, cagf, reqf;
ccab5c82
JB
1154 u32 rpupei, rpcurup, rpprevup;
1155 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1156 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1157 int max_freq;
1158
35040562
BP
1159 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1160 if (IS_BROXTON(dev)) {
1161 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1162 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1163 } else {
1164 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1165 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1166 }
1167
3b8d8d91 1168 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1169 ret = mutex_lock_interruptible(&dev->struct_mutex);
1170 if (ret)
c8c8fb33 1171 goto out;
d1ebd816 1172
59bad947 1173 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1174
8e8c06cd 1175 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1176 if (IS_GEN9(dev))
1177 reqf >>= 23;
1178 else {
1179 reqf &= ~GEN6_TURBO_DISABLE;
1180 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1181 reqf >>= 24;
1182 else
1183 reqf >>= 25;
1184 }
7c59a9c1 1185 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1186
0d8f9491
CW
1187 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1188 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1189 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1190
ccab5c82
JB
1191 rpstat = I915_READ(GEN6_RPSTAT1);
1192 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1193 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1194 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1195 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1196 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1197 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
60260a5b
AG
1198 if (IS_GEN9(dev))
1199 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1200 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1201 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1202 else
1203 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1204 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1205
59bad947 1206 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1207 mutex_unlock(&dev->struct_mutex);
1208
9dd3c605
PZ
1209 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1210 pm_ier = I915_READ(GEN6_PMIER);
1211 pm_imr = I915_READ(GEN6_PMIMR);
1212 pm_isr = I915_READ(GEN6_PMISR);
1213 pm_iir = I915_READ(GEN6_PMIIR);
1214 pm_mask = I915_READ(GEN6_PMINTRMSK);
1215 } else {
1216 pm_ier = I915_READ(GEN8_GT_IER(2));
1217 pm_imr = I915_READ(GEN8_GT_IMR(2));
1218 pm_isr = I915_READ(GEN8_GT_ISR(2));
1219 pm_iir = I915_READ(GEN8_GT_IIR(2));
1220 pm_mask = I915_READ(GEN6_PMINTRMSK);
1221 }
0d8f9491 1222 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1223 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1224 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1225 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1226 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1227 seq_printf(m, "Render p-state VID: %d\n",
1228 gt_perf_status & 0xff);
1229 seq_printf(m, "Render p-state limit: %d\n",
1230 rp_state_limits & 0xff);
0d8f9491
CW
1231 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1232 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1233 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1234 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1235 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1236 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1237 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1238 GEN6_CURICONT_MASK);
1239 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1240 GEN6_CURBSYTAVG_MASK);
1241 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1242 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1243 seq_printf(m, "Up threshold: %d%%\n",
1244 dev_priv->rps.up_threshold);
1245
ccab5c82
JB
1246 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1247 GEN6_CURIAVG_MASK);
1248 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1249 GEN6_CURBSYTAVG_MASK);
1250 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1251 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1252 seq_printf(m, "Down threshold: %d%%\n",
1253 dev_priv->rps.down_threshold);
3b8d8d91 1254
35040562
BP
1255 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1256 rp_state_cap >> 16) & 0xff;
60260a5b 1257 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
3b8d8d91 1258 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1259 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1260
1261 max_freq = (rp_state_cap & 0xff00) >> 8;
60260a5b 1262 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
3b8d8d91 1263 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1264 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1265
35040562
BP
1266 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1267 rp_state_cap >> 0) & 0xff;
60260a5b 1268 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
3b8d8d91 1269 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1270 intel_gpu_freq(dev_priv, max_freq));
31c77388 1271 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1272 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1273
d86ed34a
CW
1274 seq_printf(m, "Current freq: %d MHz\n",
1275 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1276 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1277 seq_printf(m, "Idle freq: %d MHz\n",
1278 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1279 seq_printf(m, "Min freq: %d MHz\n",
1280 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1281 seq_printf(m, "Max freq: %d MHz\n",
1282 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1283 seq_printf(m,
1284 "efficient (RPe) frequency: %d MHz\n",
1285 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
0a073b84 1286 } else if (IS_VALLEYVIEW(dev)) {
03af2045 1287 u32 freq_sts;
0a073b84 1288
259bd5d4 1289 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1290 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1291 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1292 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1293
d86ed34a
CW
1294 seq_printf(m, "actual GPU freq: %d MHz\n",
1295 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1296
1297 seq_printf(m, "current GPU freq: %d MHz\n",
1298 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1299
0a073b84 1300 seq_printf(m, "max GPU freq: %d MHz\n",
7c59a9c1 1301 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
0a073b84 1302
0a073b84 1303 seq_printf(m, "min GPU freq: %d MHz\n",
7c59a9c1 1304 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
03af2045 1305
aed242ff
CW
1306 seq_printf(m, "idle GPU freq: %d MHz\n",
1307 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1308
7c59a9c1
VS
1309 seq_printf(m,
1310 "efficient (RPe) frequency: %d MHz\n",
1311 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
259bd5d4 1312 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1313 } else {
267f0c90 1314 seq_puts(m, "no P-state info available\n");
3b8d8d91 1315 }
f97108d1 1316
c8c8fb33
PZ
1317out:
1318 intel_runtime_pm_put(dev_priv);
1319 return ret;
f97108d1
JB
1320}
1321
f654449a
CW
1322static int i915_hangcheck_info(struct seq_file *m, void *unused)
1323{
1324 struct drm_info_node *node = m->private;
ebbc7546
MK
1325 struct drm_device *dev = node->minor->dev;
1326 struct drm_i915_private *dev_priv = dev->dev_private;
f654449a 1327 struct intel_engine_cs *ring;
ebbc7546
MK
1328 u64 acthd[I915_NUM_RINGS];
1329 u32 seqno[I915_NUM_RINGS];
f654449a
CW
1330 int i;
1331
1332 if (!i915.enable_hangcheck) {
1333 seq_printf(m, "Hangcheck disabled\n");
1334 return 0;
1335 }
1336
ebbc7546
MK
1337 intel_runtime_pm_get(dev_priv);
1338
1339 for_each_ring(ring, dev_priv, i) {
1340 seqno[i] = ring->get_seqno(ring, false);
1341 acthd[i] = intel_ring_get_active_head(ring);
1342 }
1343
1344 intel_runtime_pm_put(dev_priv);
1345
f654449a
CW
1346 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1347 seq_printf(m, "Hangcheck active, fires in %dms\n",
1348 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1349 jiffies));
1350 } else
1351 seq_printf(m, "Hangcheck inactive\n");
1352
1353 for_each_ring(ring, dev_priv, i) {
1354 seq_printf(m, "%s:\n", ring->name);
1355 seq_printf(m, "\tseqno = %x [current %x]\n",
ebbc7546 1356 ring->hangcheck.seqno, seqno[i]);
f654449a
CW
1357 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1358 (long long)ring->hangcheck.acthd,
ebbc7546 1359 (long long)acthd[i]);
f654449a
CW
1360 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1361 (long long)ring->hangcheck.max_acthd);
ebbc7546
MK
1362 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1363 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
f654449a
CW
1364 }
1365
1366 return 0;
1367}
1368
4d85529d 1369static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1370{
9f25d007 1371 struct drm_info_node *node = m->private;
f97108d1 1372 struct drm_device *dev = node->minor->dev;
e277a1f8 1373 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1374 u32 rgvmodectl, rstdbyctl;
1375 u16 crstandvid;
1376 int ret;
1377
1378 ret = mutex_lock_interruptible(&dev->struct_mutex);
1379 if (ret)
1380 return ret;
c8c8fb33 1381 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1382
1383 rgvmodectl = I915_READ(MEMMODECTL);
1384 rstdbyctl = I915_READ(RSTDBYCTL);
1385 crstandvid = I915_READ16(CRSTANDVID);
1386
c8c8fb33 1387 intel_runtime_pm_put(dev_priv);
616fdb5a 1388 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1389
1390 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1391 "yes" : "no");
1392 seq_printf(m, "Boost freq: %d\n",
1393 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1394 MEMMODE_BOOST_FREQ_SHIFT);
1395 seq_printf(m, "HW control enabled: %s\n",
1396 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1397 seq_printf(m, "SW control enabled: %s\n",
1398 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1399 seq_printf(m, "Gated voltage change: %s\n",
1400 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1401 seq_printf(m, "Starting frequency: P%d\n",
1402 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1403 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1404 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1405 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1406 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1407 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1408 seq_printf(m, "Render standby enabled: %s\n",
1409 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1410 seq_puts(m, "Current RS state: ");
88271da3
JB
1411 switch (rstdbyctl & RSX_STATUS_MASK) {
1412 case RSX_STATUS_ON:
267f0c90 1413 seq_puts(m, "on\n");
88271da3
JB
1414 break;
1415 case RSX_STATUS_RC1:
267f0c90 1416 seq_puts(m, "RC1\n");
88271da3
JB
1417 break;
1418 case RSX_STATUS_RC1E:
267f0c90 1419 seq_puts(m, "RC1E\n");
88271da3
JB
1420 break;
1421 case RSX_STATUS_RS1:
267f0c90 1422 seq_puts(m, "RS1\n");
88271da3
JB
1423 break;
1424 case RSX_STATUS_RS2:
267f0c90 1425 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1426 break;
1427 case RSX_STATUS_RS3:
267f0c90 1428 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1429 break;
1430 default:
267f0c90 1431 seq_puts(m, "unknown\n");
88271da3
JB
1432 break;
1433 }
f97108d1
JB
1434
1435 return 0;
1436}
1437
f65367b5 1438static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1439{
b2cff0db
CW
1440 struct drm_info_node *node = m->private;
1441 struct drm_device *dev = node->minor->dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1444 int i;
1445
1446 spin_lock_irq(&dev_priv->uncore.lock);
1447 for_each_fw_domain(fw_domain, dev_priv, i) {
1448 seq_printf(m, "%s.wake_count = %u\n",
05a2fb15 1449 intel_uncore_forcewake_domain_to_str(i),
b2cff0db
CW
1450 fw_domain->wake_count);
1451 }
1452 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1453
b2cff0db
CW
1454 return 0;
1455}
1456
1457static int vlv_drpc_info(struct seq_file *m)
1458{
9f25d007 1459 struct drm_info_node *node = m->private;
669ab5aa
D
1460 struct drm_device *dev = node->minor->dev;
1461 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1462 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1463
d46c0517
ID
1464 intel_runtime_pm_get(dev_priv);
1465
6b312cd3 1466 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1467 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1468 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1469
d46c0517
ID
1470 intel_runtime_pm_put(dev_priv);
1471
669ab5aa
D
1472 seq_printf(m, "Video Turbo Mode: %s\n",
1473 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1474 seq_printf(m, "Turbo enabled: %s\n",
1475 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1476 seq_printf(m, "HW control enabled: %s\n",
1477 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1478 seq_printf(m, "SW control enabled: %s\n",
1479 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1480 GEN6_RP_MEDIA_SW_MODE));
1481 seq_printf(m, "RC6 Enabled: %s\n",
1482 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1483 GEN6_RC_CTL_EI_MODE(1))));
1484 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1485 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1486 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1487 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1488
9cc19be5
ID
1489 seq_printf(m, "Render RC6 residency since boot: %u\n",
1490 I915_READ(VLV_GT_RENDER_RC6));
1491 seq_printf(m, "Media RC6 residency since boot: %u\n",
1492 I915_READ(VLV_GT_MEDIA_RC6));
1493
f65367b5 1494 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1495}
1496
4d85529d
BW
1497static int gen6_drpc_info(struct seq_file *m)
1498{
9f25d007 1499 struct drm_info_node *node = m->private;
4d85529d
BW
1500 struct drm_device *dev = node->minor->dev;
1501 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1502 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1503 unsigned forcewake_count;
aee56cff 1504 int count = 0, ret;
4d85529d
BW
1505
1506 ret = mutex_lock_interruptible(&dev->struct_mutex);
1507 if (ret)
1508 return ret;
c8c8fb33 1509 intel_runtime_pm_get(dev_priv);
4d85529d 1510
907b28c5 1511 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1512 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1513 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1514
1515 if (forcewake_count) {
267f0c90
DL
1516 seq_puts(m, "RC information inaccurate because somebody "
1517 "holds a forcewake reference \n");
4d85529d
BW
1518 } else {
1519 /* NB: we cannot use forcewake, else we read the wrong values */
1520 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1521 udelay(10);
1522 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1523 }
1524
1525 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1526 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1527
1528 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1529 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1530 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1531 mutex_lock(&dev_priv->rps.hw_lock);
1532 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1533 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1534
c8c8fb33
PZ
1535 intel_runtime_pm_put(dev_priv);
1536
4d85529d
BW
1537 seq_printf(m, "Video Turbo Mode: %s\n",
1538 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1539 seq_printf(m, "HW control enabled: %s\n",
1540 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1541 seq_printf(m, "SW control enabled: %s\n",
1542 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1543 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1544 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1545 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1546 seq_printf(m, "RC6 Enabled: %s\n",
1547 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1548 seq_printf(m, "Deep RC6 Enabled: %s\n",
1549 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1550 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1551 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1552 seq_puts(m, "Current RC state: ");
4d85529d
BW
1553 switch (gt_core_status & GEN6_RCn_MASK) {
1554 case GEN6_RC0:
1555 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1556 seq_puts(m, "Core Power Down\n");
4d85529d 1557 else
267f0c90 1558 seq_puts(m, "on\n");
4d85529d
BW
1559 break;
1560 case GEN6_RC3:
267f0c90 1561 seq_puts(m, "RC3\n");
4d85529d
BW
1562 break;
1563 case GEN6_RC6:
267f0c90 1564 seq_puts(m, "RC6\n");
4d85529d
BW
1565 break;
1566 case GEN6_RC7:
267f0c90 1567 seq_puts(m, "RC7\n");
4d85529d
BW
1568 break;
1569 default:
267f0c90 1570 seq_puts(m, "Unknown\n");
4d85529d
BW
1571 break;
1572 }
1573
1574 seq_printf(m, "Core Power Down: %s\n",
1575 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1576
1577 /* Not exactly sure what this is */
1578 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1579 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1580 seq_printf(m, "RC6 residency since boot: %u\n",
1581 I915_READ(GEN6_GT_GFX_RC6));
1582 seq_printf(m, "RC6+ residency since boot: %u\n",
1583 I915_READ(GEN6_GT_GFX_RC6p));
1584 seq_printf(m, "RC6++ residency since boot: %u\n",
1585 I915_READ(GEN6_GT_GFX_RC6pp));
1586
ecd8faea
BW
1587 seq_printf(m, "RC6 voltage: %dmV\n",
1588 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1589 seq_printf(m, "RC6+ voltage: %dmV\n",
1590 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1591 seq_printf(m, "RC6++ voltage: %dmV\n",
1592 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1593 return 0;
1594}
1595
1596static int i915_drpc_info(struct seq_file *m, void *unused)
1597{
9f25d007 1598 struct drm_info_node *node = m->private;
4d85529d
BW
1599 struct drm_device *dev = node->minor->dev;
1600
669ab5aa
D
1601 if (IS_VALLEYVIEW(dev))
1602 return vlv_drpc_info(m);
ac66cf4b 1603 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1604 return gen6_drpc_info(m);
1605 else
1606 return ironlake_drpc_info(m);
1607}
1608
9a851789
DV
1609static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1610{
1611 struct drm_info_node *node = m->private;
1612 struct drm_device *dev = node->minor->dev;
1613 struct drm_i915_private *dev_priv = dev->dev_private;
1614
1615 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1616 dev_priv->fb_tracking.busy_bits);
1617
1618 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1619 dev_priv->fb_tracking.flip_bits);
1620
1621 return 0;
1622}
1623
b5e50c3f
JB
1624static int i915_fbc_status(struct seq_file *m, void *unused)
1625{
9f25d007 1626 struct drm_info_node *node = m->private;
b5e50c3f 1627 struct drm_device *dev = node->minor->dev;
e277a1f8 1628 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1629
3a77c4c4 1630 if (!HAS_FBC(dev)) {
267f0c90 1631 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1632 return 0;
1633 }
1634
36623ef8 1635 intel_runtime_pm_get(dev_priv);
25ad93fd 1636 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1637
7733b49b 1638 if (intel_fbc_enabled(dev_priv))
267f0c90 1639 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1640 else
1641 seq_printf(m, "FBC disabled: %s\n",
1642 intel_no_fbc_reason_str(dev_priv->fbc.no_fbc_reason));
36623ef8 1643
31b9df10
PZ
1644 if (INTEL_INFO(dev_priv)->gen >= 7)
1645 seq_printf(m, "Compressing: %s\n",
1646 yesno(I915_READ(FBC_STATUS2) &
1647 FBC_COMPRESSION_MASK));
1648
25ad93fd 1649 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1650 intel_runtime_pm_put(dev_priv);
1651
b5e50c3f
JB
1652 return 0;
1653}
1654
da46f936
RV
1655static int i915_fbc_fc_get(void *data, u64 *val)
1656{
1657 struct drm_device *dev = data;
1658 struct drm_i915_private *dev_priv = dev->dev_private;
1659
1660 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1661 return -ENODEV;
1662
da46f936 1663 *val = dev_priv->fbc.false_color;
da46f936
RV
1664
1665 return 0;
1666}
1667
1668static int i915_fbc_fc_set(void *data, u64 val)
1669{
1670 struct drm_device *dev = data;
1671 struct drm_i915_private *dev_priv = dev->dev_private;
1672 u32 reg;
1673
1674 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1675 return -ENODEV;
1676
25ad93fd 1677 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1678
1679 reg = I915_READ(ILK_DPFC_CONTROL);
1680 dev_priv->fbc.false_color = val;
1681
1682 I915_WRITE(ILK_DPFC_CONTROL, val ?
1683 (reg | FBC_CTL_FALSE_COLOR) :
1684 (reg & ~FBC_CTL_FALSE_COLOR));
1685
25ad93fd 1686 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1687 return 0;
1688}
1689
1690DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1691 i915_fbc_fc_get, i915_fbc_fc_set,
1692 "%llu\n");
1693
92d44621
PZ
1694static int i915_ips_status(struct seq_file *m, void *unused)
1695{
9f25d007 1696 struct drm_info_node *node = m->private;
92d44621
PZ
1697 struct drm_device *dev = node->minor->dev;
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699
f5adf94e 1700 if (!HAS_IPS(dev)) {
92d44621
PZ
1701 seq_puts(m, "not supported\n");
1702 return 0;
1703 }
1704
36623ef8
PZ
1705 intel_runtime_pm_get(dev_priv);
1706
0eaa53f0
RV
1707 seq_printf(m, "Enabled by kernel parameter: %s\n",
1708 yesno(i915.enable_ips));
1709
1710 if (INTEL_INFO(dev)->gen >= 8) {
1711 seq_puts(m, "Currently: unknown\n");
1712 } else {
1713 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1714 seq_puts(m, "Currently: enabled\n");
1715 else
1716 seq_puts(m, "Currently: disabled\n");
1717 }
92d44621 1718
36623ef8
PZ
1719 intel_runtime_pm_put(dev_priv);
1720
92d44621
PZ
1721 return 0;
1722}
1723
4a9bef37
JB
1724static int i915_sr_status(struct seq_file *m, void *unused)
1725{
9f25d007 1726 struct drm_info_node *node = m->private;
4a9bef37 1727 struct drm_device *dev = node->minor->dev;
e277a1f8 1728 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1729 bool sr_enabled = false;
1730
36623ef8
PZ
1731 intel_runtime_pm_get(dev_priv);
1732
1398261a 1733 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1734 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1735 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1736 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1737 else if (IS_I915GM(dev))
1738 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1739 else if (IS_PINEVIEW(dev))
1740 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1741
36623ef8
PZ
1742 intel_runtime_pm_put(dev_priv);
1743
5ba2aaaa
CW
1744 seq_printf(m, "self-refresh: %s\n",
1745 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1746
1747 return 0;
1748}
1749
7648fa99
JB
1750static int i915_emon_status(struct seq_file *m, void *unused)
1751{
9f25d007 1752 struct drm_info_node *node = m->private;
7648fa99 1753 struct drm_device *dev = node->minor->dev;
e277a1f8 1754 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1755 unsigned long temp, chipset, gfx;
de227ef0
CW
1756 int ret;
1757
582be6b4
CW
1758 if (!IS_GEN5(dev))
1759 return -ENODEV;
1760
de227ef0
CW
1761 ret = mutex_lock_interruptible(&dev->struct_mutex);
1762 if (ret)
1763 return ret;
7648fa99
JB
1764
1765 temp = i915_mch_val(dev_priv);
1766 chipset = i915_chipset_val(dev_priv);
1767 gfx = i915_gfx_val(dev_priv);
de227ef0 1768 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1769
1770 seq_printf(m, "GMCH temp: %ld\n", temp);
1771 seq_printf(m, "Chipset power: %ld\n", chipset);
1772 seq_printf(m, "GFX power: %ld\n", gfx);
1773 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1774
1775 return 0;
1776}
1777
23b2f8bb
JB
1778static int i915_ring_freq_table(struct seq_file *m, void *unused)
1779{
9f25d007 1780 struct drm_info_node *node = m->private;
23b2f8bb 1781 struct drm_device *dev = node->minor->dev;
e277a1f8 1782 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1783 int ret = 0;
23b2f8bb
JB
1784 int gpu_freq, ia_freq;
1785
1c70c0ce 1786 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1787 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1788 return 0;
1789 }
1790
5bfa0199
PZ
1791 intel_runtime_pm_get(dev_priv);
1792
5c9669ce
TR
1793 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1794
4fc688ce 1795 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1796 if (ret)
5bfa0199 1797 goto out;
23b2f8bb 1798
267f0c90 1799 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1800
b39fb297
BW
1801 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1802 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1803 gpu_freq++) {
42c0526c
BW
1804 ia_freq = gpu_freq;
1805 sandybridge_pcode_read(dev_priv,
1806 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1807 &ia_freq);
3ebecd07 1808 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
7c59a9c1 1809 intel_gpu_freq(dev_priv, gpu_freq),
3ebecd07
CW
1810 ((ia_freq >> 0) & 0xff) * 100,
1811 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1812 }
1813
4fc688ce 1814 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1815
5bfa0199
PZ
1816out:
1817 intel_runtime_pm_put(dev_priv);
1818 return ret;
23b2f8bb
JB
1819}
1820
44834a67
CW
1821static int i915_opregion(struct seq_file *m, void *unused)
1822{
9f25d007 1823 struct drm_info_node *node = m->private;
44834a67 1824 struct drm_device *dev = node->minor->dev;
e277a1f8 1825 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1826 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1827 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1828 int ret;
1829
0d38f009
DV
1830 if (data == NULL)
1831 return -ENOMEM;
1832
44834a67
CW
1833 ret = mutex_lock_interruptible(&dev->struct_mutex);
1834 if (ret)
0d38f009 1835 goto out;
44834a67 1836
0d38f009
DV
1837 if (opregion->header) {
1838 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1839 seq_write(m, data, OPREGION_SIZE);
1840 }
44834a67
CW
1841
1842 mutex_unlock(&dev->struct_mutex);
1843
0d38f009
DV
1844out:
1845 kfree(data);
44834a67
CW
1846 return 0;
1847}
1848
37811fcc
CW
1849static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1850{
9f25d007 1851 struct drm_info_node *node = m->private;
37811fcc 1852 struct drm_device *dev = node->minor->dev;
4520f53a 1853 struct intel_fbdev *ifbdev = NULL;
37811fcc 1854 struct intel_framebuffer *fb;
37811fcc 1855
4520f53a
DV
1856#ifdef CONFIG_DRM_I915_FBDEV
1857 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1858
1859 ifbdev = dev_priv->fbdev;
1860 fb = to_intel_framebuffer(ifbdev->helper.fb);
1861
c1ca506d 1862 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1863 fb->base.width,
1864 fb->base.height,
1865 fb->base.depth,
623f9783 1866 fb->base.bits_per_pixel,
c1ca506d 1867 fb->base.modifier[0],
623f9783 1868 atomic_read(&fb->base.refcount.refcount));
05394f39 1869 describe_obj(m, fb->obj);
267f0c90 1870 seq_putc(m, '\n');
4520f53a 1871#endif
37811fcc 1872
4b096ac1 1873 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1874 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1875 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1876 continue;
1877
c1ca506d 1878 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1879 fb->base.width,
1880 fb->base.height,
1881 fb->base.depth,
623f9783 1882 fb->base.bits_per_pixel,
c1ca506d 1883 fb->base.modifier[0],
623f9783 1884 atomic_read(&fb->base.refcount.refcount));
05394f39 1885 describe_obj(m, fb->obj);
267f0c90 1886 seq_putc(m, '\n');
37811fcc 1887 }
4b096ac1 1888 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1889
1890 return 0;
1891}
1892
c9fe99bd
OM
1893static void describe_ctx_ringbuf(struct seq_file *m,
1894 struct intel_ringbuffer *ringbuf)
1895{
1896 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1897 ringbuf->space, ringbuf->head, ringbuf->tail,
1898 ringbuf->last_retired_head);
1899}
1900
e76d3630
BW
1901static int i915_context_status(struct seq_file *m, void *unused)
1902{
9f25d007 1903 struct drm_info_node *node = m->private;
e76d3630 1904 struct drm_device *dev = node->minor->dev;
e277a1f8 1905 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1906 struct intel_engine_cs *ring;
273497e5 1907 struct intel_context *ctx;
a168c293 1908 int ret, i;
e76d3630 1909
f3d28878 1910 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1911 if (ret)
1912 return ret;
1913
a33afea5 1914 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1915 if (!i915.enable_execlists &&
1916 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1917 continue;
1918
a33afea5 1919 seq_puts(m, "HW context ");
3ccfd19d 1920 describe_ctx(m, ctx);
c9fe99bd 1921 for_each_ring(ring, dev_priv, i) {
a33afea5 1922 if (ring->default_context == ctx)
c9fe99bd
OM
1923 seq_printf(m, "(default context %s) ",
1924 ring->name);
1925 }
1926
1927 if (i915.enable_execlists) {
1928 seq_putc(m, '\n');
1929 for_each_ring(ring, dev_priv, i) {
1930 struct drm_i915_gem_object *ctx_obj =
1931 ctx->engine[i].state;
1932 struct intel_ringbuffer *ringbuf =
1933 ctx->engine[i].ringbuf;
1934
1935 seq_printf(m, "%s: ", ring->name);
1936 if (ctx_obj)
1937 describe_obj(m, ctx_obj);
1938 if (ringbuf)
1939 describe_ctx_ringbuf(m, ringbuf);
1940 seq_putc(m, '\n');
1941 }
1942 } else {
1943 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1944 }
a33afea5 1945
a33afea5 1946 seq_putc(m, '\n');
a168c293
BW
1947 }
1948
f3d28878 1949 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1950
1951 return 0;
1952}
1953
064ca1d2
TD
1954static void i915_dump_lrc_obj(struct seq_file *m,
1955 struct intel_engine_cs *ring,
1956 struct drm_i915_gem_object *ctx_obj)
1957{
1958 struct page *page;
1959 uint32_t *reg_state;
1960 int j;
1961 unsigned long ggtt_offset = 0;
1962
1963 if (ctx_obj == NULL) {
1964 seq_printf(m, "Context on %s with no gem object\n",
1965 ring->name);
1966 return;
1967 }
1968
1969 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1970 intel_execlists_ctx_id(ctx_obj));
1971
1972 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1973 seq_puts(m, "\tNot bound in GGTT\n");
1974 else
1975 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1976
1977 if (i915_gem_object_get_pages(ctx_obj)) {
1978 seq_puts(m, "\tFailed to get pages for context object\n");
1979 return;
1980 }
1981
1982 page = i915_gem_object_get_page(ctx_obj, 1);
1983 if (!WARN_ON(page == NULL)) {
1984 reg_state = kmap_atomic(page);
1985
1986 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1987 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1988 ggtt_offset + 4096 + (j * 4),
1989 reg_state[j], reg_state[j + 1],
1990 reg_state[j + 2], reg_state[j + 3]);
1991 }
1992 kunmap_atomic(reg_state);
1993 }
1994
1995 seq_putc(m, '\n');
1996}
1997
c0ab1ae9
BW
1998static int i915_dump_lrc(struct seq_file *m, void *unused)
1999{
2000 struct drm_info_node *node = (struct drm_info_node *) m->private;
2001 struct drm_device *dev = node->minor->dev;
2002 struct drm_i915_private *dev_priv = dev->dev_private;
2003 struct intel_engine_cs *ring;
2004 struct intel_context *ctx;
2005 int ret, i;
2006
2007 if (!i915.enable_execlists) {
2008 seq_printf(m, "Logical Ring Contexts are disabled\n");
2009 return 0;
2010 }
2011
2012 ret = mutex_lock_interruptible(&dev->struct_mutex);
2013 if (ret)
2014 return ret;
2015
2016 list_for_each_entry(ctx, &dev_priv->context_list, link) {
2017 for_each_ring(ring, dev_priv, i) {
064ca1d2
TD
2018 if (ring->default_context != ctx)
2019 i915_dump_lrc_obj(m, ring,
2020 ctx->engine[i].state);
c0ab1ae9
BW
2021 }
2022 }
2023
2024 mutex_unlock(&dev->struct_mutex);
2025
2026 return 0;
2027}
2028
4ba70e44
OM
2029static int i915_execlists(struct seq_file *m, void *data)
2030{
2031 struct drm_info_node *node = (struct drm_info_node *)m->private;
2032 struct drm_device *dev = node->minor->dev;
2033 struct drm_i915_private *dev_priv = dev->dev_private;
2034 struct intel_engine_cs *ring;
2035 u32 status_pointer;
2036 u8 read_pointer;
2037 u8 write_pointer;
2038 u32 status;
2039 u32 ctx_id;
2040 struct list_head *cursor;
2041 int ring_id, i;
2042 int ret;
2043
2044 if (!i915.enable_execlists) {
2045 seq_puts(m, "Logical Ring Contexts are disabled\n");
2046 return 0;
2047 }
2048
2049 ret = mutex_lock_interruptible(&dev->struct_mutex);
2050 if (ret)
2051 return ret;
2052
fc0412ec
MT
2053 intel_runtime_pm_get(dev_priv);
2054
4ba70e44 2055 for_each_ring(ring, dev_priv, ring_id) {
6d3d8274 2056 struct drm_i915_gem_request *head_req = NULL;
4ba70e44
OM
2057 int count = 0;
2058 unsigned long flags;
2059
2060 seq_printf(m, "%s\n", ring->name);
2061
2062 status = I915_READ(RING_EXECLIST_STATUS(ring));
2063 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
2064 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2065 status, ctx_id);
2066
2067 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2068 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2069
2070 read_pointer = ring->next_context_status_buffer;
2071 write_pointer = status_pointer & 0x07;
2072 if (read_pointer > write_pointer)
2073 write_pointer += 6;
2074 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2075 read_pointer, write_pointer);
2076
2077 for (i = 0; i < 6; i++) {
2078 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
2079 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
2080
2081 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2082 i, status, ctx_id);
2083 }
2084
2085 spin_lock_irqsave(&ring->execlist_lock, flags);
2086 list_for_each(cursor, &ring->execlist_queue)
2087 count++;
2088 head_req = list_first_entry_or_null(&ring->execlist_queue,
6d3d8274 2089 struct drm_i915_gem_request, execlist_link);
4ba70e44
OM
2090 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2091
2092 seq_printf(m, "\t%d requests in queue\n", count);
2093 if (head_req) {
2094 struct drm_i915_gem_object *ctx_obj;
2095
6d3d8274 2096 ctx_obj = head_req->ctx->engine[ring_id].state;
4ba70e44
OM
2097 seq_printf(m, "\tHead request id: %u\n",
2098 intel_execlists_ctx_id(ctx_obj));
2099 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2100 head_req->tail);
4ba70e44
OM
2101 }
2102
2103 seq_putc(m, '\n');
2104 }
2105
fc0412ec 2106 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2107 mutex_unlock(&dev->struct_mutex);
2108
2109 return 0;
2110}
2111
ea16a3cd
DV
2112static const char *swizzle_string(unsigned swizzle)
2113{
aee56cff 2114 switch (swizzle) {
ea16a3cd
DV
2115 case I915_BIT_6_SWIZZLE_NONE:
2116 return "none";
2117 case I915_BIT_6_SWIZZLE_9:
2118 return "bit9";
2119 case I915_BIT_6_SWIZZLE_9_10:
2120 return "bit9/bit10";
2121 case I915_BIT_6_SWIZZLE_9_11:
2122 return "bit9/bit11";
2123 case I915_BIT_6_SWIZZLE_9_10_11:
2124 return "bit9/bit10/bit11";
2125 case I915_BIT_6_SWIZZLE_9_17:
2126 return "bit9/bit17";
2127 case I915_BIT_6_SWIZZLE_9_10_17:
2128 return "bit9/bit10/bit17";
2129 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2130 return "unknown";
ea16a3cd
DV
2131 }
2132
2133 return "bug";
2134}
2135
2136static int i915_swizzle_info(struct seq_file *m, void *data)
2137{
9f25d007 2138 struct drm_info_node *node = m->private;
ea16a3cd
DV
2139 struct drm_device *dev = node->minor->dev;
2140 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2141 int ret;
2142
2143 ret = mutex_lock_interruptible(&dev->struct_mutex);
2144 if (ret)
2145 return ret;
c8c8fb33 2146 intel_runtime_pm_get(dev_priv);
ea16a3cd 2147
ea16a3cd
DV
2148 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2149 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2150 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2151 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2152
2153 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2154 seq_printf(m, "DDC = 0x%08x\n",
2155 I915_READ(DCC));
656bfa3a
DV
2156 seq_printf(m, "DDC2 = 0x%08x\n",
2157 I915_READ(DCC2));
ea16a3cd
DV
2158 seq_printf(m, "C0DRB3 = 0x%04x\n",
2159 I915_READ16(C0DRB3));
2160 seq_printf(m, "C1DRB3 = 0x%04x\n",
2161 I915_READ16(C1DRB3));
9d3203e1 2162 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2163 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2164 I915_READ(MAD_DIMM_C0));
2165 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2166 I915_READ(MAD_DIMM_C1));
2167 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2168 I915_READ(MAD_DIMM_C2));
2169 seq_printf(m, "TILECTL = 0x%08x\n",
2170 I915_READ(TILECTL));
5907f5fb 2171 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2172 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2173 I915_READ(GAMTARBMODE));
2174 else
2175 seq_printf(m, "ARB_MODE = 0x%08x\n",
2176 I915_READ(ARB_MODE));
3fa7d235
DV
2177 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2178 I915_READ(DISP_ARB_CTL));
ea16a3cd 2179 }
656bfa3a
DV
2180
2181 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2182 seq_puts(m, "L-shaped memory detected\n");
2183
c8c8fb33 2184 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2185 mutex_unlock(&dev->struct_mutex);
2186
2187 return 0;
2188}
2189
1c60fef5
BW
2190static int per_file_ctx(int id, void *ptr, void *data)
2191{
273497e5 2192 struct intel_context *ctx = ptr;
1c60fef5 2193 struct seq_file *m = data;
ae6c4806
DV
2194 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2195
2196 if (!ppgtt) {
2197 seq_printf(m, " no ppgtt for context %d\n",
2198 ctx->user_handle);
2199 return 0;
2200 }
1c60fef5 2201
f83d6518
OM
2202 if (i915_gem_context_is_default(ctx))
2203 seq_puts(m, " default context:\n");
2204 else
821d66dd 2205 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2206 ppgtt->debug_dump(ppgtt, m);
2207
2208 return 0;
2209}
2210
77df6772 2211static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2212{
3cf17fc5 2213 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2214 struct intel_engine_cs *ring;
77df6772
BW
2215 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2216 int unused, i;
3cf17fc5 2217
77df6772
BW
2218 if (!ppgtt)
2219 return;
2220
77df6772
BW
2221 for_each_ring(ring, dev_priv, unused) {
2222 seq_printf(m, "%s\n", ring->name);
2223 for (i = 0; i < 4; i++) {
2224 u32 offset = 0x270 + i * 8;
2225 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2226 pdp <<= 32;
2227 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 2228 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2229 }
2230 }
2231}
2232
2233static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2234{
2235 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2236 struct intel_engine_cs *ring;
1c60fef5 2237 struct drm_file *file;
77df6772 2238 int i;
3cf17fc5 2239
3cf17fc5
DV
2240 if (INTEL_INFO(dev)->gen == 6)
2241 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2242
a2c7f6fd 2243 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2244 seq_printf(m, "%s\n", ring->name);
2245 if (INTEL_INFO(dev)->gen == 7)
2246 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2247 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2248 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2249 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2250 }
2251 if (dev_priv->mm.aliasing_ppgtt) {
2252 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2253
267f0c90 2254 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2255 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2256
87d60b63 2257 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2258 }
1c60fef5
BW
2259
2260 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2261 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 2262
1c60fef5
BW
2263 seq_printf(m, "proc: %s\n",
2264 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 2265 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
2266 }
2267 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2268}
2269
2270static int i915_ppgtt_info(struct seq_file *m, void *data)
2271{
9f25d007 2272 struct drm_info_node *node = m->private;
77df6772 2273 struct drm_device *dev = node->minor->dev;
c8c8fb33 2274 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
2275
2276 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2277 if (ret)
2278 return ret;
c8c8fb33 2279 intel_runtime_pm_get(dev_priv);
77df6772
BW
2280
2281 if (INTEL_INFO(dev)->gen >= 8)
2282 gen8_ppgtt_info(m, dev);
2283 else if (INTEL_INFO(dev)->gen >= 6)
2284 gen6_ppgtt_info(m, dev);
2285
c8c8fb33 2286 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2287 mutex_unlock(&dev->struct_mutex);
2288
2289 return 0;
2290}
2291
f5a4c67d
CW
2292static int count_irq_waiters(struct drm_i915_private *i915)
2293{
2294 struct intel_engine_cs *ring;
2295 int count = 0;
2296 int i;
2297
2298 for_each_ring(ring, i915, i)
2299 count += ring->irq_refcount;
2300
2301 return count;
2302}
2303
1854d5ca
CW
2304static int i915_rps_boost_info(struct seq_file *m, void *data)
2305{
2306 struct drm_info_node *node = m->private;
2307 struct drm_device *dev = node->minor->dev;
2308 struct drm_i915_private *dev_priv = dev->dev_private;
2309 struct drm_file *file;
1854d5ca 2310
f5a4c67d
CW
2311 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2312 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2313 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2314 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2315 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2316 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2317 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2318 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2319 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
8d3afd7d 2320 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2321 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2322 struct drm_i915_file_private *file_priv = file->driver_priv;
2323 struct task_struct *task;
2324
2325 rcu_read_lock();
2326 task = pid_task(file->pid, PIDTYPE_PID);
2327 seq_printf(m, "%s [%d]: %d boosts%s\n",
2328 task ? task->comm : "<unknown>",
2329 task ? task->pid : -1,
2e1b8730
CW
2330 file_priv->rps.boosts,
2331 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2332 rcu_read_unlock();
2333 }
2e1b8730
CW
2334 seq_printf(m, "Semaphore boosts: %d%s\n",
2335 dev_priv->rps.semaphores.boosts,
2336 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2337 seq_printf(m, "MMIO flip boosts: %d%s\n",
2338 dev_priv->rps.mmioflips.boosts,
2339 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2340 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2341 spin_unlock(&dev_priv->rps.client_lock);
1854d5ca 2342
8d3afd7d 2343 return 0;
1854d5ca
CW
2344}
2345
63573eb7
BW
2346static int i915_llc(struct seq_file *m, void *data)
2347{
9f25d007 2348 struct drm_info_node *node = m->private;
63573eb7
BW
2349 struct drm_device *dev = node->minor->dev;
2350 struct drm_i915_private *dev_priv = dev->dev_private;
2351
2352 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2353 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2354 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2355
2356 return 0;
2357}
2358
e91fd8c6
RV
2359static int i915_edp_psr_status(struct seq_file *m, void *data)
2360{
2361 struct drm_info_node *node = m->private;
2362 struct drm_device *dev = node->minor->dev;
2363 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2364 u32 psrperf = 0;
a6cbdb8e
RV
2365 u32 stat[3];
2366 enum pipe pipe;
a031d709 2367 bool enabled = false;
e91fd8c6 2368
3553a8ea
DL
2369 if (!HAS_PSR(dev)) {
2370 seq_puts(m, "PSR not supported\n");
2371 return 0;
2372 }
2373
c8c8fb33
PZ
2374 intel_runtime_pm_get(dev_priv);
2375
fa128fa6 2376 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2377 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2378 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2379 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2380 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2381 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2382 dev_priv->psr.busy_frontbuffer_bits);
2383 seq_printf(m, "Re-enable work scheduled: %s\n",
2384 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2385
3553a8ea
DL
2386 if (HAS_DDI(dev))
2387 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2388 else {
2389 for_each_pipe(dev_priv, pipe) {
2390 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2391 VLV_EDP_PSR_CURR_STATE_MASK;
2392 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2393 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2394 enabled = true;
a6cbdb8e
RV
2395 }
2396 }
2397 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2398
2399 if (!HAS_DDI(dev))
2400 for_each_pipe(dev_priv, pipe) {
2401 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2402 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2403 seq_printf(m, " pipe %c", pipe_name(pipe));
2404 }
2405 seq_puts(m, "\n");
e91fd8c6 2406
a6cbdb8e 2407 /* CHV PSR has no kind of performance counter */
3553a8ea 2408 if (HAS_DDI(dev)) {
a031d709
RV
2409 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2410 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2411
2412 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2413 }
fa128fa6 2414 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2415
c8c8fb33 2416 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2417 return 0;
2418}
2419
d2e216d0
RV
2420static int i915_sink_crc(struct seq_file *m, void *data)
2421{
2422 struct drm_info_node *node = m->private;
2423 struct drm_device *dev = node->minor->dev;
2424 struct intel_encoder *encoder;
2425 struct intel_connector *connector;
2426 struct intel_dp *intel_dp = NULL;
2427 int ret;
2428 u8 crc[6];
2429
2430 drm_modeset_lock_all(dev);
aca5e361 2431 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2432
2433 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2434 continue;
2435
b6ae3c7c
PZ
2436 if (!connector->base.encoder)
2437 continue;
2438
d2e216d0
RV
2439 encoder = to_intel_encoder(connector->base.encoder);
2440 if (encoder->type != INTEL_OUTPUT_EDP)
2441 continue;
2442
2443 intel_dp = enc_to_intel_dp(&encoder->base);
2444
2445 ret = intel_dp_sink_crc(intel_dp, crc);
2446 if (ret)
2447 goto out;
2448
2449 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2450 crc[0], crc[1], crc[2],
2451 crc[3], crc[4], crc[5]);
2452 goto out;
2453 }
2454 ret = -ENODEV;
2455out:
2456 drm_modeset_unlock_all(dev);
2457 return ret;
2458}
2459
ec013e7f
JB
2460static int i915_energy_uJ(struct seq_file *m, void *data)
2461{
2462 struct drm_info_node *node = m->private;
2463 struct drm_device *dev = node->minor->dev;
2464 struct drm_i915_private *dev_priv = dev->dev_private;
2465 u64 power;
2466 u32 units;
2467
2468 if (INTEL_INFO(dev)->gen < 6)
2469 return -ENODEV;
2470
36623ef8
PZ
2471 intel_runtime_pm_get(dev_priv);
2472
ec013e7f
JB
2473 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2474 power = (power & 0x1f00) >> 8;
2475 units = 1000000 / (1 << power); /* convert to uJ */
2476 power = I915_READ(MCH_SECP_NRG_STTS);
2477 power *= units;
2478
36623ef8
PZ
2479 intel_runtime_pm_put(dev_priv);
2480
ec013e7f 2481 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2482
2483 return 0;
2484}
2485
6455c870 2486static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2487{
9f25d007 2488 struct drm_info_node *node = m->private;
371db66a
PZ
2489 struct drm_device *dev = node->minor->dev;
2490 struct drm_i915_private *dev_priv = dev->dev_private;
2491
6455c870 2492 if (!HAS_RUNTIME_PM(dev)) {
371db66a
PZ
2493 seq_puts(m, "not supported\n");
2494 return 0;
2495 }
2496
86c4ec0d 2497 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2498 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2499 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2500#ifdef CONFIG_PM
a6aaec8b
DL
2501 seq_printf(m, "Usage count: %d\n",
2502 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2503#else
2504 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2505#endif
371db66a 2506
ec013e7f
JB
2507 return 0;
2508}
2509
1da51581
ID
2510static const char *power_domain_str(enum intel_display_power_domain domain)
2511{
2512 switch (domain) {
2513 case POWER_DOMAIN_PIPE_A:
2514 return "PIPE_A";
2515 case POWER_DOMAIN_PIPE_B:
2516 return "PIPE_B";
2517 case POWER_DOMAIN_PIPE_C:
2518 return "PIPE_C";
2519 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2520 return "PIPE_A_PANEL_FITTER";
2521 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2522 return "PIPE_B_PANEL_FITTER";
2523 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2524 return "PIPE_C_PANEL_FITTER";
2525 case POWER_DOMAIN_TRANSCODER_A:
2526 return "TRANSCODER_A";
2527 case POWER_DOMAIN_TRANSCODER_B:
2528 return "TRANSCODER_B";
2529 case POWER_DOMAIN_TRANSCODER_C:
2530 return "TRANSCODER_C";
2531 case POWER_DOMAIN_TRANSCODER_EDP:
2532 return "TRANSCODER_EDP";
319be8ae
ID
2533 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2534 return "PORT_DDI_A_2_LANES";
2535 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2536 return "PORT_DDI_A_4_LANES";
2537 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2538 return "PORT_DDI_B_2_LANES";
2539 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2540 return "PORT_DDI_B_4_LANES";
2541 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2542 return "PORT_DDI_C_2_LANES";
2543 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2544 return "PORT_DDI_C_4_LANES";
2545 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2546 return "PORT_DDI_D_2_LANES";
2547 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2548 return "PORT_DDI_D_4_LANES";
2549 case POWER_DOMAIN_PORT_DSI:
2550 return "PORT_DSI";
2551 case POWER_DOMAIN_PORT_CRT:
2552 return "PORT_CRT";
2553 case POWER_DOMAIN_PORT_OTHER:
2554 return "PORT_OTHER";
1da51581
ID
2555 case POWER_DOMAIN_VGA:
2556 return "VGA";
2557 case POWER_DOMAIN_AUDIO:
2558 return "AUDIO";
bd2bb1b9
PZ
2559 case POWER_DOMAIN_PLLS:
2560 return "PLLS";
1407121a
S
2561 case POWER_DOMAIN_AUX_A:
2562 return "AUX_A";
2563 case POWER_DOMAIN_AUX_B:
2564 return "AUX_B";
2565 case POWER_DOMAIN_AUX_C:
2566 return "AUX_C";
2567 case POWER_DOMAIN_AUX_D:
2568 return "AUX_D";
1da51581
ID
2569 case POWER_DOMAIN_INIT:
2570 return "INIT";
2571 default:
5f77eeb0 2572 MISSING_CASE(domain);
1da51581
ID
2573 return "?";
2574 }
2575}
2576
2577static int i915_power_domain_info(struct seq_file *m, void *unused)
2578{
9f25d007 2579 struct drm_info_node *node = m->private;
1da51581
ID
2580 struct drm_device *dev = node->minor->dev;
2581 struct drm_i915_private *dev_priv = dev->dev_private;
2582 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2583 int i;
2584
2585 mutex_lock(&power_domains->lock);
2586
2587 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2588 for (i = 0; i < power_domains->power_well_count; i++) {
2589 struct i915_power_well *power_well;
2590 enum intel_display_power_domain power_domain;
2591
2592 power_well = &power_domains->power_wells[i];
2593 seq_printf(m, "%-25s %d\n", power_well->name,
2594 power_well->count);
2595
2596 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2597 power_domain++) {
2598 if (!(BIT(power_domain) & power_well->domains))
2599 continue;
2600
2601 seq_printf(m, " %-23s %d\n",
2602 power_domain_str(power_domain),
2603 power_domains->domain_use_count[power_domain]);
2604 }
2605 }
2606
2607 mutex_unlock(&power_domains->lock);
2608
2609 return 0;
2610}
2611
53f5e3ca
JB
2612static void intel_seq_print_mode(struct seq_file *m, int tabs,
2613 struct drm_display_mode *mode)
2614{
2615 int i;
2616
2617 for (i = 0; i < tabs; i++)
2618 seq_putc(m, '\t');
2619
2620 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2621 mode->base.id, mode->name,
2622 mode->vrefresh, mode->clock,
2623 mode->hdisplay, mode->hsync_start,
2624 mode->hsync_end, mode->htotal,
2625 mode->vdisplay, mode->vsync_start,
2626 mode->vsync_end, mode->vtotal,
2627 mode->type, mode->flags);
2628}
2629
2630static void intel_encoder_info(struct seq_file *m,
2631 struct intel_crtc *intel_crtc,
2632 struct intel_encoder *intel_encoder)
2633{
9f25d007 2634 struct drm_info_node *node = m->private;
53f5e3ca
JB
2635 struct drm_device *dev = node->minor->dev;
2636 struct drm_crtc *crtc = &intel_crtc->base;
2637 struct intel_connector *intel_connector;
2638 struct drm_encoder *encoder;
2639
2640 encoder = &intel_encoder->base;
2641 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2642 encoder->base.id, encoder->name);
53f5e3ca
JB
2643 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2644 struct drm_connector *connector = &intel_connector->base;
2645 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2646 connector->base.id,
c23cc417 2647 connector->name,
53f5e3ca
JB
2648 drm_get_connector_status_name(connector->status));
2649 if (connector->status == connector_status_connected) {
2650 struct drm_display_mode *mode = &crtc->mode;
2651 seq_printf(m, ", mode:\n");
2652 intel_seq_print_mode(m, 2, mode);
2653 } else {
2654 seq_putc(m, '\n');
2655 }
2656 }
2657}
2658
2659static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2660{
9f25d007 2661 struct drm_info_node *node = m->private;
53f5e3ca
JB
2662 struct drm_device *dev = node->minor->dev;
2663 struct drm_crtc *crtc = &intel_crtc->base;
2664 struct intel_encoder *intel_encoder;
2665
5aa8a937
MR
2666 if (crtc->primary->fb)
2667 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2668 crtc->primary->fb->base.id, crtc->x, crtc->y,
2669 crtc->primary->fb->width, crtc->primary->fb->height);
2670 else
2671 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2672 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2673 intel_encoder_info(m, intel_crtc, intel_encoder);
2674}
2675
2676static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2677{
2678 struct drm_display_mode *mode = panel->fixed_mode;
2679
2680 seq_printf(m, "\tfixed mode:\n");
2681 intel_seq_print_mode(m, 2, mode);
2682}
2683
2684static void intel_dp_info(struct seq_file *m,
2685 struct intel_connector *intel_connector)
2686{
2687 struct intel_encoder *intel_encoder = intel_connector->encoder;
2688 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2689
2690 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2691 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2692 "no");
2693 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2694 intel_panel_info(m, &intel_connector->panel);
2695}
2696
2697static void intel_hdmi_info(struct seq_file *m,
2698 struct intel_connector *intel_connector)
2699{
2700 struct intel_encoder *intel_encoder = intel_connector->encoder;
2701 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2702
2703 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2704 "no");
2705}
2706
2707static void intel_lvds_info(struct seq_file *m,
2708 struct intel_connector *intel_connector)
2709{
2710 intel_panel_info(m, &intel_connector->panel);
2711}
2712
2713static void intel_connector_info(struct seq_file *m,
2714 struct drm_connector *connector)
2715{
2716 struct intel_connector *intel_connector = to_intel_connector(connector);
2717 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2718 struct drm_display_mode *mode;
53f5e3ca
JB
2719
2720 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2721 connector->base.id, connector->name,
53f5e3ca
JB
2722 drm_get_connector_status_name(connector->status));
2723 if (connector->status == connector_status_connected) {
2724 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2725 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2726 connector->display_info.width_mm,
2727 connector->display_info.height_mm);
2728 seq_printf(m, "\tsubpixel order: %s\n",
2729 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2730 seq_printf(m, "\tCEA rev: %d\n",
2731 connector->display_info.cea_rev);
2732 }
36cd7444
DA
2733 if (intel_encoder) {
2734 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2735 intel_encoder->type == INTEL_OUTPUT_EDP)
2736 intel_dp_info(m, intel_connector);
2737 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2738 intel_hdmi_info(m, intel_connector);
2739 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2740 intel_lvds_info(m, intel_connector);
2741 }
53f5e3ca 2742
f103fc7d
JB
2743 seq_printf(m, "\tmodes:\n");
2744 list_for_each_entry(mode, &connector->modes, head)
2745 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2746}
2747
065f2ec2
CW
2748static bool cursor_active(struct drm_device *dev, int pipe)
2749{
2750 struct drm_i915_private *dev_priv = dev->dev_private;
2751 u32 state;
2752
2753 if (IS_845G(dev) || IS_I865G(dev))
2754 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2755 else
5efb3e28 2756 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2757
2758 return state;
2759}
2760
2761static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2762{
2763 struct drm_i915_private *dev_priv = dev->dev_private;
2764 u32 pos;
2765
5efb3e28 2766 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2767
2768 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2769 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2770 *x = -*x;
2771
2772 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2773 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2774 *y = -*y;
2775
2776 return cursor_active(dev, pipe);
2777}
2778
53f5e3ca
JB
2779static int i915_display_info(struct seq_file *m, void *unused)
2780{
9f25d007 2781 struct drm_info_node *node = m->private;
53f5e3ca 2782 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2783 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2784 struct intel_crtc *crtc;
53f5e3ca
JB
2785 struct drm_connector *connector;
2786
b0e5ddf3 2787 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2788 drm_modeset_lock_all(dev);
2789 seq_printf(m, "CRTC info\n");
2790 seq_printf(m, "---------\n");
d3fcc808 2791 for_each_intel_crtc(dev, crtc) {
065f2ec2 2792 bool active;
f77076c9 2793 struct intel_crtc_state *pipe_config;
065f2ec2 2794 int x, y;
53f5e3ca 2795
f77076c9
ML
2796 pipe_config = to_intel_crtc_state(crtc->base.state);
2797
57127efa 2798 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
065f2ec2 2799 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9
ML
2800 yesno(pipe_config->base.active),
2801 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
2802 if (pipe_config->base.active) {
065f2ec2
CW
2803 intel_crtc_info(m, crtc);
2804
a23dc658 2805 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 2806 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 2807 yesno(crtc->cursor_base),
3dd512fb
MR
2808 x, y, crtc->base.cursor->state->crtc_w,
2809 crtc->base.cursor->state->crtc_h,
57127efa 2810 crtc->cursor_addr, yesno(active));
a23dc658 2811 }
cace841c
DV
2812
2813 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2814 yesno(!crtc->cpu_fifo_underrun_disabled),
2815 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2816 }
2817
2818 seq_printf(m, "\n");
2819 seq_printf(m, "Connector info\n");
2820 seq_printf(m, "--------------\n");
2821 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2822 intel_connector_info(m, connector);
2823 }
2824 drm_modeset_unlock_all(dev);
b0e5ddf3 2825 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2826
2827 return 0;
2828}
2829
e04934cf
BW
2830static int i915_semaphore_status(struct seq_file *m, void *unused)
2831{
2832 struct drm_info_node *node = (struct drm_info_node *) m->private;
2833 struct drm_device *dev = node->minor->dev;
2834 struct drm_i915_private *dev_priv = dev->dev_private;
2835 struct intel_engine_cs *ring;
2836 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2837 int i, j, ret;
2838
2839 if (!i915_semaphore_is_enabled(dev)) {
2840 seq_puts(m, "Semaphores are disabled\n");
2841 return 0;
2842 }
2843
2844 ret = mutex_lock_interruptible(&dev->struct_mutex);
2845 if (ret)
2846 return ret;
03872064 2847 intel_runtime_pm_get(dev_priv);
e04934cf
BW
2848
2849 if (IS_BROADWELL(dev)) {
2850 struct page *page;
2851 uint64_t *seqno;
2852
2853 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2854
2855 seqno = (uint64_t *)kmap_atomic(page);
2856 for_each_ring(ring, dev_priv, i) {
2857 uint64_t offset;
2858
2859 seq_printf(m, "%s\n", ring->name);
2860
2861 seq_puts(m, " Last signal:");
2862 for (j = 0; j < num_rings; j++) {
2863 offset = i * I915_NUM_RINGS + j;
2864 seq_printf(m, "0x%08llx (0x%02llx) ",
2865 seqno[offset], offset * 8);
2866 }
2867 seq_putc(m, '\n');
2868
2869 seq_puts(m, " Last wait: ");
2870 for (j = 0; j < num_rings; j++) {
2871 offset = i + (j * I915_NUM_RINGS);
2872 seq_printf(m, "0x%08llx (0x%02llx) ",
2873 seqno[offset], offset * 8);
2874 }
2875 seq_putc(m, '\n');
2876
2877 }
2878 kunmap_atomic(seqno);
2879 } else {
2880 seq_puts(m, " Last signal:");
2881 for_each_ring(ring, dev_priv, i)
2882 for (j = 0; j < num_rings; j++)
2883 seq_printf(m, "0x%08x\n",
2884 I915_READ(ring->semaphore.mbox.signal[j]));
2885 seq_putc(m, '\n');
2886 }
2887
2888 seq_puts(m, "\nSync seqno:\n");
2889 for_each_ring(ring, dev_priv, i) {
2890 for (j = 0; j < num_rings; j++) {
2891 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2892 }
2893 seq_putc(m, '\n');
2894 }
2895 seq_putc(m, '\n');
2896
03872064 2897 intel_runtime_pm_put(dev_priv);
e04934cf
BW
2898 mutex_unlock(&dev->struct_mutex);
2899 return 0;
2900}
2901
728e29d7
DV
2902static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2903{
2904 struct drm_info_node *node = (struct drm_info_node *) m->private;
2905 struct drm_device *dev = node->minor->dev;
2906 struct drm_i915_private *dev_priv = dev->dev_private;
2907 int i;
2908
2909 drm_modeset_lock_all(dev);
2910 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2911 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2912
2913 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
1e6f2ddc 2914 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3e369b76 2915 pll->config.crtc_mask, pll->active, yesno(pll->on));
728e29d7 2916 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
2917 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2918 seq_printf(m, " dpll_md: 0x%08x\n",
2919 pll->config.hw_state.dpll_md);
2920 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2921 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2922 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
2923 }
2924 drm_modeset_unlock_all(dev);
2925
2926 return 0;
2927}
2928
1ed1ef9d 2929static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
2930{
2931 int i;
2932 int ret;
2933 struct drm_info_node *node = (struct drm_info_node *) m->private;
2934 struct drm_device *dev = node->minor->dev;
2935 struct drm_i915_private *dev_priv = dev->dev_private;
2936
888b5995
AS
2937 ret = mutex_lock_interruptible(&dev->struct_mutex);
2938 if (ret)
2939 return ret;
2940
2941 intel_runtime_pm_get(dev_priv);
2942
7225342a
MK
2943 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2944 for (i = 0; i < dev_priv->workarounds.count; ++i) {
2fa60f6d
MK
2945 u32 addr, mask, value, read;
2946 bool ok;
888b5995 2947
7225342a
MK
2948 addr = dev_priv->workarounds.reg[i].addr;
2949 mask = dev_priv->workarounds.reg[i].mask;
2fa60f6d
MK
2950 value = dev_priv->workarounds.reg[i].value;
2951 read = I915_READ(addr);
2952 ok = (value & mask) == (read & mask);
2953 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2954 addr, value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
2955 }
2956
2957 intel_runtime_pm_put(dev_priv);
2958 mutex_unlock(&dev->struct_mutex);
2959
2960 return 0;
2961}
2962
c5511e44
DL
2963static int i915_ddb_info(struct seq_file *m, void *unused)
2964{
2965 struct drm_info_node *node = m->private;
2966 struct drm_device *dev = node->minor->dev;
2967 struct drm_i915_private *dev_priv = dev->dev_private;
2968 struct skl_ddb_allocation *ddb;
2969 struct skl_ddb_entry *entry;
2970 enum pipe pipe;
2971 int plane;
2972
2fcffe19
DL
2973 if (INTEL_INFO(dev)->gen < 9)
2974 return 0;
2975
c5511e44
DL
2976 drm_modeset_lock_all(dev);
2977
2978 ddb = &dev_priv->wm.skl_hw.ddb;
2979
2980 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2981
2982 for_each_pipe(dev_priv, pipe) {
2983 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2984
dd740780 2985 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
2986 entry = &ddb->plane[pipe][plane];
2987 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2988 entry->start, entry->end,
2989 skl_ddb_entry_size(entry));
2990 }
2991
2992 entry = &ddb->cursor[pipe];
2993 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2994 entry->end, skl_ddb_entry_size(entry));
2995 }
2996
2997 drm_modeset_unlock_all(dev);
2998
2999 return 0;
3000}
3001
a54746e3
VK
3002static void drrs_status_per_crtc(struct seq_file *m,
3003 struct drm_device *dev, struct intel_crtc *intel_crtc)
3004{
3005 struct intel_encoder *intel_encoder;
3006 struct drm_i915_private *dev_priv = dev->dev_private;
3007 struct i915_drrs *drrs = &dev_priv->drrs;
3008 int vrefresh = 0;
3009
3010 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3011 /* Encoder connected on this CRTC */
3012 switch (intel_encoder->type) {
3013 case INTEL_OUTPUT_EDP:
3014 seq_puts(m, "eDP:\n");
3015 break;
3016 case INTEL_OUTPUT_DSI:
3017 seq_puts(m, "DSI:\n");
3018 break;
3019 case INTEL_OUTPUT_HDMI:
3020 seq_puts(m, "HDMI:\n");
3021 break;
3022 case INTEL_OUTPUT_DISPLAYPORT:
3023 seq_puts(m, "DP:\n");
3024 break;
3025 default:
3026 seq_printf(m, "Other encoder (id=%d).\n",
3027 intel_encoder->type);
3028 return;
3029 }
3030 }
3031
3032 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3033 seq_puts(m, "\tVBT: DRRS_type: Static");
3034 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3035 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3036 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3037 seq_puts(m, "\tVBT: DRRS_type: None");
3038 else
3039 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3040
3041 seq_puts(m, "\n\n");
3042
f77076c9 3043 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3044 struct intel_panel *panel;
3045
3046 mutex_lock(&drrs->mutex);
3047 /* DRRS Supported */
3048 seq_puts(m, "\tDRRS Supported: Yes\n");
3049
3050 /* disable_drrs() will make drrs->dp NULL */
3051 if (!drrs->dp) {
3052 seq_puts(m, "Idleness DRRS: Disabled");
3053 mutex_unlock(&drrs->mutex);
3054 return;
3055 }
3056
3057 panel = &drrs->dp->attached_connector->panel;
3058 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3059 drrs->busy_frontbuffer_bits);
3060
3061 seq_puts(m, "\n\t\t");
3062 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3063 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3064 vrefresh = panel->fixed_mode->vrefresh;
3065 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3066 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3067 vrefresh = panel->downclock_mode->vrefresh;
3068 } else {
3069 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3070 drrs->refresh_rate_type);
3071 mutex_unlock(&drrs->mutex);
3072 return;
3073 }
3074 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3075
3076 seq_puts(m, "\n\t\t");
3077 mutex_unlock(&drrs->mutex);
3078 } else {
3079 /* DRRS not supported. Print the VBT parameter*/
3080 seq_puts(m, "\tDRRS Supported : No");
3081 }
3082 seq_puts(m, "\n");
3083}
3084
3085static int i915_drrs_status(struct seq_file *m, void *unused)
3086{
3087 struct drm_info_node *node = m->private;
3088 struct drm_device *dev = node->minor->dev;
3089 struct intel_crtc *intel_crtc;
3090 int active_crtc_cnt = 0;
3091
3092 for_each_intel_crtc(dev, intel_crtc) {
3093 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3094
f77076c9 3095 if (intel_crtc->base.state->active) {
a54746e3
VK
3096 active_crtc_cnt++;
3097 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3098
3099 drrs_status_per_crtc(m, dev, intel_crtc);
3100 }
3101
3102 drm_modeset_unlock(&intel_crtc->base.mutex);
3103 }
3104
3105 if (!active_crtc_cnt)
3106 seq_puts(m, "No active crtc found\n");
3107
3108 return 0;
3109}
3110
07144428
DL
3111struct pipe_crc_info {
3112 const char *name;
3113 struct drm_device *dev;
3114 enum pipe pipe;
3115};
3116
11bed958
DA
3117static int i915_dp_mst_info(struct seq_file *m, void *unused)
3118{
3119 struct drm_info_node *node = (struct drm_info_node *) m->private;
3120 struct drm_device *dev = node->minor->dev;
3121 struct drm_encoder *encoder;
3122 struct intel_encoder *intel_encoder;
3123 struct intel_digital_port *intel_dig_port;
3124 drm_modeset_lock_all(dev);
3125 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3126 intel_encoder = to_intel_encoder(encoder);
3127 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3128 continue;
3129 intel_dig_port = enc_to_dig_port(encoder);
3130 if (!intel_dig_port->dp.can_mst)
3131 continue;
3132
3133 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3134 }
3135 drm_modeset_unlock_all(dev);
3136 return 0;
3137}
3138
07144428
DL
3139static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3140{
be5c7a90
DL
3141 struct pipe_crc_info *info = inode->i_private;
3142 struct drm_i915_private *dev_priv = info->dev->dev_private;
3143 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3144
7eb1c496
DV
3145 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3146 return -ENODEV;
3147
d538bbdf
DL
3148 spin_lock_irq(&pipe_crc->lock);
3149
3150 if (pipe_crc->opened) {
3151 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3152 return -EBUSY; /* already open */
3153 }
3154
d538bbdf 3155 pipe_crc->opened = true;
07144428
DL
3156 filep->private_data = inode->i_private;
3157
d538bbdf
DL
3158 spin_unlock_irq(&pipe_crc->lock);
3159
07144428
DL
3160 return 0;
3161}
3162
3163static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3164{
be5c7a90
DL
3165 struct pipe_crc_info *info = inode->i_private;
3166 struct drm_i915_private *dev_priv = info->dev->dev_private;
3167 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3168
d538bbdf
DL
3169 spin_lock_irq(&pipe_crc->lock);
3170 pipe_crc->opened = false;
3171 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3172
07144428
DL
3173 return 0;
3174}
3175
3176/* (6 fields, 8 chars each, space separated (5) + '\n') */
3177#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3178/* account for \'0' */
3179#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3180
3181static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3182{
d538bbdf
DL
3183 assert_spin_locked(&pipe_crc->lock);
3184 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3185 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3186}
3187
3188static ssize_t
3189i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3190 loff_t *pos)
3191{
3192 struct pipe_crc_info *info = filep->private_data;
3193 struct drm_device *dev = info->dev;
3194 struct drm_i915_private *dev_priv = dev->dev_private;
3195 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3196 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3197 int n_entries;
07144428
DL
3198 ssize_t bytes_read;
3199
3200 /*
3201 * Don't allow user space to provide buffers not big enough to hold
3202 * a line of data.
3203 */
3204 if (count < PIPE_CRC_LINE_LEN)
3205 return -EINVAL;
3206
3207 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3208 return 0;
07144428
DL
3209
3210 /* nothing to read */
d538bbdf 3211 spin_lock_irq(&pipe_crc->lock);
07144428 3212 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3213 int ret;
3214
3215 if (filep->f_flags & O_NONBLOCK) {
3216 spin_unlock_irq(&pipe_crc->lock);
07144428 3217 return -EAGAIN;
d538bbdf 3218 }
07144428 3219
d538bbdf
DL
3220 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3221 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3222 if (ret) {
3223 spin_unlock_irq(&pipe_crc->lock);
3224 return ret;
3225 }
8bf1e9f1
SH
3226 }
3227
07144428 3228 /* We now have one or more entries to read */
9ad6d99f 3229 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3230
07144428 3231 bytes_read = 0;
9ad6d99f
VS
3232 while (n_entries > 0) {
3233 struct intel_pipe_crc_entry *entry =
3234 &pipe_crc->entries[pipe_crc->tail];
07144428 3235 int ret;
8bf1e9f1 3236
9ad6d99f
VS
3237 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3238 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3239 break;
3240
3241 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3242 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3243
07144428
DL
3244 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3245 "%8u %8x %8x %8x %8x %8x\n",
3246 entry->frame, entry->crc[0],
3247 entry->crc[1], entry->crc[2],
3248 entry->crc[3], entry->crc[4]);
3249
9ad6d99f
VS
3250 spin_unlock_irq(&pipe_crc->lock);
3251
3252 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3253 if (ret == PIPE_CRC_LINE_LEN)
3254 return -EFAULT;
b2c88f5b 3255
9ad6d99f
VS
3256 user_buf += PIPE_CRC_LINE_LEN;
3257 n_entries--;
3258
3259 spin_lock_irq(&pipe_crc->lock);
3260 }
8bf1e9f1 3261
d538bbdf
DL
3262 spin_unlock_irq(&pipe_crc->lock);
3263
07144428
DL
3264 return bytes_read;
3265}
3266
3267static const struct file_operations i915_pipe_crc_fops = {
3268 .owner = THIS_MODULE,
3269 .open = i915_pipe_crc_open,
3270 .read = i915_pipe_crc_read,
3271 .release = i915_pipe_crc_release,
3272};
3273
3274static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3275 {
3276 .name = "i915_pipe_A_crc",
3277 .pipe = PIPE_A,
3278 },
3279 {
3280 .name = "i915_pipe_B_crc",
3281 .pipe = PIPE_B,
3282 },
3283 {
3284 .name = "i915_pipe_C_crc",
3285 .pipe = PIPE_C,
3286 },
3287};
3288
3289static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3290 enum pipe pipe)
3291{
3292 struct drm_device *dev = minor->dev;
3293 struct dentry *ent;
3294 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3295
3296 info->dev = dev;
3297 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3298 &i915_pipe_crc_fops);
f3c5fe97
WY
3299 if (!ent)
3300 return -ENOMEM;
07144428
DL
3301
3302 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3303}
3304
e8dfcf78 3305static const char * const pipe_crc_sources[] = {
926321d5
DV
3306 "none",
3307 "plane1",
3308 "plane2",
3309 "pf",
5b3a856b 3310 "pipe",
3d099a05
DV
3311 "TV",
3312 "DP-B",
3313 "DP-C",
3314 "DP-D",
46a19188 3315 "auto",
926321d5
DV
3316};
3317
3318static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3319{
3320 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3321 return pipe_crc_sources[source];
3322}
3323
bd9db02f 3324static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3325{
3326 struct drm_device *dev = m->private;
3327 struct drm_i915_private *dev_priv = dev->dev_private;
3328 int i;
3329
3330 for (i = 0; i < I915_MAX_PIPES; i++)
3331 seq_printf(m, "%c %s\n", pipe_name(i),
3332 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3333
3334 return 0;
3335}
3336
bd9db02f 3337static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3338{
3339 struct drm_device *dev = inode->i_private;
3340
bd9db02f 3341 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3342}
3343
46a19188 3344static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3345 uint32_t *val)
3346{
46a19188
DV
3347 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3348 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3349
3350 switch (*source) {
52f843f6
DV
3351 case INTEL_PIPE_CRC_SOURCE_PIPE:
3352 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3353 break;
3354 case INTEL_PIPE_CRC_SOURCE_NONE:
3355 *val = 0;
3356 break;
3357 default:
3358 return -EINVAL;
3359 }
3360
3361 return 0;
3362}
3363
46a19188
DV
3364static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3365 enum intel_pipe_crc_source *source)
3366{
3367 struct intel_encoder *encoder;
3368 struct intel_crtc *crtc;
26756809 3369 struct intel_digital_port *dig_port;
46a19188
DV
3370 int ret = 0;
3371
3372 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3373
6e9f798d 3374 drm_modeset_lock_all(dev);
b2784e15 3375 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3376 if (!encoder->base.crtc)
3377 continue;
3378
3379 crtc = to_intel_crtc(encoder->base.crtc);
3380
3381 if (crtc->pipe != pipe)
3382 continue;
3383
3384 switch (encoder->type) {
3385 case INTEL_OUTPUT_TVOUT:
3386 *source = INTEL_PIPE_CRC_SOURCE_TV;
3387 break;
3388 case INTEL_OUTPUT_DISPLAYPORT:
3389 case INTEL_OUTPUT_EDP:
26756809
DV
3390 dig_port = enc_to_dig_port(&encoder->base);
3391 switch (dig_port->port) {
3392 case PORT_B:
3393 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3394 break;
3395 case PORT_C:
3396 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3397 break;
3398 case PORT_D:
3399 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3400 break;
3401 default:
3402 WARN(1, "nonexisting DP port %c\n",
3403 port_name(dig_port->port));
3404 break;
3405 }
46a19188 3406 break;
6847d71b
PZ
3407 default:
3408 break;
46a19188
DV
3409 }
3410 }
6e9f798d 3411 drm_modeset_unlock_all(dev);
46a19188
DV
3412
3413 return ret;
3414}
3415
3416static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3417 enum pipe pipe,
3418 enum intel_pipe_crc_source *source,
7ac0129b
DV
3419 uint32_t *val)
3420{
8d2f24ca
DV
3421 struct drm_i915_private *dev_priv = dev->dev_private;
3422 bool need_stable_symbols = false;
3423
46a19188
DV
3424 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3425 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3426 if (ret)
3427 return ret;
3428 }
3429
3430 switch (*source) {
7ac0129b
DV
3431 case INTEL_PIPE_CRC_SOURCE_PIPE:
3432 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3433 break;
3434 case INTEL_PIPE_CRC_SOURCE_DP_B:
3435 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3436 need_stable_symbols = true;
7ac0129b
DV
3437 break;
3438 case INTEL_PIPE_CRC_SOURCE_DP_C:
3439 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3440 need_stable_symbols = true;
7ac0129b 3441 break;
2be57922
VS
3442 case INTEL_PIPE_CRC_SOURCE_DP_D:
3443 if (!IS_CHERRYVIEW(dev))
3444 return -EINVAL;
3445 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3446 need_stable_symbols = true;
3447 break;
7ac0129b
DV
3448 case INTEL_PIPE_CRC_SOURCE_NONE:
3449 *val = 0;
3450 break;
3451 default:
3452 return -EINVAL;
3453 }
3454
8d2f24ca
DV
3455 /*
3456 * When the pipe CRC tap point is after the transcoders we need
3457 * to tweak symbol-level features to produce a deterministic series of
3458 * symbols for a given frame. We need to reset those features only once
3459 * a frame (instead of every nth symbol):
3460 * - DC-balance: used to ensure a better clock recovery from the data
3461 * link (SDVO)
3462 * - DisplayPort scrambling: used for EMI reduction
3463 */
3464 if (need_stable_symbols) {
3465 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3466
8d2f24ca 3467 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3468 switch (pipe) {
3469 case PIPE_A:
8d2f24ca 3470 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3471 break;
3472 case PIPE_B:
8d2f24ca 3473 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3474 break;
3475 case PIPE_C:
3476 tmp |= PIPE_C_SCRAMBLE_RESET;
3477 break;
3478 default:
3479 return -EINVAL;
3480 }
8d2f24ca
DV
3481 I915_WRITE(PORT_DFT2_G4X, tmp);
3482 }
3483
7ac0129b
DV
3484 return 0;
3485}
3486
4b79ebf7 3487static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3488 enum pipe pipe,
3489 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3490 uint32_t *val)
3491{
84093603
DV
3492 struct drm_i915_private *dev_priv = dev->dev_private;
3493 bool need_stable_symbols = false;
3494
46a19188
DV
3495 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3496 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3497 if (ret)
3498 return ret;
3499 }
3500
3501 switch (*source) {
4b79ebf7
DV
3502 case INTEL_PIPE_CRC_SOURCE_PIPE:
3503 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3504 break;
3505 case INTEL_PIPE_CRC_SOURCE_TV:
3506 if (!SUPPORTS_TV(dev))
3507 return -EINVAL;
3508 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3509 break;
3510 case INTEL_PIPE_CRC_SOURCE_DP_B:
3511 if (!IS_G4X(dev))
3512 return -EINVAL;
3513 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3514 need_stable_symbols = true;
4b79ebf7
DV
3515 break;
3516 case INTEL_PIPE_CRC_SOURCE_DP_C:
3517 if (!IS_G4X(dev))
3518 return -EINVAL;
3519 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3520 need_stable_symbols = true;
4b79ebf7
DV
3521 break;
3522 case INTEL_PIPE_CRC_SOURCE_DP_D:
3523 if (!IS_G4X(dev))
3524 return -EINVAL;
3525 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3526 need_stable_symbols = true;
4b79ebf7
DV
3527 break;
3528 case INTEL_PIPE_CRC_SOURCE_NONE:
3529 *val = 0;
3530 break;
3531 default:
3532 return -EINVAL;
3533 }
3534
84093603
DV
3535 /*
3536 * When the pipe CRC tap point is after the transcoders we need
3537 * to tweak symbol-level features to produce a deterministic series of
3538 * symbols for a given frame. We need to reset those features only once
3539 * a frame (instead of every nth symbol):
3540 * - DC-balance: used to ensure a better clock recovery from the data
3541 * link (SDVO)
3542 * - DisplayPort scrambling: used for EMI reduction
3543 */
3544 if (need_stable_symbols) {
3545 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3546
3547 WARN_ON(!IS_G4X(dev));
3548
3549 I915_WRITE(PORT_DFT_I9XX,
3550 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3551
3552 if (pipe == PIPE_A)
3553 tmp |= PIPE_A_SCRAMBLE_RESET;
3554 else
3555 tmp |= PIPE_B_SCRAMBLE_RESET;
3556
3557 I915_WRITE(PORT_DFT2_G4X, tmp);
3558 }
3559
4b79ebf7
DV
3560 return 0;
3561}
3562
8d2f24ca
DV
3563static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3564 enum pipe pipe)
3565{
3566 struct drm_i915_private *dev_priv = dev->dev_private;
3567 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3568
eb736679
VS
3569 switch (pipe) {
3570 case PIPE_A:
8d2f24ca 3571 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3572 break;
3573 case PIPE_B:
8d2f24ca 3574 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3575 break;
3576 case PIPE_C:
3577 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3578 break;
3579 default:
3580 return;
3581 }
8d2f24ca
DV
3582 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3583 tmp &= ~DC_BALANCE_RESET_VLV;
3584 I915_WRITE(PORT_DFT2_G4X, tmp);
3585
3586}
3587
84093603
DV
3588static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3589 enum pipe pipe)
3590{
3591 struct drm_i915_private *dev_priv = dev->dev_private;
3592 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3593
3594 if (pipe == PIPE_A)
3595 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3596 else
3597 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3598 I915_WRITE(PORT_DFT2_G4X, tmp);
3599
3600 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3601 I915_WRITE(PORT_DFT_I9XX,
3602 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3603 }
3604}
3605
46a19188 3606static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3607 uint32_t *val)
3608{
46a19188
DV
3609 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3610 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3611
3612 switch (*source) {
5b3a856b
DV
3613 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3614 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3615 break;
3616 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3617 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3618 break;
5b3a856b
DV
3619 case INTEL_PIPE_CRC_SOURCE_PIPE:
3620 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3621 break;
3d099a05 3622 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3623 *val = 0;
3624 break;
3d099a05
DV
3625 default:
3626 return -EINVAL;
5b3a856b
DV
3627 }
3628
3629 return 0;
3630}
3631
fabf6e51
DV
3632static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3633{
3634 struct drm_i915_private *dev_priv = dev->dev_private;
3635 struct intel_crtc *crtc =
3636 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3637 struct intel_crtc_state *pipe_config;
fabf6e51
DV
3638
3639 drm_modeset_lock_all(dev);
f77076c9
ML
3640 pipe_config = to_intel_crtc_state(crtc->base.state);
3641
fabf6e51
DV
3642 /*
3643 * If we use the eDP transcoder we need to make sure that we don't
3644 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3645 * relevant on hsw with pipe A when using the always-on power well
3646 * routing.
3647 */
f77076c9
ML
3648 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3649 !pipe_config->pch_pfit.enabled) {
3650 bool active = pipe_config->base.active;
1b509259 3651
f77076c9 3652 if (active) {
1b509259 3653 intel_crtc_control(&crtc->base, false);
f77076c9
ML
3654 pipe_config = to_intel_crtc_state(crtc->base.state);
3655 }
1b509259 3656
f77076c9 3657 pipe_config->pch_pfit.force_thru = true;
fabf6e51
DV
3658
3659 intel_display_power_get(dev_priv,
3660 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3661
1b509259
ML
3662 if (active)
3663 intel_crtc_control(&crtc->base, true);
fabf6e51
DV
3664 }
3665 drm_modeset_unlock_all(dev);
3666}
3667
3668static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3669{
3670 struct drm_i915_private *dev_priv = dev->dev_private;
3671 struct intel_crtc *crtc =
3672 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3673 struct intel_crtc_state *pipe_config;
fabf6e51
DV
3674
3675 drm_modeset_lock_all(dev);
3676 /*
3677 * If we use the eDP transcoder we need to make sure that we don't
3678 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3679 * relevant on hsw with pipe A when using the always-on power well
3680 * routing.
3681 */
f77076c9
ML
3682 pipe_config = to_intel_crtc_state(crtc->base.state);
3683 if (pipe_config->pch_pfit.force_thru) {
3684 bool active = pipe_config->base.active;
fabf6e51 3685
f77076c9 3686 if (active) {
1b509259 3687 intel_crtc_control(&crtc->base, false);
f77076c9
ML
3688 pipe_config = to_intel_crtc_state(crtc->base.state);
3689 }
fabf6e51 3690
f77076c9 3691 pipe_config->pch_pfit.force_thru = false;
fabf6e51
DV
3692
3693 intel_display_power_put(dev_priv,
3694 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
1b509259
ML
3695
3696 if (active)
3697 intel_crtc_control(&crtc->base, true);
fabf6e51
DV
3698 }
3699 drm_modeset_unlock_all(dev);
3700}
3701
3702static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3703 enum pipe pipe,
3704 enum intel_pipe_crc_source *source,
5b3a856b
DV
3705 uint32_t *val)
3706{
46a19188
DV
3707 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3708 *source = INTEL_PIPE_CRC_SOURCE_PF;
3709
3710 switch (*source) {
5b3a856b
DV
3711 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3712 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3713 break;
3714 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3715 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3716 break;
3717 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51
DV
3718 if (IS_HASWELL(dev) && pipe == PIPE_A)
3719 hsw_trans_edp_pipe_A_crc_wa(dev);
3720
5b3a856b
DV
3721 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3722 break;
3d099a05 3723 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3724 *val = 0;
3725 break;
3d099a05
DV
3726 default:
3727 return -EINVAL;
5b3a856b
DV
3728 }
3729
3730 return 0;
3731}
3732
926321d5
DV
3733static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3734 enum intel_pipe_crc_source source)
3735{
3736 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3737 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
3738 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3739 pipe));
432f3342 3740 u32 val = 0; /* shut up gcc */
5b3a856b 3741 int ret;
926321d5 3742
cc3da175
DL
3743 if (pipe_crc->source == source)
3744 return 0;
3745
ae676fcd
DL
3746 /* forbid changing the source without going back to 'none' */
3747 if (pipe_crc->source && source)
3748 return -EINVAL;
3749
9d8b0588
DV
3750 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3751 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3752 return -EIO;
3753 }
3754
52f843f6 3755 if (IS_GEN2(dev))
46a19188 3756 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3757 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3758 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3759 else if (IS_VALLEYVIEW(dev))
fabf6e51 3760 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3761 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3762 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3763 else
fabf6e51 3764 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3765
3766 if (ret != 0)
3767 return ret;
3768
4b584369
DL
3769 /* none -> real source transition */
3770 if (source) {
4252fbc3
VS
3771 struct intel_pipe_crc_entry *entries;
3772
7cd6ccff
DL
3773 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3774 pipe_name(pipe), pipe_crc_source_name(source));
3775
3cf54b34
VS
3776 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
3777 sizeof(pipe_crc->entries[0]),
4252fbc3
VS
3778 GFP_KERNEL);
3779 if (!entries)
e5f75aca
DL
3780 return -ENOMEM;
3781
8c740dce
PZ
3782 /*
3783 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3784 * enabled and disabled dynamically based on package C states,
3785 * user space can't make reliable use of the CRCs, so let's just
3786 * completely disable it.
3787 */
3788 hsw_disable_ips(crtc);
3789
d538bbdf 3790 spin_lock_irq(&pipe_crc->lock);
64387b61 3791 kfree(pipe_crc->entries);
4252fbc3 3792 pipe_crc->entries = entries;
d538bbdf
DL
3793 pipe_crc->head = 0;
3794 pipe_crc->tail = 0;
3795 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
3796 }
3797
cc3da175 3798 pipe_crc->source = source;
926321d5 3799
926321d5
DV
3800 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3801 POSTING_READ(PIPE_CRC_CTL(pipe));
3802
e5f75aca
DL
3803 /* real source -> none transition */
3804 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 3805 struct intel_pipe_crc_entry *entries;
a33d7105
DV
3806 struct intel_crtc *crtc =
3807 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 3808
7cd6ccff
DL
3809 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3810 pipe_name(pipe));
3811
a33d7105 3812 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 3813 if (crtc->base.state->active)
a33d7105
DV
3814 intel_wait_for_vblank(dev, pipe);
3815 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 3816
d538bbdf
DL
3817 spin_lock_irq(&pipe_crc->lock);
3818 entries = pipe_crc->entries;
e5f75aca 3819 pipe_crc->entries = NULL;
9ad6d99f
VS
3820 pipe_crc->head = 0;
3821 pipe_crc->tail = 0;
d538bbdf
DL
3822 spin_unlock_irq(&pipe_crc->lock);
3823
3824 kfree(entries);
84093603
DV
3825
3826 if (IS_G4X(dev))
3827 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
3828 else if (IS_VALLEYVIEW(dev))
3829 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51
DV
3830 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3831 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
8c740dce
PZ
3832
3833 hsw_enable_ips(crtc);
e5f75aca
DL
3834 }
3835
926321d5
DV
3836 return 0;
3837}
3838
3839/*
3840 * Parse pipe CRC command strings:
b94dec87
DL
3841 * command: wsp* object wsp+ name wsp+ source wsp*
3842 * object: 'pipe'
3843 * name: (A | B | C)
926321d5
DV
3844 * source: (none | plane1 | plane2 | pf)
3845 * wsp: (#0x20 | #0x9 | #0xA)+
3846 *
3847 * eg.:
b94dec87
DL
3848 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3849 * "pipe A none" -> Stop CRC
926321d5 3850 */
bd9db02f 3851static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
3852{
3853 int n_words = 0;
3854
3855 while (*buf) {
3856 char *end;
3857
3858 /* skip leading white space */
3859 buf = skip_spaces(buf);
3860 if (!*buf)
3861 break; /* end of buffer */
3862
3863 /* find end of word */
3864 for (end = buf; *end && !isspace(*end); end++)
3865 ;
3866
3867 if (n_words == max_words) {
3868 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3869 max_words);
3870 return -EINVAL; /* ran out of words[] before bytes */
3871 }
3872
3873 if (*end)
3874 *end++ = '\0';
3875 words[n_words++] = buf;
3876 buf = end;
3877 }
3878
3879 return n_words;
3880}
3881
b94dec87
DL
3882enum intel_pipe_crc_object {
3883 PIPE_CRC_OBJECT_PIPE,
3884};
3885
e8dfcf78 3886static const char * const pipe_crc_objects[] = {
b94dec87
DL
3887 "pipe",
3888};
3889
3890static int
bd9db02f 3891display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3892{
3893 int i;
3894
3895 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3896 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3897 *o = i;
b94dec87
DL
3898 return 0;
3899 }
3900
3901 return -EINVAL;
3902}
3903
bd9db02f 3904static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3905{
3906 const char name = buf[0];
3907
3908 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3909 return -EINVAL;
3910
3911 *pipe = name - 'A';
3912
3913 return 0;
3914}
3915
3916static int
bd9db02f 3917display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3918{
3919 int i;
3920
3921 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3922 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3923 *s = i;
926321d5
DV
3924 return 0;
3925 }
3926
3927 return -EINVAL;
3928}
3929
bd9db02f 3930static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3931{
b94dec87 3932#define N_WORDS 3
926321d5 3933 int n_words;
b94dec87 3934 char *words[N_WORDS];
926321d5 3935 enum pipe pipe;
b94dec87 3936 enum intel_pipe_crc_object object;
926321d5
DV
3937 enum intel_pipe_crc_source source;
3938
bd9db02f 3939 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3940 if (n_words != N_WORDS) {
3941 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3942 N_WORDS);
3943 return -EINVAL;
3944 }
3945
bd9db02f 3946 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3947 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3948 return -EINVAL;
3949 }
3950
bd9db02f 3951 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3952 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3953 return -EINVAL;
3954 }
3955
bd9db02f 3956 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3957 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3958 return -EINVAL;
3959 }
3960
3961 return pipe_crc_set_source(dev, pipe, source);
3962}
3963
bd9db02f
DL
3964static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3965 size_t len, loff_t *offp)
926321d5
DV
3966{
3967 struct seq_file *m = file->private_data;
3968 struct drm_device *dev = m->private;
3969 char *tmpbuf;
3970 int ret;
3971
3972 if (len == 0)
3973 return 0;
3974
3975 if (len > PAGE_SIZE - 1) {
3976 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3977 PAGE_SIZE);
3978 return -E2BIG;
3979 }
3980
3981 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3982 if (!tmpbuf)
3983 return -ENOMEM;
3984
3985 if (copy_from_user(tmpbuf, ubuf, len)) {
3986 ret = -EFAULT;
3987 goto out;
3988 }
3989 tmpbuf[len] = '\0';
3990
bd9db02f 3991 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3992
3993out:
3994 kfree(tmpbuf);
3995 if (ret < 0)
3996 return ret;
3997
3998 *offp += len;
3999 return len;
4000}
4001
bd9db02f 4002static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4003 .owner = THIS_MODULE,
bd9db02f 4004 .open = display_crc_ctl_open,
926321d5
DV
4005 .read = seq_read,
4006 .llseek = seq_lseek,
4007 .release = single_release,
bd9db02f 4008 .write = display_crc_ctl_write
926321d5
DV
4009};
4010
eb3394fa
TP
4011static ssize_t i915_displayport_test_active_write(struct file *file,
4012 const char __user *ubuf,
4013 size_t len, loff_t *offp)
4014{
4015 char *input_buffer;
4016 int status = 0;
4017 struct seq_file *m;
4018 struct drm_device *dev;
4019 struct drm_connector *connector;
4020 struct list_head *connector_list;
4021 struct intel_dp *intel_dp;
4022 int val = 0;
4023
4024 m = file->private_data;
4025 if (!m) {
4026 status = -ENODEV;
4027 return status;
4028 }
4029 dev = m->private;
4030
4031 if (!dev) {
4032 status = -ENODEV;
4033 return status;
4034 }
4035 connector_list = &dev->mode_config.connector_list;
4036
4037 if (len == 0)
4038 return 0;
4039
4040 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4041 if (!input_buffer)
4042 return -ENOMEM;
4043
4044 if (copy_from_user(input_buffer, ubuf, len)) {
4045 status = -EFAULT;
4046 goto out;
4047 }
4048
4049 input_buffer[len] = '\0';
4050 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4051
4052 list_for_each_entry(connector, connector_list, head) {
4053
4054 if (connector->connector_type !=
4055 DRM_MODE_CONNECTOR_DisplayPort)
4056 continue;
4057
4058 if (connector->connector_type ==
4059 DRM_MODE_CONNECTOR_DisplayPort &&
4060 connector->status == connector_status_connected &&
4061 connector->encoder != NULL) {
4062 intel_dp = enc_to_intel_dp(connector->encoder);
4063 status = kstrtoint(input_buffer, 10, &val);
4064 if (status < 0)
4065 goto out;
4066 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4067 /* To prevent erroneous activation of the compliance
4068 * testing code, only accept an actual value of 1 here
4069 */
4070 if (val == 1)
4071 intel_dp->compliance_test_active = 1;
4072 else
4073 intel_dp->compliance_test_active = 0;
4074 }
4075 }
4076out:
4077 kfree(input_buffer);
4078 if (status < 0)
4079 return status;
4080
4081 *offp += len;
4082 return len;
4083}
4084
4085static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4086{
4087 struct drm_device *dev = m->private;
4088 struct drm_connector *connector;
4089 struct list_head *connector_list = &dev->mode_config.connector_list;
4090 struct intel_dp *intel_dp;
4091
4092 if (!dev)
4093 return -ENODEV;
4094
4095 list_for_each_entry(connector, connector_list, head) {
4096
4097 if (connector->connector_type !=
4098 DRM_MODE_CONNECTOR_DisplayPort)
4099 continue;
4100
4101 if (connector->status == connector_status_connected &&
4102 connector->encoder != NULL) {
4103 intel_dp = enc_to_intel_dp(connector->encoder);
4104 if (intel_dp->compliance_test_active)
4105 seq_puts(m, "1");
4106 else
4107 seq_puts(m, "0");
4108 } else
4109 seq_puts(m, "0");
4110 }
4111
4112 return 0;
4113}
4114
4115static int i915_displayport_test_active_open(struct inode *inode,
4116 struct file *file)
4117{
4118 struct drm_device *dev = inode->i_private;
4119
4120 return single_open(file, i915_displayport_test_active_show, dev);
4121}
4122
4123static const struct file_operations i915_displayport_test_active_fops = {
4124 .owner = THIS_MODULE,
4125 .open = i915_displayport_test_active_open,
4126 .read = seq_read,
4127 .llseek = seq_lseek,
4128 .release = single_release,
4129 .write = i915_displayport_test_active_write
4130};
4131
4132static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4133{
4134 struct drm_device *dev = m->private;
4135 struct drm_connector *connector;
4136 struct list_head *connector_list = &dev->mode_config.connector_list;
4137 struct intel_dp *intel_dp;
4138
4139 if (!dev)
4140 return -ENODEV;
4141
4142 list_for_each_entry(connector, connector_list, head) {
4143
4144 if (connector->connector_type !=
4145 DRM_MODE_CONNECTOR_DisplayPort)
4146 continue;
4147
4148 if (connector->status == connector_status_connected &&
4149 connector->encoder != NULL) {
4150 intel_dp = enc_to_intel_dp(connector->encoder);
4151 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4152 } else
4153 seq_puts(m, "0");
4154 }
4155
4156 return 0;
4157}
4158static int i915_displayport_test_data_open(struct inode *inode,
4159 struct file *file)
4160{
4161 struct drm_device *dev = inode->i_private;
4162
4163 return single_open(file, i915_displayport_test_data_show, dev);
4164}
4165
4166static const struct file_operations i915_displayport_test_data_fops = {
4167 .owner = THIS_MODULE,
4168 .open = i915_displayport_test_data_open,
4169 .read = seq_read,
4170 .llseek = seq_lseek,
4171 .release = single_release
4172};
4173
4174static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4175{
4176 struct drm_device *dev = m->private;
4177 struct drm_connector *connector;
4178 struct list_head *connector_list = &dev->mode_config.connector_list;
4179 struct intel_dp *intel_dp;
4180
4181 if (!dev)
4182 return -ENODEV;
4183
4184 list_for_each_entry(connector, connector_list, head) {
4185
4186 if (connector->connector_type !=
4187 DRM_MODE_CONNECTOR_DisplayPort)
4188 continue;
4189
4190 if (connector->status == connector_status_connected &&
4191 connector->encoder != NULL) {
4192 intel_dp = enc_to_intel_dp(connector->encoder);
4193 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4194 } else
4195 seq_puts(m, "0");
4196 }
4197
4198 return 0;
4199}
4200
4201static int i915_displayport_test_type_open(struct inode *inode,
4202 struct file *file)
4203{
4204 struct drm_device *dev = inode->i_private;
4205
4206 return single_open(file, i915_displayport_test_type_show, dev);
4207}
4208
4209static const struct file_operations i915_displayport_test_type_fops = {
4210 .owner = THIS_MODULE,
4211 .open = i915_displayport_test_type_open,
4212 .read = seq_read,
4213 .llseek = seq_lseek,
4214 .release = single_release
4215};
4216
97e94b22 4217static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4218{
4219 struct drm_device *dev = m->private;
369a1342 4220 int level;
de38b95c
VS
4221 int num_levels;
4222
4223 if (IS_CHERRYVIEW(dev))
4224 num_levels = 3;
4225 else if (IS_VALLEYVIEW(dev))
4226 num_levels = 1;
4227 else
4228 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4229
4230 drm_modeset_lock_all(dev);
4231
4232 for (level = 0; level < num_levels; level++) {
4233 unsigned int latency = wm[level];
4234
97e94b22
DL
4235 /*
4236 * - WM1+ latency values in 0.5us units
de38b95c 4237 * - latencies are in us on gen9/vlv/chv
97e94b22 4238 */
de38b95c 4239 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev))
97e94b22
DL
4240 latency *= 10;
4241 else if (level > 0)
369a1342
VS
4242 latency *= 5;
4243
4244 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4245 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4246 }
4247
4248 drm_modeset_unlock_all(dev);
4249}
4250
4251static int pri_wm_latency_show(struct seq_file *m, void *data)
4252{
4253 struct drm_device *dev = m->private;
97e94b22
DL
4254 struct drm_i915_private *dev_priv = dev->dev_private;
4255 const uint16_t *latencies;
4256
4257 if (INTEL_INFO(dev)->gen >= 9)
4258 latencies = dev_priv->wm.skl_latency;
4259 else
4260 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4261
97e94b22 4262 wm_latency_show(m, latencies);
369a1342
VS
4263
4264 return 0;
4265}
4266
4267static int spr_wm_latency_show(struct seq_file *m, void *data)
4268{
4269 struct drm_device *dev = m->private;
97e94b22
DL
4270 struct drm_i915_private *dev_priv = dev->dev_private;
4271 const uint16_t *latencies;
4272
4273 if (INTEL_INFO(dev)->gen >= 9)
4274 latencies = dev_priv->wm.skl_latency;
4275 else
4276 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4277
97e94b22 4278 wm_latency_show(m, latencies);
369a1342
VS
4279
4280 return 0;
4281}
4282
4283static int cur_wm_latency_show(struct seq_file *m, void *data)
4284{
4285 struct drm_device *dev = m->private;
97e94b22
DL
4286 struct drm_i915_private *dev_priv = dev->dev_private;
4287 const uint16_t *latencies;
4288
4289 if (INTEL_INFO(dev)->gen >= 9)
4290 latencies = dev_priv->wm.skl_latency;
4291 else
4292 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4293
97e94b22 4294 wm_latency_show(m, latencies);
369a1342
VS
4295
4296 return 0;
4297}
4298
4299static int pri_wm_latency_open(struct inode *inode, struct file *file)
4300{
4301 struct drm_device *dev = inode->i_private;
4302
de38b95c 4303 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4304 return -ENODEV;
4305
4306 return single_open(file, pri_wm_latency_show, dev);
4307}
4308
4309static int spr_wm_latency_open(struct inode *inode, struct file *file)
4310{
4311 struct drm_device *dev = inode->i_private;
4312
9ad0257c 4313 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4314 return -ENODEV;
4315
4316 return single_open(file, spr_wm_latency_show, dev);
4317}
4318
4319static int cur_wm_latency_open(struct inode *inode, struct file *file)
4320{
4321 struct drm_device *dev = inode->i_private;
4322
9ad0257c 4323 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4324 return -ENODEV;
4325
4326 return single_open(file, cur_wm_latency_show, dev);
4327}
4328
4329static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4330 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4331{
4332 struct seq_file *m = file->private_data;
4333 struct drm_device *dev = m->private;
97e94b22 4334 uint16_t new[8] = { 0 };
de38b95c 4335 int num_levels;
369a1342
VS
4336 int level;
4337 int ret;
4338 char tmp[32];
4339
de38b95c
VS
4340 if (IS_CHERRYVIEW(dev))
4341 num_levels = 3;
4342 else if (IS_VALLEYVIEW(dev))
4343 num_levels = 1;
4344 else
4345 num_levels = ilk_wm_max_level(dev) + 1;
4346
369a1342
VS
4347 if (len >= sizeof(tmp))
4348 return -EINVAL;
4349
4350 if (copy_from_user(tmp, ubuf, len))
4351 return -EFAULT;
4352
4353 tmp[len] = '\0';
4354
97e94b22
DL
4355 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4356 &new[0], &new[1], &new[2], &new[3],
4357 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4358 if (ret != num_levels)
4359 return -EINVAL;
4360
4361 drm_modeset_lock_all(dev);
4362
4363 for (level = 0; level < num_levels; level++)
4364 wm[level] = new[level];
4365
4366 drm_modeset_unlock_all(dev);
4367
4368 return len;
4369}
4370
4371
4372static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4373 size_t len, loff_t *offp)
4374{
4375 struct seq_file *m = file->private_data;
4376 struct drm_device *dev = m->private;
97e94b22
DL
4377 struct drm_i915_private *dev_priv = dev->dev_private;
4378 uint16_t *latencies;
369a1342 4379
97e94b22
DL
4380 if (INTEL_INFO(dev)->gen >= 9)
4381 latencies = dev_priv->wm.skl_latency;
4382 else
4383 latencies = to_i915(dev)->wm.pri_latency;
4384
4385 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4386}
4387
4388static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4389 size_t len, loff_t *offp)
4390{
4391 struct seq_file *m = file->private_data;
4392 struct drm_device *dev = m->private;
97e94b22
DL
4393 struct drm_i915_private *dev_priv = dev->dev_private;
4394 uint16_t *latencies;
369a1342 4395
97e94b22
DL
4396 if (INTEL_INFO(dev)->gen >= 9)
4397 latencies = dev_priv->wm.skl_latency;
4398 else
4399 latencies = to_i915(dev)->wm.spr_latency;
4400
4401 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4402}
4403
4404static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4405 size_t len, loff_t *offp)
4406{
4407 struct seq_file *m = file->private_data;
4408 struct drm_device *dev = m->private;
97e94b22
DL
4409 struct drm_i915_private *dev_priv = dev->dev_private;
4410 uint16_t *latencies;
4411
4412 if (INTEL_INFO(dev)->gen >= 9)
4413 latencies = dev_priv->wm.skl_latency;
4414 else
4415 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4416
97e94b22 4417 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4418}
4419
4420static const struct file_operations i915_pri_wm_latency_fops = {
4421 .owner = THIS_MODULE,
4422 .open = pri_wm_latency_open,
4423 .read = seq_read,
4424 .llseek = seq_lseek,
4425 .release = single_release,
4426 .write = pri_wm_latency_write
4427};
4428
4429static const struct file_operations i915_spr_wm_latency_fops = {
4430 .owner = THIS_MODULE,
4431 .open = spr_wm_latency_open,
4432 .read = seq_read,
4433 .llseek = seq_lseek,
4434 .release = single_release,
4435 .write = spr_wm_latency_write
4436};
4437
4438static const struct file_operations i915_cur_wm_latency_fops = {
4439 .owner = THIS_MODULE,
4440 .open = cur_wm_latency_open,
4441 .read = seq_read,
4442 .llseek = seq_lseek,
4443 .release = single_release,
4444 .write = cur_wm_latency_write
4445};
4446
647416f9
KC
4447static int
4448i915_wedged_get(void *data, u64 *val)
f3cd474b 4449{
647416f9 4450 struct drm_device *dev = data;
e277a1f8 4451 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4452
647416f9 4453 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 4454
647416f9 4455 return 0;
f3cd474b
CW
4456}
4457
647416f9
KC
4458static int
4459i915_wedged_set(void *data, u64 val)
f3cd474b 4460{
647416f9 4461 struct drm_device *dev = data;
d46c0517
ID
4462 struct drm_i915_private *dev_priv = dev->dev_private;
4463
b8d24a06
MK
4464 /*
4465 * There is no safeguard against this debugfs entry colliding
4466 * with the hangcheck calling same i915_handle_error() in
4467 * parallel, causing an explosion. For now we assume that the
4468 * test harness is responsible enough not to inject gpu hangs
4469 * while it is writing to 'i915_wedged'
4470 */
4471
4472 if (i915_reset_in_progress(&dev_priv->gpu_error))
4473 return -EAGAIN;
4474
d46c0517 4475 intel_runtime_pm_get(dev_priv);
f3cd474b 4476
58174462
MK
4477 i915_handle_error(dev, val,
4478 "Manually setting wedged to %llu", val);
d46c0517
ID
4479
4480 intel_runtime_pm_put(dev_priv);
4481
647416f9 4482 return 0;
f3cd474b
CW
4483}
4484
647416f9
KC
4485DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4486 i915_wedged_get, i915_wedged_set,
3a3b4f98 4487 "%llu\n");
f3cd474b 4488
647416f9
KC
4489static int
4490i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4491{
647416f9 4492 struct drm_device *dev = data;
e277a1f8 4493 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4494
647416f9 4495 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4496
647416f9 4497 return 0;
e5eb3d63
DV
4498}
4499
647416f9
KC
4500static int
4501i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4502{
647416f9 4503 struct drm_device *dev = data;
e5eb3d63 4504 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4505 int ret;
e5eb3d63 4506
647416f9 4507 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4508
22bcfc6a
DV
4509 ret = mutex_lock_interruptible(&dev->struct_mutex);
4510 if (ret)
4511 return ret;
4512
99584db3 4513 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4514 mutex_unlock(&dev->struct_mutex);
4515
647416f9 4516 return 0;
e5eb3d63
DV
4517}
4518
647416f9
KC
4519DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4520 i915_ring_stop_get, i915_ring_stop_set,
4521 "0x%08llx\n");
d5442303 4522
094f9a54
CW
4523static int
4524i915_ring_missed_irq_get(void *data, u64 *val)
4525{
4526 struct drm_device *dev = data;
4527 struct drm_i915_private *dev_priv = dev->dev_private;
4528
4529 *val = dev_priv->gpu_error.missed_irq_rings;
4530 return 0;
4531}
4532
4533static int
4534i915_ring_missed_irq_set(void *data, u64 val)
4535{
4536 struct drm_device *dev = data;
4537 struct drm_i915_private *dev_priv = dev->dev_private;
4538 int ret;
4539
4540 /* Lock against concurrent debugfs callers */
4541 ret = mutex_lock_interruptible(&dev->struct_mutex);
4542 if (ret)
4543 return ret;
4544 dev_priv->gpu_error.missed_irq_rings = val;
4545 mutex_unlock(&dev->struct_mutex);
4546
4547 return 0;
4548}
4549
4550DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4551 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4552 "0x%08llx\n");
4553
4554static int
4555i915_ring_test_irq_get(void *data, u64 *val)
4556{
4557 struct drm_device *dev = data;
4558 struct drm_i915_private *dev_priv = dev->dev_private;
4559
4560 *val = dev_priv->gpu_error.test_irq_rings;
4561
4562 return 0;
4563}
4564
4565static int
4566i915_ring_test_irq_set(void *data, u64 val)
4567{
4568 struct drm_device *dev = data;
4569 struct drm_i915_private *dev_priv = dev->dev_private;
4570 int ret;
4571
4572 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4573
4574 /* Lock against concurrent debugfs callers */
4575 ret = mutex_lock_interruptible(&dev->struct_mutex);
4576 if (ret)
4577 return ret;
4578
4579 dev_priv->gpu_error.test_irq_rings = val;
4580 mutex_unlock(&dev->struct_mutex);
4581
4582 return 0;
4583}
4584
4585DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4586 i915_ring_test_irq_get, i915_ring_test_irq_set,
4587 "0x%08llx\n");
4588
dd624afd
CW
4589#define DROP_UNBOUND 0x1
4590#define DROP_BOUND 0x2
4591#define DROP_RETIRE 0x4
4592#define DROP_ACTIVE 0x8
4593#define DROP_ALL (DROP_UNBOUND | \
4594 DROP_BOUND | \
4595 DROP_RETIRE | \
4596 DROP_ACTIVE)
647416f9
KC
4597static int
4598i915_drop_caches_get(void *data, u64 *val)
dd624afd 4599{
647416f9 4600 *val = DROP_ALL;
dd624afd 4601
647416f9 4602 return 0;
dd624afd
CW
4603}
4604
647416f9
KC
4605static int
4606i915_drop_caches_set(void *data, u64 val)
dd624afd 4607{
647416f9 4608 struct drm_device *dev = data;
dd624afd 4609 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4610 int ret;
dd624afd 4611
2f9fe5ff 4612 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4613
4614 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4615 * on ioctls on -EAGAIN. */
4616 ret = mutex_lock_interruptible(&dev->struct_mutex);
4617 if (ret)
4618 return ret;
4619
4620 if (val & DROP_ACTIVE) {
4621 ret = i915_gpu_idle(dev);
4622 if (ret)
4623 goto unlock;
4624 }
4625
4626 if (val & (DROP_RETIRE | DROP_ACTIVE))
4627 i915_gem_retire_requests(dev);
4628
21ab4e74
CW
4629 if (val & DROP_BOUND)
4630 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4631
21ab4e74
CW
4632 if (val & DROP_UNBOUND)
4633 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4634
4635unlock:
4636 mutex_unlock(&dev->struct_mutex);
4637
647416f9 4638 return ret;
dd624afd
CW
4639}
4640
647416f9
KC
4641DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4642 i915_drop_caches_get, i915_drop_caches_set,
4643 "0x%08llx\n");
dd624afd 4644
647416f9
KC
4645static int
4646i915_max_freq_get(void *data, u64 *val)
358733e9 4647{
647416f9 4648 struct drm_device *dev = data;
e277a1f8 4649 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4650 int ret;
004777cb 4651
daa3afb2 4652 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4653 return -ENODEV;
4654
5c9669ce
TR
4655 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4656
4fc688ce 4657 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4658 if (ret)
4659 return ret;
358733e9 4660
7c59a9c1 4661 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4662 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4663
647416f9 4664 return 0;
358733e9
JB
4665}
4666
647416f9
KC
4667static int
4668i915_max_freq_set(void *data, u64 val)
358733e9 4669{
647416f9 4670 struct drm_device *dev = data;
358733e9 4671 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4672 u32 hw_max, hw_min;
647416f9 4673 int ret;
004777cb 4674
daa3afb2 4675 if (INTEL_INFO(dev)->gen < 6)
004777cb 4676 return -ENODEV;
358733e9 4677
5c9669ce
TR
4678 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4679
647416f9 4680 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4681
4fc688ce 4682 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4683 if (ret)
4684 return ret;
4685
358733e9
JB
4686 /*
4687 * Turbo will still be enabled, but won't go above the set value.
4688 */
bc4d91f6 4689 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4690
bc4d91f6
AG
4691 hw_max = dev_priv->rps.max_freq;
4692 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4693
b39fb297 4694 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4695 mutex_unlock(&dev_priv->rps.hw_lock);
4696 return -EINVAL;
0a073b84
JB
4697 }
4698
b39fb297 4699 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4700
ffe02b40 4701 intel_set_rps(dev, val);
dd0a1aa1 4702
4fc688ce 4703 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4704
647416f9 4705 return 0;
358733e9
JB
4706}
4707
647416f9
KC
4708DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4709 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4710 "%llu\n");
358733e9 4711
647416f9
KC
4712static int
4713i915_min_freq_get(void *data, u64 *val)
1523c310 4714{
647416f9 4715 struct drm_device *dev = data;
e277a1f8 4716 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4717 int ret;
004777cb 4718
daa3afb2 4719 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4720 return -ENODEV;
4721
5c9669ce
TR
4722 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4723
4fc688ce 4724 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4725 if (ret)
4726 return ret;
1523c310 4727
7c59a9c1 4728 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 4729 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4730
647416f9 4731 return 0;
1523c310
JB
4732}
4733
647416f9
KC
4734static int
4735i915_min_freq_set(void *data, u64 val)
1523c310 4736{
647416f9 4737 struct drm_device *dev = data;
1523c310 4738 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4739 u32 hw_max, hw_min;
647416f9 4740 int ret;
004777cb 4741
daa3afb2 4742 if (INTEL_INFO(dev)->gen < 6)
004777cb 4743 return -ENODEV;
1523c310 4744
5c9669ce
TR
4745 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4746
647416f9 4747 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 4748
4fc688ce 4749 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4750 if (ret)
4751 return ret;
4752
1523c310
JB
4753 /*
4754 * Turbo will still be enabled, but won't go below the set value.
4755 */
bc4d91f6 4756 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4757
bc4d91f6
AG
4758 hw_max = dev_priv->rps.max_freq;
4759 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4760
b39fb297 4761 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
4762 mutex_unlock(&dev_priv->rps.hw_lock);
4763 return -EINVAL;
0a073b84 4764 }
dd0a1aa1 4765
b39fb297 4766 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 4767
ffe02b40 4768 intel_set_rps(dev, val);
dd0a1aa1 4769
4fc688ce 4770 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4771
647416f9 4772 return 0;
1523c310
JB
4773}
4774
647416f9
KC
4775DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4776 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 4777 "%llu\n");
1523c310 4778
647416f9
KC
4779static int
4780i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 4781{
647416f9 4782 struct drm_device *dev = data;
e277a1f8 4783 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4784 u32 snpcr;
647416f9 4785 int ret;
07b7ddd9 4786
004777cb
DV
4787 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4788 return -ENODEV;
4789
22bcfc6a
DV
4790 ret = mutex_lock_interruptible(&dev->struct_mutex);
4791 if (ret)
4792 return ret;
c8c8fb33 4793 intel_runtime_pm_get(dev_priv);
22bcfc6a 4794
07b7ddd9 4795 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
4796
4797 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
4798 mutex_unlock(&dev_priv->dev->struct_mutex);
4799
647416f9 4800 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 4801
647416f9 4802 return 0;
07b7ddd9
JB
4803}
4804
647416f9
KC
4805static int
4806i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 4807{
647416f9 4808 struct drm_device *dev = data;
07b7ddd9 4809 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4810 u32 snpcr;
07b7ddd9 4811
004777cb
DV
4812 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4813 return -ENODEV;
4814
647416f9 4815 if (val > 3)
07b7ddd9
JB
4816 return -EINVAL;
4817
c8c8fb33 4818 intel_runtime_pm_get(dev_priv);
647416f9 4819 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
4820
4821 /* Update the cache sharing policy here as well */
4822 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4823 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4824 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4825 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4826
c8c8fb33 4827 intel_runtime_pm_put(dev_priv);
647416f9 4828 return 0;
07b7ddd9
JB
4829}
4830
647416f9
KC
4831DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4832 i915_cache_sharing_get, i915_cache_sharing_set,
4833 "%llu\n");
07b7ddd9 4834
5d39525a
JM
4835struct sseu_dev_status {
4836 unsigned int slice_total;
4837 unsigned int subslice_total;
4838 unsigned int subslice_per_slice;
4839 unsigned int eu_total;
4840 unsigned int eu_per_subslice;
4841};
4842
4843static void cherryview_sseu_device_status(struct drm_device *dev,
4844 struct sseu_dev_status *stat)
4845{
4846 struct drm_i915_private *dev_priv = dev->dev_private;
4847 const int ss_max = 2;
4848 int ss;
4849 u32 sig1[ss_max], sig2[ss_max];
4850
4851 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4852 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4853 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4854 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4855
4856 for (ss = 0; ss < ss_max; ss++) {
4857 unsigned int eu_cnt;
4858
4859 if (sig1[ss] & CHV_SS_PG_ENABLE)
4860 /* skip disabled subslice */
4861 continue;
4862
4863 stat->slice_total = 1;
4864 stat->subslice_per_slice++;
4865 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4866 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4867 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4868 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4869 stat->eu_total += eu_cnt;
4870 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
4871 }
4872 stat->subslice_total = stat->subslice_per_slice;
4873}
4874
4875static void gen9_sseu_device_status(struct drm_device *dev,
4876 struct sseu_dev_status *stat)
4877{
4878 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 4879 int s_max = 3, ss_max = 4;
5d39525a
JM
4880 int s, ss;
4881 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4882
1c046bc1
JM
4883 /* BXT has a single slice and at most 3 subslices. */
4884 if (IS_BROXTON(dev)) {
4885 s_max = 1;
4886 ss_max = 3;
4887 }
4888
4889 for (s = 0; s < s_max; s++) {
4890 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4891 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4892 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4893 }
4894
5d39525a
JM
4895 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4896 GEN9_PGCTL_SSA_EU19_ACK |
4897 GEN9_PGCTL_SSA_EU210_ACK |
4898 GEN9_PGCTL_SSA_EU311_ACK;
4899 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4900 GEN9_PGCTL_SSB_EU19_ACK |
4901 GEN9_PGCTL_SSB_EU210_ACK |
4902 GEN9_PGCTL_SSB_EU311_ACK;
4903
4904 for (s = 0; s < s_max; s++) {
1c046bc1
JM
4905 unsigned int ss_cnt = 0;
4906
5d39525a
JM
4907 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4908 /* skip disabled slice */
4909 continue;
4910
4911 stat->slice_total++;
1c046bc1
JM
4912
4913 if (IS_SKYLAKE(dev))
4914 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
4915
5d39525a
JM
4916 for (ss = 0; ss < ss_max; ss++) {
4917 unsigned int eu_cnt;
4918
1c046bc1
JM
4919 if (IS_BROXTON(dev) &&
4920 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4921 /* skip disabled subslice */
4922 continue;
4923
4924 if (IS_BROXTON(dev))
4925 ss_cnt++;
4926
5d39525a
JM
4927 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4928 eu_mask[ss%2]);
4929 stat->eu_total += eu_cnt;
4930 stat->eu_per_subslice = max(stat->eu_per_subslice,
4931 eu_cnt);
4932 }
1c046bc1
JM
4933
4934 stat->subslice_total += ss_cnt;
4935 stat->subslice_per_slice = max(stat->subslice_per_slice,
4936 ss_cnt);
5d39525a
JM
4937 }
4938}
4939
3873218f
JM
4940static int i915_sseu_status(struct seq_file *m, void *unused)
4941{
4942 struct drm_info_node *node = (struct drm_info_node *) m->private;
4943 struct drm_device *dev = node->minor->dev;
5d39525a 4944 struct sseu_dev_status stat;
3873218f 4945
5575f03a 4946 if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
3873218f
JM
4947 return -ENODEV;
4948
4949 seq_puts(m, "SSEU Device Info\n");
4950 seq_printf(m, " Available Slice Total: %u\n",
4951 INTEL_INFO(dev)->slice_total);
4952 seq_printf(m, " Available Subslice Total: %u\n",
4953 INTEL_INFO(dev)->subslice_total);
4954 seq_printf(m, " Available Subslice Per Slice: %u\n",
4955 INTEL_INFO(dev)->subslice_per_slice);
4956 seq_printf(m, " Available EU Total: %u\n",
4957 INTEL_INFO(dev)->eu_total);
4958 seq_printf(m, " Available EU Per Subslice: %u\n",
4959 INTEL_INFO(dev)->eu_per_subslice);
4960 seq_printf(m, " Has Slice Power Gating: %s\n",
4961 yesno(INTEL_INFO(dev)->has_slice_pg));
4962 seq_printf(m, " Has Subslice Power Gating: %s\n",
4963 yesno(INTEL_INFO(dev)->has_subslice_pg));
4964 seq_printf(m, " Has EU Power Gating: %s\n",
4965 yesno(INTEL_INFO(dev)->has_eu_pg));
4966
7f992aba 4967 seq_puts(m, "SSEU Device Status\n");
5d39525a 4968 memset(&stat, 0, sizeof(stat));
5575f03a 4969 if (IS_CHERRYVIEW(dev)) {
5d39525a 4970 cherryview_sseu_device_status(dev, &stat);
1c046bc1 4971 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 4972 gen9_sseu_device_status(dev, &stat);
7f992aba 4973 }
5d39525a
JM
4974 seq_printf(m, " Enabled Slice Total: %u\n",
4975 stat.slice_total);
4976 seq_printf(m, " Enabled Subslice Total: %u\n",
4977 stat.subslice_total);
4978 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
4979 stat.subslice_per_slice);
4980 seq_printf(m, " Enabled EU Total: %u\n",
4981 stat.eu_total);
4982 seq_printf(m, " Enabled EU Per Subslice: %u\n",
4983 stat.eu_per_subslice);
7f992aba 4984
3873218f
JM
4985 return 0;
4986}
4987
6d794d42
BW
4988static int i915_forcewake_open(struct inode *inode, struct file *file)
4989{
4990 struct drm_device *dev = inode->i_private;
4991 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 4992
075edca4 4993 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4994 return 0;
4995
6daccb0b 4996 intel_runtime_pm_get(dev_priv);
59bad947 4997 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4998
4999 return 0;
5000}
5001
c43b5634 5002static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5003{
5004 struct drm_device *dev = inode->i_private;
5005 struct drm_i915_private *dev_priv = dev->dev_private;
5006
075edca4 5007 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5008 return 0;
5009
59bad947 5010 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5011 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5012
5013 return 0;
5014}
5015
5016static const struct file_operations i915_forcewake_fops = {
5017 .owner = THIS_MODULE,
5018 .open = i915_forcewake_open,
5019 .release = i915_forcewake_release,
5020};
5021
5022static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5023{
5024 struct drm_device *dev = minor->dev;
5025 struct dentry *ent;
5026
5027 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5028 S_IRUSR,
6d794d42
BW
5029 root, dev,
5030 &i915_forcewake_fops);
f3c5fe97
WY
5031 if (!ent)
5032 return -ENOMEM;
6d794d42 5033
8eb57294 5034 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5035}
5036
6a9c308d
DV
5037static int i915_debugfs_create(struct dentry *root,
5038 struct drm_minor *minor,
5039 const char *name,
5040 const struct file_operations *fops)
07b7ddd9
JB
5041{
5042 struct drm_device *dev = minor->dev;
5043 struct dentry *ent;
5044
6a9c308d 5045 ent = debugfs_create_file(name,
07b7ddd9
JB
5046 S_IRUGO | S_IWUSR,
5047 root, dev,
6a9c308d 5048 fops);
f3c5fe97
WY
5049 if (!ent)
5050 return -ENOMEM;
07b7ddd9 5051
6a9c308d 5052 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5053}
5054
06c5bf8c 5055static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5056 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5057 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5058 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5059 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5060 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5061 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5062 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5063 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5064 {"i915_gem_request", i915_gem_request_info, 0},
5065 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5066 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5067 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5068 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5069 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5070 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5071 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5072 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
adb4bd12 5073 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5074 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5075 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5076 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5077 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5078 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5079 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5080 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5081 {"i915_sr_status", i915_sr_status, 0},
44834a67 5082 {"i915_opregion", i915_opregion, 0},
37811fcc 5083 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5084 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5085 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5086 {"i915_execlists", i915_execlists, 0},
f65367b5 5087 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5088 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5089 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5090 {"i915_llc", i915_llc, 0},
e91fd8c6 5091 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5092 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5093 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5094 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5095 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 5096 {"i915_display_info", i915_display_info, 0},
e04934cf 5097 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5098 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5099 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5100 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5101 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5102 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5103 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5104 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5105};
27c202ad 5106#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5107
06c5bf8c 5108static const struct i915_debugfs_files {
34b9674c
DV
5109 const char *name;
5110 const struct file_operations *fops;
5111} i915_debugfs_files[] = {
5112 {"i915_wedged", &i915_wedged_fops},
5113 {"i915_max_freq", &i915_max_freq_fops},
5114 {"i915_min_freq", &i915_min_freq_fops},
5115 {"i915_cache_sharing", &i915_cache_sharing_fops},
5116 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5117 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5118 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5119 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5120 {"i915_error_state", &i915_error_state_fops},
5121 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5122 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5123 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5124 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5125 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5126 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5127 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5128 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5129 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5130};
5131
07144428
DL
5132void intel_display_crc_init(struct drm_device *dev)
5133{
5134 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5135 enum pipe pipe;
07144428 5136
055e393f 5137 for_each_pipe(dev_priv, pipe) {
b378360e 5138 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5139
d538bbdf
DL
5140 pipe_crc->opened = false;
5141 spin_lock_init(&pipe_crc->lock);
07144428
DL
5142 init_waitqueue_head(&pipe_crc->wq);
5143 }
5144}
5145
27c202ad 5146int i915_debugfs_init(struct drm_minor *minor)
2017263e 5147{
34b9674c 5148 int ret, i;
f3cd474b 5149
6d794d42 5150 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5151 if (ret)
5152 return ret;
6a9c308d 5153
07144428
DL
5154 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5155 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5156 if (ret)
5157 return ret;
5158 }
5159
34b9674c
DV
5160 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5161 ret = i915_debugfs_create(minor->debugfs_root, minor,
5162 i915_debugfs_files[i].name,
5163 i915_debugfs_files[i].fops);
5164 if (ret)
5165 return ret;
5166 }
40633219 5167
27c202ad
BG
5168 return drm_debugfs_create_files(i915_debugfs_list,
5169 I915_DEBUGFS_ENTRIES,
2017263e
BG
5170 minor->debugfs_root, minor);
5171}
5172
27c202ad 5173void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5174{
34b9674c
DV
5175 int i;
5176
27c202ad
BG
5177 drm_debugfs_remove_files(i915_debugfs_list,
5178 I915_DEBUGFS_ENTRIES, minor);
07144428 5179
6d794d42
BW
5180 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5181 1, minor);
07144428 5182
e309a997 5183 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5184 struct drm_info_list *info_list =
5185 (struct drm_info_list *)&i915_pipe_crc_data[i];
5186
5187 drm_debugfs_remove_files(info_list, 1, minor);
5188 }
5189
34b9674c
DV
5190 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5191 struct drm_info_list *info_list =
5192 (struct drm_info_list *) i915_debugfs_files[i].fops;
5193
5194 drm_debugfs_remove_files(info_list, 1, minor);
5195 }
2017263e 5196}
aa7471d2
JN
5197
5198struct dpcd_block {
5199 /* DPCD dump start address. */
5200 unsigned int offset;
5201 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5202 unsigned int end;
5203 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5204 size_t size;
5205 /* Only valid for eDP. */
5206 bool edp;
5207};
5208
5209static const struct dpcd_block i915_dpcd_debug[] = {
5210 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5211 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5212 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5213 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5214 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5215 { .offset = DP_SET_POWER },
5216 { .offset = DP_EDP_DPCD_REV },
5217 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5218 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5219 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5220};
5221
5222static int i915_dpcd_show(struct seq_file *m, void *data)
5223{
5224 struct drm_connector *connector = m->private;
5225 struct intel_dp *intel_dp =
5226 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5227 uint8_t buf[16];
5228 ssize_t err;
5229 int i;
5230
5c1a8875
MK
5231 if (connector->status != connector_status_connected)
5232 return -ENODEV;
5233
aa7471d2
JN
5234 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5235 const struct dpcd_block *b = &i915_dpcd_debug[i];
5236 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5237
5238 if (b->edp &&
5239 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5240 continue;
5241
5242 /* low tech for now */
5243 if (WARN_ON(size > sizeof(buf)))
5244 continue;
5245
5246 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5247 if (err <= 0) {
5248 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5249 size, b->offset, err);
5250 continue;
5251 }
5252
5253 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5254 }
aa7471d2
JN
5255
5256 return 0;
5257}
5258
5259static int i915_dpcd_open(struct inode *inode, struct file *file)
5260{
5261 return single_open(file, i915_dpcd_show, inode->i_private);
5262}
5263
5264static const struct file_operations i915_dpcd_fops = {
5265 .owner = THIS_MODULE,
5266 .open = i915_dpcd_open,
5267 .read = seq_read,
5268 .llseek = seq_lseek,
5269 .release = single_release,
5270};
5271
5272/**
5273 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5274 * @connector: pointer to a registered drm_connector
5275 *
5276 * Cleanup will be done by drm_connector_unregister() through a call to
5277 * drm_debugfs_connector_remove().
5278 *
5279 * Returns 0 on success, negative error codes on error.
5280 */
5281int i915_debugfs_connector_add(struct drm_connector *connector)
5282{
5283 struct dentry *root = connector->debugfs_entry;
5284
5285 /* The connector must have been registered beforehands. */
5286 if (!root)
5287 return -ENODEV;
5288
5289 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5290 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5291 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5292 &i915_dpcd_fops);
5293
5294 return 0;
5295}
This page took 0.733451 seconds and 5 git commands to generate.