drm/i915: Don't clobber crtc->fb when queue_flip fails
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/i915_drm.h>
1da177e4 33#include "i915_drv.h"
990bbdad 34#include "i915_trace.h"
f49f0586 35#include "intel_drv.h"
1da177e4 36
79e53945 37#include <linux/console.h>
e0cd3608 38#include <linux/module.h>
760285e7 39#include <drm/drm_crtc_helper.h>
79e53945 40
a35d9d3c 41static int i915_modeset __read_mostly = -1;
79e53945 42module_param_named(modeset, i915_modeset, int, 0400);
6e96e775
BW
43MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
79e53945 46
a35d9d3c 47unsigned int i915_fbpercrtc __always_unused = 0;
79e53945 48module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
1da177e4 49
a726915c 50int i915_panel_ignore_lid __read_mostly = 1;
fca87409 51module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
6e96e775 52MODULE_PARM_DESC(panel_ignore_lid,
a726915c
DV
53 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
fca87409 55
a35d9d3c 56unsigned int i915_powersave __read_mostly = 1;
0aa99277 57module_param_named(powersave, i915_powersave, int, 0600);
6e96e775
BW
58MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
652c393a 60
f45b5557 61int i915_semaphores __read_mostly = -1;
a1656b90 62module_param_named(semaphores, i915_semaphores, int, 0600);
6e96e775 63MODULE_PARM_DESC(semaphores,
f45b5557 64 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
a1656b90 65
c0f372b3 66int i915_enable_rc6 __read_mostly = -1;
f57f9c16 67module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
6e96e775 68MODULE_PARM_DESC(i915_enable_rc6,
83b7f9ac
ED
69 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
ac668088 74
4415e63b 75int i915_enable_fbc __read_mostly = -1;
c1a9f047 76module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
6e96e775
BW
77MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
cd0de039 79 "(default: -1 (use per-chip default))");
c1a9f047 80
a35d9d3c 81unsigned int i915_lvds_downclock __read_mostly = 0;
33814341 82module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
6e96e775
BW
83MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
33814341 86
121d527a
TI
87int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
4415e63b 93int i915_panel_use_ssc __read_mostly = -1;
a7615030 94module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
6e96e775
BW
95MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
72bbe58c 97 "(default: auto from VBT)");
a7615030 98
a35d9d3c 99int i915_vbt_sdvo_panel_type __read_mostly = -1;
5a1e5b6c 100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
6e96e775 101MODULE_PARM_DESC(vbt_sdvo_panel_type,
c10e408a
MF
102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
5a1e5b6c 104
a35d9d3c 105static bool i915_try_reset __read_mostly = true;
d78cb50b 106module_param_named(reset, i915_try_reset, bool, 0600);
6e96e775 107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
d78cb50b 108
a35d9d3c 109bool i915_enable_hangcheck __read_mostly = true;
3e0dc6b0 110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
6e96e775
BW
111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
3e0dc6b0 115
650dc07e
DV
116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
e21af88d
DV
118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
0a3af268
RV
121unsigned int i915_preliminary_hw_support __read_mostly = 0;
122module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
123MODULE_PARM_DESC(preliminary_hw_support,
124 "Enable preliminary hardware support. "
125 "Enable Haswell and ValleyView Support. "
126 "(default: false)");
127
112b715e 128static struct drm_driver driver;
1f7a6e37 129extern int intel_agp_enabled;
112b715e 130
cfdf1fa2 131#define INTEL_VGA_DEVICE(id, info) { \
80a2901d 132 .class = PCI_BASE_CLASS_DISPLAY << 16, \
934f992c 133 .class_mask = 0xff0000, \
49ae35f2
KH
134 .vendor = 0x8086, \
135 .device = id, \
136 .subvendor = PCI_ANY_ID, \
137 .subdevice = PCI_ANY_ID, \
cfdf1fa2
KH
138 .driver_data = (unsigned long) info }
139
9a7e8492 140static const struct intel_device_info intel_i830_info = {
a6c45cf0 141 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
31578148 142 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
143};
144
9a7e8492 145static const struct intel_device_info intel_845g_info = {
a6c45cf0 146 .gen = 2,
31578148 147 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
148};
149
9a7e8492 150static const struct intel_device_info intel_i85x_info = {
a6c45cf0 151 .gen = 2, .is_i85x = 1, .is_mobile = 1,
5ce8ba7c 152 .cursor_needs_physical = 1,
31578148 153 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
154};
155
9a7e8492 156static const struct intel_device_info intel_i865g_info = {
a6c45cf0 157 .gen = 2,
31578148 158 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
159};
160
9a7e8492 161static const struct intel_device_info intel_i915g_info = {
a6c45cf0 162 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
31578148 163 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 164};
9a7e8492 165static const struct intel_device_info intel_i915gm_info = {
a6c45cf0 166 .gen = 3, .is_mobile = 1,
b295d1b6 167 .cursor_needs_physical = 1,
31578148 168 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 169 .supports_tv = 1,
cfdf1fa2 170};
9a7e8492 171static const struct intel_device_info intel_i945g_info = {
a6c45cf0 172 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 173 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 174};
9a7e8492 175static const struct intel_device_info intel_i945gm_info = {
a6c45cf0 176 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
b295d1b6 177 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 178 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 179 .supports_tv = 1,
cfdf1fa2
KH
180};
181
9a7e8492 182static const struct intel_device_info intel_i965g_info = {
a6c45cf0 183 .gen = 4, .is_broadwater = 1,
c96c3a8c 184 .has_hotplug = 1,
31578148 185 .has_overlay = 1,
cfdf1fa2
KH
186};
187
9a7e8492 188static const struct intel_device_info intel_i965gm_info = {
a6c45cf0 189 .gen = 4, .is_crestline = 1,
e3c4e5dd 190 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 191 .has_overlay = 1,
a6c45cf0 192 .supports_tv = 1,
cfdf1fa2
KH
193};
194
9a7e8492 195static const struct intel_device_info intel_g33_info = {
a6c45cf0 196 .gen = 3, .is_g33 = 1,
c96c3a8c 197 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 198 .has_overlay = 1,
cfdf1fa2
KH
199};
200
9a7e8492 201static const struct intel_device_info intel_g45_info = {
a6c45cf0 202 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
c96c3a8c 203 .has_pipe_cxsr = 1, .has_hotplug = 1,
92f49d9c 204 .has_bsd_ring = 1,
cfdf1fa2
KH
205};
206
9a7e8492 207static const struct intel_device_info intel_gm45_info = {
a6c45cf0 208 .gen = 4, .is_g4x = 1,
e3c4e5dd 209 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 210 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 211 .supports_tv = 1,
92f49d9c 212 .has_bsd_ring = 1,
cfdf1fa2
KH
213};
214
9a7e8492 215static const struct intel_device_info intel_pineview_info = {
a6c45cf0 216 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
c96c3a8c 217 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 218 .has_overlay = 1,
cfdf1fa2
KH
219};
220
9a7e8492 221static const struct intel_device_info intel_ironlake_d_info = {
f00a3ddf 222 .gen = 5,
5a117db7 223 .need_gfx_hws = 1, .has_hotplug = 1,
92f49d9c 224 .has_bsd_ring = 1,
cfdf1fa2
KH
225};
226
9a7e8492 227static const struct intel_device_info intel_ironlake_m_info = {
f00a3ddf 228 .gen = 5, .is_mobile = 1,
e3c4e5dd 229 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 230 .has_fbc = 1,
92f49d9c 231 .has_bsd_ring = 1,
cfdf1fa2
KH
232};
233
9a7e8492 234static const struct intel_device_info intel_sandybridge_d_info = {
a6c45cf0 235 .gen = 6,
c96c3a8c 236 .need_gfx_hws = 1, .has_hotplug = 1,
881f47b6 237 .has_bsd_ring = 1,
549f7365 238 .has_blt_ring = 1,
3d29b842 239 .has_llc = 1,
b7884eb4 240 .has_force_wake = 1,
f6e450a6
EA
241};
242
9a7e8492 243static const struct intel_device_info intel_sandybridge_m_info = {
a6c45cf0 244 .gen = 6, .is_mobile = 1,
c96c3a8c 245 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 246 .has_fbc = 1,
881f47b6 247 .has_bsd_ring = 1,
549f7365 248 .has_blt_ring = 1,
3d29b842 249 .has_llc = 1,
b7884eb4 250 .has_force_wake = 1,
a13e4093
EA
251};
252
c76b615c
JB
253static const struct intel_device_info intel_ivybridge_d_info = {
254 .is_ivybridge = 1, .gen = 7,
255 .need_gfx_hws = 1, .has_hotplug = 1,
256 .has_bsd_ring = 1,
257 .has_blt_ring = 1,
3d29b842 258 .has_llc = 1,
b7884eb4 259 .has_force_wake = 1,
c76b615c
JB
260};
261
262static const struct intel_device_info intel_ivybridge_m_info = {
263 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
264 .need_gfx_hws = 1, .has_hotplug = 1,
265 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
266 .has_bsd_ring = 1,
267 .has_blt_ring = 1,
3d29b842 268 .has_llc = 1,
b7884eb4 269 .has_force_wake = 1,
c76b615c
JB
270};
271
70a3eb7a
JB
272static const struct intel_device_info intel_valleyview_m_info = {
273 .gen = 7, .is_mobile = 1,
274 .need_gfx_hws = 1, .has_hotplug = 1,
275 .has_fbc = 0,
276 .has_bsd_ring = 1,
277 .has_blt_ring = 1,
278 .is_valleyview = 1,
fba5d532 279 .display_mmio_offset = VLV_DISPLAY_BASE,
70a3eb7a
JB
280};
281
282static const struct intel_device_info intel_valleyview_d_info = {
283 .gen = 7,
284 .need_gfx_hws = 1, .has_hotplug = 1,
285 .has_fbc = 0,
286 .has_bsd_ring = 1,
287 .has_blt_ring = 1,
288 .is_valleyview = 1,
fba5d532 289 .display_mmio_offset = VLV_DISPLAY_BASE,
70a3eb7a
JB
290};
291
4cae9ae0
ED
292static const struct intel_device_info intel_haswell_d_info = {
293 .is_haswell = 1, .gen = 7,
294 .need_gfx_hws = 1, .has_hotplug = 1,
295 .has_bsd_ring = 1,
296 .has_blt_ring = 1,
297 .has_llc = 1,
b7884eb4 298 .has_force_wake = 1,
4cae9ae0
ED
299};
300
301static const struct intel_device_info intel_haswell_m_info = {
302 .is_haswell = 1, .gen = 7, .is_mobile = 1,
303 .need_gfx_hws = 1, .has_hotplug = 1,
304 .has_bsd_ring = 1,
305 .has_blt_ring = 1,
306 .has_llc = 1,
b7884eb4 307 .has_force_wake = 1,
c76b615c
JB
308};
309
6103da0d
CW
310static const struct pci_device_id pciidlist[] = { /* aka */
311 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
312 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
313 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
5ce8ba7c 314 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
6103da0d
CW
315 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
316 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
317 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
318 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
319 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
320 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
321 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
322 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
323 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
324 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
325 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
326 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
327 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
328 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
329 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
330 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
331 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
332 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
333 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
334 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
335 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
336 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
41a51428 337 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
cfdf1fa2
KH
338 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
339 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
340 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
341 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
f6e450a6 342 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
85540480
ZW
343 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
344 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
a13e4093 345 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
85540480 346 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
4fefe435 347 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
85540480 348 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
c76b615c
JB
349 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
350 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
351 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
352 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
353 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
cc22a938 354 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
c14f5286
ED
355 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
356 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
da612d88 357 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
c14f5286
ED
358 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
359 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
da612d88 360 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
c14f5286
ED
361 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
362 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
da612d88
PZ
363 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
364 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
365 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
366 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
367 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
368 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
369 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
370 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
371 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
372 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
373 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
374 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
375 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
376 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
377 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
378 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
379 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
380 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
381 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
382 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */
383 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
384 INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */
385 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */
386 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
387 INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */
388 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */
389 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
390 INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */
ff049b6c
JB
391 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
392 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
393 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
49ae35f2 394 {0, 0, 0}
1da177e4
LT
395};
396
79e53945
JB
397#if defined(CONFIG_DRM_I915_KMS)
398MODULE_DEVICE_TABLE(pci, pciidlist);
399#endif
400
0206e353 401void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
402{
403 struct drm_i915_private *dev_priv = dev->dev_private;
404 struct pci_dev *pch;
405
406 /*
407 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
408 * make graphics device passthrough work easy for VMM, that only
409 * need to expose ISA bridge to let driver know the real hardware
410 * underneath. This is a requirement from virtualization team.
411 */
412 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
413 if (pch) {
414 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
17a303ec 415 unsigned short id;
3bad0781 416 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 417 dev_priv->pch_id = id;
3bad0781 418
90711d50
JB
419 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
420 dev_priv->pch_type = PCH_IBX;
ee7b9f93 421 dev_priv->num_pch_pll = 2;
90711d50 422 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 423 WARN_ON(!IS_GEN5(dev));
90711d50 424 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781 425 dev_priv->pch_type = PCH_CPT;
ee7b9f93 426 dev_priv->num_pch_pll = 2;
3bad0781 427 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 428 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
429 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
430 /* PantherPoint is CPT compatible */
431 dev_priv->pch_type = PCH_CPT;
ee7b9f93 432 dev_priv->num_pch_pll = 2;
c792513b 433 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
7fcb83cd 434 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
435 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
436 dev_priv->pch_type = PCH_LPT;
ee7b9f93 437 dev_priv->num_pch_pll = 0;
eb877ebf 438 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 439 WARN_ON(!IS_HASWELL(dev));
ae6935dd
WSC
440 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
441 dev_priv->pch_type = PCH_LPT;
442 dev_priv->num_pch_pll = 0;
443 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
444 WARN_ON(!IS_HASWELL(dev));
3bad0781 445 }
ee7b9f93 446 BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
3bad0781
ZW
447 }
448 pci_dev_put(pch);
449 }
450}
451
2911a35b
BW
452bool i915_semaphore_is_enabled(struct drm_device *dev)
453{
454 if (INTEL_INFO(dev)->gen < 6)
455 return 0;
456
457 if (i915_semaphores >= 0)
458 return i915_semaphores;
459
59de3295 460#ifdef CONFIG_INTEL_IOMMU
2911a35b 461 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
462 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
463 return false;
464#endif
2911a35b
BW
465
466 return 1;
467}
468
84b79f8d 469static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 470{
61caf87c
RW
471 struct drm_i915_private *dev_priv = dev->dev_private;
472
b8efb17b
ZR
473 /* ignore lid events during suspend */
474 mutex_lock(&dev_priv->modeset_restore_lock);
475 dev_priv->modeset_restore = MODESET_SUSPENDED;
476 mutex_unlock(&dev_priv->modeset_restore_lock);
477
cb10799c
PZ
478 intel_set_power_well(dev, true);
479
5bcf719b
DA
480 drm_kms_helper_poll_disable(dev);
481
ba8bbcf6 482 pci_save_state(dev->pdev);
ba8bbcf6 483
5669fcac 484 /* If KMS is active, we do the leavevt stuff here */
226485e9 485 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
84b79f8d
RW
486 int error = i915_gem_idle(dev);
487 if (error) {
226485e9 488 dev_err(&dev->pdev->dev,
84b79f8d
RW
489 "GEM idle failed, resume might fail\n");
490 return error;
491 }
a261b246 492
1a01ab3b
JB
493 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
494
a261b246
DV
495 intel_modeset_disable(dev);
496
226485e9 497 drm_irq_uninstall(dev);
5669fcac
JB
498 }
499
9e06dd39
JB
500 i915_save_state(dev);
501
44834a67 502 intel_opregion_fini(dev);
8ee1c3db 503
3fa016a0
DA
504 console_lock();
505 intel_fbdev_set_suspend(dev, 1);
506 console_unlock();
507
61caf87c 508 return 0;
84b79f8d
RW
509}
510
6a9ee8af 511int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
512{
513 int error;
514
515 if (!dev || !dev->dev_private) {
516 DRM_ERROR("dev: %p\n", dev);
517 DRM_ERROR("DRM not initialized, aborting suspend.\n");
518 return -ENODEV;
519 }
520
521 if (state.event == PM_EVENT_PRETHAW)
522 return 0;
523
5bcf719b
DA
524
525 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
526 return 0;
6eecba33 527
84b79f8d
RW
528 error = i915_drm_freeze(dev);
529 if (error)
530 return error;
531
b932ccb5
DA
532 if (state.event == PM_EVENT_SUSPEND) {
533 /* Shut down the device */
534 pci_disable_device(dev->pdev);
535 pci_set_power_state(dev->pdev, PCI_D3hot);
536 }
ba8bbcf6
JB
537
538 return 0;
539}
540
073f34d9
JB
541void intel_console_resume(struct work_struct *work)
542{
543 struct drm_i915_private *dev_priv =
544 container_of(work, struct drm_i915_private,
545 console_resume_work);
546 struct drm_device *dev = dev_priv->dev;
547
548 console_lock();
549 intel_fbdev_set_suspend(dev, 0);
550 console_unlock();
551}
552
1abd02e2 553static int __i915_drm_thaw(struct drm_device *dev)
ba8bbcf6 554{
5669fcac 555 struct drm_i915_private *dev_priv = dev->dev_private;
84b79f8d 556 int error = 0;
8ee1c3db 557
61caf87c 558 i915_restore_state(dev);
44834a67 559 intel_opregion_setup(dev);
61caf87c 560
5669fcac
JB
561 /* KMS EnterVT equivalent */
562 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 563 intel_init_pch_refclk(dev);
1833b134 564
5669fcac
JB
565 mutex_lock(&dev->struct_mutex);
566 dev_priv->mm.suspended = 0;
567
f691e2f4 568 error = i915_gem_init_hw(dev);
5669fcac 569 mutex_unlock(&dev->struct_mutex);
226485e9 570
1833b134 571 intel_modeset_init_hw(dev);
45e2b5f6 572 intel_modeset_setup_hw_state(dev, false);
226485e9 573 drm_irq_install(dev);
20afbda2 574 intel_hpd_init(dev);
d5bb081b 575 }
1daed3fb 576
44834a67
CW
577 intel_opregion_init(dev);
578
073f34d9
JB
579 /*
580 * The console lock can be pretty contented on resume due
581 * to all the printk activity. Try to keep it out of the hot
582 * path of resume if possible.
583 */
584 if (console_trylock()) {
585 intel_fbdev_set_suspend(dev, 0);
586 console_unlock();
587 } else {
588 schedule_work(&dev_priv->console_resume_work);
589 }
590
b8efb17b
ZR
591 mutex_lock(&dev_priv->modeset_restore_lock);
592 dev_priv->modeset_restore = MODESET_DONE;
593 mutex_unlock(&dev_priv->modeset_restore_lock);
84b79f8d
RW
594 return error;
595}
596
1abd02e2
JB
597static int i915_drm_thaw(struct drm_device *dev)
598{
599 int error = 0;
600
601 intel_gt_reset(dev);
602
603 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
604 mutex_lock(&dev->struct_mutex);
605 i915_gem_restore_gtt_mappings(dev);
606 mutex_unlock(&dev->struct_mutex);
607 }
608
609 __i915_drm_thaw(dev);
610
84b79f8d
RW
611 return error;
612}
613
6a9ee8af 614int i915_resume(struct drm_device *dev)
84b79f8d 615{
1abd02e2 616 struct drm_i915_private *dev_priv = dev->dev_private;
6eecba33
CW
617 int ret;
618
5bcf719b
DA
619 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
620 return 0;
621
84b79f8d
RW
622 if (pci_enable_device(dev->pdev))
623 return -EIO;
624
625 pci_set_master(dev->pdev);
626
1abd02e2
JB
627 intel_gt_reset(dev);
628
629 /*
630 * Platforms with opregion should have sane BIOS, older ones (gen3 and
631 * earlier) need this since the BIOS might clear all our scratch PTEs.
632 */
633 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
634 !dev_priv->opregion.header) {
635 mutex_lock(&dev->struct_mutex);
636 i915_gem_restore_gtt_mappings(dev);
637 mutex_unlock(&dev->struct_mutex);
638 }
639
640 ret = __i915_drm_thaw(dev);
6eecba33
CW
641 if (ret)
642 return ret;
643
644 drm_kms_helper_poll_enable(dev);
645 return 0;
ba8bbcf6
JB
646}
647
d4b8bb2a 648static int i8xx_do_reset(struct drm_device *dev)
dc96e9b8
CW
649{
650 struct drm_i915_private *dev_priv = dev->dev_private;
651
652 if (IS_I85X(dev))
653 return -ENODEV;
654
655 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
656 POSTING_READ(D_STATE);
657
658 if (IS_I830(dev) || IS_845G(dev)) {
659 I915_WRITE(DEBUG_RESET_I830,
660 DEBUG_RESET_DISPLAY |
661 DEBUG_RESET_RENDER |
662 DEBUG_RESET_FULL);
663 POSTING_READ(DEBUG_RESET_I830);
664 msleep(1);
665
666 I915_WRITE(DEBUG_RESET_I830, 0);
667 POSTING_READ(DEBUG_RESET_I830);
668 }
669
670 msleep(1);
671
672 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
673 POSTING_READ(D_STATE);
674
675 return 0;
676}
677
f49f0586
KG
678static int i965_reset_complete(struct drm_device *dev)
679{
680 u8 gdrst;
eeccdcac 681 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
5fe9fe8c 682 return (gdrst & GRDOM_RESET_ENABLE) == 0;
f49f0586
KG
683}
684
d4b8bb2a 685static int i965_do_reset(struct drm_device *dev)
0573ed4a 686{
5ccce180 687 int ret;
0573ed4a
KG
688 u8 gdrst;
689
ae681d96
CW
690 /*
691 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
692 * well as the reset bit (GR/bit 0). Setting the GR bit
693 * triggers the reset; when done, the hardware will clear it.
694 */
0573ed4a 695 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
d4b8bb2a 696 pci_write_config_byte(dev->pdev, I965_GDRST,
5ccce180
DV
697 gdrst | GRDOM_RENDER |
698 GRDOM_RESET_ENABLE);
699 ret = wait_for(i965_reset_complete(dev), 500);
700 if (ret)
701 return ret;
702
703 /* We can't reset render&media without also resetting display ... */
704 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
705 pci_write_config_byte(dev->pdev, I965_GDRST,
706 gdrst | GRDOM_MEDIA |
707 GRDOM_RESET_ENABLE);
0573ed4a
KG
708
709 return wait_for(i965_reset_complete(dev), 500);
710}
711
d4b8bb2a 712static int ironlake_do_reset(struct drm_device *dev)
0573ed4a
KG
713{
714 struct drm_i915_private *dev_priv = dev->dev_private;
5ccce180
DV
715 u32 gdrst;
716 int ret;
717
718 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
719 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
720 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
721 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
722 if (ret)
723 return ret;
724
725 /* We can't reset render&media without also resetting display ... */
726 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
d4b8bb2a 727 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
5ccce180 728 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
0573ed4a 729 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
ba8bbcf6
JB
730}
731
d4b8bb2a 732static int gen6_do_reset(struct drm_device *dev)
cff458c2
EA
733{
734 struct drm_i915_private *dev_priv = dev->dev_private;
b6e45f86
KP
735 int ret;
736 unsigned long irqflags;
cff458c2 737
286fed41
KP
738 /* Hold gt_lock across reset to prevent any register access
739 * with forcewake not set correctly
740 */
b6e45f86 741 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
286fed41
KP
742
743 /* Reset the chip */
744
745 /* GEN6_GDRST is not in the gt power well, no need to check
746 * for fifo space for the write or forcewake the chip for
747 * the read
748 */
749 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
750
751 /* Spin waiting for the device to ack the reset request */
752 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
753
754 /* If reset with a user forcewake, try to restore, otherwise turn it off */
b6e45f86 755 if (dev_priv->forcewake_count)
990bbdad 756 dev_priv->gt.force_wake_get(dev_priv);
286fed41 757 else
990bbdad 758 dev_priv->gt.force_wake_put(dev_priv);
286fed41
KP
759
760 /* Restore fifo count */
761 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
762
b6e45f86
KP
763 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
764 return ret;
cff458c2
EA
765}
766
8e96d9c4 767int intel_gpu_reset(struct drm_device *dev)
350d2706 768{
2b9dc9a2 769 struct drm_i915_private *dev_priv = dev->dev_private;
350d2706
DV
770 int ret = -ENODEV;
771
772 switch (INTEL_INFO(dev)->gen) {
773 case 7:
774 case 6:
d4b8bb2a 775 ret = gen6_do_reset(dev);
350d2706
DV
776 break;
777 case 5:
d4b8bb2a 778 ret = ironlake_do_reset(dev);
350d2706
DV
779 break;
780 case 4:
d4b8bb2a 781 ret = i965_do_reset(dev);
350d2706
DV
782 break;
783 case 2:
d4b8bb2a 784 ret = i8xx_do_reset(dev);
350d2706
DV
785 break;
786 }
787
2b9dc9a2 788 /* Also reset the gpu hangman. */
99584db3 789 if (dev_priv->gpu_error.stop_rings) {
2b9dc9a2 790 DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
99584db3 791 dev_priv->gpu_error.stop_rings = 0;
2b9dc9a2
DV
792 if (ret == -ENODEV) {
793 DRM_ERROR("Reset not implemented, but ignoring "
794 "error for simulated gpu hangs\n");
795 ret = 0;
796 }
797 }
798
350d2706
DV
799 return ret;
800}
801
11ed50ec 802/**
f3953dcb 803 * i915_reset - reset chip after a hang
11ed50ec 804 * @dev: drm device to reset
11ed50ec
BG
805 *
806 * Reset the chip. Useful if a hang is detected. Returns zero on successful
807 * reset or otherwise an error code.
808 *
809 * Procedure is fairly simple:
810 * - reset the chip using the reset reg
811 * - re-init context state
812 * - re-init hardware status page
813 * - re-init ring buffer
814 * - re-init interrupt state
815 * - re-init display
816 */
d4b8bb2a 817int i915_reset(struct drm_device *dev)
11ed50ec
BG
818{
819 drm_i915_private_t *dev_priv = dev->dev_private;
0573ed4a 820 int ret;
11ed50ec 821
d78cb50b
CW
822 if (!i915_try_reset)
823 return 0;
824
d54a02c0 825 mutex_lock(&dev->struct_mutex);
11ed50ec 826
069efc1d 827 i915_gem_reset(dev);
77f01230 828
f803aa55 829 ret = -ENODEV;
99584db3 830 if (get_seconds() - dev_priv->gpu_error.last_reset < 5)
ae681d96 831 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
350d2706 832 else
d4b8bb2a 833 ret = intel_gpu_reset(dev);
350d2706 834
99584db3 835 dev_priv->gpu_error.last_reset = get_seconds();
0573ed4a 836 if (ret) {
f803aa55 837 DRM_ERROR("Failed to reset chip.\n");
f953c935 838 mutex_unlock(&dev->struct_mutex);
f803aa55 839 return ret;
11ed50ec
BG
840 }
841
842 /* Ok, now get things going again... */
843
844 /*
845 * Everything depends on having the GTT running, so we need to start
846 * there. Fortunately we don't need to do this unless we reset the
847 * chip at a PCI level.
848 *
849 * Next we need to restore the context, but we don't use those
850 * yet either...
851 *
852 * Ring buffer needs to be re-initialized in the KMS case, or if X
853 * was running at the time of the reset (i.e. we weren't VT
854 * switched away).
855 */
856 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
8187a2b7 857 !dev_priv->mm.suspended) {
b4519513
CW
858 struct intel_ring_buffer *ring;
859 int i;
860
11ed50ec 861 dev_priv->mm.suspended = 0;
75a6898f 862
f691e2f4
DV
863 i915_gem_init_swizzling(dev);
864
b4519513
CW
865 for_each_ring(ring, dev_priv, i)
866 ring->init(ring);
75a6898f 867
254f965c 868 i915_gem_context_init(dev);
e21af88d
DV
869 i915_gem_init_ppgtt(dev);
870
8e88a2bd
DV
871 /*
872 * It would make sense to re-init all the other hw state, at
873 * least the rps/rc6/emon init done within modeset_init_hw. For
874 * some unknown reason, this blows up my ilk, so don't.
875 */
f817586c 876
8e88a2bd 877 mutex_unlock(&dev->struct_mutex);
f817586c 878
11ed50ec
BG
879 drm_irq_uninstall(dev);
880 drm_irq_install(dev);
20afbda2 881 intel_hpd_init(dev);
bcbc324a
DV
882 } else {
883 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
884 }
885
11ed50ec
BG
886 return 0;
887}
888
56550d94 889static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 890{
01a06850
DV
891 struct intel_device_info *intel_info =
892 (struct intel_device_info *) ent->driver_data;
893
70b12bb4 894 if (intel_info->is_valleyview)
0a3af268
RV
895 if(!i915_preliminary_hw_support) {
896 DRM_ERROR("Preliminary hardware support disabled\n");
897 return -ENODEV;
898 }
899
5fe49d86
CW
900 /* Only bind to function 0 of the device. Early generations
901 * used function 1 as a placeholder for multi-head. This causes
902 * us confusion instead, especially on the systems where both
903 * functions have the same PCI-ID!
904 */
905 if (PCI_FUNC(pdev->devfn))
906 return -ENODEV;
907
01a06850
DV
908 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
909 * implementation for gen3 (and only gen3) that used legacy drm maps
910 * (gasp!) to share buffers between X and the client. Hence we need to
911 * keep around the fake agp stuff for gen3, even when kms is enabled. */
912 if (intel_info->gen != 3) {
913 driver.driver_features &=
914 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
915 } else if (!intel_agp_enabled) {
916 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
917 return -ENODEV;
918 }
919
dcdb1674 920 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
921}
922
923static void
924i915_pci_remove(struct pci_dev *pdev)
925{
926 struct drm_device *dev = pci_get_drvdata(pdev);
927
928 drm_put_dev(dev);
929}
930
84b79f8d 931static int i915_pm_suspend(struct device *dev)
112b715e 932{
84b79f8d
RW
933 struct pci_dev *pdev = to_pci_dev(dev);
934 struct drm_device *drm_dev = pci_get_drvdata(pdev);
935 int error;
112b715e 936
84b79f8d
RW
937 if (!drm_dev || !drm_dev->dev_private) {
938 dev_err(dev, "DRM not initialized, aborting suspend.\n");
939 return -ENODEV;
940 }
112b715e 941
5bcf719b
DA
942 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
943 return 0;
944
84b79f8d
RW
945 error = i915_drm_freeze(drm_dev);
946 if (error)
947 return error;
112b715e 948
84b79f8d
RW
949 pci_disable_device(pdev);
950 pci_set_power_state(pdev, PCI_D3hot);
cbda12d7 951
84b79f8d 952 return 0;
cbda12d7
ZW
953}
954
84b79f8d 955static int i915_pm_resume(struct device *dev)
cbda12d7 956{
84b79f8d
RW
957 struct pci_dev *pdev = to_pci_dev(dev);
958 struct drm_device *drm_dev = pci_get_drvdata(pdev);
959
960 return i915_resume(drm_dev);
cbda12d7
ZW
961}
962
84b79f8d 963static int i915_pm_freeze(struct device *dev)
cbda12d7 964{
84b79f8d
RW
965 struct pci_dev *pdev = to_pci_dev(dev);
966 struct drm_device *drm_dev = pci_get_drvdata(pdev);
967
968 if (!drm_dev || !drm_dev->dev_private) {
969 dev_err(dev, "DRM not initialized, aborting suspend.\n");
970 return -ENODEV;
971 }
972
973 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
974}
975
84b79f8d 976static int i915_pm_thaw(struct device *dev)
cbda12d7 977{
84b79f8d
RW
978 struct pci_dev *pdev = to_pci_dev(dev);
979 struct drm_device *drm_dev = pci_get_drvdata(pdev);
980
981 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
982}
983
84b79f8d 984static int i915_pm_poweroff(struct device *dev)
cbda12d7 985{
84b79f8d
RW
986 struct pci_dev *pdev = to_pci_dev(dev);
987 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 988
61caf87c 989 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
990}
991
b4b78d12 992static const struct dev_pm_ops i915_pm_ops = {
0206e353
AJ
993 .suspend = i915_pm_suspend,
994 .resume = i915_pm_resume,
995 .freeze = i915_pm_freeze,
996 .thaw = i915_pm_thaw,
997 .poweroff = i915_pm_poweroff,
998 .restore = i915_pm_resume,
cbda12d7
ZW
999};
1000
78b68556 1001static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1002 .fault = i915_gem_fault,
ab00b3e5
JB
1003 .open = drm_gem_vm_open,
1004 .close = drm_gem_vm_close,
de151cf6
JB
1005};
1006
e08e96de
AV
1007static const struct file_operations i915_driver_fops = {
1008 .owner = THIS_MODULE,
1009 .open = drm_open,
1010 .release = drm_release,
1011 .unlocked_ioctl = drm_ioctl,
1012 .mmap = drm_gem_mmap,
1013 .poll = drm_poll,
1014 .fasync = drm_fasync,
1015 .read = drm_read,
1016#ifdef CONFIG_COMPAT
1017 .compat_ioctl = i915_compat_ioctl,
1018#endif
1019 .llseek = noop_llseek,
1020};
1021
1da177e4 1022static struct drm_driver driver = {
0c54781b
MW
1023 /* Don't use MTRRs here; the Xserver or userspace app should
1024 * deal with them for Intel hardware.
792d2b9a 1025 */
673a394b
EA
1026 .driver_features =
1027 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
1286ff73 1028 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
22eae947 1029 .load = i915_driver_load,
ba8bbcf6 1030 .unload = i915_driver_unload,
673a394b 1031 .open = i915_driver_open,
22eae947
DA
1032 .lastclose = i915_driver_lastclose,
1033 .preclose = i915_driver_preclose,
673a394b 1034 .postclose = i915_driver_postclose,
d8e29209
RW
1035
1036 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1037 .suspend = i915_suspend,
1038 .resume = i915_resume,
1039
cda17380 1040 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
1041 .master_create = i915_master_create,
1042 .master_destroy = i915_master_destroy,
955b12de 1043#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1044 .debugfs_init = i915_debugfs_init,
1045 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1046#endif
673a394b
EA
1047 .gem_init_object = i915_gem_init_object,
1048 .gem_free_object = i915_gem_free_object,
de151cf6 1049 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1050
1051 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1052 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1053 .gem_prime_export = i915_gem_prime_export,
1054 .gem_prime_import = i915_gem_prime_import,
1055
ff72145b
DA
1056 .dumb_create = i915_gem_dumb_create,
1057 .dumb_map_offset = i915_gem_mmap_gtt,
1058 .dumb_destroy = i915_gem_dumb_destroy,
1da177e4 1059 .ioctls = i915_ioctls,
e08e96de 1060 .fops = &i915_driver_fops,
22eae947
DA
1061 .name = DRIVER_NAME,
1062 .desc = DRIVER_DESC,
1063 .date = DRIVER_DATE,
1064 .major = DRIVER_MAJOR,
1065 .minor = DRIVER_MINOR,
1066 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1067};
1068
8410ea3b
DA
1069static struct pci_driver i915_pci_driver = {
1070 .name = DRIVER_NAME,
1071 .id_table = pciidlist,
1072 .probe = i915_pci_probe,
1073 .remove = i915_pci_remove,
1074 .driver.pm = &i915_pm_ops,
1075};
1076
1da177e4
LT
1077static int __init i915_init(void)
1078{
1079 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1080
1081 /*
1082 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1083 * explicitly disabled with the module pararmeter.
1084 *
1085 * Otherwise, just follow the parameter (defaulting to off).
1086 *
1087 * Allow optional vga_text_mode_force boot option to override
1088 * the default behavior.
1089 */
1090#if defined(CONFIG_DRM_I915_KMS)
1091 if (i915_modeset != 0)
1092 driver.driver_features |= DRIVER_MODESET;
1093#endif
1094 if (i915_modeset == 1)
1095 driver.driver_features |= DRIVER_MODESET;
1096
1097#ifdef CONFIG_VGA_CONSOLE
1098 if (vgacon_text_force() && i915_modeset == -1)
1099 driver.driver_features &= ~DRIVER_MODESET;
1100#endif
1101
3885c6bb
CW
1102 if (!(driver.driver_features & DRIVER_MODESET))
1103 driver.get_vblank_timestamp = NULL;
1104
8410ea3b 1105 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1106}
1107
1108static void __exit i915_exit(void)
1109{
8410ea3b 1110 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1111}
1112
1113module_init(i915_init);
1114module_exit(i915_exit);
1115
b5e89ed5
DA
1116MODULE_AUTHOR(DRIVER_AUTHOR);
1117MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1118MODULE_LICENSE("GPL and additional rights");
f7000883 1119
b7d84096
JB
1120/* We give fast paths for the really cool registers */
1121#define NEEDS_FORCE_WAKE(dev_priv, reg) \
b7884eb4
DV
1122 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1123 ((reg) < 0x40000) && \
1124 ((reg) != FORCEWAKE))
a8b1397d
DV
1125static void
1126ilk_dummy_write(struct drm_i915_private *dev_priv)
1127{
1128 /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
1129 * chip from rc6 before touching it for real. MI_MODE is masked, hence
1130 * harmless to write 0 into. */
1131 I915_WRITE_NOTRACE(MI_MODE, 0);
1132}
1133
f7000883
AK
1134#define __i915_read(x, y) \
1135u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1136 u##x val = 0; \
a8b1397d
DV
1137 if (IS_GEN5(dev_priv->dev)) \
1138 ilk_dummy_write(dev_priv); \
f7000883 1139 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
c937504e
KP
1140 unsigned long irqflags; \
1141 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1142 if (dev_priv->forcewake_count == 0) \
990bbdad 1143 dev_priv->gt.force_wake_get(dev_priv); \
f7000883 1144 val = read##y(dev_priv->regs + reg); \
c937504e 1145 if (dev_priv->forcewake_count == 0) \
990bbdad 1146 dev_priv->gt.force_wake_put(dev_priv); \
c937504e 1147 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
f7000883
AK
1148 } else { \
1149 val = read##y(dev_priv->regs + reg); \
1150 } \
1151 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1152 return val; \
1153}
1154
1155__i915_read(8, b)
1156__i915_read(16, w)
1157__i915_read(32, l)
1158__i915_read(64, q)
1159#undef __i915_read
1160
1161#define __i915_write(x, y) \
1162void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
67a3744f 1163 u32 __fifo_ret = 0; \
f7000883
AK
1164 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1165 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
67a3744f 1166 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
f7000883 1167 } \
a8b1397d
DV
1168 if (IS_GEN5(dev_priv->dev)) \
1169 ilk_dummy_write(dev_priv); \
c54e5904
PZ
1170 if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
1171 DRM_ERROR("Unknown unclaimed register before writing to %x\n", reg); \
1172 I915_WRITE_NOTRACE(GEN7_ERR_INT, ERR_INT_MMIO_UNCLAIMED); \
1173 } \
fe31b574 1174 write##y(val, dev_priv->regs + reg); \
67a3744f
BW
1175 if (unlikely(__fifo_ret)) { \
1176 gen6_gt_check_fifodbg(dev_priv); \
1177 } \
b4c145c1
BW
1178 if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
1179 DRM_ERROR("Unclaimed write to %x\n", reg); \
1180 writel(ERR_INT_MMIO_UNCLAIMED, dev_priv->regs + GEN7_ERR_INT); \
1181 } \
f7000883
AK
1182}
1183__i915_write(8, b)
1184__i915_write(16, w)
1185__i915_write(32, l)
1186__i915_write(64, q)
1187#undef __i915_write
c0c7babc
BW
1188
1189static const struct register_whitelist {
1190 uint64_t offset;
1191 uint32_t size;
1192 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1193} whitelist[] = {
1194 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
1195};
1196
1197int i915_reg_read_ioctl(struct drm_device *dev,
1198 void *data, struct drm_file *file)
1199{
1200 struct drm_i915_private *dev_priv = dev->dev_private;
1201 struct drm_i915_reg_read *reg = data;
1202 struct register_whitelist const *entry = whitelist;
1203 int i;
1204
1205 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1206 if (entry->offset == reg->offset &&
1207 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1208 break;
1209 }
1210
1211 if (i == ARRAY_SIZE(whitelist))
1212 return -EINVAL;
1213
1214 switch (entry->size) {
1215 case 8:
1216 reg->val = I915_READ64(reg->offset);
1217 break;
1218 case 4:
1219 reg->val = I915_READ(reg->offset);
1220 break;
1221 case 2:
1222 reg->val = I915_READ16(reg->offset);
1223 break;
1224 case 1:
1225 reg->val = I915_READ8(reg->offset);
1226 break;
1227 default:
1228 WARN_ON(1);
1229 return -EINVAL;
1230 }
1231
1232 return 0;
1233}
This page took 0.717525 seconds and 5 git commands to generate.