drm/i915: cleanup context fini
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/i915_drm.h>
1da177e4 33#include "i915_drv.h"
990bbdad 34#include "i915_trace.h"
f49f0586 35#include "intel_drv.h"
1da177e4 36
79e53945 37#include <linux/console.h>
e0cd3608 38#include <linux/module.h>
760285e7 39#include <drm/drm_crtc_helper.h>
79e53945 40
a35d9d3c 41static int i915_modeset __read_mostly = -1;
79e53945 42module_param_named(modeset, i915_modeset, int, 0400);
6e96e775
BW
43MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
79e53945 46
a35d9d3c 47unsigned int i915_fbpercrtc __always_unused = 0;
79e53945 48module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
1da177e4 49
a726915c 50int i915_panel_ignore_lid __read_mostly = 1;
fca87409 51module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
6e96e775 52MODULE_PARM_DESC(panel_ignore_lid,
a726915c
DV
53 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
fca87409 55
a35d9d3c 56unsigned int i915_powersave __read_mostly = 1;
0aa99277 57module_param_named(powersave, i915_powersave, int, 0600);
6e96e775
BW
58MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
652c393a 60
f45b5557 61int i915_semaphores __read_mostly = -1;
a1656b90 62module_param_named(semaphores, i915_semaphores, int, 0600);
6e96e775 63MODULE_PARM_DESC(semaphores,
f45b5557 64 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
a1656b90 65
c0f372b3 66int i915_enable_rc6 __read_mostly = -1;
f57f9c16 67module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
6e96e775 68MODULE_PARM_DESC(i915_enable_rc6,
83b7f9ac
ED
69 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
ac668088 74
4415e63b 75int i915_enable_fbc __read_mostly = -1;
c1a9f047 76module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
6e96e775
BW
77MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
cd0de039 79 "(default: -1 (use per-chip default))");
c1a9f047 80
a35d9d3c 81unsigned int i915_lvds_downclock __read_mostly = 0;
33814341 82module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
6e96e775
BW
83MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
33814341 86
121d527a
TI
87int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
4415e63b 93int i915_panel_use_ssc __read_mostly = -1;
a7615030 94module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
6e96e775
BW
95MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
72bbe58c 97 "(default: auto from VBT)");
a7615030 98
a35d9d3c 99int i915_vbt_sdvo_panel_type __read_mostly = -1;
5a1e5b6c 100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
6e96e775 101MODULE_PARM_DESC(vbt_sdvo_panel_type,
c10e408a
MF
102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
5a1e5b6c 104
a35d9d3c 105static bool i915_try_reset __read_mostly = true;
d78cb50b 106module_param_named(reset, i915_try_reset, bool, 0600);
6e96e775 107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
d78cb50b 108
a35d9d3c 109bool i915_enable_hangcheck __read_mostly = true;
3e0dc6b0 110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
6e96e775
BW
111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
3e0dc6b0 115
650dc07e
DV
116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
e21af88d
DV
118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
105b7c11
RV
121int i915_enable_psr __read_mostly = 0;
122module_param_named(enable_psr, i915_enable_psr, int, 0600);
123MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
124
99486b8e 125unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT);
0a3af268
RV
126module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
127MODULE_PARM_DESC(preliminary_hw_support,
99486b8e 128 "Enable preliminary hardware support.");
0a3af268 129
bf51d5e2 130int i915_disable_power_well __read_mostly = 1;
2124b72e
PZ
131module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
132MODULE_PARM_DESC(disable_power_well,
bf51d5e2 133 "Disable the power well when possible (default: true)");
2124b72e 134
3c4ca58c
PZ
135int i915_enable_ips __read_mostly = 1;
136module_param_named(enable_ips, i915_enable_ips, int, 0600);
137MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
138
2385bdf0
JB
139bool i915_fastboot __read_mostly = 0;
140module_param_named(fastboot, i915_fastboot, bool, 0600);
141MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
142 "(default: false)");
143
e27e9708 144int i915_enable_pc8 __read_mostly = 1;
c67a470b 145module_param_named(enable_pc8, i915_enable_pc8, int, 0600);
e27e9708 146MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: true)");
c67a470b 147
90058745
PZ
148int i915_pc8_timeout __read_mostly = 5000;
149module_param_named(pc8_timeout, i915_pc8_timeout, int, 0600);
150MODULE_PARM_DESC(pc8_timeout, "Number of msecs of idleness required to enter PC8+ (default: 5000)");
151
0b74b508
XZ
152bool i915_prefault_disable __read_mostly;
153module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
154MODULE_PARM_DESC(prefault_disable,
155 "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
156
112b715e 157static struct drm_driver driver;
1f7a6e37 158extern int intel_agp_enabled;
112b715e 159
9a7e8492 160static const struct intel_device_info intel_i830_info = {
7eb552ae 161 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 162 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
163};
164
9a7e8492 165static const struct intel_device_info intel_845g_info = {
7eb552ae 166 .gen = 2, .num_pipes = 1,
31578148 167 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
168};
169
9a7e8492 170static const struct intel_device_info intel_i85x_info = {
7eb552ae 171 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 172 .cursor_needs_physical = 1,
31578148 173 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
174};
175
9a7e8492 176static const struct intel_device_info intel_i865g_info = {
7eb552ae 177 .gen = 2, .num_pipes = 1,
31578148 178 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_i915g_info = {
7eb552ae 182 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 183 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 184};
9a7e8492 185static const struct intel_device_info intel_i915gm_info = {
7eb552ae 186 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 187 .cursor_needs_physical = 1,
31578148 188 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 189 .supports_tv = 1,
cfdf1fa2 190};
9a7e8492 191static const struct intel_device_info intel_i945g_info = {
7eb552ae 192 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 193 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 194};
9a7e8492 195static const struct intel_device_info intel_i945gm_info = {
7eb552ae 196 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 197 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 198 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 199 .supports_tv = 1,
cfdf1fa2
KH
200};
201
9a7e8492 202static const struct intel_device_info intel_i965g_info = {
7eb552ae 203 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 204 .has_hotplug = 1,
31578148 205 .has_overlay = 1,
cfdf1fa2
KH
206};
207
9a7e8492 208static const struct intel_device_info intel_i965gm_info = {
7eb552ae 209 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 210 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 211 .has_overlay = 1,
a6c45cf0 212 .supports_tv = 1,
cfdf1fa2
KH
213};
214
9a7e8492 215static const struct intel_device_info intel_g33_info = {
7eb552ae 216 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 217 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 218 .has_overlay = 1,
cfdf1fa2
KH
219};
220
9a7e8492 221static const struct intel_device_info intel_g45_info = {
7eb552ae 222 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 223 .has_pipe_cxsr = 1, .has_hotplug = 1,
92f49d9c 224 .has_bsd_ring = 1,
cfdf1fa2
KH
225};
226
9a7e8492 227static const struct intel_device_info intel_gm45_info = {
7eb552ae 228 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 229 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 230 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 231 .supports_tv = 1,
92f49d9c 232 .has_bsd_ring = 1,
cfdf1fa2
KH
233};
234
9a7e8492 235static const struct intel_device_info intel_pineview_info = {
7eb552ae 236 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 237 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 238 .has_overlay = 1,
cfdf1fa2
KH
239};
240
9a7e8492 241static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 242 .gen = 5, .num_pipes = 2,
5a117db7 243 .need_gfx_hws = 1, .has_hotplug = 1,
92f49d9c 244 .has_bsd_ring = 1,
cfdf1fa2
KH
245};
246
9a7e8492 247static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 248 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 249 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 250 .has_fbc = 1,
92f49d9c 251 .has_bsd_ring = 1,
cfdf1fa2
KH
252};
253
9a7e8492 254static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 255 .gen = 6, .num_pipes = 2,
c96c3a8c 256 .need_gfx_hws = 1, .has_hotplug = 1,
881f47b6 257 .has_bsd_ring = 1,
549f7365 258 .has_blt_ring = 1,
3d29b842 259 .has_llc = 1,
f6e450a6
EA
260};
261
9a7e8492 262static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 263 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 264 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 265 .has_fbc = 1,
881f47b6 266 .has_bsd_ring = 1,
549f7365 267 .has_blt_ring = 1,
3d29b842 268 .has_llc = 1,
a13e4093
EA
269};
270
219f4fdb
BW
271#define GEN7_FEATURES \
272 .gen = 7, .num_pipes = 3, \
273 .need_gfx_hws = 1, .has_hotplug = 1, \
274 .has_bsd_ring = 1, \
275 .has_blt_ring = 1, \
ab484f8f 276 .has_llc = 1
219f4fdb 277
c76b615c 278static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
279 GEN7_FEATURES,
280 .is_ivybridge = 1,
c76b615c
JB
281};
282
283static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
284 GEN7_FEATURES,
285 .is_ivybridge = 1,
286 .is_mobile = 1,
abe959c7 287 .has_fbc = 1,
c76b615c
JB
288};
289
999bcdea
BW
290static const struct intel_device_info intel_ivybridge_q_info = {
291 GEN7_FEATURES,
292 .is_ivybridge = 1,
293 .num_pipes = 0, /* legal, last one wins */
294};
295
70a3eb7a 296static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
297 GEN7_FEATURES,
298 .is_mobile = 1,
299 .num_pipes = 2,
70a3eb7a 300 .is_valleyview = 1,
fba5d532 301 .display_mmio_offset = VLV_DISPLAY_BASE,
30ccd964 302 .has_llc = 0, /* legal, last one wins */
70a3eb7a
JB
303};
304
305static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
306 GEN7_FEATURES,
307 .num_pipes = 2,
70a3eb7a 308 .is_valleyview = 1,
fba5d532 309 .display_mmio_offset = VLV_DISPLAY_BASE,
30ccd964 310 .has_llc = 0, /* legal, last one wins */
70a3eb7a
JB
311};
312
4cae9ae0 313static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
314 GEN7_FEATURES,
315 .is_haswell = 1,
dd93be58 316 .has_ddi = 1,
30568c45 317 .has_fpga_dbg = 1,
f72a1183 318 .has_vebox_ring = 1,
4cae9ae0
ED
319};
320
321static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
322 GEN7_FEATURES,
323 .is_haswell = 1,
324 .is_mobile = 1,
dd93be58 325 .has_ddi = 1,
30568c45 326 .has_fpga_dbg = 1,
891348b2 327 .has_fbc = 1,
f72a1183 328 .has_vebox_ring = 1,
c76b615c
JB
329};
330
a0a18075
JB
331/*
332 * Make sure any device matches here are from most specific to most
333 * general. For example, since the Quanta match is based on the subsystem
334 * and subvendor IDs, we need it to come before the more general IVB
335 * PCI ID matches, otherwise we'll use the wrong info struct above.
336 */
337#define INTEL_PCI_IDS \
338 INTEL_I830_IDS(&intel_i830_info), \
339 INTEL_I845G_IDS(&intel_845g_info), \
340 INTEL_I85X_IDS(&intel_i85x_info), \
341 INTEL_I865G_IDS(&intel_i865g_info), \
342 INTEL_I915G_IDS(&intel_i915g_info), \
343 INTEL_I915GM_IDS(&intel_i915gm_info), \
344 INTEL_I945G_IDS(&intel_i945g_info), \
345 INTEL_I945GM_IDS(&intel_i945gm_info), \
346 INTEL_I965G_IDS(&intel_i965g_info), \
347 INTEL_G33_IDS(&intel_g33_info), \
348 INTEL_I965GM_IDS(&intel_i965gm_info), \
349 INTEL_GM45_IDS(&intel_gm45_info), \
350 INTEL_G45_IDS(&intel_g45_info), \
351 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
352 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
353 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
354 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
355 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
356 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
357 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
358 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
359 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
360 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
361 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
362 INTEL_VLV_D_IDS(&intel_valleyview_d_info)
363
6103da0d 364static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 365 INTEL_PCI_IDS,
49ae35f2 366 {0, 0, 0}
1da177e4
LT
367};
368
79e53945
JB
369#if defined(CONFIG_DRM_I915_KMS)
370MODULE_DEVICE_TABLE(pci, pciidlist);
371#endif
372
0206e353 373void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
374{
375 struct drm_i915_private *dev_priv = dev->dev_private;
376 struct pci_dev *pch;
377
ce1bb329
BW
378 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
379 * (which really amounts to a PCH but no South Display).
380 */
381 if (INTEL_INFO(dev)->num_pipes == 0) {
382 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
383 return;
384 }
385
3bad0781
ZW
386 /*
387 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
388 * make graphics device passthrough work easy for VMM, that only
389 * need to expose ISA bridge to let driver know the real hardware
390 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
391 *
392 * In some virtualized environments (e.g. XEN), there is irrelevant
393 * ISA bridge in the system. To work reliably, we should scan trhough
394 * all the ISA bridge devices and check for the first match, instead
395 * of only checking the first one.
3bad0781
ZW
396 */
397 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
6a9c4b35
RG
398 while (pch) {
399 struct pci_dev *curr = pch;
3bad0781 400 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
17a303ec 401 unsigned short id;
3bad0781 402 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 403 dev_priv->pch_id = id;
3bad0781 404
90711d50
JB
405 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
406 dev_priv->pch_type = PCH_IBX;
407 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 408 WARN_ON(!IS_GEN5(dev));
90711d50 409 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
410 dev_priv->pch_type = PCH_CPT;
411 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 412 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
413 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
414 /* PantherPoint is CPT compatible */
415 dev_priv->pch_type = PCH_CPT;
492ab669 416 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 417 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
418 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
419 dev_priv->pch_type = PCH_LPT;
420 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 421 WARN_ON(!IS_HASWELL(dev));
08e1413d 422 WARN_ON(IS_ULT(dev));
ae6935dd
WSC
423 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
424 dev_priv->pch_type = PCH_LPT;
ae6935dd
WSC
425 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
426 WARN_ON(!IS_HASWELL(dev));
08e1413d 427 WARN_ON(!IS_ULT(dev));
6a9c4b35
RG
428 } else {
429 goto check_next;
3bad0781 430 }
6a9c4b35
RG
431 pci_dev_put(pch);
432 break;
3bad0781 433 }
6a9c4b35
RG
434check_next:
435 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
436 pci_dev_put(curr);
3bad0781 437 }
6a9c4b35
RG
438 if (!pch)
439 DRM_DEBUG_KMS("No PCH found?\n");
3bad0781
ZW
440}
441
2911a35b
BW
442bool i915_semaphore_is_enabled(struct drm_device *dev)
443{
444 if (INTEL_INFO(dev)->gen < 6)
445 return 0;
446
447 if (i915_semaphores >= 0)
448 return i915_semaphores;
449
59de3295 450#ifdef CONFIG_INTEL_IOMMU
2911a35b 451 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
452 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
453 return false;
454#endif
2911a35b
BW
455
456 return 1;
457}
458
84b79f8d 459static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 460{
61caf87c 461 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 462 struct drm_crtc *crtc;
61caf87c 463
b8efb17b
ZR
464 /* ignore lid events during suspend */
465 mutex_lock(&dev_priv->modeset_restore_lock);
466 dev_priv->modeset_restore = MODESET_SUSPENDED;
467 mutex_unlock(&dev_priv->modeset_restore_lock);
468
c67a470b
PZ
469 /* We do a lot of poking in a lot of registers, make sure they work
470 * properly. */
471 hsw_disable_package_c8(dev_priv);
cb10799c
PZ
472 intel_set_power_well(dev, true);
473
5bcf719b
DA
474 drm_kms_helper_poll_disable(dev);
475
ba8bbcf6 476 pci_save_state(dev->pdev);
ba8bbcf6 477
5669fcac 478 /* If KMS is active, we do the leavevt stuff here */
226485e9 479 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
db1b76ca
DV
480 int error;
481
482 mutex_lock(&dev->struct_mutex);
483 error = i915_gem_idle(dev);
484 mutex_unlock(&dev->struct_mutex);
84b79f8d 485 if (error) {
226485e9 486 dev_err(&dev->pdev->dev,
84b79f8d
RW
487 "GEM idle failed, resume might fail\n");
488 return error;
489 }
a261b246 490
1a01ab3b
JB
491 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
492
226485e9 493 drm_irq_uninstall(dev);
15239099 494 dev_priv->enable_hotplug_processing = false;
24576d23
JB
495 /*
496 * Disable CRTCs directly since we want to preserve sw state
497 * for _thaw.
498 */
499 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
500 dev_priv->display.crtc_disable(crtc);
7d708ee4
ID
501
502 intel_modeset_suspend_hw(dev);
5669fcac
JB
503 }
504
9e06dd39
JB
505 i915_save_state(dev);
506
44834a67 507 intel_opregion_fini(dev);
8ee1c3db 508
3fa016a0 509 console_lock();
b6f3eff7 510 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
3fa016a0
DA
511 console_unlock();
512
61caf87c 513 return 0;
84b79f8d
RW
514}
515
6a9ee8af 516int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
517{
518 int error;
519
520 if (!dev || !dev->dev_private) {
521 DRM_ERROR("dev: %p\n", dev);
522 DRM_ERROR("DRM not initialized, aborting suspend.\n");
523 return -ENODEV;
524 }
525
526 if (state.event == PM_EVENT_PRETHAW)
527 return 0;
528
5bcf719b
DA
529
530 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
531 return 0;
6eecba33 532
84b79f8d
RW
533 error = i915_drm_freeze(dev);
534 if (error)
535 return error;
536
b932ccb5
DA
537 if (state.event == PM_EVENT_SUSPEND) {
538 /* Shut down the device */
539 pci_disable_device(dev->pdev);
540 pci_set_power_state(dev->pdev, PCI_D3hot);
541 }
ba8bbcf6
JB
542
543 return 0;
544}
545
073f34d9
JB
546void intel_console_resume(struct work_struct *work)
547{
548 struct drm_i915_private *dev_priv =
549 container_of(work, struct drm_i915_private,
550 console_resume_work);
551 struct drm_device *dev = dev_priv->dev;
552
553 console_lock();
b6f3eff7 554 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
073f34d9
JB
555 console_unlock();
556}
557
bb60b969
JB
558static void intel_resume_hotplug(struct drm_device *dev)
559{
560 struct drm_mode_config *mode_config = &dev->mode_config;
561 struct intel_encoder *encoder;
562
563 mutex_lock(&mode_config->mutex);
564 DRM_DEBUG_KMS("running encoder hotplug functions\n");
565
566 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
567 if (encoder->hot_plug)
568 encoder->hot_plug(encoder);
569
570 mutex_unlock(&mode_config->mutex);
571
572 /* Just fire off a uevent and let userspace tell us what to do */
573 drm_helper_hpd_irq_event(dev);
574}
575
9d49c0ef 576static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
ba8bbcf6 577{
5669fcac 578 struct drm_i915_private *dev_priv = dev->dev_private;
84b79f8d 579 int error = 0;
8ee1c3db 580
c9f7fbf9
VS
581 intel_uncore_early_sanitize(dev);
582
9d49c0ef
PZ
583 intel_uncore_sanitize(dev);
584
585 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
586 restore_gtt_mappings) {
587 mutex_lock(&dev->struct_mutex);
588 i915_gem_restore_gtt_mappings(dev);
589 mutex_unlock(&dev->struct_mutex);
590 }
591
ebdcefc6
VS
592 intel_init_power_well(dev);
593
61caf87c 594 i915_restore_state(dev);
44834a67 595 intel_opregion_setup(dev);
61caf87c 596
5669fcac
JB
597 /* KMS EnterVT equivalent */
598 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 599 intel_init_pch_refclk(dev);
1833b134 600
5669fcac 601 mutex_lock(&dev->struct_mutex);
5669fcac 602
f691e2f4 603 error = i915_gem_init_hw(dev);
5669fcac 604 mutex_unlock(&dev->struct_mutex);
226485e9 605
15239099
DV
606 /* We need working interrupts for modeset enabling ... */
607 drm_irq_install(dev);
608
1833b134 609 intel_modeset_init_hw(dev);
24576d23
JB
610
611 drm_modeset_lock_all(dev);
612 intel_modeset_setup_hw_state(dev, true);
613 drm_modeset_unlock_all(dev);
15239099
DV
614
615 /*
616 * ... but also need to make sure that hotplug processing
617 * doesn't cause havoc. Like in the driver load code we don't
618 * bother with the tiny race here where we might loose hotplug
619 * notifications.
620 * */
20afbda2 621 intel_hpd_init(dev);
15239099 622 dev_priv->enable_hotplug_processing = true;
bb60b969
JB
623 /* Config may have changed between suspend and resume */
624 intel_resume_hotplug(dev);
d5bb081b 625 }
1daed3fb 626
44834a67
CW
627 intel_opregion_init(dev);
628
073f34d9
JB
629 /*
630 * The console lock can be pretty contented on resume due
631 * to all the printk activity. Try to keep it out of the hot
632 * path of resume if possible.
633 */
634 if (console_trylock()) {
b6f3eff7 635 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
073f34d9
JB
636 console_unlock();
637 } else {
638 schedule_work(&dev_priv->console_resume_work);
639 }
640
c67a470b
PZ
641 /* Undo what we did at i915_drm_freeze so the refcount goes back to the
642 * expected level. */
643 hsw_enable_package_c8(dev_priv);
644
b8efb17b
ZR
645 mutex_lock(&dev_priv->modeset_restore_lock);
646 dev_priv->modeset_restore = MODESET_DONE;
647 mutex_unlock(&dev_priv->modeset_restore_lock);
84b79f8d
RW
648 return error;
649}
650
1abd02e2
JB
651static int i915_drm_thaw(struct drm_device *dev)
652{
9d49c0ef 653 return __i915_drm_thaw(dev, true);
84b79f8d
RW
654}
655
6a9ee8af 656int i915_resume(struct drm_device *dev)
84b79f8d 657{
1abd02e2 658 struct drm_i915_private *dev_priv = dev->dev_private;
6eecba33
CW
659 int ret;
660
5bcf719b
DA
661 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
662 return 0;
663
84b79f8d
RW
664 if (pci_enable_device(dev->pdev))
665 return -EIO;
666
667 pci_set_master(dev->pdev);
668
1abd02e2
JB
669 /*
670 * Platforms with opregion should have sane BIOS, older ones (gen3 and
9d49c0ef
PZ
671 * earlier) need to restore the GTT mappings since the BIOS might clear
672 * all our scratch PTEs.
1abd02e2 673 */
9d49c0ef 674 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
6eecba33
CW
675 if (ret)
676 return ret;
677
678 drm_kms_helper_poll_enable(dev);
679 return 0;
ba8bbcf6
JB
680}
681
11ed50ec 682/**
f3953dcb 683 * i915_reset - reset chip after a hang
11ed50ec 684 * @dev: drm device to reset
11ed50ec
BG
685 *
686 * Reset the chip. Useful if a hang is detected. Returns zero on successful
687 * reset or otherwise an error code.
688 *
689 * Procedure is fairly simple:
690 * - reset the chip using the reset reg
691 * - re-init context state
692 * - re-init hardware status page
693 * - re-init ring buffer
694 * - re-init interrupt state
695 * - re-init display
696 */
d4b8bb2a 697int i915_reset(struct drm_device *dev)
11ed50ec
BG
698{
699 drm_i915_private_t *dev_priv = dev->dev_private;
2e7c8ee7 700 bool simulated;
0573ed4a 701 int ret;
11ed50ec 702
d78cb50b
CW
703 if (!i915_try_reset)
704 return 0;
705
d54a02c0 706 mutex_lock(&dev->struct_mutex);
11ed50ec 707
069efc1d 708 i915_gem_reset(dev);
77f01230 709
2e7c8ee7
CW
710 simulated = dev_priv->gpu_error.stop_rings != 0;
711
be62acb4
MK
712 ret = intel_gpu_reset(dev);
713
714 /* Also reset the gpu hangman. */
715 if (simulated) {
716 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
717 dev_priv->gpu_error.stop_rings = 0;
718 if (ret == -ENODEV) {
719 DRM_ERROR("Reset not implemented, but ignoring "
720 "error for simulated gpu hangs\n");
721 ret = 0;
722 }
2e7c8ee7 723 }
be62acb4 724
0573ed4a 725 if (ret) {
f803aa55 726 DRM_ERROR("Failed to reset chip.\n");
f953c935 727 mutex_unlock(&dev->struct_mutex);
f803aa55 728 return ret;
11ed50ec
BG
729 }
730
731 /* Ok, now get things going again... */
732
733 /*
734 * Everything depends on having the GTT running, so we need to start
735 * there. Fortunately we don't need to do this unless we reset the
736 * chip at a PCI level.
737 *
738 * Next we need to restore the context, but we don't use those
739 * yet either...
740 *
741 * Ring buffer needs to be re-initialized in the KMS case, or if X
742 * was running at the time of the reset (i.e. we weren't VT
743 * switched away).
744 */
745 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
db1b76ca 746 !dev_priv->ums.mm_suspended) {
3d57e5bd 747 bool hw_contexts_disabled = dev_priv->hw_contexts_disabled;
db1b76ca 748 dev_priv->ums.mm_suspended = 0;
75a6898f 749
3d57e5bd
BW
750 ret = i915_gem_init_hw(dev);
751 if (!hw_contexts_disabled && dev_priv->hw_contexts_disabled)
752 DRM_ERROR("HW contexts didn't survive reset\n");
8e88a2bd 753 mutex_unlock(&dev->struct_mutex);
3d57e5bd
BW
754 if (ret) {
755 DRM_ERROR("Failed hw init on reset %d\n", ret);
756 return ret;
757 }
f817586c 758
11ed50ec
BG
759 drm_irq_uninstall(dev);
760 drm_irq_install(dev);
20afbda2 761 intel_hpd_init(dev);
bcbc324a
DV
762 } else {
763 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
764 }
765
11ed50ec
BG
766 return 0;
767}
768
56550d94 769static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 770{
01a06850
DV
771 struct intel_device_info *intel_info =
772 (struct intel_device_info *) ent->driver_data;
773
b833d685
BW
774 if (IS_PRELIMINARY_HW(intel_info) && !i915_preliminary_hw_support) {
775 DRM_INFO("This hardware requires preliminary hardware support.\n"
776 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
777 return -ENODEV;
778 }
779
5fe49d86
CW
780 /* Only bind to function 0 of the device. Early generations
781 * used function 1 as a placeholder for multi-head. This causes
782 * us confusion instead, especially on the systems where both
783 * functions have the same PCI-ID!
784 */
785 if (PCI_FUNC(pdev->devfn))
786 return -ENODEV;
787
01a06850
DV
788 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
789 * implementation for gen3 (and only gen3) that used legacy drm maps
790 * (gasp!) to share buffers between X and the client. Hence we need to
791 * keep around the fake agp stuff for gen3, even when kms is enabled. */
792 if (intel_info->gen != 3) {
793 driver.driver_features &=
794 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
795 } else if (!intel_agp_enabled) {
796 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
797 return -ENODEV;
798 }
799
dcdb1674 800 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
801}
802
803static void
804i915_pci_remove(struct pci_dev *pdev)
805{
806 struct drm_device *dev = pci_get_drvdata(pdev);
807
808 drm_put_dev(dev);
809}
810
84b79f8d 811static int i915_pm_suspend(struct device *dev)
112b715e 812{
84b79f8d
RW
813 struct pci_dev *pdev = to_pci_dev(dev);
814 struct drm_device *drm_dev = pci_get_drvdata(pdev);
815 int error;
112b715e 816
84b79f8d
RW
817 if (!drm_dev || !drm_dev->dev_private) {
818 dev_err(dev, "DRM not initialized, aborting suspend.\n");
819 return -ENODEV;
820 }
112b715e 821
5bcf719b
DA
822 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
823 return 0;
824
84b79f8d
RW
825 error = i915_drm_freeze(drm_dev);
826 if (error)
827 return error;
112b715e 828
84b79f8d
RW
829 pci_disable_device(pdev);
830 pci_set_power_state(pdev, PCI_D3hot);
cbda12d7 831
84b79f8d 832 return 0;
cbda12d7
ZW
833}
834
84b79f8d 835static int i915_pm_resume(struct device *dev)
cbda12d7 836{
84b79f8d
RW
837 struct pci_dev *pdev = to_pci_dev(dev);
838 struct drm_device *drm_dev = pci_get_drvdata(pdev);
839
840 return i915_resume(drm_dev);
cbda12d7
ZW
841}
842
84b79f8d 843static int i915_pm_freeze(struct device *dev)
cbda12d7 844{
84b79f8d
RW
845 struct pci_dev *pdev = to_pci_dev(dev);
846 struct drm_device *drm_dev = pci_get_drvdata(pdev);
847
848 if (!drm_dev || !drm_dev->dev_private) {
849 dev_err(dev, "DRM not initialized, aborting suspend.\n");
850 return -ENODEV;
851 }
852
853 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
854}
855
84b79f8d 856static int i915_pm_thaw(struct device *dev)
cbda12d7 857{
84b79f8d
RW
858 struct pci_dev *pdev = to_pci_dev(dev);
859 struct drm_device *drm_dev = pci_get_drvdata(pdev);
860
861 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
862}
863
84b79f8d 864static int i915_pm_poweroff(struct device *dev)
cbda12d7 865{
84b79f8d
RW
866 struct pci_dev *pdev = to_pci_dev(dev);
867 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 868
61caf87c 869 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
870}
871
b4b78d12 872static const struct dev_pm_ops i915_pm_ops = {
0206e353
AJ
873 .suspend = i915_pm_suspend,
874 .resume = i915_pm_resume,
875 .freeze = i915_pm_freeze,
876 .thaw = i915_pm_thaw,
877 .poweroff = i915_pm_poweroff,
878 .restore = i915_pm_resume,
cbda12d7
ZW
879};
880
78b68556 881static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 882 .fault = i915_gem_fault,
ab00b3e5
JB
883 .open = drm_gem_vm_open,
884 .close = drm_gem_vm_close,
de151cf6
JB
885};
886
e08e96de
AV
887static const struct file_operations i915_driver_fops = {
888 .owner = THIS_MODULE,
889 .open = drm_open,
890 .release = drm_release,
891 .unlocked_ioctl = drm_ioctl,
892 .mmap = drm_gem_mmap,
893 .poll = drm_poll,
e08e96de
AV
894 .read = drm_read,
895#ifdef CONFIG_COMPAT
896 .compat_ioctl = i915_compat_ioctl,
897#endif
898 .llseek = noop_llseek,
899};
900
1da177e4 901static struct drm_driver driver = {
0c54781b
MW
902 /* Don't use MTRRs here; the Xserver or userspace app should
903 * deal with them for Intel hardware.
792d2b9a 904 */
673a394b 905 .driver_features =
28185647 906 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP |
10ba5012
KH
907 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
908 DRIVER_RENDER,
22eae947 909 .load = i915_driver_load,
ba8bbcf6 910 .unload = i915_driver_unload,
673a394b 911 .open = i915_driver_open,
22eae947
DA
912 .lastclose = i915_driver_lastclose,
913 .preclose = i915_driver_preclose,
673a394b 914 .postclose = i915_driver_postclose,
d8e29209
RW
915
916 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
917 .suspend = i915_suspend,
918 .resume = i915_resume,
919
cda17380 920 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
921 .master_create = i915_master_create,
922 .master_destroy = i915_master_destroy,
955b12de 923#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
924 .debugfs_init = i915_debugfs_init,
925 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 926#endif
673a394b 927 .gem_free_object = i915_gem_free_object,
de151cf6 928 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
929
930 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
931 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
932 .gem_prime_export = i915_gem_prime_export,
933 .gem_prime_import = i915_gem_prime_import,
934
ff72145b
DA
935 .dumb_create = i915_gem_dumb_create,
936 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 937 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 938 .ioctls = i915_ioctls,
e08e96de 939 .fops = &i915_driver_fops,
22eae947
DA
940 .name = DRIVER_NAME,
941 .desc = DRIVER_DESC,
942 .date = DRIVER_DATE,
943 .major = DRIVER_MAJOR,
944 .minor = DRIVER_MINOR,
945 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
946};
947
8410ea3b
DA
948static struct pci_driver i915_pci_driver = {
949 .name = DRIVER_NAME,
950 .id_table = pciidlist,
951 .probe = i915_pci_probe,
952 .remove = i915_pci_remove,
953 .driver.pm = &i915_pm_ops,
954};
955
1da177e4
LT
956static int __init i915_init(void)
957{
958 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
959
960 /*
961 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
962 * explicitly disabled with the module pararmeter.
963 *
964 * Otherwise, just follow the parameter (defaulting to off).
965 *
966 * Allow optional vga_text_mode_force boot option to override
967 * the default behavior.
968 */
969#if defined(CONFIG_DRM_I915_KMS)
970 if (i915_modeset != 0)
971 driver.driver_features |= DRIVER_MODESET;
972#endif
973 if (i915_modeset == 1)
974 driver.driver_features |= DRIVER_MODESET;
975
976#ifdef CONFIG_VGA_CONSOLE
977 if (vgacon_text_force() && i915_modeset == -1)
978 driver.driver_features &= ~DRIVER_MODESET;
979#endif
980
3885c6bb
CW
981 if (!(driver.driver_features & DRIVER_MODESET))
982 driver.get_vblank_timestamp = NULL;
983
8410ea3b 984 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
985}
986
987static void __exit i915_exit(void)
988{
8410ea3b 989 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
990}
991
992module_init(i915_init);
993module_exit(i915_exit);
994
b5e89ed5
DA
995MODULE_AUTHOR(DRIVER_AUTHOR);
996MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 997MODULE_LICENSE("GPL and additional rights");
This page took 1.025933 seconds and 5 git commands to generate.