drm/i915: ignore bios output config if not all outputs are on
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/i915_drm.h>
1da177e4 33#include "i915_drv.h"
990bbdad 34#include "i915_trace.h"
f49f0586 35#include "intel_drv.h"
1da177e4 36
79e53945 37#include <linux/console.h>
e0cd3608 38#include <linux/module.h>
760285e7 39#include <drm/drm_crtc_helper.h>
79e53945 40
112b715e
KH
41static struct drm_driver driver;
42
a57c774a
AK
43#define GEN_DEFAULT_PIPEOFFSETS \
44 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
45 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
46 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
47 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
48 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET }, \
49 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET }, \
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
52
9a7e8492 53static const struct intel_device_info intel_i830_info = {
7eb552ae 54 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 55 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 56 .ring_mask = RENDER_RING,
a57c774a 57 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
58};
59
9a7e8492 60static const struct intel_device_info intel_845g_info = {
7eb552ae 61 .gen = 2, .num_pipes = 1,
31578148 62 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 63 .ring_mask = RENDER_RING,
a57c774a 64 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
65};
66
9a7e8492 67static const struct intel_device_info intel_i85x_info = {
7eb552ae 68 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 69 .cursor_needs_physical = 1,
31578148 70 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 71 .has_fbc = 1,
73ae478c 72 .ring_mask = RENDER_RING,
a57c774a 73 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
74};
75
9a7e8492 76static const struct intel_device_info intel_i865g_info = {
7eb552ae 77 .gen = 2, .num_pipes = 1,
31578148 78 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 79 .ring_mask = RENDER_RING,
a57c774a 80 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
81};
82
9a7e8492 83static const struct intel_device_info intel_i915g_info = {
7eb552ae 84 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 86 .ring_mask = RENDER_RING,
a57c774a 87 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2 88};
9a7e8492 89static const struct intel_device_info intel_i915gm_info = {
7eb552ae 90 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 91 .cursor_needs_physical = 1,
31578148 92 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 93 .supports_tv = 1,
fd70d52a 94 .has_fbc = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2 97};
9a7e8492 98static const struct intel_device_info intel_i945g_info = {
7eb552ae 99 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 100 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 101 .ring_mask = RENDER_RING,
a57c774a 102 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2 103};
9a7e8492 104static const struct intel_device_info intel_i945gm_info = {
7eb552ae 105 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 106 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 107 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 108 .supports_tv = 1,
fd70d52a 109 .has_fbc = 1,
73ae478c 110 .ring_mask = RENDER_RING,
a57c774a 111 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
112};
113
9a7e8492 114static const struct intel_device_info intel_i965g_info = {
7eb552ae 115 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 116 .has_hotplug = 1,
31578148 117 .has_overlay = 1,
73ae478c 118 .ring_mask = RENDER_RING,
a57c774a 119 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
120};
121
9a7e8492 122static const struct intel_device_info intel_i965gm_info = {
7eb552ae 123 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 124 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 125 .has_overlay = 1,
a6c45cf0 126 .supports_tv = 1,
73ae478c 127 .ring_mask = RENDER_RING,
a57c774a 128 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
129};
130
9a7e8492 131static const struct intel_device_info intel_g33_info = {
7eb552ae 132 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 133 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 134 .has_overlay = 1,
73ae478c 135 .ring_mask = RENDER_RING,
a57c774a 136 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
137};
138
9a7e8492 139static const struct intel_device_info intel_g45_info = {
7eb552ae 140 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 141 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 142 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 143 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
144};
145
9a7e8492 146static const struct intel_device_info intel_gm45_info = {
7eb552ae 147 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 148 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 149 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 150 .supports_tv = 1,
73ae478c 151 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 152 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
153};
154
9a7e8492 155static const struct intel_device_info intel_pineview_info = {
7eb552ae 156 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 157 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 158 .has_overlay = 1,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
160};
161
9a7e8492 162static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 163 .gen = 5, .num_pipes = 2,
5a117db7 164 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 165 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 166 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
167};
168
9a7e8492 169static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 170 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 171 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 172 .has_fbc = 1,
73ae478c 173 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 174 GEN_DEFAULT_PIPEOFFSETS,
cfdf1fa2
KH
175};
176
9a7e8492 177static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 178 .gen = 6, .num_pipes = 2,
c96c3a8c 179 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 180 .has_fbc = 1,
73ae478c 181 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 182 .has_llc = 1,
a57c774a 183 GEN_DEFAULT_PIPEOFFSETS,
f6e450a6
EA
184};
185
9a7e8492 186static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 187 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 188 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 189 .has_fbc = 1,
73ae478c 190 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 191 .has_llc = 1,
a57c774a 192 GEN_DEFAULT_PIPEOFFSETS,
a13e4093
EA
193};
194
219f4fdb
BW
195#define GEN7_FEATURES \
196 .gen = 7, .num_pipes = 3, \
197 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 198 .has_fbc = 1, \
73ae478c 199 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 200 .has_llc = 1
219f4fdb 201
c76b615c 202static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
203 GEN7_FEATURES,
204 .is_ivybridge = 1,
a57c774a 205 GEN_DEFAULT_PIPEOFFSETS,
c76b615c
JB
206};
207
208static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
209 GEN7_FEATURES,
210 .is_ivybridge = 1,
211 .is_mobile = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
c76b615c
JB
213};
214
999bcdea
BW
215static const struct intel_device_info intel_ivybridge_q_info = {
216 GEN7_FEATURES,
217 .is_ivybridge = 1,
218 .num_pipes = 0, /* legal, last one wins */
a57c774a 219 GEN_DEFAULT_PIPEOFFSETS,
999bcdea
BW
220};
221
70a3eb7a 222static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
223 GEN7_FEATURES,
224 .is_mobile = 1,
225 .num_pipes = 2,
70a3eb7a 226 .is_valleyview = 1,
fba5d532 227 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 228 .has_fbc = 0, /* legal, last one wins */
30ccd964 229 .has_llc = 0, /* legal, last one wins */
a57c774a 230 GEN_DEFAULT_PIPEOFFSETS,
70a3eb7a
JB
231};
232
233static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .num_pipes = 2,
70a3eb7a 236 .is_valleyview = 1,
fba5d532 237 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 238 .has_fbc = 0, /* legal, last one wins */
30ccd964 239 .has_llc = 0, /* legal, last one wins */
a57c774a 240 GEN_DEFAULT_PIPEOFFSETS,
70a3eb7a
JB
241};
242
4cae9ae0 243static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
244 GEN7_FEATURES,
245 .is_haswell = 1,
dd93be58 246 .has_ddi = 1,
30568c45 247 .has_fpga_dbg = 1,
73ae478c 248 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 249 GEN_DEFAULT_PIPEOFFSETS,
4cae9ae0
ED
250};
251
252static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
253 GEN7_FEATURES,
254 .is_haswell = 1,
255 .is_mobile = 1,
dd93be58 256 .has_ddi = 1,
30568c45 257 .has_fpga_dbg = 1,
73ae478c 258 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 259 GEN_DEFAULT_PIPEOFFSETS,
c76b615c
JB
260};
261
4d4dead6 262static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 263 .gen = 8, .num_pipes = 3,
4d4dead6
BW
264 .need_gfx_hws = 1, .has_hotplug = 1,
265 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
266 .has_llc = 1,
267 .has_ddi = 1,
a57c774a 268 GEN_DEFAULT_PIPEOFFSETS,
4d4dead6
BW
269};
270
271static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 272 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
273 .need_gfx_hws = 1, .has_hotplug = 1,
274 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
275 .has_llc = 1,
276 .has_ddi = 1,
a57c774a 277 GEN_DEFAULT_PIPEOFFSETS,
4d4dead6
BW
278};
279
a0a18075
JB
280/*
281 * Make sure any device matches here are from most specific to most
282 * general. For example, since the Quanta match is based on the subsystem
283 * and subvendor IDs, we need it to come before the more general IVB
284 * PCI ID matches, otherwise we'll use the wrong info struct above.
285 */
286#define INTEL_PCI_IDS \
287 INTEL_I830_IDS(&intel_i830_info), \
288 INTEL_I845G_IDS(&intel_845g_info), \
289 INTEL_I85X_IDS(&intel_i85x_info), \
290 INTEL_I865G_IDS(&intel_i865g_info), \
291 INTEL_I915G_IDS(&intel_i915g_info), \
292 INTEL_I915GM_IDS(&intel_i915gm_info), \
293 INTEL_I945G_IDS(&intel_i945g_info), \
294 INTEL_I945GM_IDS(&intel_i945gm_info), \
295 INTEL_I965G_IDS(&intel_i965g_info), \
296 INTEL_G33_IDS(&intel_g33_info), \
297 INTEL_I965GM_IDS(&intel_i965gm_info), \
298 INTEL_GM45_IDS(&intel_gm45_info), \
299 INTEL_G45_IDS(&intel_g45_info), \
300 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
301 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
302 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
303 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
304 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
305 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
306 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
307 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
308 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
309 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
310 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
4d4dead6
BW
311 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
312 INTEL_BDW_M_IDS(&intel_broadwell_m_info), \
313 INTEL_BDW_D_IDS(&intel_broadwell_d_info)
a0a18075 314
6103da0d 315static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 316 INTEL_PCI_IDS,
49ae35f2 317 {0, 0, 0}
1da177e4
LT
318};
319
79e53945
JB
320#if defined(CONFIG_DRM_I915_KMS)
321MODULE_DEVICE_TABLE(pci, pciidlist);
322#endif
323
0206e353 324void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
325{
326 struct drm_i915_private *dev_priv = dev->dev_private;
327 struct pci_dev *pch;
328
ce1bb329
BW
329 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
330 * (which really amounts to a PCH but no South Display).
331 */
332 if (INTEL_INFO(dev)->num_pipes == 0) {
333 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
334 return;
335 }
336
3bad0781
ZW
337 /*
338 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
339 * make graphics device passthrough work easy for VMM, that only
340 * need to expose ISA bridge to let driver know the real hardware
341 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
342 *
343 * In some virtualized environments (e.g. XEN), there is irrelevant
344 * ISA bridge in the system. To work reliably, we should scan trhough
345 * all the ISA bridge devices and check for the first match, instead
346 * of only checking the first one.
3bad0781
ZW
347 */
348 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
6a9c4b35
RG
349 while (pch) {
350 struct pci_dev *curr = pch;
3bad0781 351 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
17a303ec 352 unsigned short id;
3bad0781 353 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 354 dev_priv->pch_id = id;
3bad0781 355
90711d50
JB
356 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
357 dev_priv->pch_type = PCH_IBX;
358 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 359 WARN_ON(!IS_GEN5(dev));
90711d50 360 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
361 dev_priv->pch_type = PCH_CPT;
362 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 363 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
364 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
365 /* PantherPoint is CPT compatible */
366 dev_priv->pch_type = PCH_CPT;
492ab669 367 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 368 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
369 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
370 dev_priv->pch_type = PCH_LPT;
371 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 372 WARN_ON(!IS_HASWELL(dev));
08e1413d 373 WARN_ON(IS_ULT(dev));
018f52c9
PZ
374 } else if (IS_BROADWELL(dev)) {
375 dev_priv->pch_type = PCH_LPT;
376 dev_priv->pch_id =
377 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
378 DRM_DEBUG_KMS("This is Broadwell, assuming "
379 "LynxPoint LP PCH\n");
e76e0634
BW
380 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
381 dev_priv->pch_type = PCH_LPT;
382 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
383 WARN_ON(!IS_HASWELL(dev));
384 WARN_ON(!IS_ULT(dev));
6a9c4b35
RG
385 } else {
386 goto check_next;
3bad0781 387 }
6a9c4b35
RG
388 pci_dev_put(pch);
389 break;
3bad0781 390 }
6a9c4b35
RG
391check_next:
392 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
393 pci_dev_put(curr);
3bad0781 394 }
6a9c4b35
RG
395 if (!pch)
396 DRM_DEBUG_KMS("No PCH found?\n");
3bad0781
ZW
397}
398
2911a35b
BW
399bool i915_semaphore_is_enabled(struct drm_device *dev)
400{
401 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 402 return false;
2911a35b 403
e64c4a1b
BW
404 /* Until we get further testing... */
405 if (IS_GEN8(dev)) {
d330a953 406 WARN_ON(!i915.preliminary_hw_support);
a08acaf2 407 return false;
e64c4a1b
BW
408 }
409
d330a953
JN
410 if (i915.semaphores >= 0)
411 return i915.semaphores;
2911a35b 412
59de3295 413#ifdef CONFIG_INTEL_IOMMU
2911a35b 414 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
415 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
416 return false;
417#endif
2911a35b 418
a08acaf2 419 return true;
2911a35b
BW
420}
421
84b79f8d 422static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 423{
61caf87c 424 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 425 struct drm_crtc *crtc;
61caf87c 426
8a187455
PZ
427 intel_runtime_pm_get(dev_priv);
428
b8efb17b
ZR
429 /* ignore lid events during suspend */
430 mutex_lock(&dev_priv->modeset_restore_lock);
431 dev_priv->modeset_restore = MODESET_SUSPENDED;
432 mutex_unlock(&dev_priv->modeset_restore_lock);
433
c67a470b
PZ
434 /* We do a lot of poking in a lot of registers, make sure they work
435 * properly. */
436 hsw_disable_package_c8(dev_priv);
baa70707 437 intel_display_set_init_power(dev, true);
cb10799c 438
5bcf719b
DA
439 drm_kms_helper_poll_disable(dev);
440
ba8bbcf6 441 pci_save_state(dev->pdev);
ba8bbcf6 442
5669fcac 443 /* If KMS is active, we do the leavevt stuff here */
226485e9 444 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
db1b76ca
DV
445 int error;
446
45c5f202 447 error = i915_gem_suspend(dev);
84b79f8d 448 if (error) {
226485e9 449 dev_err(&dev->pdev->dev,
84b79f8d
RW
450 "GEM idle failed, resume might fail\n");
451 return error;
452 }
a261b246 453
1a01ab3b
JB
454 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
455
226485e9 456 drm_irq_uninstall(dev);
15239099 457 dev_priv->enable_hotplug_processing = false;
24576d23
JB
458 /*
459 * Disable CRTCs directly since we want to preserve sw state
460 * for _thaw.
461 */
7c063c72 462 mutex_lock(&dev->mode_config.mutex);
24576d23
JB
463 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
464 dev_priv->display.crtc_disable(crtc);
7c063c72 465 mutex_unlock(&dev->mode_config.mutex);
7d708ee4
ID
466
467 intel_modeset_suspend_hw(dev);
5669fcac
JB
468 }
469
828c7908
BW
470 i915_gem_suspend_gtt_mappings(dev);
471
9e06dd39
JB
472 i915_save_state(dev);
473
44834a67 474 intel_opregion_fini(dev);
8ee1c3db 475
3fa016a0 476 console_lock();
b6f3eff7 477 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
3fa016a0
DA
478 console_unlock();
479
61caf87c 480 return 0;
84b79f8d
RW
481}
482
6a9ee8af 483int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
484{
485 int error;
486
487 if (!dev || !dev->dev_private) {
488 DRM_ERROR("dev: %p\n", dev);
489 DRM_ERROR("DRM not initialized, aborting suspend.\n");
490 return -ENODEV;
491 }
492
493 if (state.event == PM_EVENT_PRETHAW)
494 return 0;
495
5bcf719b
DA
496
497 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
498 return 0;
6eecba33 499
84b79f8d
RW
500 error = i915_drm_freeze(dev);
501 if (error)
502 return error;
503
b932ccb5
DA
504 if (state.event == PM_EVENT_SUSPEND) {
505 /* Shut down the device */
506 pci_disable_device(dev->pdev);
507 pci_set_power_state(dev->pdev, PCI_D3hot);
508 }
ba8bbcf6
JB
509
510 return 0;
511}
512
073f34d9
JB
513void intel_console_resume(struct work_struct *work)
514{
515 struct drm_i915_private *dev_priv =
516 container_of(work, struct drm_i915_private,
517 console_resume_work);
518 struct drm_device *dev = dev_priv->dev;
519
520 console_lock();
b6f3eff7 521 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
073f34d9
JB
522 console_unlock();
523}
524
bb60b969
JB
525static void intel_resume_hotplug(struct drm_device *dev)
526{
527 struct drm_mode_config *mode_config = &dev->mode_config;
528 struct intel_encoder *encoder;
529
530 mutex_lock(&mode_config->mutex);
531 DRM_DEBUG_KMS("running encoder hotplug functions\n");
532
533 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
534 if (encoder->hot_plug)
535 encoder->hot_plug(encoder);
536
537 mutex_unlock(&mode_config->mutex);
538
539 /* Just fire off a uevent and let userspace tell us what to do */
540 drm_helper_hpd_irq_event(dev);
541}
542
9d49c0ef 543static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
ba8bbcf6 544{
5669fcac 545 struct drm_i915_private *dev_priv = dev->dev_private;
84b79f8d 546 int error = 0;
8ee1c3db 547
c9f7fbf9
VS
548 intel_uncore_early_sanitize(dev);
549
9d49c0ef
PZ
550 intel_uncore_sanitize(dev);
551
552 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
553 restore_gtt_mappings) {
554 mutex_lock(&dev->struct_mutex);
555 i915_gem_restore_gtt_mappings(dev);
556 mutex_unlock(&dev->struct_mutex);
557 }
558
ddb642fb 559 intel_power_domains_init_hw(dev);
ebdcefc6 560
61caf87c 561 i915_restore_state(dev);
44834a67 562 intel_opregion_setup(dev);
61caf87c 563
5669fcac
JB
564 /* KMS EnterVT equivalent */
565 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 566 intel_init_pch_refclk(dev);
754970ee 567 drm_mode_config_reset(dev);
1833b134 568
5669fcac 569 mutex_lock(&dev->struct_mutex);
5669fcac 570
f691e2f4 571 error = i915_gem_init_hw(dev);
5669fcac 572 mutex_unlock(&dev->struct_mutex);
226485e9 573
15239099
DV
574 /* We need working interrupts for modeset enabling ... */
575 drm_irq_install(dev);
576
1833b134 577 intel_modeset_init_hw(dev);
24576d23
JB
578
579 drm_modeset_lock_all(dev);
580 intel_modeset_setup_hw_state(dev, true);
581 drm_modeset_unlock_all(dev);
15239099
DV
582
583 /*
584 * ... but also need to make sure that hotplug processing
585 * doesn't cause havoc. Like in the driver load code we don't
586 * bother with the tiny race here where we might loose hotplug
587 * notifications.
588 * */
20afbda2 589 intel_hpd_init(dev);
15239099 590 dev_priv->enable_hotplug_processing = true;
bb60b969
JB
591 /* Config may have changed between suspend and resume */
592 intel_resume_hotplug(dev);
d5bb081b 593 }
1daed3fb 594
44834a67
CW
595 intel_opregion_init(dev);
596
073f34d9
JB
597 /*
598 * The console lock can be pretty contented on resume due
599 * to all the printk activity. Try to keep it out of the hot
600 * path of resume if possible.
601 */
602 if (console_trylock()) {
b6f3eff7 603 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
073f34d9
JB
604 console_unlock();
605 } else {
606 schedule_work(&dev_priv->console_resume_work);
607 }
608
c67a470b
PZ
609 /* Undo what we did at i915_drm_freeze so the refcount goes back to the
610 * expected level. */
611 hsw_enable_package_c8(dev_priv);
612
b8efb17b
ZR
613 mutex_lock(&dev_priv->modeset_restore_lock);
614 dev_priv->modeset_restore = MODESET_DONE;
615 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455
PZ
616
617 intel_runtime_pm_put(dev_priv);
84b79f8d
RW
618 return error;
619}
620
1abd02e2
JB
621static int i915_drm_thaw(struct drm_device *dev)
622{
7f16e5c1 623 if (drm_core_check_feature(dev, DRIVER_MODESET))
828c7908 624 i915_check_and_clear_faults(dev);
1abd02e2 625
9d49c0ef 626 return __i915_drm_thaw(dev, true);
84b79f8d
RW
627}
628
6a9ee8af 629int i915_resume(struct drm_device *dev)
84b79f8d 630{
1abd02e2 631 struct drm_i915_private *dev_priv = dev->dev_private;
6eecba33
CW
632 int ret;
633
5bcf719b
DA
634 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
635 return 0;
636
84b79f8d
RW
637 if (pci_enable_device(dev->pdev))
638 return -EIO;
639
640 pci_set_master(dev->pdev);
641
1abd02e2
JB
642 /*
643 * Platforms with opregion should have sane BIOS, older ones (gen3 and
9d49c0ef
PZ
644 * earlier) need to restore the GTT mappings since the BIOS might clear
645 * all our scratch PTEs.
1abd02e2 646 */
9d49c0ef 647 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
6eecba33
CW
648 if (ret)
649 return ret;
650
651 drm_kms_helper_poll_enable(dev);
652 return 0;
ba8bbcf6
JB
653}
654
11ed50ec 655/**
f3953dcb 656 * i915_reset - reset chip after a hang
11ed50ec 657 * @dev: drm device to reset
11ed50ec
BG
658 *
659 * Reset the chip. Useful if a hang is detected. Returns zero on successful
660 * reset or otherwise an error code.
661 *
662 * Procedure is fairly simple:
663 * - reset the chip using the reset reg
664 * - re-init context state
665 * - re-init hardware status page
666 * - re-init ring buffer
667 * - re-init interrupt state
668 * - re-init display
669 */
d4b8bb2a 670int i915_reset(struct drm_device *dev)
11ed50ec
BG
671{
672 drm_i915_private_t *dev_priv = dev->dev_private;
2e7c8ee7 673 bool simulated;
0573ed4a 674 int ret;
11ed50ec 675
d330a953 676 if (!i915.reset)
d78cb50b
CW
677 return 0;
678
d54a02c0 679 mutex_lock(&dev->struct_mutex);
11ed50ec 680
069efc1d 681 i915_gem_reset(dev);
77f01230 682
2e7c8ee7
CW
683 simulated = dev_priv->gpu_error.stop_rings != 0;
684
be62acb4
MK
685 ret = intel_gpu_reset(dev);
686
687 /* Also reset the gpu hangman. */
688 if (simulated) {
689 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
690 dev_priv->gpu_error.stop_rings = 0;
691 if (ret == -ENODEV) {
f2d91a2c
DV
692 DRM_INFO("Reset not implemented, but ignoring "
693 "error for simulated gpu hangs\n");
be62acb4
MK
694 ret = 0;
695 }
2e7c8ee7 696 }
be62acb4 697
0573ed4a 698 if (ret) {
f2d91a2c 699 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 700 mutex_unlock(&dev->struct_mutex);
f803aa55 701 return ret;
11ed50ec
BG
702 }
703
704 /* Ok, now get things going again... */
705
706 /*
707 * Everything depends on having the GTT running, so we need to start
708 * there. Fortunately we don't need to do this unless we reset the
709 * chip at a PCI level.
710 *
711 * Next we need to restore the context, but we don't use those
712 * yet either...
713 *
714 * Ring buffer needs to be re-initialized in the KMS case, or if X
715 * was running at the time of the reset (i.e. we weren't VT
716 * switched away).
717 */
718 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
db1b76ca 719 !dev_priv->ums.mm_suspended) {
db1b76ca 720 dev_priv->ums.mm_suspended = 0;
75a6898f 721
3d57e5bd 722 ret = i915_gem_init_hw(dev);
8e88a2bd 723 mutex_unlock(&dev->struct_mutex);
3d57e5bd
BW
724 if (ret) {
725 DRM_ERROR("Failed hw init on reset %d\n", ret);
726 return ret;
727 }
f817586c 728
11ed50ec
BG
729 drm_irq_uninstall(dev);
730 drm_irq_install(dev);
dd0a1aa1
JM
731
732 /* rps/rc6 re-init is necessary to restore state lost after the
733 * reset and the re-install of drm irq. Skip for ironlake per
734 * previous concerns that it doesn't respond well to some forms
735 * of re-init after reset. */
736 if (INTEL_INFO(dev)->gen > 5) {
737 mutex_lock(&dev->struct_mutex);
738 intel_enable_gt_powersave(dev);
739 mutex_unlock(&dev->struct_mutex);
740 }
741
20afbda2 742 intel_hpd_init(dev);
bcbc324a
DV
743 } else {
744 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
745 }
746
11ed50ec
BG
747 return 0;
748}
749
56550d94 750static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 751{
01a06850
DV
752 struct intel_device_info *intel_info =
753 (struct intel_device_info *) ent->driver_data;
754
d330a953 755 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
756 DRM_INFO("This hardware requires preliminary hardware support.\n"
757 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
758 return -ENODEV;
759 }
760
5fe49d86
CW
761 /* Only bind to function 0 of the device. Early generations
762 * used function 1 as a placeholder for multi-head. This causes
763 * us confusion instead, especially on the systems where both
764 * functions have the same PCI-ID!
765 */
766 if (PCI_FUNC(pdev->devfn))
767 return -ENODEV;
768
24986ee0 769 driver.driver_features &= ~(DRIVER_USE_AGP);
01a06850 770
dcdb1674 771 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
772}
773
774static void
775i915_pci_remove(struct pci_dev *pdev)
776{
777 struct drm_device *dev = pci_get_drvdata(pdev);
778
779 drm_put_dev(dev);
780}
781
84b79f8d 782static int i915_pm_suspend(struct device *dev)
112b715e 783{
84b79f8d
RW
784 struct pci_dev *pdev = to_pci_dev(dev);
785 struct drm_device *drm_dev = pci_get_drvdata(pdev);
786 int error;
112b715e 787
84b79f8d
RW
788 if (!drm_dev || !drm_dev->dev_private) {
789 dev_err(dev, "DRM not initialized, aborting suspend.\n");
790 return -ENODEV;
791 }
112b715e 792
5bcf719b
DA
793 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
794 return 0;
795
84b79f8d
RW
796 error = i915_drm_freeze(drm_dev);
797 if (error)
798 return error;
112b715e 799
84b79f8d
RW
800 pci_disable_device(pdev);
801 pci_set_power_state(pdev, PCI_D3hot);
cbda12d7 802
84b79f8d 803 return 0;
cbda12d7
ZW
804}
805
84b79f8d 806static int i915_pm_resume(struct device *dev)
cbda12d7 807{
84b79f8d
RW
808 struct pci_dev *pdev = to_pci_dev(dev);
809 struct drm_device *drm_dev = pci_get_drvdata(pdev);
810
811 return i915_resume(drm_dev);
cbda12d7
ZW
812}
813
84b79f8d 814static int i915_pm_freeze(struct device *dev)
cbda12d7 815{
84b79f8d
RW
816 struct pci_dev *pdev = to_pci_dev(dev);
817 struct drm_device *drm_dev = pci_get_drvdata(pdev);
818
819 if (!drm_dev || !drm_dev->dev_private) {
820 dev_err(dev, "DRM not initialized, aborting suspend.\n");
821 return -ENODEV;
822 }
823
824 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
825}
826
84b79f8d 827static int i915_pm_thaw(struct device *dev)
cbda12d7 828{
84b79f8d
RW
829 struct pci_dev *pdev = to_pci_dev(dev);
830 struct drm_device *drm_dev = pci_get_drvdata(pdev);
831
832 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
833}
834
84b79f8d 835static int i915_pm_poweroff(struct device *dev)
cbda12d7 836{
84b79f8d
RW
837 struct pci_dev *pdev = to_pci_dev(dev);
838 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 839
61caf87c 840 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
841}
842
8a187455
PZ
843static int i915_runtime_suspend(struct device *device)
844{
845 struct pci_dev *pdev = to_pci_dev(device);
846 struct drm_device *dev = pci_get_drvdata(pdev);
847 struct drm_i915_private *dev_priv = dev->dev_private;
848
849 WARN_ON(!HAS_RUNTIME_PM(dev));
850
851 DRM_DEBUG_KMS("Suspending device\n");
852
48018a57
PZ
853 i915_gem_release_all_mmaps(dev_priv);
854
16a3d6ef 855 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
8a187455 856 dev_priv->pm.suspended = true;
1fb2362b
KCA
857
858 /*
859 * current versions of firmware which depend on this opregion
860 * notification have repurposed the D1 definition to mean
861 * "runtime suspended" vs. what you would normally expect (D3)
862 * to distinguish it from notifications that might be sent
863 * via the suspend path.
864 */
865 intel_opregion_notify_adapter(dev, PCI_D1);
8a187455
PZ
866
867 return 0;
868}
869
870static int i915_runtime_resume(struct device *device)
871{
872 struct pci_dev *pdev = to_pci_dev(device);
873 struct drm_device *dev = pci_get_drvdata(pdev);
874 struct drm_i915_private *dev_priv = dev->dev_private;
875
876 WARN_ON(!HAS_RUNTIME_PM(dev));
877
878 DRM_DEBUG_KMS("Resuming device\n");
879
cd2e9e90 880 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
881 dev_priv->pm.suspended = false;
882
883 return 0;
884}
885
b4b78d12 886static const struct dev_pm_ops i915_pm_ops = {
0206e353
AJ
887 .suspend = i915_pm_suspend,
888 .resume = i915_pm_resume,
889 .freeze = i915_pm_freeze,
890 .thaw = i915_pm_thaw,
891 .poweroff = i915_pm_poweroff,
892 .restore = i915_pm_resume,
8a187455
PZ
893 .runtime_suspend = i915_runtime_suspend,
894 .runtime_resume = i915_runtime_resume,
cbda12d7
ZW
895};
896
78b68556 897static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 898 .fault = i915_gem_fault,
ab00b3e5
JB
899 .open = drm_gem_vm_open,
900 .close = drm_gem_vm_close,
de151cf6
JB
901};
902
e08e96de
AV
903static const struct file_operations i915_driver_fops = {
904 .owner = THIS_MODULE,
905 .open = drm_open,
906 .release = drm_release,
907 .unlocked_ioctl = drm_ioctl,
908 .mmap = drm_gem_mmap,
909 .poll = drm_poll,
e08e96de
AV
910 .read = drm_read,
911#ifdef CONFIG_COMPAT
912 .compat_ioctl = i915_compat_ioctl,
913#endif
914 .llseek = noop_llseek,
915};
916
1da177e4 917static struct drm_driver driver = {
0c54781b
MW
918 /* Don't use MTRRs here; the Xserver or userspace app should
919 * deal with them for Intel hardware.
792d2b9a 920 */
673a394b 921 .driver_features =
24986ee0 922 DRIVER_USE_AGP |
10ba5012
KH
923 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
924 DRIVER_RENDER,
22eae947 925 .load = i915_driver_load,
ba8bbcf6 926 .unload = i915_driver_unload,
673a394b 927 .open = i915_driver_open,
22eae947
DA
928 .lastclose = i915_driver_lastclose,
929 .preclose = i915_driver_preclose,
673a394b 930 .postclose = i915_driver_postclose,
d8e29209
RW
931
932 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
933 .suspend = i915_suspend,
934 .resume = i915_resume,
935
cda17380 936 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
937 .master_create = i915_master_create,
938 .master_destroy = i915_master_destroy,
955b12de 939#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
940 .debugfs_init = i915_debugfs_init,
941 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 942#endif
673a394b 943 .gem_free_object = i915_gem_free_object,
de151cf6 944 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
945
946 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
947 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
948 .gem_prime_export = i915_gem_prime_export,
949 .gem_prime_import = i915_gem_prime_import,
950
ff72145b
DA
951 .dumb_create = i915_gem_dumb_create,
952 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 953 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 954 .ioctls = i915_ioctls,
e08e96de 955 .fops = &i915_driver_fops,
22eae947
DA
956 .name = DRIVER_NAME,
957 .desc = DRIVER_DESC,
958 .date = DRIVER_DATE,
959 .major = DRIVER_MAJOR,
960 .minor = DRIVER_MINOR,
961 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
962};
963
8410ea3b
DA
964static struct pci_driver i915_pci_driver = {
965 .name = DRIVER_NAME,
966 .id_table = pciidlist,
967 .probe = i915_pci_probe,
968 .remove = i915_pci_remove,
969 .driver.pm = &i915_pm_ops,
970};
971
1da177e4
LT
972static int __init i915_init(void)
973{
974 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
975
976 /*
977 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
978 * explicitly disabled with the module pararmeter.
979 *
980 * Otherwise, just follow the parameter (defaulting to off).
981 *
982 * Allow optional vga_text_mode_force boot option to override
983 * the default behavior.
984 */
985#if defined(CONFIG_DRM_I915_KMS)
d330a953 986 if (i915.modeset != 0)
79e53945
JB
987 driver.driver_features |= DRIVER_MODESET;
988#endif
d330a953 989 if (i915.modeset == 1)
79e53945
JB
990 driver.driver_features |= DRIVER_MODESET;
991
992#ifdef CONFIG_VGA_CONSOLE
d330a953 993 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
994 driver.driver_features &= ~DRIVER_MODESET;
995#endif
996
b30324ad 997 if (!(driver.driver_features & DRIVER_MODESET)) {
3885c6bb 998 driver.get_vblank_timestamp = NULL;
b30324ad
DV
999#ifndef CONFIG_DRM_I915_UMS
1000 /* Silently fail loading to not upset userspace. */
1001 return 0;
1002#endif
1003 }
3885c6bb 1004
8410ea3b 1005 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1006}
1007
1008static void __exit i915_exit(void)
1009{
b33ecdd1
DV
1010#ifndef CONFIG_DRM_I915_UMS
1011 if (!(driver.driver_features & DRIVER_MODESET))
1012 return; /* Never loaded a driver. */
1013#endif
1014
8410ea3b 1015 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1016}
1017
1018module_init(i915_init);
1019module_exit(i915_exit);
1020
b5e89ed5
DA
1021MODULE_AUTHOR(DRIVER_AUTHOR);
1022MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1023MODULE_LICENSE("GPL and additional rights");
This page took 0.780338 seconds and 5 git commands to generate.