drm/i915: Parametrize LRC registers
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 231 .has_llc = 1
219f4fdb 232
c76b615c 233static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
a57c774a 236 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 237 IVB_CURSOR_OFFSETS,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
a57c774a 244 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 245 IVB_CURSOR_OFFSETS,
c76b615c
JB
246};
247
999bcdea
BW
248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
a57c774a 252 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 253 IVB_CURSOR_OFFSETS,
999bcdea
BW
254};
255
70a3eb7a 256static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
70a3eb7a 260 .is_valleyview = 1,
fba5d532 261 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 262 .has_fbc = 0, /* legal, last one wins */
30ccd964 263 .has_llc = 0, /* legal, last one wins */
a57c774a 264 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 265 CURSOR_OFFSETS,
70a3eb7a
JB
266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
269 GEN7_FEATURES,
270 .num_pipes = 2,
70a3eb7a 271 .is_valleyview = 1,
fba5d532 272 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 273 .has_fbc = 0, /* legal, last one wins */
30ccd964 274 .has_llc = 0, /* legal, last one wins */
a57c774a 275 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 276 CURSOR_OFFSETS,
70a3eb7a
JB
277};
278
4cae9ae0 279static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_haswell = 1,
dd93be58 282 .has_ddi = 1,
30568c45 283 .has_fpga_dbg = 1,
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 285 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 286 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
287};
288
289static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
dd93be58 293 .has_ddi = 1,
30568c45 294 .has_fpga_dbg = 1,
73ae478c 295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 296 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 297 IVB_CURSOR_OFFSETS,
c76b615c
JB
298};
299
4d4dead6 300static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 301 .gen = 8, .num_pipes = 3,
4d4dead6
BW
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
66bc2cab 306 .has_fpga_dbg = 1,
8f94d24b 307 .has_fbc = 1,
a57c774a 308 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 309 IVB_CURSOR_OFFSETS,
4d4dead6
BW
310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
66bc2cab 318 .has_fpga_dbg = 1,
8f94d24b 319 .has_fbc = 1,
a57c774a 320 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 321 IVB_CURSOR_OFFSETS,
4d4dead6
BW
322};
323
fd3c269f
ZY
324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
328 .has_llc = 1,
329 .has_ddi = 1,
66bc2cab 330 .has_fpga_dbg = 1,
fd3c269f
ZY
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 333 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
340 .has_llc = 1,
341 .has_ddi = 1,
66bc2cab 342 .has_fpga_dbg = 1,
fd3c269f
ZY
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 345 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
346};
347
7d87a7f7 348static const struct intel_device_info intel_cherryview_info = {
07fddb14 349 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
350 .need_gfx_hws = 1, .has_hotplug = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352 .is_valleyview = 1,
353 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 354 GEN_CHV_PIPEOFFSETS,
5efb3e28 355 CURSOR_OFFSETS,
7d87a7f7
VS
356};
357
72bbf0af 358static const struct intel_device_info intel_skylake_info = {
7201c0b3 359 .is_skylake = 1,
72bbf0af
DL
360 .gen = 9, .num_pipes = 3,
361 .need_gfx_hws = 1, .has_hotplug = 1,
362 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
363 .has_llc = 1,
364 .has_ddi = 1,
6c908bf4 365 .has_fpga_dbg = 1,
043efb11 366 .has_fbc = 1,
72bbf0af
DL
367 GEN_DEFAULT_PIPEOFFSETS,
368 IVB_CURSOR_OFFSETS,
369};
370
719388e1 371static const struct intel_device_info intel_skylake_gt3_info = {
719388e1
DL
372 .is_skylake = 1,
373 .gen = 9, .num_pipes = 3,
374 .need_gfx_hws = 1, .has_hotplug = 1,
375 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
376 .has_llc = 1,
377 .has_ddi = 1,
6c908bf4 378 .has_fpga_dbg = 1,
719388e1
DL
379 .has_fbc = 1,
380 GEN_DEFAULT_PIPEOFFSETS,
381 IVB_CURSOR_OFFSETS,
382};
383
1347f5b4
DL
384static const struct intel_device_info intel_broxton_info = {
385 .is_preliminary = 1,
386 .gen = 9,
387 .need_gfx_hws = 1, .has_hotplug = 1,
388 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
389 .num_pipes = 3,
390 .has_ddi = 1,
6c908bf4 391 .has_fpga_dbg = 1,
ce89db2e 392 .has_fbc = 1,
1347f5b4
DL
393 GEN_DEFAULT_PIPEOFFSETS,
394 IVB_CURSOR_OFFSETS,
395};
396
a0a18075
JB
397/*
398 * Make sure any device matches here are from most specific to most
399 * general. For example, since the Quanta match is based on the subsystem
400 * and subvendor IDs, we need it to come before the more general IVB
401 * PCI ID matches, otherwise we'll use the wrong info struct above.
402 */
403#define INTEL_PCI_IDS \
404 INTEL_I830_IDS(&intel_i830_info), \
405 INTEL_I845G_IDS(&intel_845g_info), \
406 INTEL_I85X_IDS(&intel_i85x_info), \
407 INTEL_I865G_IDS(&intel_i865g_info), \
408 INTEL_I915G_IDS(&intel_i915g_info), \
409 INTEL_I915GM_IDS(&intel_i915gm_info), \
410 INTEL_I945G_IDS(&intel_i945g_info), \
411 INTEL_I945GM_IDS(&intel_i945gm_info), \
412 INTEL_I965G_IDS(&intel_i965g_info), \
413 INTEL_G33_IDS(&intel_g33_info), \
414 INTEL_I965GM_IDS(&intel_i965gm_info), \
415 INTEL_GM45_IDS(&intel_gm45_info), \
416 INTEL_G45_IDS(&intel_g45_info), \
417 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
418 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
419 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
420 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
421 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
422 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
423 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
424 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
425 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
426 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
427 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
4d4dead6 428 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
fd3c269f
ZY
429 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
430 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
431 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
7d87a7f7 432 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
72bbf0af 433 INTEL_CHV_IDS(&intel_cherryview_info), \
719388e1
DL
434 INTEL_SKL_GT1_IDS(&intel_skylake_info), \
435 INTEL_SKL_GT2_IDS(&intel_skylake_info), \
1347f5b4
DL
436 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info), \
437 INTEL_BXT_IDS(&intel_broxton_info)
a0a18075 438
6103da0d 439static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 440 INTEL_PCI_IDS,
49ae35f2 441 {0, 0, 0}
1da177e4
LT
442};
443
79e53945 444MODULE_DEVICE_TABLE(pci, pciidlist);
79e53945 445
0206e353 446void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
447{
448 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 449 struct pci_dev *pch = NULL;
3bad0781 450
ce1bb329
BW
451 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
452 * (which really amounts to a PCH but no South Display).
453 */
454 if (INTEL_INFO(dev)->num_pipes == 0) {
455 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
456 return;
457 }
458
3bad0781
ZW
459 /*
460 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
461 * make graphics device passthrough work easy for VMM, that only
462 * need to expose ISA bridge to let driver know the real hardware
463 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
464 *
465 * In some virtualized environments (e.g. XEN), there is irrelevant
466 * ISA bridge in the system. To work reliably, we should scan trhough
467 * all the ISA bridge devices and check for the first match, instead
468 * of only checking the first one.
3bad0781 469 */
bcdb72ac 470 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 471 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 472 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 473 dev_priv->pch_id = id;
3bad0781 474
90711d50
JB
475 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
476 dev_priv->pch_type = PCH_IBX;
477 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 478 WARN_ON(!IS_GEN5(dev));
90711d50 479 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
480 dev_priv->pch_type = PCH_CPT;
481 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 482 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
483 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
484 /* PantherPoint is CPT compatible */
485 dev_priv->pch_type = PCH_CPT;
492ab669 486 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 487 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
488 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
489 dev_priv->pch_type = PCH_LPT;
490 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
a35cc9d0
RV
491 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
492 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
e76e0634
BW
493 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
494 dev_priv->pch_type = PCH_LPT;
495 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
a35cc9d0
RV
496 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
497 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
e7e7ea20
S
498 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
499 dev_priv->pch_type = PCH_SPT;
500 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
501 WARN_ON(!IS_SKYLAKE(dev));
e7e7ea20
S
502 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
503 dev_priv->pch_type = PCH_SPT;
504 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
505 WARN_ON(!IS_SKYLAKE(dev));
bcdb72ac
ID
506 } else
507 continue;
508
6a9c4b35 509 break;
3bad0781 510 }
3bad0781 511 }
6a9c4b35 512 if (!pch)
bcdb72ac
ID
513 DRM_DEBUG_KMS("No PCH found.\n");
514
515 pci_dev_put(pch);
3bad0781
ZW
516}
517
2911a35b
BW
518bool i915_semaphore_is_enabled(struct drm_device *dev)
519{
520 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 521 return false;
2911a35b 522
d330a953
JN
523 if (i915.semaphores >= 0)
524 return i915.semaphores;
2911a35b 525
71386ef9
OM
526 /* TODO: make semaphores and Execlists play nicely together */
527 if (i915.enable_execlists)
528 return false;
529
be71eabe
RV
530 /* Until we get further testing... */
531 if (IS_GEN8(dev))
532 return false;
533
59de3295 534#ifdef CONFIG_INTEL_IOMMU
2911a35b 535 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
536 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
537 return false;
538#endif
2911a35b 539
a08acaf2 540 return true;
2911a35b
BW
541}
542
eb805623
DV
543void i915_firmware_load_error_print(const char *fw_path, int err)
544{
545 DRM_ERROR("failed to load firmware %s (%d)\n", fw_path, err);
546
547 /*
548 * If the reason is not known assume -ENOENT since that's the most
549 * usual failure mode.
550 */
551 if (!err)
552 err = -ENOENT;
553
554 if (!(IS_BUILTIN(CONFIG_DRM_I915) && err == -ENOENT))
555 return;
556
557 DRM_ERROR(
558 "The driver is built-in, so to load the firmware you need to\n"
559 "include it either in the kernel (see CONFIG_EXTRA_FIRMWARE) or\n"
560 "in your initrd/initramfs image.\n");
561}
562
07f9cd0b
ID
563static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
564{
565 struct drm_device *dev = dev_priv->dev;
566 struct drm_encoder *encoder;
567
568 drm_modeset_lock_all(dev);
569 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
570 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
571
572 if (intel_encoder->suspend)
573 intel_encoder->suspend(intel_encoder);
574 }
575 drm_modeset_unlock_all(dev);
576}
577
ebc32824 578static int intel_suspend_complete(struct drm_i915_private *dev_priv);
1a5df187
PZ
579static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
580 bool rpm_resume);
f75a1985 581static int skl_resume_prepare(struct drm_i915_private *dev_priv);
a9a6b73a 582static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
f75a1985 583
ebc32824 584
5e365c39 585static int i915_drm_suspend(struct drm_device *dev)
ba8bbcf6 586{
61caf87c 587 struct drm_i915_private *dev_priv = dev->dev_private;
e5747e3a 588 pci_power_t opregion_target_state;
d5818938 589 int error;
61caf87c 590
b8efb17b
ZR
591 /* ignore lid events during suspend */
592 mutex_lock(&dev_priv->modeset_restore_lock);
593 dev_priv->modeset_restore = MODESET_SUSPENDED;
594 mutex_unlock(&dev_priv->modeset_restore_lock);
595
c67a470b
PZ
596 /* We do a lot of poking in a lot of registers, make sure they work
597 * properly. */
da7e29bd 598 intel_display_set_init_power(dev_priv, true);
cb10799c 599
5bcf719b
DA
600 drm_kms_helper_poll_disable(dev);
601
ba8bbcf6 602 pci_save_state(dev->pdev);
ba8bbcf6 603
d5818938
DV
604 error = i915_gem_suspend(dev);
605 if (error) {
606 dev_err(&dev->pdev->dev,
607 "GEM idle failed, resume might fail\n");
608 return error;
609 }
db1b76ca 610
d5818938 611 intel_suspend_gt_powersave(dev);
a261b246 612
d5818938
DV
613 /*
614 * Disable CRTCs directly since we want to preserve sw state
615 * for _thaw. Also, power gate the CRTC power wells.
616 */
617 drm_modeset_lock_all(dev);
6b72d486 618 intel_display_suspend(dev);
d5818938 619 drm_modeset_unlock_all(dev);
2eb5252e 620
d5818938 621 intel_dp_mst_suspend(dev);
7d708ee4 622
d5818938
DV
623 intel_runtime_pm_disable_interrupts(dev_priv);
624 intel_hpd_cancel_work(dev_priv);
09b64267 625
d5818938 626 intel_suspend_encoders(dev_priv);
0e32b39c 627
d5818938 628 intel_suspend_hw(dev);
5669fcac 629
828c7908
BW
630 i915_gem_suspend_gtt_mappings(dev);
631
9e06dd39
JB
632 i915_save_state(dev);
633
95fa2eee
ID
634 opregion_target_state = PCI_D3cold;
635#if IS_ENABLED(CONFIG_ACPI_SLEEP)
636 if (acpi_target_system_state() < ACPI_STATE_S3)
e5747e3a 637 opregion_target_state = PCI_D1;
95fa2eee 638#endif
e5747e3a
JB
639 intel_opregion_notify_adapter(dev, opregion_target_state);
640
156c7ca0 641 intel_uncore_forcewake_reset(dev, false);
44834a67 642 intel_opregion_fini(dev);
8ee1c3db 643
82e3b8c1 644 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 645
62d5d69b
MK
646 dev_priv->suspend_count++;
647
85e90679
KCA
648 intel_display_set_init_power(dev_priv, false);
649
61caf87c 650 return 0;
84b79f8d
RW
651}
652
ab3be73f 653static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
c3c09c95
ID
654{
655 struct drm_i915_private *dev_priv = drm_dev->dev_private;
656 int ret;
657
658 ret = intel_suspend_complete(dev_priv);
659
660 if (ret) {
661 DRM_ERROR("Suspend complete failed: %d\n", ret);
662
663 return ret;
664 }
665
666 pci_disable_device(drm_dev->pdev);
ab3be73f 667 /*
54875571 668 * During hibernation on some platforms the BIOS may try to access
ab3be73f
ID
669 * the device even though it's already in D3 and hang the machine. So
670 * leave the device in D0 on those platforms and hope the BIOS will
54875571
ID
671 * power down the device properly. The issue was seen on multiple old
672 * GENs with different BIOS vendors, so having an explicit blacklist
673 * is inpractical; apply the workaround on everything pre GEN6. The
674 * platforms where the issue was seen:
675 * Lenovo Thinkpad X301, X61s, X60, T60, X41
676 * Fujitsu FSC S7110
677 * Acer Aspire 1830T
ab3be73f 678 */
54875571 679 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
ab3be73f 680 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
c3c09c95
ID
681
682 return 0;
683}
684
1751fcf9 685int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
686{
687 int error;
688
689 if (!dev || !dev->dev_private) {
690 DRM_ERROR("dev: %p\n", dev);
691 DRM_ERROR("DRM not initialized, aborting suspend.\n");
692 return -ENODEV;
693 }
694
0b14cbd2
ID
695 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
696 state.event != PM_EVENT_FREEZE))
697 return -EINVAL;
5bcf719b
DA
698
699 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
700 return 0;
6eecba33 701
5e365c39 702 error = i915_drm_suspend(dev);
84b79f8d
RW
703 if (error)
704 return error;
705
ab3be73f 706 return i915_drm_suspend_late(dev, false);
ba8bbcf6
JB
707}
708
5e365c39 709static int i915_drm_resume(struct drm_device *dev)
76c4b250
ID
710{
711 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef 712
d5818938
DV
713 mutex_lock(&dev->struct_mutex);
714 i915_gem_restore_gtt_mappings(dev);
715 mutex_unlock(&dev->struct_mutex);
9d49c0ef 716
61caf87c 717 i915_restore_state(dev);
44834a67 718 intel_opregion_setup(dev);
61caf87c 719
d5818938
DV
720 intel_init_pch_refclk(dev);
721 drm_mode_config_reset(dev);
1833b134 722
364aece0
PA
723 /*
724 * Interrupts have to be enabled before any batches are run. If not the
725 * GPU will hang. i915_gem_init_hw() will initiate batches to
726 * update/restore the context.
727 *
728 * Modeset enabling in intel_modeset_init_hw() also needs working
729 * interrupts.
730 */
731 intel_runtime_pm_enable_interrupts(dev_priv);
732
d5818938
DV
733 mutex_lock(&dev->struct_mutex);
734 if (i915_gem_init_hw(dev)) {
735 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
736 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
737 }
738 mutex_unlock(&dev->struct_mutex);
226485e9 739
d5818938 740 intel_modeset_init_hw(dev);
24576d23 741
d5818938
DV
742 spin_lock_irq(&dev_priv->irq_lock);
743 if (dev_priv->display.hpd_irq_setup)
744 dev_priv->display.hpd_irq_setup(dev);
745 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c 746
d5818938 747 drm_modeset_lock_all(dev);
043e9bda 748 intel_display_resume(dev);
d5818938 749 drm_modeset_unlock_all(dev);
15239099 750
d5818938 751 intel_dp_mst_resume(dev);
e7d6f7d7 752
d5818938
DV
753 /*
754 * ... but also need to make sure that hotplug processing
755 * doesn't cause havoc. Like in the driver load code we don't
756 * bother with the tiny race here where we might loose hotplug
757 * notifications.
758 * */
759 intel_hpd_init(dev_priv);
760 /* Config may have changed between suspend and resume */
761 drm_helper_hpd_irq_event(dev);
1daed3fb 762
44834a67
CW
763 intel_opregion_init(dev);
764
82e3b8c1 765 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 766
b8efb17b
ZR
767 mutex_lock(&dev_priv->modeset_restore_lock);
768 dev_priv->modeset_restore = MODESET_DONE;
769 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 770
e5747e3a
JB
771 intel_opregion_notify_adapter(dev, PCI_D0);
772
ee6f280e
ID
773 drm_kms_helper_poll_enable(dev);
774
074c6ada 775 return 0;
84b79f8d
RW
776}
777
5e365c39 778static int i915_drm_resume_early(struct drm_device *dev)
84b79f8d 779{
36d61e67 780 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 781 int ret = 0;
36d61e67 782
76c4b250
ID
783 /*
784 * We have a resume ordering issue with the snd-hda driver also
785 * requiring our device to be power up. Due to the lack of a
786 * parent/child relationship we currently solve this with an early
787 * resume hook.
788 *
789 * FIXME: This should be solved with a special hdmi sink device or
790 * similar so that power domains can be employed.
791 */
84b79f8d
RW
792 if (pci_enable_device(dev->pdev))
793 return -EIO;
794
795 pci_set_master(dev->pdev);
796
efee833a 797 if (IS_VALLEYVIEW(dev_priv))
1a5df187 798 ret = vlv_resume_prepare(dev_priv, false);
36d61e67 799 if (ret)
ff0b187f
DL
800 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
801 ret);
36d61e67
ID
802
803 intel_uncore_early_sanitize(dev, true);
efee833a 804
a9a6b73a
DL
805 if (IS_BROXTON(dev))
806 ret = bxt_resume_prepare(dev_priv);
f75a1985
SS
807 else if (IS_SKYLAKE(dev_priv))
808 ret = skl_resume_prepare(dev_priv);
a9a6b73a
DL
809 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
810 hsw_disable_pc8(dev_priv);
efee833a 811
36d61e67
ID
812 intel_uncore_sanitize(dev);
813 intel_power_domains_init_hw(dev_priv);
814
815 return ret;
76c4b250
ID
816}
817
1751fcf9 818int i915_resume_switcheroo(struct drm_device *dev)
76c4b250 819{
50a0072f 820 int ret;
76c4b250 821
097dd837
ID
822 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
823 return 0;
824
5e365c39 825 ret = i915_drm_resume_early(dev);
50a0072f
ID
826 if (ret)
827 return ret;
828
5a17514e
ID
829 return i915_drm_resume(dev);
830}
831
11ed50ec 832/**
f3953dcb 833 * i915_reset - reset chip after a hang
11ed50ec 834 * @dev: drm device to reset
11ed50ec
BG
835 *
836 * Reset the chip. Useful if a hang is detected. Returns zero on successful
837 * reset or otherwise an error code.
838 *
839 * Procedure is fairly simple:
840 * - reset the chip using the reset reg
841 * - re-init context state
842 * - re-init hardware status page
843 * - re-init ring buffer
844 * - re-init interrupt state
845 * - re-init display
846 */
d4b8bb2a 847int i915_reset(struct drm_device *dev)
11ed50ec 848{
50227e1c 849 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 850 bool simulated;
0573ed4a 851 int ret;
11ed50ec 852
dbea3cea
ID
853 intel_reset_gt_powersave(dev);
854
d54a02c0 855 mutex_lock(&dev->struct_mutex);
11ed50ec 856
069efc1d 857 i915_gem_reset(dev);
77f01230 858
2e7c8ee7
CW
859 simulated = dev_priv->gpu_error.stop_rings != 0;
860
be62acb4
MK
861 ret = intel_gpu_reset(dev);
862
863 /* Also reset the gpu hangman. */
864 if (simulated) {
865 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
866 dev_priv->gpu_error.stop_rings = 0;
867 if (ret == -ENODEV) {
f2d91a2c
DV
868 DRM_INFO("Reset not implemented, but ignoring "
869 "error for simulated gpu hangs\n");
be62acb4
MK
870 ret = 0;
871 }
2e7c8ee7 872 }
be62acb4 873
d8f2716a
DV
874 if (i915_stop_ring_allow_warn(dev_priv))
875 pr_notice("drm/i915: Resetting chip after gpu hang\n");
876
0573ed4a 877 if (ret) {
f2d91a2c 878 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 879 mutex_unlock(&dev->struct_mutex);
f803aa55 880 return ret;
11ed50ec
BG
881 }
882
1362b776
VS
883 intel_overlay_reset(dev_priv);
884
11ed50ec
BG
885 /* Ok, now get things going again... */
886
887 /*
888 * Everything depends on having the GTT running, so we need to start
889 * there. Fortunately we don't need to do this unless we reset the
890 * chip at a PCI level.
891 *
892 * Next we need to restore the context, but we don't use those
893 * yet either...
894 *
895 * Ring buffer needs to be re-initialized in the KMS case, or if X
896 * was running at the time of the reset (i.e. we weren't VT
897 * switched away).
898 */
6689c167 899
33d30a9c
DV
900 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
901 dev_priv->gpu_error.reload_in_reset = true;
6689c167 902
33d30a9c 903 ret = i915_gem_init_hw(dev);
6689c167 904
33d30a9c 905 dev_priv->gpu_error.reload_in_reset = false;
f817586c 906
33d30a9c
DV
907 mutex_unlock(&dev->struct_mutex);
908 if (ret) {
909 DRM_ERROR("Failed hw init on reset %d\n", ret);
910 return ret;
11ed50ec
BG
911 }
912
33d30a9c
DV
913 /*
914 * rps/rc6 re-init is necessary to restore state lost after the
915 * reset and the re-install of gt irqs. Skip for ironlake per
916 * previous concerns that it doesn't respond well to some forms
917 * of re-init after reset.
918 */
919 if (INTEL_INFO(dev)->gen > 5)
920 intel_enable_gt_powersave(dev);
921
11ed50ec
BG
922 return 0;
923}
924
56550d94 925static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 926{
01a06850
DV
927 struct intel_device_info *intel_info =
928 (struct intel_device_info *) ent->driver_data;
929
d330a953 930 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
931 DRM_INFO("This hardware requires preliminary hardware support.\n"
932 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
933 return -ENODEV;
934 }
935
5fe49d86
CW
936 /* Only bind to function 0 of the device. Early generations
937 * used function 1 as a placeholder for multi-head. This causes
938 * us confusion instead, especially on the systems where both
939 * functions have the same PCI-ID!
940 */
941 if (PCI_FUNC(pdev->devfn))
942 return -ENODEV;
943
dcdb1674 944 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
945}
946
947static void
948i915_pci_remove(struct pci_dev *pdev)
949{
950 struct drm_device *dev = pci_get_drvdata(pdev);
951
952 drm_put_dev(dev);
953}
954
84b79f8d 955static int i915_pm_suspend(struct device *dev)
112b715e 956{
84b79f8d
RW
957 struct pci_dev *pdev = to_pci_dev(dev);
958 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 959
84b79f8d
RW
960 if (!drm_dev || !drm_dev->dev_private) {
961 dev_err(dev, "DRM not initialized, aborting suspend.\n");
962 return -ENODEV;
963 }
112b715e 964
5bcf719b
DA
965 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
966 return 0;
967
5e365c39 968 return i915_drm_suspend(drm_dev);
76c4b250
ID
969}
970
971static int i915_pm_suspend_late(struct device *dev)
972{
888d0d42 973 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250
ID
974
975 /*
c965d995 976 * We have a suspend ordering issue with the snd-hda driver also
76c4b250
ID
977 * requiring our device to be power up. Due to the lack of a
978 * parent/child relationship we currently solve this with an late
979 * suspend hook.
980 *
981 * FIXME: This should be solved with a special hdmi sink device or
982 * similar so that power domains can be employed.
983 */
984 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
985 return 0;
112b715e 986
ab3be73f
ID
987 return i915_drm_suspend_late(drm_dev, false);
988}
989
990static int i915_pm_poweroff_late(struct device *dev)
991{
992 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
993
994 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
995 return 0;
996
997 return i915_drm_suspend_late(drm_dev, true);
cbda12d7
ZW
998}
999
76c4b250
ID
1000static int i915_pm_resume_early(struct device *dev)
1001{
888d0d42 1002 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250 1003
097dd837
ID
1004 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1005 return 0;
1006
5e365c39 1007 return i915_drm_resume_early(drm_dev);
76c4b250
ID
1008}
1009
84b79f8d 1010static int i915_pm_resume(struct device *dev)
cbda12d7 1011{
888d0d42 1012 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
84b79f8d 1013
097dd837
ID
1014 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1015 return 0;
1016
5a17514e 1017 return i915_drm_resume(drm_dev);
cbda12d7
ZW
1018}
1019
f75a1985
SS
1020static int skl_suspend_complete(struct drm_i915_private *dev_priv)
1021{
1022 /* Enabling DC6 is not a hard requirement to enter runtime D3 */
1023
1024 /*
1025 * This is to ensure that CSR isn't identified as loaded before
1026 * CSR-loading program is called during runtime-resume.
1027 */
1028 intel_csr_load_status_set(dev_priv, FW_UNINITIALIZED);
1029
5d96d8af
DL
1030 skl_uninit_cdclk(dev_priv);
1031
f75a1985
SS
1032 return 0;
1033}
1034
ebc32824 1035static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 1036{
414de7a0 1037 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
1038
1039 return 0;
97bea207
PZ
1040}
1041
31335cec
SS
1042static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1043{
1044 struct drm_device *dev = dev_priv->dev;
1045
1046 /* TODO: when DC5 support is added disable DC5 here. */
1047
1048 broxton_ddi_phy_uninit(dev);
1049 broxton_uninit_cdclk(dev);
1050 bxt_enable_dc9(dev_priv);
1051
1052 return 0;
1053}
1054
1055static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1056{
1057 struct drm_device *dev = dev_priv->dev;
1058
1059 /* TODO: when CSR FW support is added make sure the FW is loaded */
1060
1061 bxt_disable_dc9(dev_priv);
1062
1063 /*
1064 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1065 * is available.
1066 */
1067 broxton_init_cdclk(dev);
1068 broxton_ddi_phy_init(dev);
1069 intel_prepare_ddi(dev);
1070
1071 return 0;
1072}
1073
f75a1985
SS
1074static int skl_resume_prepare(struct drm_i915_private *dev_priv)
1075{
1076 struct drm_device *dev = dev_priv->dev;
1077
5d96d8af 1078 skl_init_cdclk(dev_priv);
f75a1985
SS
1079 intel_csr_load_program(dev);
1080
1081 return 0;
1082}
1083
ddeea5b0
ID
1084/*
1085 * Save all Gunit registers that may be lost after a D3 and a subsequent
1086 * S0i[R123] transition. The list of registers needing a save/restore is
1087 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1088 * registers in the following way:
1089 * - Driver: saved/restored by the driver
1090 * - Punit : saved/restored by the Punit firmware
1091 * - No, w/o marking: no need to save/restore, since the register is R/O or
1092 * used internally by the HW in a way that doesn't depend
1093 * keeping the content across a suspend/resume.
1094 * - Debug : used for debugging
1095 *
1096 * We save/restore all registers marked with 'Driver', with the following
1097 * exceptions:
1098 * - Registers out of use, including also registers marked with 'Debug'.
1099 * These have no effect on the driver's operation, so we don't save/restore
1100 * them to reduce the overhead.
1101 * - Registers that are fully setup by an initialization function called from
1102 * the resume path. For example many clock gating and RPS/RC6 registers.
1103 * - Registers that provide the right functionality with their reset defaults.
1104 *
1105 * TODO: Except for registers that based on the above 3 criteria can be safely
1106 * ignored, we save/restore all others, practically treating the HW context as
1107 * a black-box for the driver. Further investigation is needed to reduce the
1108 * saved/restored registers even further, by following the same 3 criteria.
1109 */
1110static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1111{
1112 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1113 int i;
1114
1115 /* GAM 0x4000-0x4770 */
1116 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1117 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1118 s->arb_mode = I915_READ(ARB_MODE);
1119 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1120 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1121
1122 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1123 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1124
1125 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
b5f1c97f 1126 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
ddeea5b0
ID
1127
1128 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1129 s->ecochk = I915_READ(GAM_ECOCHK);
1130 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1131 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1132
1133 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1134
1135 /* MBC 0x9024-0x91D0, 0x8500 */
1136 s->g3dctl = I915_READ(VLV_G3DCTL);
1137 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1138 s->mbctl = I915_READ(GEN6_MBCTL);
1139
1140 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1141 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1142 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1143 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1144 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1145 s->rstctl = I915_READ(GEN6_RSTCTL);
1146 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1147
1148 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1149 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1150 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1151 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1152 s->ecobus = I915_READ(ECOBUS);
1153 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1154 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1155 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1156 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1157 s->rcedata = I915_READ(VLV_RCEDATA);
1158 s->spare2gh = I915_READ(VLV_SPAREG2H);
1159
1160 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1161 s->gt_imr = I915_READ(GTIMR);
1162 s->gt_ier = I915_READ(GTIER);
1163 s->pm_imr = I915_READ(GEN6_PMIMR);
1164 s->pm_ier = I915_READ(GEN6_PMIER);
1165
1166 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1167 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1168
1169 /* GT SA CZ domain, 0x100000-0x138124 */
1170 s->tilectl = I915_READ(TILECTL);
1171 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1172 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1173 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1174 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1175
1176 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1177 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1178 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
9c25210f 1179 s->pcbr = I915_READ(VLV_PCBR);
ddeea5b0
ID
1180 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1181
1182 /*
1183 * Not saving any of:
1184 * DFT, 0x9800-0x9EC0
1185 * SARB, 0xB000-0xB1FC
1186 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1187 * PCI CFG
1188 */
1189}
1190
1191static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1192{
1193 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1194 u32 val;
1195 int i;
1196
1197 /* GAM 0x4000-0x4770 */
1198 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1199 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1200 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1201 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1202 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1203
1204 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1205 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1206
1207 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
b5f1c97f 1208 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
ddeea5b0
ID
1209
1210 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1211 I915_WRITE(GAM_ECOCHK, s->ecochk);
1212 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1213 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1214
1215 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1216
1217 /* MBC 0x9024-0x91D0, 0x8500 */
1218 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1219 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1220 I915_WRITE(GEN6_MBCTL, s->mbctl);
1221
1222 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1223 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1224 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1225 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1226 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1227 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1228 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1229
1230 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1231 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1232 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1233 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1234 I915_WRITE(ECOBUS, s->ecobus);
1235 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1236 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1237 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1238 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1239 I915_WRITE(VLV_RCEDATA, s->rcedata);
1240 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1241
1242 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1243 I915_WRITE(GTIMR, s->gt_imr);
1244 I915_WRITE(GTIER, s->gt_ier);
1245 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1246 I915_WRITE(GEN6_PMIER, s->pm_ier);
1247
1248 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1249 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1250
1251 /* GT SA CZ domain, 0x100000-0x138124 */
1252 I915_WRITE(TILECTL, s->tilectl);
1253 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1254 /*
1255 * Preserve the GT allow wake and GFX force clock bit, they are not
1256 * be restored, as they are used to control the s0ix suspend/resume
1257 * sequence by the caller.
1258 */
1259 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1260 val &= VLV_GTLC_ALLOWWAKEREQ;
1261 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1262 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1263
1264 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1265 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1266 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1267 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1268
1269 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1270
1271 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1272 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1273 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
9c25210f 1274 I915_WRITE(VLV_PCBR, s->pcbr);
ddeea5b0
ID
1275 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1276}
1277
650ad970
ID
1278int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1279{
1280 u32 val;
1281 int err;
1282
650ad970 1283#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
650ad970
ID
1284
1285 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1286 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1287 if (force_on)
1288 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1289 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1290
1291 if (!force_on)
1292 return 0;
1293
8d4eee9c 1294 err = wait_for(COND, 20);
650ad970
ID
1295 if (err)
1296 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1297 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1298
1299 return err;
1300#undef COND
1301}
1302
ddeea5b0
ID
1303static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1304{
1305 u32 val;
1306 int err = 0;
1307
1308 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1309 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1310 if (allow)
1311 val |= VLV_GTLC_ALLOWWAKEREQ;
1312 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1313 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1314
1315#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1316 allow)
1317 err = wait_for(COND, 1);
1318 if (err)
1319 DRM_ERROR("timeout disabling GT waking\n");
1320 return err;
1321#undef COND
1322}
1323
1324static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1325 bool wait_for_on)
1326{
1327 u32 mask;
1328 u32 val;
1329 int err;
1330
1331 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1332 val = wait_for_on ? mask : 0;
1333#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1334 if (COND)
1335 return 0;
1336
1337 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1338 wait_for_on ? "on" : "off",
1339 I915_READ(VLV_GTLC_PW_STATUS));
1340
1341 /*
1342 * RC6 transitioning can be delayed up to 2 msec (see
1343 * valleyview_enable_rps), use 3 msec for safety.
1344 */
1345 err = wait_for(COND, 3);
1346 if (err)
1347 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1348 wait_for_on ? "on" : "off");
1349
1350 return err;
1351#undef COND
1352}
1353
1354static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1355{
1356 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1357 return;
1358
1359 DRM_ERROR("GT register access while GT waking disabled\n");
1360 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1361}
1362
ebc32824 1363static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1364{
1365 u32 mask;
1366 int err;
1367
1368 /*
1369 * Bspec defines the following GT well on flags as debug only, so
1370 * don't treat them as hard failures.
1371 */
1372 (void)vlv_wait_for_gt_wells(dev_priv, false);
1373
1374 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1375 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1376
1377 vlv_check_no_gt_access(dev_priv);
1378
1379 err = vlv_force_gfx_clock(dev_priv, true);
1380 if (err)
1381 goto err1;
1382
1383 err = vlv_allow_gt_wake(dev_priv, false);
1384 if (err)
1385 goto err2;
98711167
D
1386
1387 if (!IS_CHERRYVIEW(dev_priv->dev))
1388 vlv_save_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1389
1390 err = vlv_force_gfx_clock(dev_priv, false);
1391 if (err)
1392 goto err2;
1393
1394 return 0;
1395
1396err2:
1397 /* For safety always re-enable waking and disable gfx clock forcing */
1398 vlv_allow_gt_wake(dev_priv, true);
1399err1:
1400 vlv_force_gfx_clock(dev_priv, false);
1401
1402 return err;
1403}
1404
016970be
SK
1405static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1406 bool rpm_resume)
ddeea5b0
ID
1407{
1408 struct drm_device *dev = dev_priv->dev;
1409 int err;
1410 int ret;
1411
1412 /*
1413 * If any of the steps fail just try to continue, that's the best we
1414 * can do at this point. Return the first error code (which will also
1415 * leave RPM permanently disabled).
1416 */
1417 ret = vlv_force_gfx_clock(dev_priv, true);
1418
98711167
D
1419 if (!IS_CHERRYVIEW(dev_priv->dev))
1420 vlv_restore_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1421
1422 err = vlv_allow_gt_wake(dev_priv, true);
1423 if (!ret)
1424 ret = err;
1425
1426 err = vlv_force_gfx_clock(dev_priv, false);
1427 if (!ret)
1428 ret = err;
1429
1430 vlv_check_no_gt_access(dev_priv);
1431
016970be
SK
1432 if (rpm_resume) {
1433 intel_init_clock_gating(dev);
1434 i915_gem_restore_fences(dev);
1435 }
ddeea5b0
ID
1436
1437 return ret;
1438}
1439
97bea207 1440static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1441{
1442 struct pci_dev *pdev = to_pci_dev(device);
1443 struct drm_device *dev = pci_get_drvdata(pdev);
1444 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1445 int ret;
8a187455 1446
aeab0b5a 1447 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1448 return -ENODEV;
1449
604effb7
ID
1450 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1451 return -ENODEV;
1452
8a187455
PZ
1453 DRM_DEBUG_KMS("Suspending device\n");
1454
d6102977
ID
1455 /*
1456 * We could deadlock here in case another thread holding struct_mutex
1457 * calls RPM suspend concurrently, since the RPM suspend will wait
1458 * first for this RPM suspend to finish. In this case the concurrent
1459 * RPM resume will be followed by its RPM suspend counterpart. Still
1460 * for consistency return -EAGAIN, which will reschedule this suspend.
1461 */
1462 if (!mutex_trylock(&dev->struct_mutex)) {
1463 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1464 /*
1465 * Bump the expiration timestamp, otherwise the suspend won't
1466 * be rescheduled.
1467 */
1468 pm_runtime_mark_last_busy(device);
1469
1470 return -EAGAIN;
1471 }
1472 /*
1473 * We are safe here against re-faults, since the fault handler takes
1474 * an RPM reference.
1475 */
1476 i915_gem_release_all_mmaps(dev_priv);
1477 mutex_unlock(&dev->struct_mutex);
1478
fac6adb0 1479 intel_suspend_gt_powersave(dev);
2eb5252e 1480 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 1481
ebc32824 1482 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1483 if (ret) {
1484 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 1485 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb
ID
1486
1487 return ret;
1488 }
a8a8bd54 1489
737b1506 1490 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
dc9fb09c 1491 intel_uncore_forcewake_reset(dev, false);
8a187455 1492 dev_priv->pm.suspended = true;
1fb2362b
KCA
1493
1494 /*
c8a0bd42
PZ
1495 * FIXME: We really should find a document that references the arguments
1496 * used below!
1fb2362b 1497 */
d37ae19a
PZ
1498 if (IS_BROADWELL(dev)) {
1499 /*
1500 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1501 * being detected, and the call we do at intel_runtime_resume()
1502 * won't be able to restore them. Since PCI_D3hot matches the
1503 * actual specification and appears to be working, use it.
1504 */
1505 intel_opregion_notify_adapter(dev, PCI_D3hot);
1506 } else {
c8a0bd42
PZ
1507 /*
1508 * current versions of firmware which depend on this opregion
1509 * notification have repurposed the D1 definition to mean
1510 * "runtime suspended" vs. what you would normally expect (D3)
1511 * to distinguish it from notifications that might be sent via
1512 * the suspend path.
1513 */
1514 intel_opregion_notify_adapter(dev, PCI_D1);
c8a0bd42 1515 }
8a187455 1516
59bad947 1517 assert_forcewakes_inactive(dev_priv);
dc9fb09c 1518
a8a8bd54 1519 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1520 return 0;
1521}
1522
97bea207 1523static int intel_runtime_resume(struct device *device)
8a187455
PZ
1524{
1525 struct pci_dev *pdev = to_pci_dev(device);
1526 struct drm_device *dev = pci_get_drvdata(pdev);
1527 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 1528 int ret = 0;
8a187455 1529
604effb7
ID
1530 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1531 return -ENODEV;
8a187455
PZ
1532
1533 DRM_DEBUG_KMS("Resuming device\n");
1534
cd2e9e90 1535 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1536 dev_priv->pm.suspended = false;
1537
1a5df187
PZ
1538 if (IS_GEN6(dev_priv))
1539 intel_init_pch_refclk(dev);
31335cec
SS
1540
1541 if (IS_BROXTON(dev))
1542 ret = bxt_resume_prepare(dev_priv);
f75a1985
SS
1543 else if (IS_SKYLAKE(dev))
1544 ret = skl_resume_prepare(dev_priv);
1a5df187
PZ
1545 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1546 hsw_disable_pc8(dev_priv);
1547 else if (IS_VALLEYVIEW(dev_priv))
1548 ret = vlv_resume_prepare(dev_priv, true);
1549
0ab9cfeb
ID
1550 /*
1551 * No point of rolling back things in case of an error, as the best
1552 * we can do is to hope that things will still work (and disable RPM).
1553 */
92b806d3
ID
1554 i915_gem_init_swizzling(dev);
1555 gen6_update_ring_freq(dev);
1556
b963291c 1557 intel_runtime_pm_enable_interrupts(dev_priv);
08d8a232
VS
1558
1559 /*
1560 * On VLV/CHV display interrupts are part of the display
1561 * power well, so hpd is reinitialized from there. For
1562 * everyone else do it here.
1563 */
1564 if (!IS_VALLEYVIEW(dev_priv))
1565 intel_hpd_init(dev_priv);
1566
fac6adb0 1567 intel_enable_gt_powersave(dev);
b5478bcd 1568
0ab9cfeb
ID
1569 if (ret)
1570 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1571 else
1572 DRM_DEBUG_KMS("Device resumed\n");
1573
1574 return ret;
8a187455
PZ
1575}
1576
016970be
SK
1577/*
1578 * This function implements common functionality of runtime and system
1579 * suspend sequence.
1580 */
ebc32824
SK
1581static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1582{
ebc32824
SK
1583 int ret;
1584
16e44e3e 1585 if (IS_BROXTON(dev_priv))
31335cec 1586 ret = bxt_suspend_complete(dev_priv);
16e44e3e 1587 else if (IS_SKYLAKE(dev_priv))
f75a1985 1588 ret = skl_suspend_complete(dev_priv);
16e44e3e 1589 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ebc32824 1590 ret = hsw_suspend_complete(dev_priv);
16e44e3e 1591 else if (IS_VALLEYVIEW(dev_priv))
ebc32824 1592 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1593 else
1594 ret = 0;
ebc32824
SK
1595
1596 return ret;
1597}
1598
b4b78d12 1599static const struct dev_pm_ops i915_pm_ops = {
5545dbbf
ID
1600 /*
1601 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1602 * PMSG_RESUME]
1603 */
0206e353 1604 .suspend = i915_pm_suspend,
76c4b250
ID
1605 .suspend_late = i915_pm_suspend_late,
1606 .resume_early = i915_pm_resume_early,
0206e353 1607 .resume = i915_pm_resume,
5545dbbf
ID
1608
1609 /*
1610 * S4 event handlers
1611 * @freeze, @freeze_late : called (1) before creating the
1612 * hibernation image [PMSG_FREEZE] and
1613 * (2) after rebooting, before restoring
1614 * the image [PMSG_QUIESCE]
1615 * @thaw, @thaw_early : called (1) after creating the hibernation
1616 * image, before writing it [PMSG_THAW]
1617 * and (2) after failing to create or
1618 * restore the image [PMSG_RECOVER]
1619 * @poweroff, @poweroff_late: called after writing the hibernation
1620 * image, before rebooting [PMSG_HIBERNATE]
1621 * @restore, @restore_early : called after rebooting and restoring the
1622 * hibernation image [PMSG_RESTORE]
1623 */
36d61e67
ID
1624 .freeze = i915_pm_suspend,
1625 .freeze_late = i915_pm_suspend_late,
1626 .thaw_early = i915_pm_resume_early,
1627 .thaw = i915_pm_resume,
1628 .poweroff = i915_pm_suspend,
ab3be73f 1629 .poweroff_late = i915_pm_poweroff_late,
76c4b250 1630 .restore_early = i915_pm_resume_early,
0206e353 1631 .restore = i915_pm_resume,
5545dbbf
ID
1632
1633 /* S0ix (via runtime suspend) event handlers */
97bea207
PZ
1634 .runtime_suspend = intel_runtime_suspend,
1635 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1636};
1637
78b68556 1638static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1639 .fault = i915_gem_fault,
ab00b3e5
JB
1640 .open = drm_gem_vm_open,
1641 .close = drm_gem_vm_close,
de151cf6
JB
1642};
1643
e08e96de
AV
1644static const struct file_operations i915_driver_fops = {
1645 .owner = THIS_MODULE,
1646 .open = drm_open,
1647 .release = drm_release,
1648 .unlocked_ioctl = drm_ioctl,
1649 .mmap = drm_gem_mmap,
1650 .poll = drm_poll,
e08e96de
AV
1651 .read = drm_read,
1652#ifdef CONFIG_COMPAT
1653 .compat_ioctl = i915_compat_ioctl,
1654#endif
1655 .llseek = noop_llseek,
1656};
1657
1da177e4 1658static struct drm_driver driver = {
0c54781b
MW
1659 /* Don't use MTRRs here; the Xserver or userspace app should
1660 * deal with them for Intel hardware.
792d2b9a 1661 */
673a394b 1662 .driver_features =
10ba5012 1663 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1751fcf9 1664 DRIVER_RENDER | DRIVER_MODESET,
22eae947 1665 .load = i915_driver_load,
ba8bbcf6 1666 .unload = i915_driver_unload,
673a394b 1667 .open = i915_driver_open,
22eae947
DA
1668 .lastclose = i915_driver_lastclose,
1669 .preclose = i915_driver_preclose,
673a394b 1670 .postclose = i915_driver_postclose,
915b4d11 1671 .set_busid = drm_pci_set_busid,
d8e29209 1672
955b12de 1673#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1674 .debugfs_init = i915_debugfs_init,
1675 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1676#endif
673a394b 1677 .gem_free_object = i915_gem_free_object,
de151cf6 1678 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1679
1680 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1681 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1682 .gem_prime_export = i915_gem_prime_export,
1683 .gem_prime_import = i915_gem_prime_import,
1684
ff72145b 1685 .dumb_create = i915_gem_dumb_create,
da6b51d0 1686 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1687 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1688 .ioctls = i915_ioctls,
e08e96de 1689 .fops = &i915_driver_fops,
22eae947
DA
1690 .name = DRIVER_NAME,
1691 .desc = DRIVER_DESC,
1692 .date = DRIVER_DATE,
1693 .major = DRIVER_MAJOR,
1694 .minor = DRIVER_MINOR,
1695 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1696};
1697
8410ea3b
DA
1698static struct pci_driver i915_pci_driver = {
1699 .name = DRIVER_NAME,
1700 .id_table = pciidlist,
1701 .probe = i915_pci_probe,
1702 .remove = i915_pci_remove,
1703 .driver.pm = &i915_pm_ops,
1704};
1705
1da177e4
LT
1706static int __init i915_init(void)
1707{
1708 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1709
1710 /*
fd930478
CW
1711 * Enable KMS by default, unless explicitly overriden by
1712 * either the i915.modeset prarameter or by the
1713 * vga_text_mode_force boot option.
79e53945 1714 */
fd930478
CW
1715
1716 if (i915.modeset == 0)
1717 driver.driver_features &= ~DRIVER_MODESET;
79e53945
JB
1718
1719#ifdef CONFIG_VGA_CONSOLE
d330a953 1720 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1721 driver.driver_features &= ~DRIVER_MODESET;
1722#endif
1723
b30324ad 1724 if (!(driver.driver_features & DRIVER_MODESET)) {
b30324ad 1725 /* Silently fail loading to not upset userspace. */
c9cd7b65 1726 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad 1727 return 0;
b30324ad 1728 }
3885c6bb 1729
c5b852f3 1730 if (i915.nuclear_pageflip)
b2e7723b
MR
1731 driver.driver_features |= DRIVER_ATOMIC;
1732
8410ea3b 1733 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1734}
1735
1736static void __exit i915_exit(void)
1737{
b33ecdd1
DV
1738 if (!(driver.driver_features & DRIVER_MODESET))
1739 return; /* Never loaded a driver. */
b33ecdd1 1740
8410ea3b 1741 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1742}
1743
1744module_init(i915_init);
1745module_exit(i915_exit);
1746
0a6d1631 1747MODULE_AUTHOR("Tungsten Graphics, Inc.");
1eab9234 1748MODULE_AUTHOR("Intel Corporation");
0a6d1631 1749
b5e89ed5 1750MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1751MODULE_LICENSE("GPL and additional rights");
This page took 0.891539 seconds and 5 git commands to generate.