iommu: Export intel_iommu_enabled to signal when iommu is in use
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
1da177e4
LT
31#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
f49f0586 35#include "intel_drv.h"
1da177e4 36
79e53945 37#include <linux/console.h>
e0cd3608 38#include <linux/module.h>
354ff967 39#include "drm_crtc_helper.h"
79e53945 40
a35d9d3c 41static int i915_modeset __read_mostly = -1;
79e53945 42module_param_named(modeset, i915_modeset, int, 0400);
6e96e775
BW
43MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
79e53945 46
a35d9d3c 47unsigned int i915_fbpercrtc __always_unused = 0;
79e53945 48module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
1da177e4 49
a35d9d3c 50int i915_panel_ignore_lid __read_mostly = 0;
fca87409 51module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
6e96e775
BW
52MODULE_PARM_DESC(panel_ignore_lid,
53 "Override lid status (0=autodetect [default], 1=lid open, "
54 "-1=lid closed)");
fca87409 55
a35d9d3c 56unsigned int i915_powersave __read_mostly = 1;
0aa99277 57module_param_named(powersave, i915_powersave, int, 0600);
6e96e775
BW
58MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
652c393a 60
a35d9d3c 61unsigned int i915_semaphores __read_mostly = 0;
a1656b90 62module_param_named(semaphores, i915_semaphores, int, 0600);
6e96e775
BW
63MODULE_PARM_DESC(semaphores,
64 "Use semaphores for inter-ring sync (default: false)");
a1656b90 65
a35d9d3c 66unsigned int i915_enable_rc6 __read_mostly = 0;
ac668088 67module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
6e96e775
BW
68MODULE_PARM_DESC(i915_enable_rc6,
69 "Enable power-saving render C-state 6 (default: true)");
ac668088 70
4415e63b 71int i915_enable_fbc __read_mostly = -1;
c1a9f047 72module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
6e96e775
BW
73MODULE_PARM_DESC(i915_enable_fbc,
74 "Enable frame buffer compression for power savings "
cd0de039 75 "(default: -1 (use per-chip default))");
c1a9f047 76
a35d9d3c 77unsigned int i915_lvds_downclock __read_mostly = 0;
33814341 78module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
6e96e775
BW
79MODULE_PARM_DESC(lvds_downclock,
80 "Use panel (LVDS/eDP) downclocking for power savings "
81 "(default: false)");
33814341 82
4415e63b 83int i915_panel_use_ssc __read_mostly = -1;
a7615030 84module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
6e96e775
BW
85MODULE_PARM_DESC(lvds_use_ssc,
86 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
72bbe58c 87 "(default: auto from VBT)");
a7615030 88
a35d9d3c 89int i915_vbt_sdvo_panel_type __read_mostly = -1;
5a1e5b6c 90module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
6e96e775
BW
91MODULE_PARM_DESC(vbt_sdvo_panel_type,
92 "Override selection of SDVO panel mode in the VBT "
93 "(default: auto)");
5a1e5b6c 94
a35d9d3c 95static bool i915_try_reset __read_mostly = true;
d78cb50b 96module_param_named(reset, i915_try_reset, bool, 0600);
6e96e775 97MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
d78cb50b 98
a35d9d3c 99bool i915_enable_hangcheck __read_mostly = true;
3e0dc6b0 100module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
6e96e775
BW
101MODULE_PARM_DESC(enable_hangcheck,
102 "Periodically check GPU activity for detecting hangs. "
103 "WARNING: Disabling this can cause system wide hangs. "
104 "(default: true)");
3e0dc6b0 105
112b715e 106static struct drm_driver driver;
1f7a6e37 107extern int intel_agp_enabled;
112b715e 108
cfdf1fa2 109#define INTEL_VGA_DEVICE(id, info) { \
80a2901d 110 .class = PCI_BASE_CLASS_DISPLAY << 16, \
934f992c 111 .class_mask = 0xff0000, \
49ae35f2
KH
112 .vendor = 0x8086, \
113 .device = id, \
114 .subvendor = PCI_ANY_ID, \
115 .subdevice = PCI_ANY_ID, \
cfdf1fa2
KH
116 .driver_data = (unsigned long) info }
117
9a7e8492 118static const struct intel_device_info intel_i830_info = {
a6c45cf0 119 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
31578148 120 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
121};
122
9a7e8492 123static const struct intel_device_info intel_845g_info = {
a6c45cf0 124 .gen = 2,
31578148 125 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
126};
127
9a7e8492 128static const struct intel_device_info intel_i85x_info = {
a6c45cf0 129 .gen = 2, .is_i85x = 1, .is_mobile = 1,
5ce8ba7c 130 .cursor_needs_physical = 1,
31578148 131 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
132};
133
9a7e8492 134static const struct intel_device_info intel_i865g_info = {
a6c45cf0 135 .gen = 2,
31578148 136 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
137};
138
9a7e8492 139static const struct intel_device_info intel_i915g_info = {
a6c45cf0 140 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
31578148 141 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 142};
9a7e8492 143static const struct intel_device_info intel_i915gm_info = {
a6c45cf0 144 .gen = 3, .is_mobile = 1,
b295d1b6 145 .cursor_needs_physical = 1,
31578148 146 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 147 .supports_tv = 1,
cfdf1fa2 148};
9a7e8492 149static const struct intel_device_info intel_i945g_info = {
a6c45cf0 150 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 151 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 152};
9a7e8492 153static const struct intel_device_info intel_i945gm_info = {
a6c45cf0 154 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
b295d1b6 155 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 156 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 157 .supports_tv = 1,
cfdf1fa2
KH
158};
159
9a7e8492 160static const struct intel_device_info intel_i965g_info = {
a6c45cf0 161 .gen = 4, .is_broadwater = 1,
c96c3a8c 162 .has_hotplug = 1,
31578148 163 .has_overlay = 1,
cfdf1fa2
KH
164};
165
9a7e8492 166static const struct intel_device_info intel_i965gm_info = {
a6c45cf0 167 .gen = 4, .is_crestline = 1,
e3c4e5dd 168 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 169 .has_overlay = 1,
a6c45cf0 170 .supports_tv = 1,
cfdf1fa2
KH
171};
172
9a7e8492 173static const struct intel_device_info intel_g33_info = {
a6c45cf0 174 .gen = 3, .is_g33 = 1,
c96c3a8c 175 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 176 .has_overlay = 1,
cfdf1fa2
KH
177};
178
9a7e8492 179static const struct intel_device_info intel_g45_info = {
a6c45cf0 180 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
c96c3a8c 181 .has_pipe_cxsr = 1, .has_hotplug = 1,
92f49d9c 182 .has_bsd_ring = 1,
cfdf1fa2
KH
183};
184
9a7e8492 185static const struct intel_device_info intel_gm45_info = {
a6c45cf0 186 .gen = 4, .is_g4x = 1,
e3c4e5dd 187 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 188 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 189 .supports_tv = 1,
92f49d9c 190 .has_bsd_ring = 1,
cfdf1fa2
KH
191};
192
9a7e8492 193static const struct intel_device_info intel_pineview_info = {
a6c45cf0 194 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
c96c3a8c 195 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 196 .has_overlay = 1,
cfdf1fa2
KH
197};
198
9a7e8492 199static const struct intel_device_info intel_ironlake_d_info = {
f00a3ddf 200 .gen = 5,
c96c3a8c 201 .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
92f49d9c 202 .has_bsd_ring = 1,
cfdf1fa2
KH
203};
204
9a7e8492 205static const struct intel_device_info intel_ironlake_m_info = {
f00a3ddf 206 .gen = 5, .is_mobile = 1,
e3c4e5dd 207 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 208 .has_fbc = 1,
92f49d9c 209 .has_bsd_ring = 1,
cfdf1fa2
KH
210};
211
9a7e8492 212static const struct intel_device_info intel_sandybridge_d_info = {
a6c45cf0 213 .gen = 6,
c96c3a8c 214 .need_gfx_hws = 1, .has_hotplug = 1,
881f47b6 215 .has_bsd_ring = 1,
549f7365 216 .has_blt_ring = 1,
f6e450a6
EA
217};
218
9a7e8492 219static const struct intel_device_info intel_sandybridge_m_info = {
a6c45cf0 220 .gen = 6, .is_mobile = 1,
c96c3a8c 221 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 222 .has_fbc = 1,
881f47b6 223 .has_bsd_ring = 1,
549f7365 224 .has_blt_ring = 1,
a13e4093
EA
225};
226
c76b615c
JB
227static const struct intel_device_info intel_ivybridge_d_info = {
228 .is_ivybridge = 1, .gen = 7,
229 .need_gfx_hws = 1, .has_hotplug = 1,
230 .has_bsd_ring = 1,
231 .has_blt_ring = 1,
232};
233
234static const struct intel_device_info intel_ivybridge_m_info = {
235 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
236 .need_gfx_hws = 1, .has_hotplug = 1,
237 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
238 .has_bsd_ring = 1,
239 .has_blt_ring = 1,
240};
241
6103da0d
CW
242static const struct pci_device_id pciidlist[] = { /* aka */
243 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
244 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
245 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
5ce8ba7c 246 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
6103da0d
CW
247 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
248 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
249 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
250 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
251 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
252 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
253 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
254 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
255 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
256 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
257 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
258 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
259 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
260 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
261 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
262 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
263 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
264 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
265 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
266 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
267 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
268 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
41a51428 269 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
cfdf1fa2
KH
270 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
271 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
272 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
273 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
f6e450a6 274 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
85540480
ZW
275 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
276 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
a13e4093 277 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
85540480 278 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
4fefe435 279 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
85540480 280 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
c76b615c
JB
281 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
282 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
283 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
284 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
285 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
49ae35f2 286 {0, 0, 0}
1da177e4
LT
287};
288
79e53945
JB
289#if defined(CONFIG_DRM_I915_KMS)
290MODULE_DEVICE_TABLE(pci, pciidlist);
291#endif
292
3bad0781 293#define INTEL_PCH_DEVICE_ID_MASK 0xff00
90711d50 294#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3bad0781 295#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
c792513b 296#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3bad0781 297
0206e353 298void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
299{
300 struct drm_i915_private *dev_priv = dev->dev_private;
301 struct pci_dev *pch;
302
303 /*
304 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
305 * make graphics device passthrough work easy for VMM, that only
306 * need to expose ISA bridge to let driver know the real hardware
307 * underneath. This is a requirement from virtualization team.
308 */
309 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
310 if (pch) {
311 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
312 int id;
313 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
314
90711d50
JB
315 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
316 dev_priv->pch_type = PCH_IBX;
317 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
318 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
319 dev_priv->pch_type = PCH_CPT;
320 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
c792513b
JB
321 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
322 /* PantherPoint is CPT compatible */
323 dev_priv->pch_type = PCH_CPT;
324 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
3bad0781
ZW
325 }
326 }
327 pci_dev_put(pch);
328 }
329}
330
8d715f00 331void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
eb43f4af
CW
332{
333 int count;
334
335 count = 0;
336 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
337 udelay(10);
338
339 I915_WRITE_NOTRACE(FORCEWAKE, 1);
340 POSTING_READ(FORCEWAKE);
341
342 count = 0;
343 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
344 udelay(10);
345}
346
8d715f00
KP
347void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
348{
349 int count;
350
351 count = 0;
352 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
353 udelay(10);
354
355 I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
356 POSTING_READ(FORCEWAKE_MT);
357
358 count = 0;
359 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
360 udelay(10);
361}
362
fcca7926
BW
363/*
364 * Generally this is called implicitly by the register read function. However,
365 * if some sequence requires the GT to not power down then this function should
366 * be called at the beginning of the sequence followed by a call to
367 * gen6_gt_force_wake_put() at the end of the sequence.
368 */
369void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
370{
371 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
372
373 /* Forcewake is atomic in case we get in here without the lock */
374 if (atomic_add_return(1, &dev_priv->forcewake_count) == 1)
8d715f00 375 dev_priv->display.force_wake_get(dev_priv);
fcca7926
BW
376}
377
8d715f00 378void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
eb43f4af
CW
379{
380 I915_WRITE_NOTRACE(FORCEWAKE, 0);
381 POSTING_READ(FORCEWAKE);
382}
383
8d715f00
KP
384void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
385{
386 I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
387 POSTING_READ(FORCEWAKE_MT);
388}
389
fcca7926
BW
390/*
391 * see gen6_gt_force_wake_get()
392 */
393void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
394{
395 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
396
397 if (atomic_dec_and_test(&dev_priv->forcewake_count))
8d715f00 398 dev_priv->display.force_wake_put(dev_priv);
fcca7926
BW
399}
400
91355834
CW
401void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
402{
0206e353 403 if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
95736720
CW
404 int loop = 500;
405 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
406 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
407 udelay(10);
408 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
409 }
410 WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES);
411 dev_priv->gt_fifo_count = fifo;
91355834 412 }
95736720 413 dev_priv->gt_fifo_count--;
91355834
CW
414}
415
84b79f8d 416static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 417{
61caf87c
RW
418 struct drm_i915_private *dev_priv = dev->dev_private;
419
5bcf719b
DA
420 drm_kms_helper_poll_disable(dev);
421
ba8bbcf6 422 pci_save_state(dev->pdev);
ba8bbcf6 423
5669fcac 424 /* If KMS is active, we do the leavevt stuff here */
226485e9 425 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
84b79f8d
RW
426 int error = i915_gem_idle(dev);
427 if (error) {
226485e9 428 dev_err(&dev->pdev->dev,
84b79f8d
RW
429 "GEM idle failed, resume might fail\n");
430 return error;
431 }
226485e9 432 drm_irq_uninstall(dev);
5669fcac
JB
433 }
434
9e06dd39
JB
435 i915_save_state(dev);
436
44834a67 437 intel_opregion_fini(dev);
8ee1c3db 438
84b79f8d
RW
439 /* Modeset on resume, not lid events */
440 dev_priv->modeset_on_lid = 0;
61caf87c
RW
441
442 return 0;
84b79f8d
RW
443}
444
6a9ee8af 445int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
446{
447 int error;
448
449 if (!dev || !dev->dev_private) {
450 DRM_ERROR("dev: %p\n", dev);
451 DRM_ERROR("DRM not initialized, aborting suspend.\n");
452 return -ENODEV;
453 }
454
455 if (state.event == PM_EVENT_PRETHAW)
456 return 0;
457
5bcf719b
DA
458
459 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
460 return 0;
6eecba33 461
84b79f8d
RW
462 error = i915_drm_freeze(dev);
463 if (error)
464 return error;
465
b932ccb5
DA
466 if (state.event == PM_EVENT_SUSPEND) {
467 /* Shut down the device */
468 pci_disable_device(dev->pdev);
469 pci_set_power_state(dev->pdev, PCI_D3hot);
470 }
ba8bbcf6
JB
471
472 return 0;
473}
474
84b79f8d 475static int i915_drm_thaw(struct drm_device *dev)
ba8bbcf6 476{
5669fcac 477 struct drm_i915_private *dev_priv = dev->dev_private;
84b79f8d 478 int error = 0;
8ee1c3db 479
d1c3b177
CW
480 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
481 mutex_lock(&dev->struct_mutex);
482 i915_gem_restore_gtt_mappings(dev);
483 mutex_unlock(&dev->struct_mutex);
484 }
485
61caf87c 486 i915_restore_state(dev);
44834a67 487 intel_opregion_setup(dev);
61caf87c 488
5669fcac
JB
489 /* KMS EnterVT equivalent */
490 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
491 mutex_lock(&dev->struct_mutex);
492 dev_priv->mm.suspended = 0;
493
84b79f8d 494 error = i915_gem_init_ringbuffer(dev);
5669fcac 495 mutex_unlock(&dev->struct_mutex);
226485e9 496
9fb526db
KP
497 if (HAS_PCH_SPLIT(dev))
498 ironlake_init_pch_refclk(dev);
499
500f7147 500 drm_mode_config_reset(dev);
226485e9 501 drm_irq_install(dev);
84b79f8d 502
354ff967
ZY
503 /* Resume the modeset for every activated CRTC */
504 drm_helper_resume_force_mode(dev);
5669fcac 505
ac668088 506 if (IS_IRONLAKE_M(dev))
d5bb081b
JB
507 ironlake_enable_rc6(dev);
508 }
1daed3fb 509
44834a67
CW
510 intel_opregion_init(dev);
511
c9354c85 512 dev_priv->modeset_on_lid = 0;
06891e27 513
84b79f8d
RW
514 return error;
515}
516
6a9ee8af 517int i915_resume(struct drm_device *dev)
84b79f8d 518{
6eecba33
CW
519 int ret;
520
5bcf719b
DA
521 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
522 return 0;
523
84b79f8d
RW
524 if (pci_enable_device(dev->pdev))
525 return -EIO;
526
527 pci_set_master(dev->pdev);
528
6eecba33
CW
529 ret = i915_drm_thaw(dev);
530 if (ret)
531 return ret;
532
533 drm_kms_helper_poll_enable(dev);
534 return 0;
ba8bbcf6
JB
535}
536
dc96e9b8
CW
537static int i8xx_do_reset(struct drm_device *dev, u8 flags)
538{
539 struct drm_i915_private *dev_priv = dev->dev_private;
540
541 if (IS_I85X(dev))
542 return -ENODEV;
543
544 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
545 POSTING_READ(D_STATE);
546
547 if (IS_I830(dev) || IS_845G(dev)) {
548 I915_WRITE(DEBUG_RESET_I830,
549 DEBUG_RESET_DISPLAY |
550 DEBUG_RESET_RENDER |
551 DEBUG_RESET_FULL);
552 POSTING_READ(DEBUG_RESET_I830);
553 msleep(1);
554
555 I915_WRITE(DEBUG_RESET_I830, 0);
556 POSTING_READ(DEBUG_RESET_I830);
557 }
558
559 msleep(1);
560
561 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
562 POSTING_READ(D_STATE);
563
564 return 0;
565}
566
f49f0586
KG
567static int i965_reset_complete(struct drm_device *dev)
568{
569 u8 gdrst;
eeccdcac 570 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
f49f0586
KG
571 return gdrst & 0x1;
572}
573
0573ed4a
KG
574static int i965_do_reset(struct drm_device *dev, u8 flags)
575{
576 u8 gdrst;
577
ae681d96
CW
578 /*
579 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
580 * well as the reset bit (GR/bit 0). Setting the GR bit
581 * triggers the reset; when done, the hardware will clear it.
582 */
0573ed4a
KG
583 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
584 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
585
586 return wait_for(i965_reset_complete(dev), 500);
587}
588
589static int ironlake_do_reset(struct drm_device *dev, u8 flags)
590{
591 struct drm_i915_private *dev_priv = dev->dev_private;
592 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
593 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
594 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
ba8bbcf6
JB
595}
596
cff458c2
EA
597static int gen6_do_reset(struct drm_device *dev, u8 flags)
598{
599 struct drm_i915_private *dev_priv = dev->dev_private;
600
601 I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
602 return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
603}
604
11ed50ec
BG
605/**
606 * i965_reset - reset chip after a hang
607 * @dev: drm device to reset
608 * @flags: reset domains
609 *
610 * Reset the chip. Useful if a hang is detected. Returns zero on successful
611 * reset or otherwise an error code.
612 *
613 * Procedure is fairly simple:
614 * - reset the chip using the reset reg
615 * - re-init context state
616 * - re-init hardware status page
617 * - re-init ring buffer
618 * - re-init interrupt state
619 * - re-init display
620 */
f803aa55 621int i915_reset(struct drm_device *dev, u8 flags)
11ed50ec
BG
622{
623 drm_i915_private_t *dev_priv = dev->dev_private;
11ed50ec
BG
624 /*
625 * We really should only reset the display subsystem if we actually
626 * need to
627 */
628 bool need_display = true;
0573ed4a 629 int ret;
11ed50ec 630
d78cb50b
CW
631 if (!i915_try_reset)
632 return 0;
633
340479aa
CW
634 if (!mutex_trylock(&dev->struct_mutex))
635 return -EBUSY;
11ed50ec 636
069efc1d 637 i915_gem_reset(dev);
77f01230 638
f803aa55 639 ret = -ENODEV;
ae681d96
CW
640 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
641 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
642 } else switch (INTEL_INFO(dev)->gen) {
1083694a 643 case 7:
cff458c2
EA
644 case 6:
645 ret = gen6_do_reset(dev, flags);
25732821
BW
646 /* If reset with a user forcewake, try to restore */
647 if (atomic_read(&dev_priv->forcewake_count))
648 __gen6_gt_force_wake_get(dev_priv);
cff458c2 649 break;
f803aa55 650 case 5:
0573ed4a 651 ret = ironlake_do_reset(dev, flags);
f803aa55
CW
652 break;
653 case 4:
0573ed4a 654 ret = i965_do_reset(dev, flags);
f803aa55 655 break;
dc96e9b8
CW
656 case 2:
657 ret = i8xx_do_reset(dev, flags);
658 break;
f803aa55 659 }
ae681d96 660 dev_priv->last_gpu_reset = get_seconds();
0573ed4a 661 if (ret) {
f803aa55 662 DRM_ERROR("Failed to reset chip.\n");
f953c935 663 mutex_unlock(&dev->struct_mutex);
f803aa55 664 return ret;
11ed50ec
BG
665 }
666
667 /* Ok, now get things going again... */
668
669 /*
670 * Everything depends on having the GTT running, so we need to start
671 * there. Fortunately we don't need to do this unless we reset the
672 * chip at a PCI level.
673 *
674 * Next we need to restore the context, but we don't use those
675 * yet either...
676 *
677 * Ring buffer needs to be re-initialized in the KMS case, or if X
678 * was running at the time of the reset (i.e. we weren't VT
679 * switched away).
680 */
681 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
8187a2b7 682 !dev_priv->mm.suspended) {
11ed50ec 683 dev_priv->mm.suspended = 0;
75a6898f 684
1ec14ad3 685 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
75a6898f 686 if (HAS_BSD(dev))
1ec14ad3 687 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
75a6898f 688 if (HAS_BLT(dev))
1ec14ad3 689 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
75a6898f 690
11ed50ec
BG
691 mutex_unlock(&dev->struct_mutex);
692 drm_irq_uninstall(dev);
500f7147 693 drm_mode_config_reset(dev);
11ed50ec
BG
694 drm_irq_install(dev);
695 mutex_lock(&dev->struct_mutex);
696 }
697
9fd98141
CW
698 mutex_unlock(&dev->struct_mutex);
699
11ed50ec 700 /*
9fd98141
CW
701 * Perform a full modeset as on later generations, e.g. Ironlake, we may
702 * need to retrain the display link and cannot just restore the register
703 * values.
11ed50ec 704 */
9fd98141
CW
705 if (need_display) {
706 mutex_lock(&dev->mode_config.mutex);
707 drm_helper_resume_force_mode(dev);
708 mutex_unlock(&dev->mode_config.mutex);
709 }
11ed50ec 710
11ed50ec
BG
711 return 0;
712}
713
714
112b715e
KH
715static int __devinit
716i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
717{
5fe49d86
CW
718 /* Only bind to function 0 of the device. Early generations
719 * used function 1 as a placeholder for multi-head. This causes
720 * us confusion instead, especially on the systems where both
721 * functions have the same PCI-ID!
722 */
723 if (PCI_FUNC(pdev->devfn))
724 return -ENODEV;
725
dcdb1674 726 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
727}
728
729static void
730i915_pci_remove(struct pci_dev *pdev)
731{
732 struct drm_device *dev = pci_get_drvdata(pdev);
733
734 drm_put_dev(dev);
735}
736
84b79f8d 737static int i915_pm_suspend(struct device *dev)
112b715e 738{
84b79f8d
RW
739 struct pci_dev *pdev = to_pci_dev(dev);
740 struct drm_device *drm_dev = pci_get_drvdata(pdev);
741 int error;
112b715e 742
84b79f8d
RW
743 if (!drm_dev || !drm_dev->dev_private) {
744 dev_err(dev, "DRM not initialized, aborting suspend.\n");
745 return -ENODEV;
746 }
112b715e 747
5bcf719b
DA
748 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
749 return 0;
750
84b79f8d
RW
751 error = i915_drm_freeze(drm_dev);
752 if (error)
753 return error;
112b715e 754
84b79f8d
RW
755 pci_disable_device(pdev);
756 pci_set_power_state(pdev, PCI_D3hot);
cbda12d7 757
84b79f8d 758 return 0;
cbda12d7
ZW
759}
760
84b79f8d 761static int i915_pm_resume(struct device *dev)
cbda12d7 762{
84b79f8d
RW
763 struct pci_dev *pdev = to_pci_dev(dev);
764 struct drm_device *drm_dev = pci_get_drvdata(pdev);
765
766 return i915_resume(drm_dev);
cbda12d7
ZW
767}
768
84b79f8d 769static int i915_pm_freeze(struct device *dev)
cbda12d7 770{
84b79f8d
RW
771 struct pci_dev *pdev = to_pci_dev(dev);
772 struct drm_device *drm_dev = pci_get_drvdata(pdev);
773
774 if (!drm_dev || !drm_dev->dev_private) {
775 dev_err(dev, "DRM not initialized, aborting suspend.\n");
776 return -ENODEV;
777 }
778
779 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
780}
781
84b79f8d 782static int i915_pm_thaw(struct device *dev)
cbda12d7 783{
84b79f8d
RW
784 struct pci_dev *pdev = to_pci_dev(dev);
785 struct drm_device *drm_dev = pci_get_drvdata(pdev);
786
787 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
788}
789
84b79f8d 790static int i915_pm_poweroff(struct device *dev)
cbda12d7 791{
84b79f8d
RW
792 struct pci_dev *pdev = to_pci_dev(dev);
793 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 794
61caf87c 795 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
796}
797
b4b78d12 798static const struct dev_pm_ops i915_pm_ops = {
0206e353
AJ
799 .suspend = i915_pm_suspend,
800 .resume = i915_pm_resume,
801 .freeze = i915_pm_freeze,
802 .thaw = i915_pm_thaw,
803 .poweroff = i915_pm_poweroff,
804 .restore = i915_pm_resume,
cbda12d7
ZW
805};
806
de151cf6
JB
807static struct vm_operations_struct i915_gem_vm_ops = {
808 .fault = i915_gem_fault,
ab00b3e5
JB
809 .open = drm_gem_vm_open,
810 .close = drm_gem_vm_close,
de151cf6
JB
811};
812
1da177e4 813static struct drm_driver driver = {
0c54781b
MW
814 /* Don't use MTRRs here; the Xserver or userspace app should
815 * deal with them for Intel hardware.
792d2b9a 816 */
673a394b
EA
817 .driver_features =
818 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
819 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
22eae947 820 .load = i915_driver_load,
ba8bbcf6 821 .unload = i915_driver_unload,
673a394b 822 .open = i915_driver_open,
22eae947
DA
823 .lastclose = i915_driver_lastclose,
824 .preclose = i915_driver_preclose,
673a394b 825 .postclose = i915_driver_postclose,
d8e29209
RW
826
827 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
828 .suspend = i915_suspend,
829 .resume = i915_resume,
830
cda17380 831 .device_is_agp = i915_driver_device_is_agp,
1da177e4 832 .reclaim_buffers = drm_core_reclaim_buffers,
7c1c2871
DA
833 .master_create = i915_master_create,
834 .master_destroy = i915_master_destroy,
955b12de 835#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
836 .debugfs_init = i915_debugfs_init,
837 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 838#endif
673a394b
EA
839 .gem_init_object = i915_gem_init_object,
840 .gem_free_object = i915_gem_free_object,
de151cf6 841 .gem_vm_ops = &i915_gem_vm_ops,
ff72145b
DA
842 .dumb_create = i915_gem_dumb_create,
843 .dumb_map_offset = i915_gem_mmap_gtt,
844 .dumb_destroy = i915_gem_dumb_destroy,
1da177e4
LT
845 .ioctls = i915_ioctls,
846 .fops = {
b5e89ed5
DA
847 .owner = THIS_MODULE,
848 .open = drm_open,
849 .release = drm_release,
ed8b6704 850 .unlocked_ioctl = drm_ioctl,
de151cf6 851 .mmap = drm_gem_mmap,
b5e89ed5
DA
852 .poll = drm_poll,
853 .fasync = drm_fasync,
c9a9c5e0 854 .read = drm_read,
8ca7c1df 855#ifdef CONFIG_COMPAT
b5e89ed5 856 .compat_ioctl = i915_compat_ioctl,
8ca7c1df 857#endif
dc880abe 858 .llseek = noop_llseek,
22eae947
DA
859 },
860
22eae947
DA
861 .name = DRIVER_NAME,
862 .desc = DRIVER_DESC,
863 .date = DRIVER_DATE,
864 .major = DRIVER_MAJOR,
865 .minor = DRIVER_MINOR,
866 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
867};
868
8410ea3b
DA
869static struct pci_driver i915_pci_driver = {
870 .name = DRIVER_NAME,
871 .id_table = pciidlist,
872 .probe = i915_pci_probe,
873 .remove = i915_pci_remove,
874 .driver.pm = &i915_pm_ops,
875};
876
1da177e4
LT
877static int __init i915_init(void)
878{
1f7a6e37
ZW
879 if (!intel_agp_enabled) {
880 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
881 return -ENODEV;
882 }
883
1da177e4 884 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
885
886 /*
887 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
888 * explicitly disabled with the module pararmeter.
889 *
890 * Otherwise, just follow the parameter (defaulting to off).
891 *
892 * Allow optional vga_text_mode_force boot option to override
893 * the default behavior.
894 */
895#if defined(CONFIG_DRM_I915_KMS)
896 if (i915_modeset != 0)
897 driver.driver_features |= DRIVER_MODESET;
898#endif
899 if (i915_modeset == 1)
900 driver.driver_features |= DRIVER_MODESET;
901
902#ifdef CONFIG_VGA_CONSOLE
903 if (vgacon_text_force() && i915_modeset == -1)
904 driver.driver_features &= ~DRIVER_MODESET;
905#endif
906
3885c6bb
CW
907 if (!(driver.driver_features & DRIVER_MODESET))
908 driver.get_vblank_timestamp = NULL;
909
8410ea3b 910 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
911}
912
913static void __exit i915_exit(void)
914{
8410ea3b 915 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
916}
917
918module_init(i915_init);
919module_exit(i915_exit);
920
b5e89ed5
DA
921MODULE_AUTHOR(DRIVER_AUTHOR);
922MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 923MODULE_LICENSE("GPL and additional rights");
f7000883
AK
924
925/* We give fast paths for the really cool registers */
926#define NEEDS_FORCE_WAKE(dev_priv, reg) \
927 (((dev_priv)->info->gen >= 6) && \
8d715f00
KP
928 ((reg) < 0x40000) && \
929 ((reg) != FORCEWAKE) && \
930 ((reg) != ECOBUS))
f7000883
AK
931
932#define __i915_read(x, y) \
933u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
934 u##x val = 0; \
935 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
936 gen6_gt_force_wake_get(dev_priv); \
937 val = read##y(dev_priv->regs + reg); \
938 gen6_gt_force_wake_put(dev_priv); \
939 } else { \
940 val = read##y(dev_priv->regs + reg); \
941 } \
942 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
943 return val; \
944}
945
946__i915_read(8, b)
947__i915_read(16, w)
948__i915_read(32, l)
949__i915_read(64, q)
950#undef __i915_read
951
952#define __i915_write(x, y) \
953void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
954 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
955 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
956 __gen6_gt_wait_for_fifo(dev_priv); \
957 } \
958 write##y(val, dev_priv->regs + reg); \
959}
960__i915_write(8, b)
961__i915_write(16, w)
962__i915_write(32, l)
963__i915_write(64, q)
964#undef __i915_write
This page took 0.789934 seconds and 5 git commands to generate.