Linux 4.0-rc7
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 231 .has_llc = 1
219f4fdb 232
c76b615c 233static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
a57c774a 236 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 237 IVB_CURSOR_OFFSETS,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
a57c774a 244 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 245 IVB_CURSOR_OFFSETS,
c76b615c
JB
246};
247
999bcdea
BW
248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
a57c774a 252 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 253 IVB_CURSOR_OFFSETS,
999bcdea
BW
254};
255
70a3eb7a 256static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
70a3eb7a 260 .is_valleyview = 1,
fba5d532 261 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 262 .has_fbc = 0, /* legal, last one wins */
30ccd964 263 .has_llc = 0, /* legal, last one wins */
a57c774a 264 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 265 CURSOR_OFFSETS,
70a3eb7a
JB
266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
269 GEN7_FEATURES,
270 .num_pipes = 2,
70a3eb7a 271 .is_valleyview = 1,
fba5d532 272 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 273 .has_fbc = 0, /* legal, last one wins */
30ccd964 274 .has_llc = 0, /* legal, last one wins */
a57c774a 275 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 276 CURSOR_OFFSETS,
70a3eb7a
JB
277};
278
4cae9ae0 279static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_haswell = 1,
dd93be58 282 .has_ddi = 1,
30568c45 283 .has_fpga_dbg = 1,
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 285 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 286 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
287};
288
289static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
dd93be58 293 .has_ddi = 1,
30568c45 294 .has_fpga_dbg = 1,
73ae478c 295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 296 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 297 IVB_CURSOR_OFFSETS,
c76b615c
JB
298};
299
4d4dead6 300static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 301 .gen = 8, .num_pipes = 3,
4d4dead6
BW
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
66bc2cab 306 .has_fpga_dbg = 1,
8f94d24b 307 .has_fbc = 1,
a57c774a 308 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 309 IVB_CURSOR_OFFSETS,
4d4dead6
BW
310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
66bc2cab 318 .has_fpga_dbg = 1,
8f94d24b 319 .has_fbc = 1,
a57c774a 320 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 321 IVB_CURSOR_OFFSETS,
4d4dead6
BW
322};
323
fd3c269f
ZY
324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
328 .has_llc = 1,
329 .has_ddi = 1,
66bc2cab 330 .has_fpga_dbg = 1,
fd3c269f
ZY
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 333 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
340 .has_llc = 1,
341 .has_ddi = 1,
66bc2cab 342 .has_fpga_dbg = 1,
fd3c269f
ZY
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 345 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
346};
347
7d87a7f7
VS
348static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
07fddb14 350 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 355 GEN_CHV_PIPEOFFSETS,
5efb3e28 356 CURSOR_OFFSETS,
7d87a7f7
VS
357};
358
72bbf0af
DL
359static const struct intel_device_info intel_skylake_info = {
360 .is_preliminary = 1,
7201c0b3 361 .is_skylake = 1,
72bbf0af
DL
362 .gen = 9, .num_pipes = 3,
363 .need_gfx_hws = 1, .has_hotplug = 1,
364 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
365 .has_llc = 1,
366 .has_ddi = 1,
043efb11 367 .has_fbc = 1,
72bbf0af
DL
368 GEN_DEFAULT_PIPEOFFSETS,
369 IVB_CURSOR_OFFSETS,
370};
371
a0a18075
JB
372/*
373 * Make sure any device matches here are from most specific to most
374 * general. For example, since the Quanta match is based on the subsystem
375 * and subvendor IDs, we need it to come before the more general IVB
376 * PCI ID matches, otherwise we'll use the wrong info struct above.
377 */
378#define INTEL_PCI_IDS \
379 INTEL_I830_IDS(&intel_i830_info), \
380 INTEL_I845G_IDS(&intel_845g_info), \
381 INTEL_I85X_IDS(&intel_i85x_info), \
382 INTEL_I865G_IDS(&intel_i865g_info), \
383 INTEL_I915G_IDS(&intel_i915g_info), \
384 INTEL_I915GM_IDS(&intel_i915gm_info), \
385 INTEL_I945G_IDS(&intel_i945g_info), \
386 INTEL_I945GM_IDS(&intel_i945gm_info), \
387 INTEL_I965G_IDS(&intel_i965g_info), \
388 INTEL_G33_IDS(&intel_g33_info), \
389 INTEL_I965GM_IDS(&intel_i965gm_info), \
390 INTEL_GM45_IDS(&intel_gm45_info), \
391 INTEL_G45_IDS(&intel_g45_info), \
392 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
393 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
394 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
395 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
396 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
397 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
398 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
399 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
400 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
401 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
402 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
4d4dead6 403 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
fd3c269f
ZY
404 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
405 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
406 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
7d87a7f7 407 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
72bbf0af
DL
408 INTEL_CHV_IDS(&intel_cherryview_info), \
409 INTEL_SKL_IDS(&intel_skylake_info)
a0a18075 410
6103da0d 411static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 412 INTEL_PCI_IDS,
49ae35f2 413 {0, 0, 0}
1da177e4
LT
414};
415
79e53945
JB
416#if defined(CONFIG_DRM_I915_KMS)
417MODULE_DEVICE_TABLE(pci, pciidlist);
418#endif
419
0206e353 420void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
421{
422 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 423 struct pci_dev *pch = NULL;
3bad0781 424
ce1bb329
BW
425 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
426 * (which really amounts to a PCH but no South Display).
427 */
428 if (INTEL_INFO(dev)->num_pipes == 0) {
429 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
430 return;
431 }
432
3bad0781
ZW
433 /*
434 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
435 * make graphics device passthrough work easy for VMM, that only
436 * need to expose ISA bridge to let driver know the real hardware
437 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
438 *
439 * In some virtualized environments (e.g. XEN), there is irrelevant
440 * ISA bridge in the system. To work reliably, we should scan trhough
441 * all the ISA bridge devices and check for the first match, instead
442 * of only checking the first one.
3bad0781 443 */
bcdb72ac 444 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 445 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 446 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 447 dev_priv->pch_id = id;
3bad0781 448
90711d50
JB
449 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
450 dev_priv->pch_type = PCH_IBX;
451 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 452 WARN_ON(!IS_GEN5(dev));
90711d50 453 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
454 dev_priv->pch_type = PCH_CPT;
455 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 456 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
457 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
458 /* PantherPoint is CPT compatible */
459 dev_priv->pch_type = PCH_CPT;
492ab669 460 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 461 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
462 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
463 dev_priv->pch_type = PCH_LPT;
464 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
a35cc9d0
RV
465 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
466 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
e76e0634
BW
467 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
468 dev_priv->pch_type = PCH_LPT;
469 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
a35cc9d0
RV
470 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
471 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
e7e7ea20
S
472 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
473 dev_priv->pch_type = PCH_SPT;
474 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
475 WARN_ON(!IS_SKYLAKE(dev));
e7e7ea20
S
476 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
477 dev_priv->pch_type = PCH_SPT;
478 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
479 WARN_ON(!IS_SKYLAKE(dev));
bcdb72ac
ID
480 } else
481 continue;
482
6a9c4b35 483 break;
3bad0781 484 }
3bad0781 485 }
6a9c4b35 486 if (!pch)
bcdb72ac
ID
487 DRM_DEBUG_KMS("No PCH found.\n");
488
489 pci_dev_put(pch);
3bad0781
ZW
490}
491
2911a35b
BW
492bool i915_semaphore_is_enabled(struct drm_device *dev)
493{
494 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 495 return false;
2911a35b 496
d330a953
JN
497 if (i915.semaphores >= 0)
498 return i915.semaphores;
2911a35b 499
71386ef9
OM
500 /* TODO: make semaphores and Execlists play nicely together */
501 if (i915.enable_execlists)
502 return false;
503
be71eabe
RV
504 /* Until we get further testing... */
505 if (IS_GEN8(dev))
506 return false;
507
59de3295 508#ifdef CONFIG_INTEL_IOMMU
2911a35b 509 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
510 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
511 return false;
512#endif
2911a35b 513
a08acaf2 514 return true;
2911a35b
BW
515}
516
1d0d343a
ID
517void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
518{
519 spin_lock_irq(&dev_priv->irq_lock);
520
521 dev_priv->long_hpd_port_mask = 0;
522 dev_priv->short_hpd_port_mask = 0;
523 dev_priv->hpd_event_bits = 0;
524
525 spin_unlock_irq(&dev_priv->irq_lock);
526
527 cancel_work_sync(&dev_priv->dig_port_work);
528 cancel_work_sync(&dev_priv->hotplug_work);
529 cancel_delayed_work_sync(&dev_priv->hotplug_reenable_work);
530}
531
07f9cd0b
ID
532static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
533{
534 struct drm_device *dev = dev_priv->dev;
535 struct drm_encoder *encoder;
536
537 drm_modeset_lock_all(dev);
538 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
539 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
540
541 if (intel_encoder->suspend)
542 intel_encoder->suspend(intel_encoder);
543 }
544 drm_modeset_unlock_all(dev);
545}
546
ebc32824 547static int intel_suspend_complete(struct drm_i915_private *dev_priv);
1a5df187
PZ
548static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
549 bool rpm_resume);
ebc32824 550
5e365c39 551static int i915_drm_suspend(struct drm_device *dev)
ba8bbcf6 552{
61caf87c 553 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 554 struct drm_crtc *crtc;
e5747e3a 555 pci_power_t opregion_target_state;
61caf87c 556
b8efb17b
ZR
557 /* ignore lid events during suspend */
558 mutex_lock(&dev_priv->modeset_restore_lock);
559 dev_priv->modeset_restore = MODESET_SUSPENDED;
560 mutex_unlock(&dev_priv->modeset_restore_lock);
561
c67a470b
PZ
562 /* We do a lot of poking in a lot of registers, make sure they work
563 * properly. */
da7e29bd 564 intel_display_set_init_power(dev_priv, true);
cb10799c 565
5bcf719b
DA
566 drm_kms_helper_poll_disable(dev);
567
ba8bbcf6 568 pci_save_state(dev->pdev);
ba8bbcf6 569
5669fcac 570 /* If KMS is active, we do the leavevt stuff here */
226485e9 571 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
db1b76ca
DV
572 int error;
573
45c5f202 574 error = i915_gem_suspend(dev);
84b79f8d 575 if (error) {
226485e9 576 dev_err(&dev->pdev->dev,
84b79f8d
RW
577 "GEM idle failed, resume might fail\n");
578 return error;
579 }
a261b246 580
2eb5252e
ID
581 intel_suspend_gt_powersave(dev);
582
24576d23
JB
583 /*
584 * Disable CRTCs directly since we want to preserve sw state
b04c5bd6 585 * for _thaw. Also, power gate the CRTC power wells.
24576d23 586 */
6e9f798d 587 drm_modeset_lock_all(dev);
b04c5bd6
BF
588 for_each_crtc(dev, crtc)
589 intel_crtc_control(crtc, false);
6e9f798d 590 drm_modeset_unlock_all(dev);
7d708ee4 591
0e32b39c 592 intel_dp_mst_suspend(dev);
09b64267 593
b963291c 594 intel_runtime_pm_disable_interrupts(dev_priv);
1d0d343a 595 intel_hpd_cancel_work(dev_priv);
0e32b39c 596
07f9cd0b
ID
597 intel_suspend_encoders(dev_priv);
598
970104fa 599 intel_suspend_hw(dev);
5669fcac
JB
600 }
601
828c7908
BW
602 i915_gem_suspend_gtt_mappings(dev);
603
9e06dd39
JB
604 i915_save_state(dev);
605
95fa2eee
ID
606 opregion_target_state = PCI_D3cold;
607#if IS_ENABLED(CONFIG_ACPI_SLEEP)
608 if (acpi_target_system_state() < ACPI_STATE_S3)
e5747e3a 609 opregion_target_state = PCI_D1;
95fa2eee 610#endif
e5747e3a
JB
611 intel_opregion_notify_adapter(dev, opregion_target_state);
612
156c7ca0 613 intel_uncore_forcewake_reset(dev, false);
44834a67 614 intel_opregion_fini(dev);
8ee1c3db 615
82e3b8c1 616 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 617
62d5d69b
MK
618 dev_priv->suspend_count++;
619
85e90679
KCA
620 intel_display_set_init_power(dev_priv, false);
621
61caf87c 622 return 0;
84b79f8d
RW
623}
624
ab3be73f 625static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
c3c09c95
ID
626{
627 struct drm_i915_private *dev_priv = drm_dev->dev_private;
628 int ret;
629
630 ret = intel_suspend_complete(dev_priv);
631
632 if (ret) {
633 DRM_ERROR("Suspend complete failed: %d\n", ret);
634
635 return ret;
636 }
637
638 pci_disable_device(drm_dev->pdev);
ab3be73f
ID
639 /*
640 * During hibernation on some GEN4 platforms the BIOS may try to access
641 * the device even though it's already in D3 and hang the machine. So
642 * leave the device in D0 on those platforms and hope the BIOS will
643 * power down the device properly. Platforms where this was seen:
644 * Lenovo Thinkpad X301, X61s
645 */
646 if (!(hibernation &&
647 drm_dev->pdev->subsystem_vendor == PCI_VENDOR_ID_LENOVO &&
648 INTEL_INFO(dev_priv)->gen == 4))
649 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
c3c09c95
ID
650
651 return 0;
652}
653
fc49b3da 654int i915_suspend_legacy(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
655{
656 int error;
657
658 if (!dev || !dev->dev_private) {
659 DRM_ERROR("dev: %p\n", dev);
660 DRM_ERROR("DRM not initialized, aborting suspend.\n");
661 return -ENODEV;
662 }
663
0b14cbd2
ID
664 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
665 state.event != PM_EVENT_FREEZE))
666 return -EINVAL;
5bcf719b
DA
667
668 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
669 return 0;
6eecba33 670
5e365c39 671 error = i915_drm_suspend(dev);
84b79f8d
RW
672 if (error)
673 return error;
674
ab3be73f 675 return i915_drm_suspend_late(dev, false);
ba8bbcf6
JB
676}
677
5e365c39 678static int i915_drm_resume(struct drm_device *dev)
76c4b250
ID
679{
680 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef 681
f4a12ead 682 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
9d49c0ef
PZ
683 mutex_lock(&dev->struct_mutex);
684 i915_gem_restore_gtt_mappings(dev);
685 mutex_unlock(&dev->struct_mutex);
686 }
687
61caf87c 688 i915_restore_state(dev);
44834a67 689 intel_opregion_setup(dev);
61caf87c 690
5669fcac
JB
691 /* KMS EnterVT equivalent */
692 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 693 intel_init_pch_refclk(dev);
754970ee 694 drm_mode_config_reset(dev);
1833b134 695
5669fcac 696 mutex_lock(&dev->struct_mutex);
074c6ada
CW
697 if (i915_gem_init_hw(dev)) {
698 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
699 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
700 }
5669fcac 701 mutex_unlock(&dev->struct_mutex);
226485e9 702
2363d8c9 703 /* We need working interrupts for modeset enabling ... */
b963291c 704 intel_runtime_pm_enable_interrupts(dev_priv);
15239099 705
1833b134 706 intel_modeset_init_hw(dev);
24576d23 707
5ea13be5
JN
708 spin_lock_irq(&dev_priv->irq_lock);
709 if (dev_priv->display.hpd_irq_setup)
710 dev_priv->display.hpd_irq_setup(dev);
711 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c 712
24576d23
JB
713 drm_modeset_lock_all(dev);
714 intel_modeset_setup_hw_state(dev, true);
715 drm_modeset_unlock_all(dev);
15239099 716
e7d6f7d7
DA
717 intel_dp_mst_resume(dev);
718
15239099
DV
719 /*
720 * ... but also need to make sure that hotplug processing
721 * doesn't cause havoc. Like in the driver load code we don't
722 * bother with the tiny race here where we might loose hotplug
723 * notifications.
724 * */
b963291c 725 intel_hpd_init(dev_priv);
bb60b969 726 /* Config may have changed between suspend and resume */
1ff74cf1 727 drm_helper_hpd_irq_event(dev);
d5bb081b 728 }
1daed3fb 729
44834a67
CW
730 intel_opregion_init(dev);
731
82e3b8c1 732 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 733
b8efb17b
ZR
734 mutex_lock(&dev_priv->modeset_restore_lock);
735 dev_priv->modeset_restore = MODESET_DONE;
736 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 737
e5747e3a
JB
738 intel_opregion_notify_adapter(dev, PCI_D0);
739
ee6f280e
ID
740 drm_kms_helper_poll_enable(dev);
741
074c6ada 742 return 0;
84b79f8d
RW
743}
744
5e365c39 745static int i915_drm_resume_early(struct drm_device *dev)
84b79f8d 746{
36d61e67 747 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 748 int ret = 0;
36d61e67 749
76c4b250
ID
750 /*
751 * We have a resume ordering issue with the snd-hda driver also
752 * requiring our device to be power up. Due to the lack of a
753 * parent/child relationship we currently solve this with an early
754 * resume hook.
755 *
756 * FIXME: This should be solved with a special hdmi sink device or
757 * similar so that power domains can be employed.
758 */
84b79f8d
RW
759 if (pci_enable_device(dev->pdev))
760 return -EIO;
761
762 pci_set_master(dev->pdev);
763
efee833a 764 if (IS_VALLEYVIEW(dev_priv))
1a5df187 765 ret = vlv_resume_prepare(dev_priv, false);
36d61e67
ID
766 if (ret)
767 DRM_ERROR("Resume prepare failed: %d,Continuing resume\n", ret);
768
769 intel_uncore_early_sanitize(dev, true);
efee833a
PZ
770
771 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
772 hsw_disable_pc8(dev_priv);
773
36d61e67
ID
774 intel_uncore_sanitize(dev);
775 intel_power_domains_init_hw(dev_priv);
776
777 return ret;
76c4b250
ID
778}
779
fc49b3da 780int i915_resume_legacy(struct drm_device *dev)
76c4b250 781{
50a0072f 782 int ret;
76c4b250 783
097dd837
ID
784 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
785 return 0;
786
5e365c39 787 ret = i915_drm_resume_early(dev);
50a0072f
ID
788 if (ret)
789 return ret;
790
5a17514e
ID
791 return i915_drm_resume(dev);
792}
793
11ed50ec 794/**
f3953dcb 795 * i915_reset - reset chip after a hang
11ed50ec 796 * @dev: drm device to reset
11ed50ec
BG
797 *
798 * Reset the chip. Useful if a hang is detected. Returns zero on successful
799 * reset or otherwise an error code.
800 *
801 * Procedure is fairly simple:
802 * - reset the chip using the reset reg
803 * - re-init context state
804 * - re-init hardware status page
805 * - re-init ring buffer
806 * - re-init interrupt state
807 * - re-init display
808 */
d4b8bb2a 809int i915_reset(struct drm_device *dev)
11ed50ec 810{
50227e1c 811 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 812 bool simulated;
0573ed4a 813 int ret;
11ed50ec 814
d330a953 815 if (!i915.reset)
d78cb50b
CW
816 return 0;
817
dbea3cea
ID
818 intel_reset_gt_powersave(dev);
819
d54a02c0 820 mutex_lock(&dev->struct_mutex);
11ed50ec 821
069efc1d 822 i915_gem_reset(dev);
77f01230 823
2e7c8ee7
CW
824 simulated = dev_priv->gpu_error.stop_rings != 0;
825
be62acb4
MK
826 ret = intel_gpu_reset(dev);
827
828 /* Also reset the gpu hangman. */
829 if (simulated) {
830 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
831 dev_priv->gpu_error.stop_rings = 0;
832 if (ret == -ENODEV) {
f2d91a2c
DV
833 DRM_INFO("Reset not implemented, but ignoring "
834 "error for simulated gpu hangs\n");
be62acb4
MK
835 ret = 0;
836 }
2e7c8ee7 837 }
be62acb4 838
d8f2716a
DV
839 if (i915_stop_ring_allow_warn(dev_priv))
840 pr_notice("drm/i915: Resetting chip after gpu hang\n");
841
0573ed4a 842 if (ret) {
f2d91a2c 843 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 844 mutex_unlock(&dev->struct_mutex);
f803aa55 845 return ret;
11ed50ec
BG
846 }
847
1362b776
VS
848 intel_overlay_reset(dev_priv);
849
11ed50ec
BG
850 /* Ok, now get things going again... */
851
852 /*
853 * Everything depends on having the GTT running, so we need to start
854 * there. Fortunately we don't need to do this unless we reset the
855 * chip at a PCI level.
856 *
857 * Next we need to restore the context, but we don't use those
858 * yet either...
859 *
860 * Ring buffer needs to be re-initialized in the KMS case, or if X
861 * was running at the time of the reset (i.e. we weren't VT
862 * switched away).
863 */
87255483 864 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
6689c167
MA
865 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
866 dev_priv->gpu_error.reload_in_reset = true;
867
3d57e5bd 868 ret = i915_gem_init_hw(dev);
6689c167
MA
869
870 dev_priv->gpu_error.reload_in_reset = false;
871
8e88a2bd 872 mutex_unlock(&dev->struct_mutex);
3d57e5bd
BW
873 if (ret) {
874 DRM_ERROR("Failed hw init on reset %d\n", ret);
875 return ret;
876 }
f817586c 877
e090c53b 878 /*
78ad455f
DV
879 * FIXME: This races pretty badly against concurrent holders of
880 * ring interrupts. This is possible since we've started to drop
881 * dev->struct_mutex in select places when waiting for the gpu.
e090c53b 882 */
dd0a1aa1 883
78ad455f
DV
884 /*
885 * rps/rc6 re-init is necessary to restore state lost after the
886 * reset and the re-install of gt irqs. Skip for ironlake per
dd0a1aa1 887 * previous concerns that it doesn't respond well to some forms
78ad455f
DV
888 * of re-init after reset.
889 */
dc1d0136 890 if (INTEL_INFO(dev)->gen > 5)
dbea3cea 891 intel_enable_gt_powersave(dev);
bcbc324a
DV
892 } else {
893 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
894 }
895
11ed50ec
BG
896 return 0;
897}
898
56550d94 899static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 900{
01a06850
DV
901 struct intel_device_info *intel_info =
902 (struct intel_device_info *) ent->driver_data;
903
d330a953 904 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
905 DRM_INFO("This hardware requires preliminary hardware support.\n"
906 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
907 return -ENODEV;
908 }
909
5fe49d86
CW
910 /* Only bind to function 0 of the device. Early generations
911 * used function 1 as a placeholder for multi-head. This causes
912 * us confusion instead, especially on the systems where both
913 * functions have the same PCI-ID!
914 */
915 if (PCI_FUNC(pdev->devfn))
916 return -ENODEV;
917
24986ee0 918 driver.driver_features &= ~(DRIVER_USE_AGP);
01a06850 919
dcdb1674 920 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
921}
922
923static void
924i915_pci_remove(struct pci_dev *pdev)
925{
926 struct drm_device *dev = pci_get_drvdata(pdev);
927
928 drm_put_dev(dev);
929}
930
84b79f8d 931static int i915_pm_suspend(struct device *dev)
112b715e 932{
84b79f8d
RW
933 struct pci_dev *pdev = to_pci_dev(dev);
934 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 935
84b79f8d
RW
936 if (!drm_dev || !drm_dev->dev_private) {
937 dev_err(dev, "DRM not initialized, aborting suspend.\n");
938 return -ENODEV;
939 }
112b715e 940
5bcf719b
DA
941 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
942 return 0;
943
5e365c39 944 return i915_drm_suspend(drm_dev);
76c4b250
ID
945}
946
947static int i915_pm_suspend_late(struct device *dev)
948{
888d0d42 949 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250
ID
950
951 /*
952 * We have a suspedn ordering issue with the snd-hda driver also
953 * requiring our device to be power up. Due to the lack of a
954 * parent/child relationship we currently solve this with an late
955 * suspend hook.
956 *
957 * FIXME: This should be solved with a special hdmi sink device or
958 * similar so that power domains can be employed.
959 */
960 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
961 return 0;
112b715e 962
ab3be73f
ID
963 return i915_drm_suspend_late(drm_dev, false);
964}
965
966static int i915_pm_poweroff_late(struct device *dev)
967{
968 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
969
970 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
971 return 0;
972
973 return i915_drm_suspend_late(drm_dev, true);
cbda12d7
ZW
974}
975
76c4b250
ID
976static int i915_pm_resume_early(struct device *dev)
977{
888d0d42 978 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250 979
097dd837
ID
980 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
981 return 0;
982
5e365c39 983 return i915_drm_resume_early(drm_dev);
76c4b250
ID
984}
985
84b79f8d 986static int i915_pm_resume(struct device *dev)
cbda12d7 987{
888d0d42 988 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
84b79f8d 989
097dd837
ID
990 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
991 return 0;
992
5a17514e 993 return i915_drm_resume(drm_dev);
cbda12d7
ZW
994}
995
ebc32824 996static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 997{
414de7a0 998 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
999
1000 return 0;
97bea207
PZ
1001}
1002
ddeea5b0
ID
1003/*
1004 * Save all Gunit registers that may be lost after a D3 and a subsequent
1005 * S0i[R123] transition. The list of registers needing a save/restore is
1006 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1007 * registers in the following way:
1008 * - Driver: saved/restored by the driver
1009 * - Punit : saved/restored by the Punit firmware
1010 * - No, w/o marking: no need to save/restore, since the register is R/O or
1011 * used internally by the HW in a way that doesn't depend
1012 * keeping the content across a suspend/resume.
1013 * - Debug : used for debugging
1014 *
1015 * We save/restore all registers marked with 'Driver', with the following
1016 * exceptions:
1017 * - Registers out of use, including also registers marked with 'Debug'.
1018 * These have no effect on the driver's operation, so we don't save/restore
1019 * them to reduce the overhead.
1020 * - Registers that are fully setup by an initialization function called from
1021 * the resume path. For example many clock gating and RPS/RC6 registers.
1022 * - Registers that provide the right functionality with their reset defaults.
1023 *
1024 * TODO: Except for registers that based on the above 3 criteria can be safely
1025 * ignored, we save/restore all others, practically treating the HW context as
1026 * a black-box for the driver. Further investigation is needed to reduce the
1027 * saved/restored registers even further, by following the same 3 criteria.
1028 */
1029static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1030{
1031 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1032 int i;
1033
1034 /* GAM 0x4000-0x4770 */
1035 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1036 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1037 s->arb_mode = I915_READ(ARB_MODE);
1038 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1039 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1040
1041 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1042 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1043
1044 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1045 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1046
1047 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1048 s->ecochk = I915_READ(GAM_ECOCHK);
1049 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1050 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1051
1052 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1053
1054 /* MBC 0x9024-0x91D0, 0x8500 */
1055 s->g3dctl = I915_READ(VLV_G3DCTL);
1056 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1057 s->mbctl = I915_READ(GEN6_MBCTL);
1058
1059 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1060 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1061 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1062 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1063 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1064 s->rstctl = I915_READ(GEN6_RSTCTL);
1065 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1066
1067 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1068 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1069 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1070 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1071 s->ecobus = I915_READ(ECOBUS);
1072 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1073 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1074 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1075 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1076 s->rcedata = I915_READ(VLV_RCEDATA);
1077 s->spare2gh = I915_READ(VLV_SPAREG2H);
1078
1079 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1080 s->gt_imr = I915_READ(GTIMR);
1081 s->gt_ier = I915_READ(GTIER);
1082 s->pm_imr = I915_READ(GEN6_PMIMR);
1083 s->pm_ier = I915_READ(GEN6_PMIER);
1084
1085 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1086 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1087
1088 /* GT SA CZ domain, 0x100000-0x138124 */
1089 s->tilectl = I915_READ(TILECTL);
1090 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1091 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1092 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1093 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1094
1095 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1096 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1097 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1098 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1099
1100 /*
1101 * Not saving any of:
1102 * DFT, 0x9800-0x9EC0
1103 * SARB, 0xB000-0xB1FC
1104 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1105 * PCI CFG
1106 */
1107}
1108
1109static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1110{
1111 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1112 u32 val;
1113 int i;
1114
1115 /* GAM 0x4000-0x4770 */
1116 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1117 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1118 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1119 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1120 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1121
1122 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1123 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1124
1125 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1126 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1127
1128 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1129 I915_WRITE(GAM_ECOCHK, s->ecochk);
1130 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1131 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1132
1133 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1134
1135 /* MBC 0x9024-0x91D0, 0x8500 */
1136 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1137 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1138 I915_WRITE(GEN6_MBCTL, s->mbctl);
1139
1140 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1141 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1142 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1143 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1144 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1145 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1146 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1147
1148 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1149 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1150 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1151 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1152 I915_WRITE(ECOBUS, s->ecobus);
1153 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1154 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1155 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1156 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1157 I915_WRITE(VLV_RCEDATA, s->rcedata);
1158 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1159
1160 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1161 I915_WRITE(GTIMR, s->gt_imr);
1162 I915_WRITE(GTIER, s->gt_ier);
1163 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1164 I915_WRITE(GEN6_PMIER, s->pm_ier);
1165
1166 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1167 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1168
1169 /* GT SA CZ domain, 0x100000-0x138124 */
1170 I915_WRITE(TILECTL, s->tilectl);
1171 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1172 /*
1173 * Preserve the GT allow wake and GFX force clock bit, they are not
1174 * be restored, as they are used to control the s0ix suspend/resume
1175 * sequence by the caller.
1176 */
1177 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1178 val &= VLV_GTLC_ALLOWWAKEREQ;
1179 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1180 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1181
1182 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1183 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1184 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1185 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1186
1187 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1188
1189 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1190 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1191 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1192 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1193}
1194
650ad970
ID
1195int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1196{
1197 u32 val;
1198 int err;
1199
1200 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1201 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1202
1203#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1204 /* Wait for a previous force-off to settle */
1205 if (force_on) {
8d4eee9c 1206 err = wait_for(!COND, 20);
650ad970
ID
1207 if (err) {
1208 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1209 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1210 return err;
1211 }
1212 }
1213
1214 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1215 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1216 if (force_on)
1217 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1218 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1219
1220 if (!force_on)
1221 return 0;
1222
8d4eee9c 1223 err = wait_for(COND, 20);
650ad970
ID
1224 if (err)
1225 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1226 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1227
1228 return err;
1229#undef COND
1230}
1231
ddeea5b0
ID
1232static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1233{
1234 u32 val;
1235 int err = 0;
1236
1237 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1238 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1239 if (allow)
1240 val |= VLV_GTLC_ALLOWWAKEREQ;
1241 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1242 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1243
1244#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1245 allow)
1246 err = wait_for(COND, 1);
1247 if (err)
1248 DRM_ERROR("timeout disabling GT waking\n");
1249 return err;
1250#undef COND
1251}
1252
1253static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1254 bool wait_for_on)
1255{
1256 u32 mask;
1257 u32 val;
1258 int err;
1259
1260 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1261 val = wait_for_on ? mask : 0;
1262#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1263 if (COND)
1264 return 0;
1265
1266 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1267 wait_for_on ? "on" : "off",
1268 I915_READ(VLV_GTLC_PW_STATUS));
1269
1270 /*
1271 * RC6 transitioning can be delayed up to 2 msec (see
1272 * valleyview_enable_rps), use 3 msec for safety.
1273 */
1274 err = wait_for(COND, 3);
1275 if (err)
1276 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1277 wait_for_on ? "on" : "off");
1278
1279 return err;
1280#undef COND
1281}
1282
1283static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1284{
1285 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1286 return;
1287
1288 DRM_ERROR("GT register access while GT waking disabled\n");
1289 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1290}
1291
ebc32824 1292static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1293{
1294 u32 mask;
1295 int err;
1296
1297 /*
1298 * Bspec defines the following GT well on flags as debug only, so
1299 * don't treat them as hard failures.
1300 */
1301 (void)vlv_wait_for_gt_wells(dev_priv, false);
1302
1303 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1304 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1305
1306 vlv_check_no_gt_access(dev_priv);
1307
1308 err = vlv_force_gfx_clock(dev_priv, true);
1309 if (err)
1310 goto err1;
1311
1312 err = vlv_allow_gt_wake(dev_priv, false);
1313 if (err)
1314 goto err2;
98711167
D
1315
1316 if (!IS_CHERRYVIEW(dev_priv->dev))
1317 vlv_save_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1318
1319 err = vlv_force_gfx_clock(dev_priv, false);
1320 if (err)
1321 goto err2;
1322
1323 return 0;
1324
1325err2:
1326 /* For safety always re-enable waking and disable gfx clock forcing */
1327 vlv_allow_gt_wake(dev_priv, true);
1328err1:
1329 vlv_force_gfx_clock(dev_priv, false);
1330
1331 return err;
1332}
1333
016970be
SK
1334static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1335 bool rpm_resume)
ddeea5b0
ID
1336{
1337 struct drm_device *dev = dev_priv->dev;
1338 int err;
1339 int ret;
1340
1341 /*
1342 * If any of the steps fail just try to continue, that's the best we
1343 * can do at this point. Return the first error code (which will also
1344 * leave RPM permanently disabled).
1345 */
1346 ret = vlv_force_gfx_clock(dev_priv, true);
1347
98711167
D
1348 if (!IS_CHERRYVIEW(dev_priv->dev))
1349 vlv_restore_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1350
1351 err = vlv_allow_gt_wake(dev_priv, true);
1352 if (!ret)
1353 ret = err;
1354
1355 err = vlv_force_gfx_clock(dev_priv, false);
1356 if (!ret)
1357 ret = err;
1358
1359 vlv_check_no_gt_access(dev_priv);
1360
016970be
SK
1361 if (rpm_resume) {
1362 intel_init_clock_gating(dev);
1363 i915_gem_restore_fences(dev);
1364 }
ddeea5b0
ID
1365
1366 return ret;
1367}
1368
97bea207 1369static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1370{
1371 struct pci_dev *pdev = to_pci_dev(device);
1372 struct drm_device *dev = pci_get_drvdata(pdev);
1373 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1374 int ret;
8a187455 1375
aeab0b5a 1376 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1377 return -ENODEV;
1378
604effb7
ID
1379 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1380 return -ENODEV;
1381
8a187455
PZ
1382 DRM_DEBUG_KMS("Suspending device\n");
1383
d6102977
ID
1384 /*
1385 * We could deadlock here in case another thread holding struct_mutex
1386 * calls RPM suspend concurrently, since the RPM suspend will wait
1387 * first for this RPM suspend to finish. In this case the concurrent
1388 * RPM resume will be followed by its RPM suspend counterpart. Still
1389 * for consistency return -EAGAIN, which will reschedule this suspend.
1390 */
1391 if (!mutex_trylock(&dev->struct_mutex)) {
1392 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1393 /*
1394 * Bump the expiration timestamp, otherwise the suspend won't
1395 * be rescheduled.
1396 */
1397 pm_runtime_mark_last_busy(device);
1398
1399 return -EAGAIN;
1400 }
1401 /*
1402 * We are safe here against re-faults, since the fault handler takes
1403 * an RPM reference.
1404 */
1405 i915_gem_release_all_mmaps(dev_priv);
1406 mutex_unlock(&dev->struct_mutex);
1407
fac6adb0 1408 intel_suspend_gt_powersave(dev);
2eb5252e 1409 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 1410
ebc32824 1411 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1412 if (ret) {
1413 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 1414 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb
ID
1415
1416 return ret;
1417 }
a8a8bd54 1418
737b1506 1419 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
dc9fb09c 1420 intel_uncore_forcewake_reset(dev, false);
8a187455 1421 dev_priv->pm.suspended = true;
1fb2362b
KCA
1422
1423 /*
c8a0bd42
PZ
1424 * FIXME: We really should find a document that references the arguments
1425 * used below!
1fb2362b 1426 */
c8a0bd42
PZ
1427 if (IS_HASWELL(dev)) {
1428 /*
1429 * current versions of firmware which depend on this opregion
1430 * notification have repurposed the D1 definition to mean
1431 * "runtime suspended" vs. what you would normally expect (D3)
1432 * to distinguish it from notifications that might be sent via
1433 * the suspend path.
1434 */
1435 intel_opregion_notify_adapter(dev, PCI_D1);
1436 } else {
1437 /*
1438 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1439 * being detected, and the call we do at intel_runtime_resume()
1440 * won't be able to restore them. Since PCI_D3hot matches the
1441 * actual specification and appears to be working, use it. Let's
1442 * assume the other non-Haswell platforms will stay the same as
1443 * Broadwell.
1444 */
1445 intel_opregion_notify_adapter(dev, PCI_D3hot);
1446 }
8a187455 1447
59bad947 1448 assert_forcewakes_inactive(dev_priv);
dc9fb09c 1449
a8a8bd54 1450 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1451 return 0;
1452}
1453
97bea207 1454static int intel_runtime_resume(struct device *device)
8a187455
PZ
1455{
1456 struct pci_dev *pdev = to_pci_dev(device);
1457 struct drm_device *dev = pci_get_drvdata(pdev);
1458 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 1459 int ret = 0;
8a187455 1460
604effb7
ID
1461 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1462 return -ENODEV;
8a187455
PZ
1463
1464 DRM_DEBUG_KMS("Resuming device\n");
1465
cd2e9e90 1466 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1467 dev_priv->pm.suspended = false;
1468
1a5df187
PZ
1469 if (IS_GEN6(dev_priv))
1470 intel_init_pch_refclk(dev);
1471 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1472 hsw_disable_pc8(dev_priv);
1473 else if (IS_VALLEYVIEW(dev_priv))
1474 ret = vlv_resume_prepare(dev_priv, true);
1475
0ab9cfeb
ID
1476 /*
1477 * No point of rolling back things in case of an error, as the best
1478 * we can do is to hope that things will still work (and disable RPM).
1479 */
92b806d3
ID
1480 i915_gem_init_swizzling(dev);
1481 gen6_update_ring_freq(dev);
1482
b963291c 1483 intel_runtime_pm_enable_interrupts(dev_priv);
fac6adb0 1484 intel_enable_gt_powersave(dev);
b5478bcd 1485
0ab9cfeb
ID
1486 if (ret)
1487 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1488 else
1489 DRM_DEBUG_KMS("Device resumed\n");
1490
1491 return ret;
8a187455
PZ
1492}
1493
016970be
SK
1494/*
1495 * This function implements common functionality of runtime and system
1496 * suspend sequence.
1497 */
ebc32824
SK
1498static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1499{
1500 struct drm_device *dev = dev_priv->dev;
1501 int ret;
1502
604effb7 1503 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ebc32824 1504 ret = hsw_suspend_complete(dev_priv);
604effb7 1505 else if (IS_VALLEYVIEW(dev))
ebc32824 1506 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1507 else
1508 ret = 0;
ebc32824
SK
1509
1510 return ret;
1511}
1512
b4b78d12 1513static const struct dev_pm_ops i915_pm_ops = {
5545dbbf
ID
1514 /*
1515 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1516 * PMSG_RESUME]
1517 */
0206e353 1518 .suspend = i915_pm_suspend,
76c4b250
ID
1519 .suspend_late = i915_pm_suspend_late,
1520 .resume_early = i915_pm_resume_early,
0206e353 1521 .resume = i915_pm_resume,
5545dbbf
ID
1522
1523 /*
1524 * S4 event handlers
1525 * @freeze, @freeze_late : called (1) before creating the
1526 * hibernation image [PMSG_FREEZE] and
1527 * (2) after rebooting, before restoring
1528 * the image [PMSG_QUIESCE]
1529 * @thaw, @thaw_early : called (1) after creating the hibernation
1530 * image, before writing it [PMSG_THAW]
1531 * and (2) after failing to create or
1532 * restore the image [PMSG_RECOVER]
1533 * @poweroff, @poweroff_late: called after writing the hibernation
1534 * image, before rebooting [PMSG_HIBERNATE]
1535 * @restore, @restore_early : called after rebooting and restoring the
1536 * hibernation image [PMSG_RESTORE]
1537 */
36d61e67
ID
1538 .freeze = i915_pm_suspend,
1539 .freeze_late = i915_pm_suspend_late,
1540 .thaw_early = i915_pm_resume_early,
1541 .thaw = i915_pm_resume,
1542 .poweroff = i915_pm_suspend,
ab3be73f 1543 .poweroff_late = i915_pm_poweroff_late,
76c4b250 1544 .restore_early = i915_pm_resume_early,
0206e353 1545 .restore = i915_pm_resume,
5545dbbf
ID
1546
1547 /* S0ix (via runtime suspend) event handlers */
97bea207
PZ
1548 .runtime_suspend = intel_runtime_suspend,
1549 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1550};
1551
78b68556 1552static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1553 .fault = i915_gem_fault,
ab00b3e5
JB
1554 .open = drm_gem_vm_open,
1555 .close = drm_gem_vm_close,
de151cf6
JB
1556};
1557
e08e96de
AV
1558static const struct file_operations i915_driver_fops = {
1559 .owner = THIS_MODULE,
1560 .open = drm_open,
1561 .release = drm_release,
1562 .unlocked_ioctl = drm_ioctl,
1563 .mmap = drm_gem_mmap,
1564 .poll = drm_poll,
e08e96de
AV
1565 .read = drm_read,
1566#ifdef CONFIG_COMPAT
1567 .compat_ioctl = i915_compat_ioctl,
1568#endif
1569 .llseek = noop_llseek,
1570};
1571
1da177e4 1572static struct drm_driver driver = {
0c54781b
MW
1573 /* Don't use MTRRs here; the Xserver or userspace app should
1574 * deal with them for Intel hardware.
792d2b9a 1575 */
673a394b 1576 .driver_features =
24986ee0 1577 DRIVER_USE_AGP |
10ba5012
KH
1578 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1579 DRIVER_RENDER,
22eae947 1580 .load = i915_driver_load,
ba8bbcf6 1581 .unload = i915_driver_unload,
673a394b 1582 .open = i915_driver_open,
22eae947
DA
1583 .lastclose = i915_driver_lastclose,
1584 .preclose = i915_driver_preclose,
673a394b 1585 .postclose = i915_driver_postclose,
915b4d11 1586 .set_busid = drm_pci_set_busid,
d8e29209
RW
1587
1588 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
fc49b3da 1589 .suspend = i915_suspend_legacy,
76c4b250 1590 .resume = i915_resume_legacy,
d8e29209 1591
cda17380 1592 .device_is_agp = i915_driver_device_is_agp,
955b12de 1593#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1594 .debugfs_init = i915_debugfs_init,
1595 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1596#endif
673a394b 1597 .gem_free_object = i915_gem_free_object,
de151cf6 1598 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1599
1600 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1601 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1602 .gem_prime_export = i915_gem_prime_export,
1603 .gem_prime_import = i915_gem_prime_import,
1604
ff72145b 1605 .dumb_create = i915_gem_dumb_create,
da6b51d0 1606 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1607 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1608 .ioctls = i915_ioctls,
e08e96de 1609 .fops = &i915_driver_fops,
22eae947
DA
1610 .name = DRIVER_NAME,
1611 .desc = DRIVER_DESC,
1612 .date = DRIVER_DATE,
1613 .major = DRIVER_MAJOR,
1614 .minor = DRIVER_MINOR,
1615 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1616};
1617
8410ea3b
DA
1618static struct pci_driver i915_pci_driver = {
1619 .name = DRIVER_NAME,
1620 .id_table = pciidlist,
1621 .probe = i915_pci_probe,
1622 .remove = i915_pci_remove,
1623 .driver.pm = &i915_pm_ops,
1624};
1625
1da177e4
LT
1626static int __init i915_init(void)
1627{
1628 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1629
1630 /*
1631 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1632 * explicitly disabled with the module pararmeter.
1633 *
1634 * Otherwise, just follow the parameter (defaulting to off).
1635 *
1636 * Allow optional vga_text_mode_force boot option to override
1637 * the default behavior.
1638 */
1639#if defined(CONFIG_DRM_I915_KMS)
d330a953 1640 if (i915.modeset != 0)
79e53945
JB
1641 driver.driver_features |= DRIVER_MODESET;
1642#endif
d330a953 1643 if (i915.modeset == 1)
79e53945
JB
1644 driver.driver_features |= DRIVER_MODESET;
1645
1646#ifdef CONFIG_VGA_CONSOLE
d330a953 1647 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1648 driver.driver_features &= ~DRIVER_MODESET;
1649#endif
1650
b30324ad 1651 if (!(driver.driver_features & DRIVER_MODESET)) {
3885c6bb 1652 driver.get_vblank_timestamp = NULL;
b30324ad
DV
1653#ifndef CONFIG_DRM_I915_UMS
1654 /* Silently fail loading to not upset userspace. */
c9cd7b65 1655 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad
DV
1656 return 0;
1657#endif
1658 }
3885c6bb 1659
b2e7723b
MR
1660 /*
1661 * FIXME: Note that we're lying to the DRM core here so that we can get access
1662 * to the atomic ioctl and the atomic properties. Only plane operations on
1663 * a single CRTC will actually work.
1664 */
1665 if (i915.nuclear_pageflip)
1666 driver.driver_features |= DRIVER_ATOMIC;
1667
8410ea3b 1668 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1669}
1670
1671static void __exit i915_exit(void)
1672{
b33ecdd1
DV
1673#ifndef CONFIG_DRM_I915_UMS
1674 if (!(driver.driver_features & DRIVER_MODESET))
1675 return; /* Never loaded a driver. */
1676#endif
1677
8410ea3b 1678 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1679}
1680
1681module_init(i915_init);
1682module_exit(i915_exit);
1683
0a6d1631 1684MODULE_AUTHOR("Tungsten Graphics, Inc.");
1eab9234 1685MODULE_AUTHOR("Intel Corporation");
0a6d1631 1686
b5e89ed5 1687MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1688MODULE_LICENSE("GPL and additional rights");
This page took 0.871917 seconds and 5 git commands to generate.