drm/i915: Drop redundant GGTT rebinding
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
3e1ab4b7 59#define DRIVER_DATE "20150410"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
cd9bfacb
JN
73#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
5f77eeb0
DV
76#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
c883ef1b 78
e2c719b7
RC
79/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
2f3408c7 90 WARN(1, format); \
e2c719b7
RC
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
2f3408c7 101 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
c883ef1b 107
317c35d1 108enum pipe {
752aa88a 109 INVALID_PIPE = -1,
317c35d1
JB
110 PIPE_A = 0,
111 PIPE_B,
9db4a9c7 112 PIPE_C,
a57c774a
AK
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
317c35d1 115};
9db4a9c7 116#define pipe_name(p) ((p) + 'A')
317c35d1 117
a5c961d1
PZ
118enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
a57c774a
AK
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
a5c961d1
PZ
124};
125#define transcoder_name(t) ((t) + 'A')
126
84139d1e
DL
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
8232edb5 133#define I915_MAX_PLANES 4
84139d1e 134
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
80824003 139};
9db4a9c7 140#define plane_name(p) ((p) + 'A')
52440211 141
d615a166 142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 143
2b139522
ED
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
a09caddd 154#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
b97186f0
PZ
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
f52e353e 176 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
baa70707 195 POWER_DOMAIN_INIT,
bddc7645
ID
196
197 POWER_DOMAIN_NUM,
b97186f0
PZ
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 206
1d843f9d
EE
207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
2a2d5482
CW
220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 226
055e393f
DL
227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
3bdcfc0c
DL
233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
9db4a9c7 237
d79b814d
DL
238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
d063ae48
DL
241#define for_each_intel_crtc(dev, intel_crtc) \
242 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
243
b2784e15
DL
244#define for_each_intel_encoder(dev, intel_encoder) \
245 list_for_each_entry(intel_encoder, \
246 &(dev)->mode_config.encoder_list, \
247 base.head)
248
3a3371ff
ACO
249#define for_each_intel_connector(dev, intel_connector) \
250 list_for_each_entry(intel_connector, \
251 &dev->mode_config.connector_list, \
252 base.head)
253
b403745c
DL
254#define for_each_digital_port(dev, digital_port) \
255 list_for_each_entry(digital_port, \
256 &dev->mode_config.encoder_list, \
257 base.base.head)
3a3371ff 258
6c2b7c12
DV
259#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
260 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
261 if ((intel_encoder)->base.crtc == (__crtc))
262
53f5e3ca
JB
263#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
264 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
265 if ((intel_connector)->base.encoder == (__encoder))
266
b04c5bd6
BF
267#define for_each_power_domain(domain, mask) \
268 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
269 if ((1 << (domain)) & (mask))
270
e7b903d2 271struct drm_i915_private;
ad46cb53 272struct i915_mm_struct;
5cc9ed4b 273struct i915_mmu_object;
e7b903d2 274
46edb027
DV
275enum intel_dpll_id {
276 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
277 /* real shared dpll ids must be >= 0 */
9cd86933
DV
278 DPLL_ID_PCH_PLL_A = 0,
279 DPLL_ID_PCH_PLL_B = 1,
429d47d5 280 /* hsw/bdw */
9cd86933
DV
281 DPLL_ID_WRPLL1 = 0,
282 DPLL_ID_WRPLL2 = 1,
429d47d5
S
283 /* skl */
284 DPLL_ID_SKL_DPLL1 = 0,
285 DPLL_ID_SKL_DPLL2 = 1,
286 DPLL_ID_SKL_DPLL3 = 2,
46edb027 287};
429d47d5 288#define I915_NUM_PLLS 3
46edb027 289
5358901f 290struct intel_dpll_hw_state {
dcfc3552 291 /* i9xx, pch plls */
66e985c0 292 uint32_t dpll;
8bcc2795 293 uint32_t dpll_md;
66e985c0
DV
294 uint32_t fp0;
295 uint32_t fp1;
dcfc3552
DL
296
297 /* hsw, bdw */
d452c5b6 298 uint32_t wrpll;
d1a2dc78
S
299
300 /* skl */
301 /*
302 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
303 * lower part of crtl1 and they get shifted into position when writing
304 * the register. This allows us to easily compare the state to share
305 * the DPLL.
306 */
307 uint32_t ctrl1;
308 /* HDMI only, 0 when used for DP */
309 uint32_t cfgcr1, cfgcr2;
dfb82408
S
310
311 /* bxt */
312 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pcsdw12;
5358901f
DV
313};
314
3e369b76 315struct intel_shared_dpll_config {
1e6f2ddc 316 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
317 struct intel_dpll_hw_state hw_state;
318};
319
320struct intel_shared_dpll {
321 struct intel_shared_dpll_config config;
8bd31e67
ACO
322 struct intel_shared_dpll_config *new_config;
323
ee7b9f93
JB
324 int active; /* count of number of active CRTCs (i.e. DPMS on) */
325 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
326 const char *name;
327 /* should match the index in the dev_priv->shared_dplls array */
328 enum intel_dpll_id id;
96f6128c
DV
329 /* The mode_set hook is optional and should be used together with the
330 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
331 void (*mode_set)(struct drm_i915_private *dev_priv,
332 struct intel_shared_dpll *pll);
e7b903d2
DV
333 void (*enable)(struct drm_i915_private *dev_priv,
334 struct intel_shared_dpll *pll);
335 void (*disable)(struct drm_i915_private *dev_priv,
336 struct intel_shared_dpll *pll);
5358901f
DV
337 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
338 struct intel_shared_dpll *pll,
339 struct intel_dpll_hw_state *hw_state);
ee7b9f93 340};
ee7b9f93 341
429d47d5
S
342#define SKL_DPLL0 0
343#define SKL_DPLL1 1
344#define SKL_DPLL2 2
345#define SKL_DPLL3 3
346
e69d0bc1
DV
347/* Used by dp and fdi links */
348struct intel_link_m_n {
349 uint32_t tu;
350 uint32_t gmch_m;
351 uint32_t gmch_n;
352 uint32_t link_m;
353 uint32_t link_n;
354};
355
356void intel_link_compute_m_n(int bpp, int nlanes,
357 int pixel_clock, int link_clock,
358 struct intel_link_m_n *m_n);
359
1da177e4
LT
360/* Interface history:
361 *
362 * 1.1: Original.
0d6aa60b
DA
363 * 1.2: Add Power Management
364 * 1.3: Add vblank support
de227f5f 365 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 366 * 1.5: Add vblank pipe configuration
2228ed67
MCA
367 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
368 * - Support vertical blank on secondary display pipe
1da177e4
LT
369 */
370#define DRIVER_MAJOR 1
2228ed67 371#define DRIVER_MINOR 6
1da177e4
LT
372#define DRIVER_PATCHLEVEL 0
373
23bc5982 374#define WATCH_LISTS 0
673a394b 375
0a3e67a4
JB
376struct opregion_header;
377struct opregion_acpi;
378struct opregion_swsci;
379struct opregion_asle;
380
8ee1c3db 381struct intel_opregion {
5bc4418b
BW
382 struct opregion_header __iomem *header;
383 struct opregion_acpi __iomem *acpi;
384 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
385 u32 swsci_gbda_sub_functions;
386 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
387 struct opregion_asle __iomem *asle;
388 void __iomem *vbt;
01fe9dbd 389 u32 __iomem *lid_state;
91a60f20 390 struct work_struct asle_work;
8ee1c3db 391};
44834a67 392#define OPREGION_SIZE (8*1024)
8ee1c3db 393
6ef3d427
CW
394struct intel_overlay;
395struct intel_overlay_error_state;
396
de151cf6 397#define I915_FENCE_REG_NONE -1
42b5aeab
VS
398#define I915_MAX_NUM_FENCES 32
399/* 32 fences + sign bit for FENCE_REG_NONE */
400#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
401
402struct drm_i915_fence_reg {
007cc8ac 403 struct list_head lru_list;
caea7476 404 struct drm_i915_gem_object *obj;
1690e1eb 405 int pin_count;
de151cf6 406};
7c1c2871 407
9b9d172d 408struct sdvo_device_mapping {
e957d772 409 u8 initialized;
9b9d172d 410 u8 dvo_port;
411 u8 slave_addr;
412 u8 dvo_wiring;
e957d772 413 u8 i2c_pin;
b1083333 414 u8 ddc_pin;
9b9d172d 415};
416
c4a1d9e4
CW
417struct intel_display_error_state;
418
63eeaf38 419struct drm_i915_error_state {
742cbee8 420 struct kref ref;
585b0288
BW
421 struct timeval time;
422
cb383002 423 char error_msg[128];
48b031e3 424 u32 reset_count;
62d5d69b 425 u32 suspend_count;
cb383002 426
585b0288 427 /* Generic register state */
63eeaf38
JB
428 u32 eir;
429 u32 pgtbl_er;
be998e2e 430 u32 ier;
885ea5a8 431 u32 gtier[4];
b9a3906b 432 u32 ccid;
0f3b6849
CW
433 u32 derrmr;
434 u32 forcewake;
585b0288
BW
435 u32 error; /* gen6+ */
436 u32 err_int; /* gen7 */
6c826f34
MK
437 u32 fault_data0; /* gen8, gen9 */
438 u32 fault_data1; /* gen8, gen9 */
585b0288 439 u32 done_reg;
91ec5d11
BW
440 u32 gac_eco;
441 u32 gam_ecochk;
442 u32 gab_ctl;
443 u32 gfx_mode;
585b0288 444 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
445 u64 fence[I915_MAX_NUM_FENCES];
446 struct intel_overlay_error_state *overlay;
447 struct intel_display_error_state *display;
0ca36d78 448 struct drm_i915_error_object *semaphore_obj;
585b0288 449
52d39a21 450 struct drm_i915_error_ring {
372fbb8e 451 bool valid;
362b8af7
BW
452 /* Software tracked state */
453 bool waiting;
454 int hangcheck_score;
455 enum intel_ring_hangcheck_action hangcheck_action;
456 int num_requests;
457
458 /* our own tracking of ring head and tail */
459 u32 cpu_ring_head;
460 u32 cpu_ring_tail;
461
462 u32 semaphore_seqno[I915_NUM_RINGS - 1];
463
464 /* Register state */
94f8cf10 465 u32 start;
362b8af7
BW
466 u32 tail;
467 u32 head;
468 u32 ctl;
469 u32 hws;
470 u32 ipeir;
471 u32 ipehr;
472 u32 instdone;
362b8af7
BW
473 u32 bbstate;
474 u32 instpm;
475 u32 instps;
476 u32 seqno;
477 u64 bbaddr;
50877445 478 u64 acthd;
362b8af7 479 u32 fault_reg;
13ffadd1 480 u64 faddr;
362b8af7
BW
481 u32 rc_psmi; /* sleep state */
482 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
483
52d39a21
CW
484 struct drm_i915_error_object {
485 int page_count;
486 u32 gtt_offset;
487 u32 *pages[0];
ab0e7ff9 488 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 489
52d39a21
CW
490 struct drm_i915_error_request {
491 long jiffies;
492 u32 seqno;
ee4f42b1 493 u32 tail;
52d39a21 494 } *requests;
6c7a01ec
BW
495
496 struct {
497 u32 gfx_mode;
498 union {
499 u64 pdp[4];
500 u32 pp_dir_base;
501 };
502 } vm_info;
ab0e7ff9
CW
503
504 pid_t pid;
505 char comm[TASK_COMM_LEN];
52d39a21 506 } ring[I915_NUM_RINGS];
3a448734 507
9df30794 508 struct drm_i915_error_buffer {
a779e5ab 509 u32 size;
9df30794 510 u32 name;
0201f1ec 511 u32 rseqno, wseqno;
9df30794
CW
512 u32 gtt_offset;
513 u32 read_domains;
514 u32 write_domain;
4b9de737 515 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
516 s32 pinned:2;
517 u32 tiling:2;
518 u32 dirty:1;
519 u32 purgeable:1;
5cc9ed4b 520 u32 userptr:1;
5d1333fc 521 s32 ring:4;
f56383cb 522 u32 cache_level:3;
95f5301d 523 } **active_bo, **pinned_bo;
6c7a01ec 524
95f5301d 525 u32 *active_bo_count, *pinned_bo_count;
3a448734 526 u32 vm_count;
63eeaf38
JB
527};
528
7bd688cd 529struct intel_connector;
820d2d77 530struct intel_encoder;
5cec258b 531struct intel_crtc_state;
5724dbd1 532struct intel_initial_plane_config;
0e8ffe1b 533struct intel_crtc;
ee9300bb
DV
534struct intel_limit;
535struct dpll;
b8cecdf5 536
e70236a8 537struct drm_i915_display_funcs {
ee5382ae 538 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 539 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
540 void (*disable_fbc)(struct drm_device *dev);
541 int (*get_display_clock_speed)(struct drm_device *dev);
542 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
543 /**
544 * find_dpll() - Find the best values for the PLL
545 * @limit: limits for the PLL
546 * @crtc: current CRTC
547 * @target: target frequency in kHz
548 * @refclk: reference clock frequency in kHz
549 * @match_clock: if provided, @best_clock P divider must
550 * match the P divider from @match_clock
551 * used for LVDS downclocking
552 * @best_clock: best PLL values found
553 *
554 * Returns true on success, false on failure.
555 */
556 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 557 struct intel_crtc_state *crtc_state,
ee9300bb
DV
558 int target, int refclk,
559 struct dpll *match_clock,
560 struct dpll *best_clock);
46ba614c 561 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
562 void (*update_sprite_wm)(struct drm_plane *plane,
563 struct drm_crtc *crtc,
ed57cb8a
DL
564 uint32_t sprite_width, uint32_t sprite_height,
565 int pixel_size, bool enable, bool scaled);
679dacd4 566 void (*modeset_global_resources)(struct drm_atomic_state *state);
0e8ffe1b
DV
567 /* Returns the active state of the crtc, and if the crtc is active,
568 * fills out the pipe-config with the hw state. */
569 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 570 struct intel_crtc_state *);
5724dbd1
DL
571 void (*get_initial_plane_config)(struct intel_crtc *,
572 struct intel_initial_plane_config *);
190f68c5
ACO
573 int (*crtc_compute_clock)(struct intel_crtc *crtc,
574 struct intel_crtc_state *crtc_state);
76e5a89c
DV
575 void (*crtc_enable)(struct drm_crtc *crtc);
576 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 577 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
578 void (*audio_codec_enable)(struct drm_connector *connector,
579 struct intel_encoder *encoder,
580 struct drm_display_mode *mode);
581 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 582 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 583 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
584 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
585 struct drm_framebuffer *fb,
ed8d1975 586 struct drm_i915_gem_object *obj,
a4872ba6 587 struct intel_engine_cs *ring,
ed8d1975 588 uint32_t flags);
29b9bde6
DV
589 void (*update_primary_plane)(struct drm_crtc *crtc,
590 struct drm_framebuffer *fb,
591 int x, int y);
20afbda2 592 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
593 /* clock updates for mode set */
594 /* cursor updates */
595 /* render clock increase/decrease */
596 /* display clock increase/decrease */
597 /* pll clock increase/decrease */
7bd688cd 598
6517d273 599 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
600 uint32_t (*get_backlight)(struct intel_connector *connector);
601 void (*set_backlight)(struct intel_connector *connector,
602 uint32_t level);
603 void (*disable_backlight)(struct intel_connector *connector);
604 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
605};
606
48c1026a
MK
607enum forcewake_domain_id {
608 FW_DOMAIN_ID_RENDER = 0,
609 FW_DOMAIN_ID_BLITTER,
610 FW_DOMAIN_ID_MEDIA,
611
612 FW_DOMAIN_ID_COUNT
613};
614
615enum forcewake_domains {
616 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
617 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
618 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
619 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
620 FORCEWAKE_BLITTER |
621 FORCEWAKE_MEDIA)
622};
623
907b28c5 624struct intel_uncore_funcs {
c8d9a590 625 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 626 enum forcewake_domains domains);
c8d9a590 627 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 628 enum forcewake_domains domains);
0b274481
BW
629
630 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
631 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
632 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
633 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
634
635 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
636 uint8_t val, bool trace);
637 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
638 uint16_t val, bool trace);
639 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
640 uint32_t val, bool trace);
641 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
642 uint64_t val, bool trace);
990bbdad
CW
643};
644
907b28c5
CW
645struct intel_uncore {
646 spinlock_t lock; /** lock is also taken in irq contexts. */
647
648 struct intel_uncore_funcs funcs;
649
650 unsigned fifo_count;
48c1026a 651 enum forcewake_domains fw_domains;
b2cff0db
CW
652
653 struct intel_uncore_forcewake_domain {
654 struct drm_i915_private *i915;
48c1026a 655 enum forcewake_domain_id id;
b2cff0db
CW
656 unsigned wake_count;
657 struct timer_list timer;
05a2fb15
MK
658 u32 reg_set;
659 u32 val_set;
660 u32 val_clear;
661 u32 reg_ack;
662 u32 reg_post;
663 u32 val_reset;
b2cff0db 664 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
665};
666
667/* Iterate over initialised fw domains */
668#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
669 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
670 (i__) < FW_DOMAIN_ID_COUNT; \
671 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
672 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
673
674#define for_each_fw_domain(domain__, dev_priv__, i__) \
675 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 676
79fc46df
DL
677#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
678 func(is_mobile) sep \
679 func(is_i85x) sep \
680 func(is_i915g) sep \
681 func(is_i945gm) sep \
682 func(is_g33) sep \
683 func(need_gfx_hws) sep \
684 func(is_g4x) sep \
685 func(is_pineview) sep \
686 func(is_broadwater) sep \
687 func(is_crestline) sep \
688 func(is_ivybridge) sep \
689 func(is_valleyview) sep \
690 func(is_haswell) sep \
7201c0b3 691 func(is_skylake) sep \
b833d685 692 func(is_preliminary) sep \
79fc46df
DL
693 func(has_fbc) sep \
694 func(has_pipe_cxsr) sep \
695 func(has_hotplug) sep \
696 func(cursor_needs_physical) sep \
697 func(has_overlay) sep \
698 func(overlay_needs_physical) sep \
699 func(supports_tv) sep \
dd93be58 700 func(has_llc) sep \
30568c45
DL
701 func(has_ddi) sep \
702 func(has_fpga_dbg)
c96ea64e 703
a587f779
DL
704#define DEFINE_FLAG(name) u8 name:1
705#define SEP_SEMICOLON ;
c96ea64e 706
cfdf1fa2 707struct intel_device_info {
10fce67a 708 u32 display_mmio_offset;
87f1f465 709 u16 device_id;
7eb552ae 710 u8 num_pipes:3;
d615a166 711 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 712 u8 gen;
73ae478c 713 u8 ring_mask; /* Rings supported by the HW */
a587f779 714 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
715 /* Register offsets for the various display pipes and transcoders */
716 int pipe_offsets[I915_MAX_TRANSCODERS];
717 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 718 int palette_offsets[I915_MAX_PIPES];
5efb3e28 719 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
720
721 /* Slice/subslice/EU info */
722 u8 slice_total;
723 u8 subslice_total;
724 u8 subslice_per_slice;
725 u8 eu_total;
726 u8 eu_per_subslice;
b7668791
DL
727 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
728 u8 subslice_7eu[3];
3873218f
JM
729 u8 has_slice_pg:1;
730 u8 has_subslice_pg:1;
731 u8 has_eu_pg:1;
cfdf1fa2
KH
732};
733
a587f779
DL
734#undef DEFINE_FLAG
735#undef SEP_SEMICOLON
736
7faf1ab2
DV
737enum i915_cache_level {
738 I915_CACHE_NONE = 0,
350ec881
CW
739 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
740 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
741 caches, eg sampler/render caches, and the
742 large Last-Level-Cache. LLC is coherent with
743 the CPU, but L3 is only visible to the GPU. */
651d794f 744 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
745};
746
e59ec13d
MK
747struct i915_ctx_hang_stats {
748 /* This context had batch pending when hang was declared */
749 unsigned batch_pending;
750
751 /* This context had batch active when hang was declared */
752 unsigned batch_active;
be62acb4
MK
753
754 /* Time when this context was last blamed for a GPU reset */
755 unsigned long guilty_ts;
756
676fa572
CW
757 /* If the contexts causes a second GPU hang within this time,
758 * it is permanently banned from submitting any more work.
759 */
760 unsigned long ban_period_seconds;
761
be62acb4
MK
762 /* This context is banned to submit more work */
763 bool banned;
e59ec13d 764};
40521054
BW
765
766/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 767#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
768/**
769 * struct intel_context - as the name implies, represents a context.
770 * @ref: reference count.
771 * @user_handle: userspace tracking identity for this context.
772 * @remap_slice: l3 row remapping information.
773 * @file_priv: filp associated with this context (NULL for global default
774 * context).
775 * @hang_stats: information about the role of this context in possible GPU
776 * hangs.
777 * @vm: virtual memory space used by this context.
778 * @legacy_hw_ctx: render context backing object and whether it is correctly
779 * initialized (legacy ring submission mechanism only).
780 * @link: link in the global list of contexts.
781 *
782 * Contexts are memory images used by the hardware to store copies of their
783 * internal state.
784 */
273497e5 785struct intel_context {
dce3271b 786 struct kref ref;
821d66dd 787 int user_handle;
3ccfd19d 788 uint8_t remap_slice;
40521054 789 struct drm_i915_file_private *file_priv;
e59ec13d 790 struct i915_ctx_hang_stats hang_stats;
ae6c4806 791 struct i915_hw_ppgtt *ppgtt;
a33afea5 792
c9e003af 793 /* Legacy ring buffer submission */
ea0c76f8
OM
794 struct {
795 struct drm_i915_gem_object *rcs_state;
796 bool initialized;
797 } legacy_hw_ctx;
798
c9e003af 799 /* Execlists */
564ddb2f 800 bool rcs_initialized;
c9e003af
OM
801 struct {
802 struct drm_i915_gem_object *state;
84c2377f 803 struct intel_ringbuffer *ringbuf;
a7cbedec 804 int pin_count;
c9e003af
OM
805 } engine[I915_NUM_RINGS];
806
a33afea5 807 struct list_head link;
40521054
BW
808};
809
a4001f1b
PZ
810enum fb_op_origin {
811 ORIGIN_GTT,
812 ORIGIN_CPU,
813 ORIGIN_CS,
814 ORIGIN_FLIP,
815};
816
5c3fe8b0 817struct i915_fbc {
60ee5cd2 818 unsigned long uncompressed_size;
5e59f717 819 unsigned threshold;
5c3fe8b0 820 unsigned int fb_id;
dbef0f15
PZ
821 unsigned int possible_framebuffer_bits;
822 unsigned int busy_bits;
e35fef21 823 struct intel_crtc *crtc;
5c3fe8b0
BW
824 int y;
825
c4213885 826 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
827 struct drm_mm_node *compressed_llb;
828
da46f936
RV
829 bool false_color;
830
9adccc60
PZ
831 /* Tracks whether the HW is actually enabled, not whether the feature is
832 * possible. */
833 bool enabled;
834
5c3fe8b0
BW
835 struct intel_fbc_work {
836 struct delayed_work work;
837 struct drm_crtc *crtc;
838 struct drm_framebuffer *fb;
5c3fe8b0
BW
839 } *fbc_work;
840
29ebf90f
CW
841 enum no_fbc_reason {
842 FBC_OK, /* FBC is enabled */
843 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
844 FBC_NO_OUTPUT, /* no outputs enabled to compress */
845 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
846 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
847 FBC_MODE_TOO_LARGE, /* mode too large for compression */
848 FBC_BAD_PLANE, /* fbc not supported on plane */
849 FBC_NOT_TILED, /* buffer not tiled */
850 FBC_MULTIPLE_PIPES, /* more than one pipe active */
851 FBC_MODULE_PARAM,
852 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
853 } no_fbc_reason;
b5e50c3f
JB
854};
855
96178eeb
VK
856/**
857 * HIGH_RR is the highest eDP panel refresh rate read from EDID
858 * LOW_RR is the lowest eDP panel refresh rate found from EDID
859 * parsing for same resolution.
860 */
861enum drrs_refresh_rate_type {
862 DRRS_HIGH_RR,
863 DRRS_LOW_RR,
864 DRRS_MAX_RR, /* RR count */
865};
866
867enum drrs_support_type {
868 DRRS_NOT_SUPPORTED = 0,
869 STATIC_DRRS_SUPPORT = 1,
870 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
871};
872
2807cf69 873struct intel_dp;
96178eeb
VK
874struct i915_drrs {
875 struct mutex mutex;
876 struct delayed_work work;
877 struct intel_dp *dp;
878 unsigned busy_frontbuffer_bits;
879 enum drrs_refresh_rate_type refresh_rate_type;
880 enum drrs_support_type type;
881};
882
a031d709 883struct i915_psr {
f0355c4a 884 struct mutex lock;
a031d709
RV
885 bool sink_support;
886 bool source_ok;
2807cf69 887 struct intel_dp *enabled;
7c8f8a70
RV
888 bool active;
889 struct delayed_work work;
9ca15301 890 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
891 bool psr2_support;
892 bool aux_frame_sync;
3f51e471 893};
5c3fe8b0 894
3bad0781 895enum intel_pch {
f0350830 896 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
897 PCH_IBX, /* Ibexpeak PCH */
898 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 899 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 900 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 901 PCH_NOP,
3bad0781
ZW
902};
903
988d6ee8
PZ
904enum intel_sbi_destination {
905 SBI_ICLK,
906 SBI_MPHY,
907};
908
b690e96c 909#define QUIRK_PIPEA_FORCE (1<<0)
435793df 910#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 911#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 912#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 913#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 914#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 915
8be48d92 916struct intel_fbdev;
1630fe75 917struct intel_fbc_work;
38651674 918
c2b9152f
DV
919struct intel_gmbus {
920 struct i2c_adapter adapter;
f2ce9faf 921 u32 force_bit;
c2b9152f 922 u32 reg0;
36c785f0 923 u32 gpio_reg;
c167a6fc 924 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
925 struct drm_i915_private *dev_priv;
926};
927
f4c956ad 928struct i915_suspend_saved_registers {
e948e994 929 u32 saveDSPARB;
ba8bbcf6 930 u32 saveLVDS;
585fb111
JB
931 u32 savePP_ON_DELAYS;
932 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
933 u32 savePP_ON;
934 u32 savePP_OFF;
935 u32 savePP_CONTROL;
585fb111 936 u32 savePP_DIVISOR;
ba8bbcf6 937 u32 saveFBC_CONTROL;
1f84e550 938 u32 saveCACHE_MODE_0;
1f84e550 939 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
940 u32 saveSWF0[16];
941 u32 saveSWF1[16];
942 u32 saveSWF2[3];
4b9de737 943 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 944 u32 savePCH_PORT_HOTPLUG;
9f49c376 945 u16 saveGCDGMBUS;
f4c956ad 946};
c85aa885 947
ddeea5b0
ID
948struct vlv_s0ix_state {
949 /* GAM */
950 u32 wr_watermark;
951 u32 gfx_prio_ctrl;
952 u32 arb_mode;
953 u32 gfx_pend_tlb0;
954 u32 gfx_pend_tlb1;
955 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
956 u32 media_max_req_count;
957 u32 gfx_max_req_count;
958 u32 render_hwsp;
959 u32 ecochk;
960 u32 bsd_hwsp;
961 u32 blt_hwsp;
962 u32 tlb_rd_addr;
963
964 /* MBC */
965 u32 g3dctl;
966 u32 gsckgctl;
967 u32 mbctl;
968
969 /* GCP */
970 u32 ucgctl1;
971 u32 ucgctl3;
972 u32 rcgctl1;
973 u32 rcgctl2;
974 u32 rstctl;
975 u32 misccpctl;
976
977 /* GPM */
978 u32 gfxpause;
979 u32 rpdeuhwtc;
980 u32 rpdeuc;
981 u32 ecobus;
982 u32 pwrdwnupctl;
983 u32 rp_down_timeout;
984 u32 rp_deucsw;
985 u32 rcubmabdtmr;
986 u32 rcedata;
987 u32 spare2gh;
988
989 /* Display 1 CZ domain */
990 u32 gt_imr;
991 u32 gt_ier;
992 u32 pm_imr;
993 u32 pm_ier;
994 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
995
996 /* GT SA CZ domain */
997 u32 tilectl;
998 u32 gt_fifoctl;
999 u32 gtlc_wake_ctrl;
1000 u32 gtlc_survive;
1001 u32 pmwgicz;
1002
1003 /* Display 2 CZ domain */
1004 u32 gu_ctl0;
1005 u32 gu_ctl1;
1006 u32 clock_gate_dis2;
1007};
1008
bf225f20
CW
1009struct intel_rps_ei {
1010 u32 cz_clock;
1011 u32 render_c0;
1012 u32 media_c0;
31685c25
D
1013};
1014
c85aa885 1015struct intel_gen6_power_mgmt {
d4d70aa5
ID
1016 /*
1017 * work, interrupts_enabled and pm_iir are protected by
1018 * dev_priv->irq_lock
1019 */
c85aa885 1020 struct work_struct work;
d4d70aa5 1021 bool interrupts_enabled;
c85aa885 1022 u32 pm_iir;
59cdb63d 1023
b39fb297
BW
1024 /* Frequencies are stored in potentially platform dependent multiples.
1025 * In other words, *_freq needs to be multiplied by X to be interesting.
1026 * Soft limits are those which are used for the dynamic reclocking done
1027 * by the driver (raise frequencies under heavy loads, and lower for
1028 * lighter loads). Hard limits are those imposed by the hardware.
1029 *
1030 * A distinction is made for overclocking, which is never enabled by
1031 * default, and is considered to be above the hard limit if it's
1032 * possible at all.
1033 */
1034 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1035 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1036 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1037 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1038 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1039 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1040 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1041 u8 rp1_freq; /* "less than" RP0 power/freqency */
1042 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1043 u32 cz_freq;
1a01ab3b 1044
8fb55197
CW
1045 u8 up_threshold; /* Current %busy required to uplock */
1046 u8 down_threshold; /* Current %busy required to downclock */
1047
dd75fdc8
CW
1048 int last_adj;
1049 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1050
c0951f0c 1051 bool enabled;
1a01ab3b 1052 struct delayed_work delayed_resume_work;
1854d5ca
CW
1053 struct list_head clients;
1054 unsigned boosts;
4fc688ce 1055
bf225f20
CW
1056 /* manual wa residency calculations */
1057 struct intel_rps_ei up_ei, down_ei;
1058
4fc688ce
JB
1059 /*
1060 * Protects RPS/RC6 register access and PCU communication.
1061 * Must be taken after struct_mutex if nested.
1062 */
1063 struct mutex hw_lock;
c85aa885
DV
1064};
1065
1a240d4d
DV
1066/* defined intel_pm.c */
1067extern spinlock_t mchdev_lock;
1068
c85aa885
DV
1069struct intel_ilk_power_mgmt {
1070 u8 cur_delay;
1071 u8 min_delay;
1072 u8 max_delay;
1073 u8 fmax;
1074 u8 fstart;
1075
1076 u64 last_count1;
1077 unsigned long last_time1;
1078 unsigned long chipset_power;
1079 u64 last_count2;
5ed0bdf2 1080 u64 last_time2;
c85aa885
DV
1081 unsigned long gfx_power;
1082 u8 corr;
1083
1084 int c_m;
1085 int r_t;
1086};
1087
c6cb582e
ID
1088struct drm_i915_private;
1089struct i915_power_well;
1090
1091struct i915_power_well_ops {
1092 /*
1093 * Synchronize the well's hw state to match the current sw state, for
1094 * example enable/disable it based on the current refcount. Called
1095 * during driver init and resume time, possibly after first calling
1096 * the enable/disable handlers.
1097 */
1098 void (*sync_hw)(struct drm_i915_private *dev_priv,
1099 struct i915_power_well *power_well);
1100 /*
1101 * Enable the well and resources that depend on it (for example
1102 * interrupts located on the well). Called after the 0->1 refcount
1103 * transition.
1104 */
1105 void (*enable)(struct drm_i915_private *dev_priv,
1106 struct i915_power_well *power_well);
1107 /*
1108 * Disable the well and resources that depend on it. Called after
1109 * the 1->0 refcount transition.
1110 */
1111 void (*disable)(struct drm_i915_private *dev_priv,
1112 struct i915_power_well *power_well);
1113 /* Returns the hw enabled state. */
1114 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1115 struct i915_power_well *power_well);
1116};
1117
a38911a3
WX
1118/* Power well structure for haswell */
1119struct i915_power_well {
c1ca727f 1120 const char *name;
6f3ef5dd 1121 bool always_on;
a38911a3
WX
1122 /* power well enable/disable usage count */
1123 int count;
bfafe93a
ID
1124 /* cached hw enabled state */
1125 bool hw_enabled;
c1ca727f 1126 unsigned long domains;
77961eb9 1127 unsigned long data;
c6cb582e 1128 const struct i915_power_well_ops *ops;
a38911a3
WX
1129};
1130
83c00f55 1131struct i915_power_domains {
baa70707
ID
1132 /*
1133 * Power wells needed for initialization at driver init and suspend
1134 * time are on. They are kept on until after the first modeset.
1135 */
1136 bool init_power_on;
0d116a29 1137 bool initializing;
c1ca727f 1138 int power_well_count;
baa70707 1139
83c00f55 1140 struct mutex lock;
1da51581 1141 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1142 struct i915_power_well *power_wells;
83c00f55
ID
1143};
1144
35a85ac6 1145#define MAX_L3_SLICES 2
a4da4fa4 1146struct intel_l3_parity {
35a85ac6 1147 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1148 struct work_struct error_work;
35a85ac6 1149 int which_slice;
a4da4fa4
DV
1150};
1151
4b5aed62 1152struct i915_gem_mm {
4b5aed62
DV
1153 /** Memory allocator for GTT stolen memory */
1154 struct drm_mm stolen;
4b5aed62
DV
1155 /** List of all objects in gtt_space. Used to restore gtt
1156 * mappings on resume */
1157 struct list_head bound_list;
1158 /**
1159 * List of objects which are not bound to the GTT (thus
1160 * are idle and not used by the GPU) but still have
1161 * (presumably uncached) pages still attached.
1162 */
1163 struct list_head unbound_list;
1164
1165 /** Usable portion of the GTT for GEM */
1166 unsigned long stolen_base; /* limited to low memory (32-bit) */
1167
4b5aed62
DV
1168 /** PPGTT used for aliasing the PPGTT with the GTT */
1169 struct i915_hw_ppgtt *aliasing_ppgtt;
1170
2cfcd32a 1171 struct notifier_block oom_notifier;
ceabbba5 1172 struct shrinker shrinker;
4b5aed62
DV
1173 bool shrinker_no_lock_stealing;
1174
4b5aed62
DV
1175 /** LRU list of objects with fence regs on them. */
1176 struct list_head fence_list;
1177
1178 /**
1179 * We leave the user IRQ off as much as possible,
1180 * but this means that requests will finish and never
1181 * be retired once the system goes idle. Set a timer to
1182 * fire periodically while the ring is running. When it
1183 * fires, go retire requests.
1184 */
1185 struct delayed_work retire_work;
1186
b29c19b6
CW
1187 /**
1188 * When we detect an idle GPU, we want to turn on
1189 * powersaving features. So once we see that there
1190 * are no more requests outstanding and no more
1191 * arrive within a small period of time, we fire
1192 * off the idle_work.
1193 */
1194 struct delayed_work idle_work;
1195
4b5aed62
DV
1196 /**
1197 * Are we in a non-interruptible section of code like
1198 * modesetting?
1199 */
1200 bool interruptible;
1201
f62a0076
CW
1202 /**
1203 * Is the GPU currently considered idle, or busy executing userspace
1204 * requests? Whilst idle, we attempt to power down the hardware and
1205 * display clocks. In order to reduce the effect on performance, there
1206 * is a slight delay before we do so.
1207 */
1208 bool busy;
1209
bdf1e7e3
DV
1210 /* the indicator for dispatch video commands on two BSD rings */
1211 int bsd_ring_dispatch_index;
1212
4b5aed62
DV
1213 /** Bit 6 swizzling required for X tiling */
1214 uint32_t bit_6_swizzle_x;
1215 /** Bit 6 swizzling required for Y tiling */
1216 uint32_t bit_6_swizzle_y;
1217
4b5aed62 1218 /* accounting, useful for userland debugging */
c20e8355 1219 spinlock_t object_stat_lock;
4b5aed62
DV
1220 size_t object_memory;
1221 u32 object_count;
1222};
1223
edc3d884 1224struct drm_i915_error_state_buf {
0a4cd7c8 1225 struct drm_i915_private *i915;
edc3d884
MK
1226 unsigned bytes;
1227 unsigned size;
1228 int err;
1229 u8 *buf;
1230 loff_t start;
1231 loff_t pos;
1232};
1233
fc16b48b
MK
1234struct i915_error_state_file_priv {
1235 struct drm_device *dev;
1236 struct drm_i915_error_state *error;
1237};
1238
99584db3
DV
1239struct i915_gpu_error {
1240 /* For hangcheck timer */
1241#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1242#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1243 /* Hang gpu twice in this window and your context gets banned */
1244#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1245
737b1506
CW
1246 struct workqueue_struct *hangcheck_wq;
1247 struct delayed_work hangcheck_work;
99584db3
DV
1248
1249 /* For reset and error_state handling. */
1250 spinlock_t lock;
1251 /* Protected by the above dev->gpu_error.lock. */
1252 struct drm_i915_error_state *first_error;
094f9a54
CW
1253
1254 unsigned long missed_irq_rings;
1255
1f83fee0 1256 /**
2ac0f450 1257 * State variable controlling the reset flow and count
1f83fee0 1258 *
2ac0f450
MK
1259 * This is a counter which gets incremented when reset is triggered,
1260 * and again when reset has been handled. So odd values (lowest bit set)
1261 * means that reset is in progress and even values that
1262 * (reset_counter >> 1):th reset was successfully completed.
1263 *
1264 * If reset is not completed succesfully, the I915_WEDGE bit is
1265 * set meaning that hardware is terminally sour and there is no
1266 * recovery. All waiters on the reset_queue will be woken when
1267 * that happens.
1268 *
1269 * This counter is used by the wait_seqno code to notice that reset
1270 * event happened and it needs to restart the entire ioctl (since most
1271 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1272 *
1273 * This is important for lock-free wait paths, where no contended lock
1274 * naturally enforces the correct ordering between the bail-out of the
1275 * waiter and the gpu reset work code.
1f83fee0
DV
1276 */
1277 atomic_t reset_counter;
1278
1f83fee0 1279#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1280#define I915_WEDGED (1 << 31)
1f83fee0
DV
1281
1282 /**
1283 * Waitqueue to signal when the reset has completed. Used by clients
1284 * that wait for dev_priv->mm.wedged to settle.
1285 */
1286 wait_queue_head_t reset_queue;
33196ded 1287
88b4aa87
MK
1288 /* Userspace knobs for gpu hang simulation;
1289 * combines both a ring mask, and extra flags
1290 */
1291 u32 stop_rings;
1292#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1293#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1294
1295 /* For missed irq/seqno simulation. */
1296 unsigned int test_irq_rings;
6689c167
MA
1297
1298 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1299 bool reload_in_reset;
99584db3
DV
1300};
1301
b8efb17b
ZR
1302enum modeset_restore {
1303 MODESET_ON_LID_OPEN,
1304 MODESET_DONE,
1305 MODESET_SUSPENDED,
1306};
1307
6acab15a 1308struct ddi_vbt_port_info {
ce4dd49e
DL
1309 /*
1310 * This is an index in the HDMI/DVI DDI buffer translation table.
1311 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1312 * populate this field.
1313 */
1314#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1315 uint8_t hdmi_level_shift;
311a2094
PZ
1316
1317 uint8_t supports_dvi:1;
1318 uint8_t supports_hdmi:1;
1319 uint8_t supports_dp:1;
6acab15a
PZ
1320};
1321
bfd7ebda
RV
1322enum psr_lines_to_wait {
1323 PSR_0_LINES_TO_WAIT = 0,
1324 PSR_1_LINE_TO_WAIT,
1325 PSR_4_LINES_TO_WAIT,
1326 PSR_8_LINES_TO_WAIT
83a7280e
PB
1327};
1328
41aa3448
RV
1329struct intel_vbt_data {
1330 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1331 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1332
1333 /* Feature bits */
1334 unsigned int int_tv_support:1;
1335 unsigned int lvds_dither:1;
1336 unsigned int lvds_vbt:1;
1337 unsigned int int_crt_support:1;
1338 unsigned int lvds_use_ssc:1;
1339 unsigned int display_clock_mode:1;
1340 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1341 unsigned int has_mipi:1;
41aa3448
RV
1342 int lvds_ssc_freq;
1343 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1344
83a7280e
PB
1345 enum drrs_support_type drrs_type;
1346
41aa3448
RV
1347 /* eDP */
1348 int edp_rate;
1349 int edp_lanes;
1350 int edp_preemphasis;
1351 int edp_vswing;
1352 bool edp_initialized;
1353 bool edp_support;
1354 int edp_bpp;
9a57f5bb 1355 bool edp_low_vswing;
41aa3448
RV
1356 struct edp_power_seq edp_pps;
1357
bfd7ebda
RV
1358 struct {
1359 bool full_link;
1360 bool require_aux_wakeup;
1361 int idle_frames;
1362 enum psr_lines_to_wait lines_to_wait;
1363 int tp1_wakeup_time;
1364 int tp2_tp3_wakeup_time;
1365 } psr;
1366
f00076d2
JN
1367 struct {
1368 u16 pwm_freq_hz;
39fbc9c8 1369 bool present;
f00076d2 1370 bool active_low_pwm;
1de6068e 1371 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1372 } backlight;
1373
d17c5443
SK
1374 /* MIPI DSI */
1375 struct {
3e6bd011 1376 u16 port;
d17c5443 1377 u16 panel_id;
d3b542fc
SK
1378 struct mipi_config *config;
1379 struct mipi_pps_data *pps;
1380 u8 seq_version;
1381 u32 size;
1382 u8 *data;
1383 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1384 } dsi;
1385
41aa3448
RV
1386 int crt_ddc_pin;
1387
1388 int child_dev_num;
768f69c9 1389 union child_device_config *child_dev;
6acab15a
PZ
1390
1391 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1392};
1393
77c122bc
VS
1394enum intel_ddb_partitioning {
1395 INTEL_DDB_PART_1_2,
1396 INTEL_DDB_PART_5_6, /* IVB+ */
1397};
1398
1fd527cc
VS
1399struct intel_wm_level {
1400 bool enable;
1401 uint32_t pri_val;
1402 uint32_t spr_val;
1403 uint32_t cur_val;
1404 uint32_t fbc_val;
1405};
1406
820c1980 1407struct ilk_wm_values {
609cedef
VS
1408 uint32_t wm_pipe[3];
1409 uint32_t wm_lp[3];
1410 uint32_t wm_lp_spr[3];
1411 uint32_t wm_linetime[3];
1412 bool enable_fbc_wm;
1413 enum intel_ddb_partitioning partitioning;
1414};
1415
0018fda1 1416struct vlv_wm_values {
ae80152d
VS
1417 struct {
1418 uint16_t primary;
1419 uint16_t sprite[2];
1420 uint8_t cursor;
1421 } pipe[3];
1422
1423 struct {
1424 uint16_t plane;
1425 uint8_t cursor;
1426 } sr;
1427
0018fda1
VS
1428 struct {
1429 uint8_t cursor;
1430 uint8_t sprite[2];
1431 uint8_t primary;
1432 } ddl[3];
1433};
1434
c193924e 1435struct skl_ddb_entry {
16160e3d 1436 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1437};
1438
1439static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1440{
16160e3d 1441 return entry->end - entry->start;
c193924e
DL
1442}
1443
08db6652
DL
1444static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1445 const struct skl_ddb_entry *e2)
1446{
1447 if (e1->start == e2->start && e1->end == e2->end)
1448 return true;
1449
1450 return false;
1451}
1452
c193924e 1453struct skl_ddb_allocation {
34bb56af 1454 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1455 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1456 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1457};
1458
2ac96d2a
PB
1459struct skl_wm_values {
1460 bool dirty[I915_MAX_PIPES];
c193924e 1461 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1462 uint32_t wm_linetime[I915_MAX_PIPES];
1463 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1464 uint32_t cursor[I915_MAX_PIPES][8];
1465 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1466 uint32_t cursor_trans[I915_MAX_PIPES];
1467};
1468
1469struct skl_wm_level {
1470 bool plane_en[I915_MAX_PLANES];
b99f58da 1471 bool cursor_en;
2ac96d2a
PB
1472 uint16_t plane_res_b[I915_MAX_PLANES];
1473 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1474 uint16_t cursor_res_b;
1475 uint8_t cursor_res_l;
1476};
1477
c67a470b 1478/*
765dab67
PZ
1479 * This struct helps tracking the state needed for runtime PM, which puts the
1480 * device in PCI D3 state. Notice that when this happens, nothing on the
1481 * graphics device works, even register access, so we don't get interrupts nor
1482 * anything else.
c67a470b 1483 *
765dab67
PZ
1484 * Every piece of our code that needs to actually touch the hardware needs to
1485 * either call intel_runtime_pm_get or call intel_display_power_get with the
1486 * appropriate power domain.
a8a8bd54 1487 *
765dab67
PZ
1488 * Our driver uses the autosuspend delay feature, which means we'll only really
1489 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1490 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1491 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1492 *
1493 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1494 * goes back to false exactly before we reenable the IRQs. We use this variable
1495 * to check if someone is trying to enable/disable IRQs while they're supposed
1496 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1497 * case it happens.
c67a470b 1498 *
765dab67 1499 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1500 */
5d584b2e
PZ
1501struct i915_runtime_pm {
1502 bool suspended;
2aeb7d3a 1503 bool irqs_enabled;
c67a470b
PZ
1504};
1505
926321d5
DV
1506enum intel_pipe_crc_source {
1507 INTEL_PIPE_CRC_SOURCE_NONE,
1508 INTEL_PIPE_CRC_SOURCE_PLANE1,
1509 INTEL_PIPE_CRC_SOURCE_PLANE2,
1510 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1511 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1512 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1513 INTEL_PIPE_CRC_SOURCE_TV,
1514 INTEL_PIPE_CRC_SOURCE_DP_B,
1515 INTEL_PIPE_CRC_SOURCE_DP_C,
1516 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1517 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1518 INTEL_PIPE_CRC_SOURCE_MAX,
1519};
1520
8bf1e9f1 1521struct intel_pipe_crc_entry {
ac2300d4 1522 uint32_t frame;
8bf1e9f1
SH
1523 uint32_t crc[5];
1524};
1525
b2c88f5b 1526#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1527struct intel_pipe_crc {
d538bbdf
DL
1528 spinlock_t lock;
1529 bool opened; /* exclusive access to the result file */
e5f75aca 1530 struct intel_pipe_crc_entry *entries;
926321d5 1531 enum intel_pipe_crc_source source;
d538bbdf 1532 int head, tail;
07144428 1533 wait_queue_head_t wq;
8bf1e9f1
SH
1534};
1535
f99d7069
DV
1536struct i915_frontbuffer_tracking {
1537 struct mutex lock;
1538
1539 /*
1540 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1541 * scheduled flips.
1542 */
1543 unsigned busy_bits;
1544 unsigned flip_bits;
1545};
1546
7225342a
MK
1547struct i915_wa_reg {
1548 u32 addr;
1549 u32 value;
1550 /* bitmask representing WA bits */
1551 u32 mask;
1552};
1553
1554#define I915_MAX_WA_REGS 16
1555
1556struct i915_workarounds {
1557 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1558 u32 count;
1559};
1560
cf9d2890
YZ
1561struct i915_virtual_gpu {
1562 bool active;
1563};
1564
77fec556 1565struct drm_i915_private {
f4c956ad 1566 struct drm_device *dev;
efab6d8d 1567 struct kmem_cache *objects;
e20d2ab7 1568 struct kmem_cache *vmas;
efab6d8d 1569 struct kmem_cache *requests;
f4c956ad 1570
5c969aa7 1571 const struct intel_device_info info;
f4c956ad
DV
1572
1573 int relative_constants_mode;
1574
1575 void __iomem *regs;
1576
907b28c5 1577 struct intel_uncore uncore;
f4c956ad 1578
cf9d2890
YZ
1579 struct i915_virtual_gpu vgpu;
1580
5ea6e5e3 1581 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1582
f4c956ad
DV
1583 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1584 * controller on different i2c buses. */
1585 struct mutex gmbus_mutex;
1586
1587 /**
1588 * Base address of the gmbus and gpio block.
1589 */
1590 uint32_t gpio_mmio_base;
1591
b6fdd0f2
SS
1592 /* MMIO base address for MIPI regs */
1593 uint32_t mipi_mmio_base;
1594
28c70f16
DV
1595 wait_queue_head_t gmbus_wait_queue;
1596
f4c956ad 1597 struct pci_dev *bridge_dev;
a4872ba6 1598 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1599 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1600 uint32_t last_seqno, next_seqno;
f4c956ad 1601
ba8286fa 1602 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1603 struct resource mch_res;
1604
f4c956ad
DV
1605 /* protects the irq masks */
1606 spinlock_t irq_lock;
1607
84c33a64
SG
1608 /* protects the mmio flip data */
1609 spinlock_t mmio_flip_lock;
1610
f8b79e58
ID
1611 bool display_irqs_enabled;
1612
9ee32fea
DV
1613 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1614 struct pm_qos_request pm_qos;
1615
f4c956ad 1616 /* DPIO indirect register protection */
09153000 1617 struct mutex dpio_lock;
f4c956ad
DV
1618
1619 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1620 union {
1621 u32 irq_mask;
1622 u32 de_irq_mask[I915_MAX_PIPES];
1623 };
f4c956ad 1624 u32 gt_irq_mask;
605cd25b 1625 u32 pm_irq_mask;
a6706b45 1626 u32 pm_rps_events;
91d181dd 1627 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1628
f4c956ad 1629 struct work_struct hotplug_work;
b543fb04
EE
1630 struct {
1631 unsigned long hpd_last_jiffies;
1632 int hpd_cnt;
1633 enum {
1634 HPD_ENABLED = 0,
1635 HPD_DISABLED = 1,
1636 HPD_MARK_DISABLED = 2
1637 } hpd_mark;
1638 } hpd_stats[HPD_NUM_PINS];
142e2398 1639 u32 hpd_event_bits;
6323751d 1640 struct delayed_work hotplug_reenable_work;
f4c956ad 1641
5c3fe8b0 1642 struct i915_fbc fbc;
439d7ac0 1643 struct i915_drrs drrs;
f4c956ad 1644 struct intel_opregion opregion;
41aa3448 1645 struct intel_vbt_data vbt;
f4c956ad 1646
d9ceb816
JB
1647 bool preserve_bios_swizzle;
1648
f4c956ad
DV
1649 /* overlay */
1650 struct intel_overlay *overlay;
f4c956ad 1651
58c68779 1652 /* backlight registers and fields in struct intel_panel */
07f11d49 1653 struct mutex backlight_lock;
31ad8ec6 1654
f4c956ad 1655 /* LVDS info */
f4c956ad
DV
1656 bool no_aux_handshake;
1657
e39b999a
VS
1658 /* protects panel power sequencer state */
1659 struct mutex pps_mutex;
1660
f4c956ad
DV
1661 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1662 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1663 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1664
1665 unsigned int fsb_freq, mem_freq, is_ddr3;
164dfd28 1666 unsigned int cdclk_freq;
6bcda4f0 1667 unsigned int hpll_freq;
f4c956ad 1668
645416f5
DV
1669 /**
1670 * wq - Driver workqueue for GEM.
1671 *
1672 * NOTE: Work items scheduled here are not allowed to grab any modeset
1673 * locks, for otherwise the flushing done in the pageflip code will
1674 * result in deadlocks.
1675 */
f4c956ad
DV
1676 struct workqueue_struct *wq;
1677
1678 /* Display functions */
1679 struct drm_i915_display_funcs display;
1680
1681 /* PCH chipset type */
1682 enum intel_pch pch_type;
17a303ec 1683 unsigned short pch_id;
f4c956ad
DV
1684
1685 unsigned long quirks;
1686
b8efb17b
ZR
1687 enum modeset_restore modeset_restore;
1688 struct mutex modeset_restore_lock;
673a394b 1689
a7bbbd63 1690 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1691 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1692
4b5aed62 1693 struct i915_gem_mm mm;
ad46cb53
CW
1694 DECLARE_HASHTABLE(mm_structs, 7);
1695 struct mutex mm_lock;
8781342d 1696
8781342d
DV
1697 /* Kernel Modesetting */
1698
9b9d172d 1699 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1700
76c4ac04
DL
1701 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1702 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1703 wait_queue_head_t pending_flip_queue;
1704
c4597872
DV
1705#ifdef CONFIG_DEBUG_FS
1706 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1707#endif
1708
e72f9fbf
DV
1709 int num_shared_dpll;
1710 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1711 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1712
7225342a 1713 struct i915_workarounds workarounds;
888b5995 1714
652c393a
JB
1715 /* Reclocking support */
1716 bool render_reclock_avail;
1717 bool lvds_downclock_avail;
18f9ed12
ZY
1718 /* indicates the reduced downclock for LVDS*/
1719 int lvds_downclock;
f99d7069
DV
1720
1721 struct i915_frontbuffer_tracking fb_tracking;
1722
652c393a 1723 u16 orig_clock;
f97108d1 1724
c4804411 1725 bool mchbar_need_disable;
f97108d1 1726
a4da4fa4
DV
1727 struct intel_l3_parity l3_parity;
1728
59124506
BW
1729 /* Cannot be determined by PCIID. You must always read a register. */
1730 size_t ellc_size;
1731
c6a828d3 1732 /* gen6+ rps state */
c85aa885 1733 struct intel_gen6_power_mgmt rps;
c6a828d3 1734
20e4d407
DV
1735 /* ilk-only ips/rps state. Everything in here is protected by the global
1736 * mchdev_lock in intel_pm.c */
c85aa885 1737 struct intel_ilk_power_mgmt ips;
b5e50c3f 1738
83c00f55 1739 struct i915_power_domains power_domains;
a38911a3 1740
a031d709 1741 struct i915_psr psr;
3f51e471 1742
99584db3 1743 struct i915_gpu_error gpu_error;
ae681d96 1744
c9cddffc
JB
1745 struct drm_i915_gem_object *vlv_pctx;
1746
4520f53a 1747#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1748 /* list of fbdev register on this device */
1749 struct intel_fbdev *fbdev;
82e3b8c1 1750 struct work_struct fbdev_suspend_work;
4520f53a 1751#endif
e953fd7b
CW
1752
1753 struct drm_property *broadcast_rgb_property;
3f43c48d 1754 struct drm_property *force_audio_property;
e3689190 1755
58fddc28
ID
1756 /* hda/i915 audio component */
1757 bool audio_component_registered;
1758
254f965c 1759 uint32_t hw_context_size;
a33afea5 1760 struct list_head context_list;
f4c956ad 1761
3e68320e 1762 u32 fdi_rx_config;
68d18ad7 1763
842f1c8b 1764 u32 suspend_count;
f4c956ad 1765 struct i915_suspend_saved_registers regfile;
ddeea5b0 1766 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1767
53615a5e
VS
1768 struct {
1769 /*
1770 * Raw watermark latency values:
1771 * in 0.1us units for WM0,
1772 * in 0.5us units for WM1+.
1773 */
1774 /* primary */
1775 uint16_t pri_latency[5];
1776 /* sprite */
1777 uint16_t spr_latency[5];
1778 /* cursor */
1779 uint16_t cur_latency[5];
2af30a5c
PB
1780 /*
1781 * Raw watermark memory latency values
1782 * for SKL for all 8 levels
1783 * in 1us units.
1784 */
1785 uint16_t skl_latency[8];
609cedef 1786
2d41c0b5
PB
1787 /*
1788 * The skl_wm_values structure is a bit too big for stack
1789 * allocation, so we keep the staging struct where we store
1790 * intermediate results here instead.
1791 */
1792 struct skl_wm_values skl_results;
1793
609cedef 1794 /* current hardware state */
2d41c0b5
PB
1795 union {
1796 struct ilk_wm_values hw;
1797 struct skl_wm_values skl_hw;
0018fda1 1798 struct vlv_wm_values vlv;
2d41c0b5 1799 };
53615a5e
VS
1800 } wm;
1801
8a187455
PZ
1802 struct i915_runtime_pm pm;
1803
13cf5504
DA
1804 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1805 u32 long_hpd_port_mask;
1806 u32 short_hpd_port_mask;
1807 struct work_struct dig_port_work;
1808
0e32b39c
DA
1809 /*
1810 * if we get a HPD irq from DP and a HPD irq from non-DP
1811 * the non-DP HPD could block the workqueue on a mode config
1812 * mutex getting, that userspace may have taken. However
1813 * userspace is waiting on the DP workqueue to run which is
1814 * blocked behind the non-DP one.
1815 */
1816 struct workqueue_struct *dp_wq;
1817
a83014d3
OM
1818 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1819 struct {
f3dc74c0
JH
1820 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1821 struct intel_engine_cs *ring,
1822 struct intel_context *ctx,
1823 struct drm_i915_gem_execbuffer2 *args,
1824 struct list_head *vmas,
1825 struct drm_i915_gem_object *batch_obj,
1826 u64 exec_start, u32 flags);
a83014d3
OM
1827 int (*init_rings)(struct drm_device *dev);
1828 void (*cleanup_ring)(struct intel_engine_cs *ring);
1829 void (*stop_ring)(struct intel_engine_cs *ring);
1830 } gt;
1831
bdf1e7e3
DV
1832 /*
1833 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1834 * will be rejected. Instead look for a better place.
1835 */
77fec556 1836};
1da177e4 1837
2c1792a1
CW
1838static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1839{
1840 return dev->dev_private;
1841}
1842
888d0d42
ID
1843static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1844{
1845 return to_i915(dev_get_drvdata(dev));
1846}
1847
b4519513
CW
1848/* Iterate over initialised rings */
1849#define for_each_ring(ring__, dev_priv__, i__) \
1850 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1851 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1852
b1d7e4b4
WF
1853enum hdmi_force_audio {
1854 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1855 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1856 HDMI_AUDIO_AUTO, /* trust EDID */
1857 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1858};
1859
190d6cd5 1860#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1861
37e680a1
CW
1862struct drm_i915_gem_object_ops {
1863 /* Interface between the GEM object and its backing storage.
1864 * get_pages() is called once prior to the use of the associated set
1865 * of pages before to binding them into the GTT, and put_pages() is
1866 * called after we no longer need them. As we expect there to be
1867 * associated cost with migrating pages between the backing storage
1868 * and making them available for the GPU (e.g. clflush), we may hold
1869 * onto the pages after they are no longer referenced by the GPU
1870 * in case they may be used again shortly (for example migrating the
1871 * pages to a different memory domain within the GTT). put_pages()
1872 * will therefore most likely be called when the object itself is
1873 * being released or under memory pressure (where we attempt to
1874 * reap pages for the shrinker).
1875 */
1876 int (*get_pages)(struct drm_i915_gem_object *);
1877 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1878 int (*dmabuf_export)(struct drm_i915_gem_object *);
1879 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1880};
1881
a071fa00
DV
1882/*
1883 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1884 * considered to be the frontbuffer for the given plane interface-vise. This
1885 * doesn't mean that the hw necessarily already scans it out, but that any
1886 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1887 *
1888 * We have one bit per pipe and per scanout plane type.
1889 */
1890#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1891#define INTEL_FRONTBUFFER_BITS \
1892 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1893#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1894 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1895#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1896 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1897#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1898 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1899#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1900 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1901#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1902 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1903
673a394b 1904struct drm_i915_gem_object {
c397b908 1905 struct drm_gem_object base;
673a394b 1906
37e680a1
CW
1907 const struct drm_i915_gem_object_ops *ops;
1908
2f633156
BW
1909 /** List of VMAs backed by this object */
1910 struct list_head vma_list;
1911
c1ad11fc
CW
1912 /** Stolen memory for this object, instead of being backed by shmem. */
1913 struct drm_mm_node *stolen;
35c20a60 1914 struct list_head global_list;
673a394b 1915
69dc4987 1916 struct list_head ring_list;
b25cb2f8
BW
1917 /** Used in execbuf to temporarily hold a ref */
1918 struct list_head obj_exec_link;
673a394b 1919
8d9d5744 1920 struct list_head batch_pool_link;
493018dc 1921
673a394b 1922 /**
65ce3027
CW
1923 * This is set if the object is on the active lists (has pending
1924 * rendering and so a non-zero seqno), and is not set if it i s on
1925 * inactive (ready to be unbound) list.
673a394b 1926 */
0206e353 1927 unsigned int active:1;
673a394b
EA
1928
1929 /**
1930 * This is set if the object has been written to since last bound
1931 * to the GTT
1932 */
0206e353 1933 unsigned int dirty:1;
778c3544
DV
1934
1935 /**
1936 * Fence register bits (if any) for this object. Will be set
1937 * as needed when mapped into the GTT.
1938 * Protected by dev->struct_mutex.
778c3544 1939 */
4b9de737 1940 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1941
778c3544
DV
1942 /**
1943 * Advice: are the backing pages purgeable?
1944 */
0206e353 1945 unsigned int madv:2;
778c3544 1946
778c3544
DV
1947 /**
1948 * Current tiling mode for the object.
1949 */
0206e353 1950 unsigned int tiling_mode:2;
5d82e3e6
CW
1951 /**
1952 * Whether the tiling parameters for the currently associated fence
1953 * register have changed. Note that for the purposes of tracking
1954 * tiling changes we also treat the unfenced register, the register
1955 * slot that the object occupies whilst it executes a fenced
1956 * command (such as BLT on gen2/3), as a "fence".
1957 */
1958 unsigned int fence_dirty:1;
778c3544 1959
75e9e915
DV
1960 /**
1961 * Is the object at the current location in the gtt mappable and
1962 * fenceable? Used to avoid costly recalculations.
1963 */
0206e353 1964 unsigned int map_and_fenceable:1;
75e9e915 1965
fb7d516a
DV
1966 /**
1967 * Whether the current gtt mapping needs to be mappable (and isn't just
1968 * mappable by accident). Track pin and fault separate for a more
1969 * accurate mappable working set.
1970 */
0206e353 1971 unsigned int fault_mappable:1;
fb7d516a 1972
24f3a8cf
AG
1973 /*
1974 * Is the object to be mapped as read-only to the GPU
1975 * Only honoured if hardware has relevant pte bit
1976 */
1977 unsigned long gt_ro:1;
651d794f 1978 unsigned int cache_level:3;
0f71979a 1979 unsigned int cache_dirty:1;
93dfb40c 1980
9da3da66 1981 unsigned int has_dma_mapping:1;
7bddb01f 1982
a071fa00
DV
1983 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1984
8a0c39b1
TU
1985 unsigned int pin_display;
1986
9da3da66 1987 struct sg_table *pages;
a5570178 1988 int pages_pin_count;
ee286370
CW
1989 struct get_page {
1990 struct scatterlist *sg;
1991 int last;
1992 } get_page;
673a394b 1993
1286ff73 1994 /* prime dma-buf support */
9a70cc2a
DA
1995 void *dma_buf_vmapping;
1996 int vmapping_count;
1997
1c293ea3 1998 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
1999 struct drm_i915_gem_request *last_read_req;
2000 struct drm_i915_gem_request *last_write_req;
caea7476 2001 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2002 struct drm_i915_gem_request *last_fenced_req;
673a394b 2003
778c3544 2004 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2005 uint32_t stride;
673a394b 2006
80075d49
DV
2007 /** References from framebuffers, locks out tiling changes. */
2008 unsigned long framebuffer_references;
2009
280b713b 2010 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2011 unsigned long *bit_17;
280b713b 2012
5cc9ed4b 2013 union {
6a2c4232
CW
2014 /** for phy allocated objects */
2015 struct drm_dma_handle *phys_handle;
2016
5cc9ed4b
CW
2017 struct i915_gem_userptr {
2018 uintptr_t ptr;
2019 unsigned read_only :1;
2020 unsigned workers :4;
2021#define I915_GEM_USERPTR_MAX_WORKERS 15
2022
ad46cb53
CW
2023 struct i915_mm_struct *mm;
2024 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2025 struct work_struct *work;
2026 } userptr;
2027 };
2028};
62b8b215 2029#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2030
a071fa00
DV
2031void i915_gem_track_fb(struct drm_i915_gem_object *old,
2032 struct drm_i915_gem_object *new,
2033 unsigned frontbuffer_bits);
2034
673a394b
EA
2035/**
2036 * Request queue structure.
2037 *
2038 * The request queue allows us to note sequence numbers that have been emitted
2039 * and may be associated with active buffers to be retired.
2040 *
97b2a6a1
JH
2041 * By keeping this list, we can avoid having to do questionable sequence
2042 * number comparisons on buffer last_read|write_seqno. It also allows an
2043 * emission time to be associated with the request for tracking how far ahead
2044 * of the GPU the submission is.
b3a38998
NH
2045 *
2046 * The requests are reference counted, so upon creation they should have an
2047 * initial reference taken using kref_init
673a394b
EA
2048 */
2049struct drm_i915_gem_request {
abfe262a
JH
2050 struct kref ref;
2051
852835f3 2052 /** On Which ring this request was generated */
efab6d8d 2053 struct drm_i915_private *i915;
a4872ba6 2054 struct intel_engine_cs *ring;
852835f3 2055
673a394b
EA
2056 /** GEM sequence number associated with this request. */
2057 uint32_t seqno;
2058
7d736f4f
MK
2059 /** Position in the ringbuffer of the start of the request */
2060 u32 head;
2061
72f95afa
NH
2062 /**
2063 * Position in the ringbuffer of the start of the postfix.
2064 * This is required to calculate the maximum available ringbuffer
2065 * space without overwriting the postfix.
2066 */
2067 u32 postfix;
2068
2069 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2070 u32 tail;
2071
b3a38998 2072 /**
a8c6ecb3 2073 * Context and ring buffer related to this request
b3a38998
NH
2074 * Contexts are refcounted, so when this request is associated with a
2075 * context, we must increment the context's refcount, to guarantee that
2076 * it persists while any request is linked to it. Requests themselves
2077 * are also refcounted, so the request will only be freed when the last
2078 * reference to it is dismissed, and the code in
2079 * i915_gem_request_free() will then decrement the refcount on the
2080 * context.
2081 */
273497e5 2082 struct intel_context *ctx;
98e1bd4a 2083 struct intel_ringbuffer *ringbuf;
0e50e96b 2084
7d736f4f
MK
2085 /** Batch buffer related to this request if any */
2086 struct drm_i915_gem_object *batch_obj;
2087
673a394b
EA
2088 /** Time at which this request was emitted, in jiffies. */
2089 unsigned long emitted_jiffies;
2090
b962442e 2091 /** global list entry for this request */
673a394b 2092 struct list_head list;
b962442e 2093
f787a5f5 2094 struct drm_i915_file_private *file_priv;
b962442e
EA
2095 /** file_priv list entry for this request */
2096 struct list_head client_list;
67e2937b 2097
071c92de
MK
2098 /** process identifier submitting this request */
2099 struct pid *pid;
2100
6d3d8274
NH
2101 /**
2102 * The ELSP only accepts two elements at a time, so we queue
2103 * context/tail pairs on a given queue (ring->execlist_queue) until the
2104 * hardware is available. The queue serves a double purpose: we also use
2105 * it to keep track of the up to 2 contexts currently in the hardware
2106 * (usually one in execution and the other queued up by the GPU): We
2107 * only remove elements from the head of the queue when the hardware
2108 * informs us that an element has been completed.
2109 *
2110 * All accesses to the queue are mediated by a spinlock
2111 * (ring->execlist_lock).
2112 */
2113
2114 /** Execlist link in the submission queue.*/
2115 struct list_head execlist_link;
2116
2117 /** Execlists no. of times this request has been sent to the ELSP */
2118 int elsp_submitted;
2119
673a394b
EA
2120};
2121
6689cb2b
JH
2122int i915_gem_request_alloc(struct intel_engine_cs *ring,
2123 struct intel_context *ctx);
abfe262a
JH
2124void i915_gem_request_free(struct kref *req_ref);
2125
b793a00a
JH
2126static inline uint32_t
2127i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2128{
2129 return req ? req->seqno : 0;
2130}
2131
2132static inline struct intel_engine_cs *
2133i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2134{
2135 return req ? req->ring : NULL;
2136}
2137
abfe262a
JH
2138static inline void
2139i915_gem_request_reference(struct drm_i915_gem_request *req)
2140{
2141 kref_get(&req->ref);
2142}
2143
2144static inline void
2145i915_gem_request_unreference(struct drm_i915_gem_request *req)
2146{
f245860e 2147 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2148 kref_put(&req->ref, i915_gem_request_free);
2149}
2150
41037f9f
CW
2151static inline void
2152i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2153{
b833bb61
ML
2154 struct drm_device *dev;
2155
2156 if (!req)
2157 return;
41037f9f 2158
b833bb61
ML
2159 dev = req->ring->dev;
2160 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2161 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2162}
2163
abfe262a
JH
2164static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2165 struct drm_i915_gem_request *src)
2166{
2167 if (src)
2168 i915_gem_request_reference(src);
2169
2170 if (*pdst)
2171 i915_gem_request_unreference(*pdst);
2172
2173 *pdst = src;
2174}
2175
1b5a433a
JH
2176/*
2177 * XXX: i915_gem_request_completed should be here but currently needs the
2178 * definition of i915_seqno_passed() which is below. It will be moved in
2179 * a later patch when the call to i915_seqno_passed() is obsoleted...
2180 */
2181
673a394b 2182struct drm_i915_file_private {
b29c19b6 2183 struct drm_i915_private *dev_priv;
ab0e7ff9 2184 struct drm_file *file;
b29c19b6 2185
673a394b 2186 struct {
99057c81 2187 spinlock_t lock;
b962442e 2188 struct list_head request_list;
673a394b 2189 } mm;
40521054 2190 struct idr context_idr;
e59ec13d 2191
1854d5ca
CW
2192 struct list_head rps_boost;
2193 struct intel_engine_cs *bsd_ring;
2194
2195 unsigned rps_boosts;
673a394b
EA
2196};
2197
351e3db2
BV
2198/*
2199 * A command that requires special handling by the command parser.
2200 */
2201struct drm_i915_cmd_descriptor {
2202 /*
2203 * Flags describing how the command parser processes the command.
2204 *
2205 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2206 * a length mask if not set
2207 * CMD_DESC_SKIP: The command is allowed but does not follow the
2208 * standard length encoding for the opcode range in
2209 * which it falls
2210 * CMD_DESC_REJECT: The command is never allowed
2211 * CMD_DESC_REGISTER: The command should be checked against the
2212 * register whitelist for the appropriate ring
2213 * CMD_DESC_MASTER: The command is allowed if the submitting process
2214 * is the DRM master
2215 */
2216 u32 flags;
2217#define CMD_DESC_FIXED (1<<0)
2218#define CMD_DESC_SKIP (1<<1)
2219#define CMD_DESC_REJECT (1<<2)
2220#define CMD_DESC_REGISTER (1<<3)
2221#define CMD_DESC_BITMASK (1<<4)
2222#define CMD_DESC_MASTER (1<<5)
2223
2224 /*
2225 * The command's unique identification bits and the bitmask to get them.
2226 * This isn't strictly the opcode field as defined in the spec and may
2227 * also include type, subtype, and/or subop fields.
2228 */
2229 struct {
2230 u32 value;
2231 u32 mask;
2232 } cmd;
2233
2234 /*
2235 * The command's length. The command is either fixed length (i.e. does
2236 * not include a length field) or has a length field mask. The flag
2237 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2238 * a length mask. All command entries in a command table must include
2239 * length information.
2240 */
2241 union {
2242 u32 fixed;
2243 u32 mask;
2244 } length;
2245
2246 /*
2247 * Describes where to find a register address in the command to check
2248 * against the ring's register whitelist. Only valid if flags has the
2249 * CMD_DESC_REGISTER bit set.
2250 */
2251 struct {
2252 u32 offset;
2253 u32 mask;
2254 } reg;
2255
2256#define MAX_CMD_DESC_BITMASKS 3
2257 /*
2258 * Describes command checks where a particular dword is masked and
2259 * compared against an expected value. If the command does not match
2260 * the expected value, the parser rejects it. Only valid if flags has
2261 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2262 * are valid.
d4d48035
BV
2263 *
2264 * If the check specifies a non-zero condition_mask then the parser
2265 * only performs the check when the bits specified by condition_mask
2266 * are non-zero.
351e3db2
BV
2267 */
2268 struct {
2269 u32 offset;
2270 u32 mask;
2271 u32 expected;
d4d48035
BV
2272 u32 condition_offset;
2273 u32 condition_mask;
351e3db2
BV
2274 } bits[MAX_CMD_DESC_BITMASKS];
2275};
2276
2277/*
2278 * A table of commands requiring special handling by the command parser.
2279 *
2280 * Each ring has an array of tables. Each table consists of an array of command
2281 * descriptors, which must be sorted with command opcodes in ascending order.
2282 */
2283struct drm_i915_cmd_table {
2284 const struct drm_i915_cmd_descriptor *table;
2285 int count;
2286};
2287
dbbe9127 2288/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2289#define __I915__(p) ({ \
2290 struct drm_i915_private *__p; \
2291 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2292 __p = (struct drm_i915_private *)p; \
2293 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2294 __p = to_i915((struct drm_device *)p); \
2295 else \
2296 BUILD_BUG(); \
2297 __p; \
2298})
dbbe9127 2299#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2300#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2301#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2302
87f1f465
CW
2303#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2304#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2305#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2306#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2307#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2308#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2309#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2310#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2311#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2312#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2313#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2314#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2315#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2316#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2317#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2318#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2319#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2320#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2321#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2322 INTEL_DEVID(dev) == 0x0152 || \
2323 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2324#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2325#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2326#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2327#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2328#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2329#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2330#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2331#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2332 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2333#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2334 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2335 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2336 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2337#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2338 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2339#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2340 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2341#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2342 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2343/* ULX machines are also considered ULT. */
87f1f465
CW
2344#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2345 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2346#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2347
e90a21d4
HN
2348#define SKL_REVID_A0 (0x0)
2349#define SKL_REVID_B0 (0x1)
2350#define SKL_REVID_C0 (0x2)
2351#define SKL_REVID_D0 (0x3)
8bc0ccf6 2352#define SKL_REVID_E0 (0x4)
e90a21d4 2353
6c74c87f
NH
2354#define BXT_REVID_A0 (0x0)
2355#define BXT_REVID_B0 (0x3)
2356#define BXT_REVID_C0 (0x6)
2357
85436696
JB
2358/*
2359 * The genX designation typically refers to the render engine, so render
2360 * capability related checks should use IS_GEN, while display and other checks
2361 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2362 * chips, etc.).
2363 */
cae5852d
ZN
2364#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2365#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2366#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2367#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2368#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2369#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2370#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2371#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2372
73ae478c
BW
2373#define RENDER_RING (1<<RCS)
2374#define BSD_RING (1<<VCS)
2375#define BLT_RING (1<<BCS)
2376#define VEBOX_RING (1<<VECS)
845f74a7 2377#define BSD2_RING (1<<VCS2)
63c42e56 2378#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2379#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2380#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2381#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2382#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2383#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2384 __I915__(dev)->ellc_size)
cae5852d
ZN
2385#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2386
254f965c 2387#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2388#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2389#define USES_PPGTT(dev) (i915.enable_ppgtt)
2390#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2391
05394f39 2392#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2393#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2394
b45305fc
DV
2395/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2396#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2397/*
2398 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2399 * even when in MSI mode. This results in spurious interrupt warnings if the
2400 * legacy irq no. is shared with another device. The kernel then disables that
2401 * interrupt source and so prevents the other device from working properly.
2402 */
2403#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2404#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2405
cae5852d
ZN
2406/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2407 * rows, which changed the alignment requirements and fence programming.
2408 */
2409#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2410 IS_I915GM(dev)))
2411#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2412#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2413#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2414#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2415#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2416
2417#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2418#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2419#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2420
dbf7786e 2421#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2422
dd93be58 2423#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2424#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2425#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2426 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2427 IS_SKYLAKE(dev))
6157d3c8 2428#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2429 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2430#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2431#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2432
17a303ec
PZ
2433#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2434#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2435#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2436#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2437#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2438#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2439#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2440#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2441
f2fbc690 2442#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2443#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2444#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2445#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2446#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2447#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2448#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2449
5fafe292
SJ
2450#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2451
040d2baa
BW
2452/* DPF == dynamic parity feature */
2453#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2454#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2455
c8735b0c 2456#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2457#define GEN9_FREQ_SCALER 3
c8735b0c 2458
05394f39
CW
2459#include "i915_trace.h"
2460
baa70943 2461extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2462extern int i915_max_ioctl;
2463
fc49b3da
ID
2464extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2465extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2466
d330a953
JN
2467/* i915_params.c */
2468struct i915_params {
2469 int modeset;
2470 int panel_ignore_lid;
d330a953
JN
2471 int semaphores;
2472 unsigned int lvds_downclock;
2473 int lvds_channel_mode;
2474 int panel_use_ssc;
2475 int vbt_sdvo_panel_type;
2476 int enable_rc6;
2477 int enable_fbc;
d330a953 2478 int enable_ppgtt;
127f1003 2479 int enable_execlists;
d330a953
JN
2480 int enable_psr;
2481 unsigned int preliminary_hw_support;
2482 int disable_power_well;
2483 int enable_ips;
e5aa6541 2484 int invert_brightness;
351e3db2 2485 int enable_cmd_parser;
e5aa6541
DL
2486 /* leave bools at the end to not create holes */
2487 bool enable_hangcheck;
2488 bool fastboot;
d330a953 2489 bool prefault_disable;
5bedeb2d 2490 bool load_detect_test;
d330a953 2491 bool reset;
a0bae57f 2492 bool disable_display;
7a10dfa6 2493 bool disable_vtd_wa;
84c33a64 2494 int use_mmio_flip;
48572edd 2495 int mmio_debug;
e2c719b7 2496 bool verbose_state_checks;
b2e7723b 2497 bool nuclear_pageflip;
d330a953
JN
2498};
2499extern struct i915_params i915 __read_mostly;
2500
1da177e4 2501 /* i915_dma.c */
22eae947 2502extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2503extern int i915_driver_unload(struct drm_device *);
2885f6ac 2504extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2505extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2506extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2507 struct drm_file *file);
673a394b 2508extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2509 struct drm_file *file);
84b1fd10 2510extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2511#ifdef CONFIG_COMPAT
0d6aa60b
DA
2512extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2513 unsigned long arg);
c43b5634 2514#endif
8e96d9c4 2515extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2516extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2517extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2518extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2519extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2520extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2521int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2522void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2523
1da177e4 2524/* i915_irq.c */
10cd45b6 2525void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2526__printf(3, 4)
2527void i915_handle_error(struct drm_device *dev, bool wedged,
2528 const char *fmt, ...);
1da177e4 2529
b963291c
DV
2530extern void intel_irq_init(struct drm_i915_private *dev_priv);
2531extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2532int intel_irq_install(struct drm_i915_private *dev_priv);
2533void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2534
2535extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2536extern void intel_uncore_early_sanitize(struct drm_device *dev,
2537 bool restore_forcewake);
907b28c5 2538extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2539extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2540extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2541extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2542const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2543void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2544 enum forcewake_domains domains);
59bad947 2545void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2546 enum forcewake_domains domains);
a6111f7b
CW
2547/* Like above but the caller must manage the uncore.lock itself.
2548 * Must be used with I915_READ_FW and friends.
2549 */
2550void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2551 enum forcewake_domains domains);
2552void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2553 enum forcewake_domains domains);
59bad947 2554void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2555static inline bool intel_vgpu_active(struct drm_device *dev)
2556{
2557 return to_i915(dev)->vgpu.active;
2558}
b1f14ad0 2559
7c463586 2560void
50227e1c 2561i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2562 u32 status_mask);
7c463586
KP
2563
2564void
50227e1c 2565i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2566 u32 status_mask);
7c463586 2567
f8b79e58
ID
2568void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2569void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2570void
2571ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2572void
2573ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2574void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2575 uint32_t interrupt_mask,
2576 uint32_t enabled_irq_mask);
2577#define ibx_enable_display_interrupt(dev_priv, bits) \
2578 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2579#define ibx_disable_display_interrupt(dev_priv, bits) \
2580 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2581
673a394b 2582/* i915_gem.c */
673a394b
EA
2583int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2584 struct drm_file *file_priv);
2585int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2586 struct drm_file *file_priv);
2587int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2588 struct drm_file *file_priv);
2589int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2590 struct drm_file *file_priv);
de151cf6
JB
2591int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2592 struct drm_file *file_priv);
673a394b
EA
2593int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2594 struct drm_file *file_priv);
2595int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2596 struct drm_file *file_priv);
ba8b7ccb
OM
2597void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2598 struct intel_engine_cs *ring);
2599void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2600 struct drm_file *file,
2601 struct intel_engine_cs *ring,
2602 struct drm_i915_gem_object *obj);
a83014d3
OM
2603int i915_gem_ringbuffer_submission(struct drm_device *dev,
2604 struct drm_file *file,
2605 struct intel_engine_cs *ring,
2606 struct intel_context *ctx,
2607 struct drm_i915_gem_execbuffer2 *args,
2608 struct list_head *vmas,
2609 struct drm_i915_gem_object *batch_obj,
2610 u64 exec_start, u32 flags);
673a394b
EA
2611int i915_gem_execbuffer(struct drm_device *dev, void *data,
2612 struct drm_file *file_priv);
76446cac
JB
2613int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2614 struct drm_file *file_priv);
673a394b
EA
2615int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2616 struct drm_file *file_priv);
199adf40
BW
2617int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2618 struct drm_file *file);
2619int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2620 struct drm_file *file);
673a394b
EA
2621int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2622 struct drm_file *file_priv);
3ef94daa
CW
2623int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2624 struct drm_file *file_priv);
673a394b
EA
2625int i915_gem_set_tiling(struct drm_device *dev, void *data,
2626 struct drm_file *file_priv);
2627int i915_gem_get_tiling(struct drm_device *dev, void *data,
2628 struct drm_file *file_priv);
5cc9ed4b
CW
2629int i915_gem_init_userptr(struct drm_device *dev);
2630int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2631 struct drm_file *file);
5a125c3c
EA
2632int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2633 struct drm_file *file_priv);
23ba4fd0
BW
2634int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2635 struct drm_file *file_priv);
673a394b 2636void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2637void *i915_gem_object_alloc(struct drm_device *dev);
2638void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2639void i915_gem_object_init(struct drm_i915_gem_object *obj,
2640 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2641struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2642 size_t size);
7e0d96bc
BW
2643void i915_init_vm(struct drm_i915_private *dev_priv,
2644 struct i915_address_space *vm);
673a394b 2645void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2646void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2647
1ec9e26d
DV
2648#define PIN_MAPPABLE 0x1
2649#define PIN_NONBLOCK 0x2
bf3d149b 2650#define PIN_GLOBAL 0x4
d23db88c
CW
2651#define PIN_OFFSET_BIAS 0x8
2652#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2653int __must_check
2654i915_gem_object_pin(struct drm_i915_gem_object *obj,
2655 struct i915_address_space *vm,
2656 uint32_t alignment,
2657 uint64_t flags);
2658int __must_check
2659i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2660 const struct i915_ggtt_view *view,
2661 uint32_t alignment,
2662 uint64_t flags);
fe14d5f4
TU
2663
2664int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2665 u32 flags);
07fe0b12 2666int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2667int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2668void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2669void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2670
4c914c0c
BV
2671int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2672 int *needs_clflush);
2673
37e680a1 2674int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2675
2676static inline int __sg_page_count(struct scatterlist *sg)
2677{
2678 return sg->length >> PAGE_SHIFT;
2679}
2680
2681static inline struct page *
2682i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2683{
ee286370
CW
2684 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2685 return NULL;
2686
2687 if (n < obj->get_page.last) {
2688 obj->get_page.sg = obj->pages->sgl;
2689 obj->get_page.last = 0;
2690 }
67d5a50c 2691
ee286370
CW
2692 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2693 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2694 if (unlikely(sg_is_chain(obj->get_page.sg)))
2695 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2696 }
67d5a50c 2697
ee286370 2698 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2699}
ee286370 2700
a5570178
CW
2701static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2702{
2703 BUG_ON(obj->pages == NULL);
2704 obj->pages_pin_count++;
2705}
2706static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2707{
2708 BUG_ON(obj->pages_pin_count == 0);
2709 obj->pages_pin_count--;
2710}
2711
54cf91dc 2712int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2713int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2714 struct intel_engine_cs *to);
e2d05a8b 2715void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2716 struct intel_engine_cs *ring);
ff72145b
DA
2717int i915_gem_dumb_create(struct drm_file *file_priv,
2718 struct drm_device *dev,
2719 struct drm_mode_create_dumb *args);
da6b51d0
DA
2720int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2721 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2722/**
2723 * Returns true if seq1 is later than seq2.
2724 */
2725static inline bool
2726i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2727{
2728 return (int32_t)(seq1 - seq2) >= 0;
2729}
2730
1b5a433a
JH
2731static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2732 bool lazy_coherency)
2733{
2734 u32 seqno;
2735
2736 BUG_ON(req == NULL);
2737
2738 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2739
2740 return i915_seqno_passed(seqno, req->seqno);
2741}
2742
fca26bb4
MK
2743int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2744int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2745int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2746int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2747
d8ffa60b
DV
2748bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2749void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2750
8d9fc7fd 2751struct drm_i915_gem_request *
a4872ba6 2752i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2753
b29c19b6 2754bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2755void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2756int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2757 bool interruptible);
b6660d59 2758int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2759
1f83fee0
DV
2760static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2761{
2762 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2763 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2764}
2765
2766static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2767{
2ac0f450
MK
2768 return atomic_read(&error->reset_counter) & I915_WEDGED;
2769}
2770
2771static inline u32 i915_reset_count(struct i915_gpu_error *error)
2772{
2773 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2774}
a71d8d94 2775
88b4aa87
MK
2776static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2777{
2778 return dev_priv->gpu_error.stop_rings == 0 ||
2779 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2780}
2781
2782static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2783{
2784 return dev_priv->gpu_error.stop_rings == 0 ||
2785 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2786}
2787
069efc1d 2788void i915_gem_reset(struct drm_device *dev);
000433b6 2789bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2790int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2791int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2792int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2793int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2794int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2795void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2796void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2797int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2798int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2799int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2800 struct drm_file *file,
9400ae5c
JH
2801 struct drm_i915_gem_object *batch_obj);
2802#define i915_add_request(ring) \
2803 __i915_add_request(ring, NULL, NULL)
9c654818 2804int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2805 unsigned reset_counter,
2806 bool interruptible,
2807 s64 *timeout,
2808 struct drm_i915_file_private *file_priv);
a4b3a571 2809int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2810int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2811int __must_check
2812i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2813 bool write);
2814int __must_check
dabdfe02
CW
2815i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2816int __must_check
2da3b9b9
CW
2817i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2818 u32 alignment,
e6617330
TU
2819 struct intel_engine_cs *pipelined,
2820 const struct i915_ggtt_view *view);
2821void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2822 const struct i915_ggtt_view *view);
00731155 2823int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2824 int align);
b29c19b6 2825int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2826void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2827
0fa87796
ID
2828uint32_t
2829i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2830uint32_t
d865110c
ID
2831i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2832 int tiling_mode, bool fenced);
467cffba 2833
e4ffd173
CW
2834int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2835 enum i915_cache_level cache_level);
2836
1286ff73
DV
2837struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2838 struct dma_buf *dma_buf);
2839
2840struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2841 struct drm_gem_object *gem_obj, int flags);
2842
19b2dbde
CW
2843void i915_gem_restore_fences(struct drm_device *dev);
2844
ec7adb6e
JL
2845unsigned long
2846i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
9abc4648 2847 const struct i915_ggtt_view *view);
ec7adb6e
JL
2848unsigned long
2849i915_gem_obj_offset(struct drm_i915_gem_object *o,
2850 struct i915_address_space *vm);
2851static inline unsigned long
2852i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 2853{
9abc4648 2854 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 2855}
ec7adb6e 2856
a70a3148 2857bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 2858bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 2859 const struct i915_ggtt_view *view);
a70a3148 2860bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 2861 struct i915_address_space *vm);
fe14d5f4 2862
a70a3148
BW
2863unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2864 struct i915_address_space *vm);
fe14d5f4 2865struct i915_vma *
ec7adb6e
JL
2866i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2867 struct i915_address_space *vm);
2868struct i915_vma *
2869i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2870 const struct i915_ggtt_view *view);
fe14d5f4 2871
accfef2e
BW
2872struct i915_vma *
2873i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
2874 struct i915_address_space *vm);
2875struct i915_vma *
2876i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2877 const struct i915_ggtt_view *view);
5c2abbea 2878
ec7adb6e
JL
2879static inline struct i915_vma *
2880i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2881{
2882 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 2883}
ec7adb6e 2884bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 2885
a70a3148 2886/* Some GGTT VM helpers */
5dc383b0 2887#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2888 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2889static inline bool i915_is_ggtt(struct i915_address_space *vm)
2890{
2891 struct i915_address_space *ggtt =
2892 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2893 return vm == ggtt;
2894}
2895
841cd773
DV
2896static inline struct i915_hw_ppgtt *
2897i915_vm_to_ppgtt(struct i915_address_space *vm)
2898{
2899 WARN_ON(i915_is_ggtt(vm));
2900
2901 return container_of(vm, struct i915_hw_ppgtt, base);
2902}
2903
2904
a70a3148
BW
2905static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2906{
9abc4648 2907 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
2908}
2909
2910static inline unsigned long
2911i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2912{
5dc383b0 2913 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2914}
c37e2204
BW
2915
2916static inline int __must_check
2917i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2918 uint32_t alignment,
1ec9e26d 2919 unsigned flags)
c37e2204 2920{
5dc383b0
DV
2921 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2922 alignment, flags | PIN_GLOBAL);
c37e2204 2923}
a70a3148 2924
b287110e
DV
2925static inline int
2926i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2927{
2928 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2929}
2930
e6617330
TU
2931void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2932 const struct i915_ggtt_view *view);
2933static inline void
2934i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2935{
2936 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2937}
b287110e 2938
254f965c 2939/* i915_gem_context.c */
8245be31 2940int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2941void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2942void i915_gem_context_reset(struct drm_device *dev);
e422b888 2943int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2944int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2945void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2946int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2947 struct intel_context *to);
2948struct intel_context *
41bde553 2949i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2950void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2951struct drm_i915_gem_object *
2952i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2953static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2954{
691e6415 2955 kref_get(&ctx->ref);
dce3271b
MK
2956}
2957
273497e5 2958static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2959{
691e6415 2960 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2961}
2962
273497e5 2963static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2964{
821d66dd 2965 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2966}
2967
84624813
BW
2968int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2969 struct drm_file *file);
2970int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2971 struct drm_file *file);
c9dc0f35
CW
2972int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2973 struct drm_file *file_priv);
2974int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2975 struct drm_file *file_priv);
1286ff73 2976
679845ed
BW
2977/* i915_gem_evict.c */
2978int __must_check i915_gem_evict_something(struct drm_device *dev,
2979 struct i915_address_space *vm,
2980 int min_size,
2981 unsigned alignment,
2982 unsigned cache_level,
d23db88c
CW
2983 unsigned long start,
2984 unsigned long end,
1ec9e26d 2985 unsigned flags);
679845ed
BW
2986int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2987int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2988
0260c420 2989/* belongs in i915_gem_gtt.h */
d09105c6 2990static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2991{
2992 if (INTEL_INFO(dev)->gen < 6)
2993 intel_gtt_chipset_flush();
2994}
246cbfb5 2995
9797fbfb
CW
2996/* i915_gem_stolen.c */
2997int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2998int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2999void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 3000void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3001struct drm_i915_gem_object *
3002i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3003struct drm_i915_gem_object *
3004i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3005 u32 stolen_offset,
3006 u32 gtt_offset,
3007 u32 size);
9797fbfb 3008
be6a0376
DV
3009/* i915_gem_shrinker.c */
3010unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3011 long target,
3012 unsigned flags);
3013#define I915_SHRINK_PURGEABLE 0x1
3014#define I915_SHRINK_UNBOUND 0x2
3015#define I915_SHRINK_BOUND 0x4
3016unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3017void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3018
3019
673a394b 3020/* i915_gem_tiling.c */
2c1792a1 3021static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3022{
50227e1c 3023 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3024
3025 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3026 obj->tiling_mode != I915_TILING_NONE;
3027}
3028
673a394b 3029void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3030void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3031void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3032
3033/* i915_gem_debug.c */
23bc5982
CW
3034#if WATCH_LISTS
3035int i915_verify_lists(struct drm_device *dev);
673a394b 3036#else
23bc5982 3037#define i915_verify_lists(dev) 0
673a394b 3038#endif
1da177e4 3039
2017263e 3040/* i915_debugfs.c */
27c202ad
BG
3041int i915_debugfs_init(struct drm_minor *minor);
3042void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3043#ifdef CONFIG_DEBUG_FS
249e87de 3044int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3045void intel_display_crc_init(struct drm_device *dev);
3046#else
249e87de 3047static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
f8c168fa 3048static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3049#endif
84734a04
MK
3050
3051/* i915_gpu_error.c */
edc3d884
MK
3052__printf(2, 3)
3053void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3054int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3055 const struct i915_error_state_file_priv *error);
4dc955f7 3056int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3057 struct drm_i915_private *i915,
4dc955f7
MK
3058 size_t count, loff_t pos);
3059static inline void i915_error_state_buf_release(
3060 struct drm_i915_error_state_buf *eb)
3061{
3062 kfree(eb->buf);
3063}
58174462
MK
3064void i915_capture_error_state(struct drm_device *dev, bool wedge,
3065 const char *error_msg);
84734a04
MK
3066void i915_error_state_get(struct drm_device *dev,
3067 struct i915_error_state_file_priv *error_priv);
3068void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3069void i915_destroy_error_state(struct drm_device *dev);
3070
3071void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3072const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3073
351e3db2 3074/* i915_cmd_parser.c */
d728c8ef 3075int i915_cmd_parser_get_version(void);
a4872ba6
OM
3076int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3077void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3078bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3079int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3080 struct drm_i915_gem_object *batch_obj,
78a42377 3081 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3082 u32 batch_start_offset,
b9ffd80e 3083 u32 batch_len,
351e3db2
BV
3084 bool is_master);
3085
317c35d1
JB
3086/* i915_suspend.c */
3087extern int i915_save_state(struct drm_device *dev);
3088extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3089
0136db58
BW
3090/* i915_sysfs.c */
3091void i915_setup_sysfs(struct drm_device *dev_priv);
3092void i915_teardown_sysfs(struct drm_device *dev_priv);
3093
f899fc64
CW
3094/* intel_i2c.c */
3095extern int intel_setup_gmbus(struct drm_device *dev);
3096extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3097extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3098 unsigned int pin);
3bd7d909 3099
0184df46
JN
3100extern struct i2c_adapter *
3101intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3102extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3103extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3104static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3105{
3106 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3107}
f899fc64
CW
3108extern void intel_i2c_reset(struct drm_device *dev);
3109
3b617967 3110/* intel_opregion.c */
44834a67 3111#ifdef CONFIG_ACPI
27d50c82 3112extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3113extern void intel_opregion_init(struct drm_device *dev);
3114extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3115extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3116extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3117 bool enable);
ecbc5cf3
JN
3118extern int intel_opregion_notify_adapter(struct drm_device *dev,
3119 pci_power_t state);
65e082c9 3120#else
27d50c82 3121static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3122static inline void intel_opregion_init(struct drm_device *dev) { return; }
3123static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3124static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3125static inline int
3126intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3127{
3128 return 0;
3129}
ecbc5cf3
JN
3130static inline int
3131intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3132{
3133 return 0;
3134}
65e082c9 3135#endif
8ee1c3db 3136
723bfd70
JB
3137/* intel_acpi.c */
3138#ifdef CONFIG_ACPI
3139extern void intel_register_dsm_handler(void);
3140extern void intel_unregister_dsm_handler(void);
3141#else
3142static inline void intel_register_dsm_handler(void) { return; }
3143static inline void intel_unregister_dsm_handler(void) { return; }
3144#endif /* CONFIG_ACPI */
3145
79e53945 3146/* modesetting */
f817586c 3147extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3148extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3149extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3150extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3151extern void intel_connector_unregister(struct intel_connector *);
28d52043 3152extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3153extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3154 bool force_restore);
44cec740 3155extern void i915_redisable_vga(struct drm_device *dev);
04098753 3156extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3157extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3158extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3159extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3160extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3161 bool enable);
0206e353
AJ
3162extern void intel_detect_pch(struct drm_device *dev);
3163extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3164extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3165
2911a35b 3166extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3167int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3168 struct drm_file *file);
b6359918
MK
3169int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3170 struct drm_file *file);
575155a9 3171
6ef3d427
CW
3172/* overlay */
3173extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3174extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3175 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3176
3177extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3178extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3179 struct drm_device *dev,
3180 struct intel_display_error_state *error);
6ef3d427 3181
151a49d0
TR
3182int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3183int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3184
3185/* intel_sideband.c */
707b6e3d
D
3186u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3187void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3188u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3189u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3190void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3191u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3192void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3193u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3194void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3195u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3196void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3197u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3198void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3199u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3200void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3201u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3202 enum intel_sbi_destination destination);
3203void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3204 enum intel_sbi_destination destination);
e9fe51c6
SK
3205u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3206void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3207
616bc820
VS
3208int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3209int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3210
0b274481
BW
3211#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3212#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3213
3214#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3215#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3216#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3217#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3218
3219#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3220#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3221#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3222#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3223
698b3135
CW
3224/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3225 * will be implemented using 2 32-bit writes in an arbitrary order with
3226 * an arbitrary delay between them. This can cause the hardware to
3227 * act upon the intermediate value, possibly leading to corruption and
3228 * machine death. You have been warned.
3229 */
0b274481
BW
3230#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3231#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3232
50877445
CW
3233#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3234 u32 upper = I915_READ(upper_reg); \
3235 u32 lower = I915_READ(lower_reg); \
3236 u32 tmp = I915_READ(upper_reg); \
3237 if (upper != tmp) { \
3238 upper = tmp; \
3239 lower = I915_READ(lower_reg); \
3240 WARN_ON(I915_READ(upper_reg) != upper); \
3241 } \
3242 (u64)upper << 32 | lower; })
3243
cae5852d
ZN
3244#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3245#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3246
a6111f7b
CW
3247/* These are untraced mmio-accessors that are only valid to be used inside
3248 * criticial sections inside IRQ handlers where forcewake is explicitly
3249 * controlled.
3250 * Think twice, and think again, before using these.
3251 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3252 * intel_uncore_forcewake_irqunlock().
3253 */
3254#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3255#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3256#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3257
55bc60db
VS
3258/* "Broadcast RGB" property */
3259#define INTEL_BROADCAST_RGB_AUTO 0
3260#define INTEL_BROADCAST_RGB_FULL 1
3261#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3262
766aa1c4
VS
3263static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3264{
92e23b99 3265 if (IS_VALLEYVIEW(dev))
766aa1c4 3266 return VLV_VGACNTRL;
92e23b99
SJ
3267 else if (INTEL_INFO(dev)->gen >= 5)
3268 return CPU_VGACNTRL;
766aa1c4
VS
3269 else
3270 return VGACNTRL;
3271}
3272
2bb4629a
VS
3273static inline void __user *to_user_ptr(u64 address)
3274{
3275 return (void __user *)(uintptr_t)address;
3276}
3277
df97729f
ID
3278static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3279{
3280 unsigned long j = msecs_to_jiffies(m);
3281
3282 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3283}
3284
7bd0e226
DV
3285static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3286{
3287 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3288}
3289
df97729f
ID
3290static inline unsigned long
3291timespec_to_jiffies_timeout(const struct timespec *value)
3292{
3293 unsigned long j = timespec_to_jiffies(value);
3294
3295 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3296}
3297
dce56b3c
PZ
3298/*
3299 * If you need to wait X milliseconds between events A and B, but event B
3300 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3301 * when event A happened, then just before event B you call this function and
3302 * pass the timestamp as the first argument, and X as the second argument.
3303 */
3304static inline void
3305wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3306{
ec5e0cfb 3307 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3308
3309 /*
3310 * Don't re-read the value of "jiffies" every time since it may change
3311 * behind our back and break the math.
3312 */
3313 tmp_jiffies = jiffies;
3314 target_jiffies = timestamp_jiffies +
3315 msecs_to_jiffies_timeout(to_wait_ms);
3316
3317 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3318 remaining_jiffies = target_jiffies - tmp_jiffies;
3319 while (remaining_jiffies)
3320 remaining_jiffies =
3321 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3322 }
3323}
3324
581c26e8
JH
3325static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3326 struct drm_i915_gem_request *req)
3327{
3328 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3329 i915_gem_request_assign(&ring->trace_irq_req, req);
3330}
3331
1da177e4 3332#endif
This page took 1.439586 seconds and 5 git commands to generate.