drm/i915: Silence a few -Wunused-but-set-variable
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
b0b544cd 38#include <linux/pm_qos_params.h>
0ade6386 39#include <drm/intel-gtt.h>
585fb111 40
1da177e4
LT
41/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
673a394b 48#define DRIVER_DATE "20080730"
1da177e4 49
317c35d1
JB
50enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
53};
54
80824003
JB
55enum plane {
56 PLANE_A = 0,
57 PLANE_B,
58};
59
52440211
KP
60#define I915_NUM_PIPE 2
61
62fdfeaf
EA
62#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
63
1da177e4
LT
64/* Interface history:
65 *
66 * 1.1: Original.
0d6aa60b
DA
67 * 1.2: Add Power Management
68 * 1.3: Add vblank support
de227f5f 69 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 70 * 1.5: Add vblank pipe configuration
2228ed67
MCA
71 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
72 * - Support vertical blank on secondary display pipe
1da177e4
LT
73 */
74#define DRIVER_MAJOR 1
2228ed67 75#define DRIVER_MINOR 6
1da177e4
LT
76#define DRIVER_PATCHLEVEL 0
77
673a394b 78#define WATCH_COHERENCY 0
673a394b 79#define WATCH_EXEC 0
673a394b 80#define WATCH_RELOC 0
23bc5982 81#define WATCH_LISTS 0
673a394b
EA
82#define WATCH_PWRITE 0
83
71acb5eb
DA
84#define I915_GEM_PHYS_CURSOR_0 1
85#define I915_GEM_PHYS_CURSOR_1 2
86#define I915_GEM_PHYS_OVERLAY_REGS 3
87#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
88
89struct drm_i915_gem_phys_object {
90 int id;
91 struct page **page_list;
92 drm_dma_handle_t *handle;
05394f39 93 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
94};
95
1da177e4
LT
96struct mem_block {
97 struct mem_block *next;
98 struct mem_block *prev;
99 int start;
100 int size;
6c340eac 101 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
102};
103
0a3e67a4
JB
104struct opregion_header;
105struct opregion_acpi;
106struct opregion_swsci;
107struct opregion_asle;
108
8ee1c3db
MG
109struct intel_opregion {
110 struct opregion_header *header;
111 struct opregion_acpi *acpi;
112 struct opregion_swsci *swsci;
113 struct opregion_asle *asle;
44834a67 114 void *vbt;
01fe9dbd 115 u32 __iomem *lid_state;
8ee1c3db 116};
44834a67 117#define OPREGION_SIZE (8*1024)
8ee1c3db 118
6ef3d427
CW
119struct intel_overlay;
120struct intel_overlay_error_state;
121
7c1c2871
DA
122struct drm_i915_master_private {
123 drm_local_map_t *sarea;
124 struct _drm_i915_sarea *sarea_priv;
125};
de151cf6
JB
126#define I915_FENCE_REG_NONE -1
127
128struct drm_i915_fence_reg {
007cc8ac 129 struct list_head lru_list;
caea7476 130 struct drm_i915_gem_object *obj;
d9e86c0e 131 uint32_t setup_seqno;
de151cf6 132};
7c1c2871 133
9b9d172d 134struct sdvo_device_mapping {
e957d772 135 u8 initialized;
9b9d172d 136 u8 dvo_port;
137 u8 slave_addr;
138 u8 dvo_wiring;
e957d772
CW
139 u8 i2c_pin;
140 u8 i2c_speed;
b1083333 141 u8 ddc_pin;
9b9d172d 142};
143
c4a1d9e4
CW
144struct intel_display_error_state;
145
63eeaf38
JB
146struct drm_i915_error_state {
147 u32 eir;
148 u32 pgtbl_er;
149 u32 pipeastat;
150 u32 pipebstat;
151 u32 ipeir;
152 u32 ipehr;
153 u32 instdone;
154 u32 acthd;
1d8f38f4
CW
155 u32 error; /* gen6+ */
156 u32 bcs_acthd; /* gen6+ blt engine */
157 u32 bcs_ipehr;
158 u32 bcs_ipeir;
159 u32 bcs_instdone;
160 u32 bcs_seqno;
add354dd
CW
161 u32 vcs_acthd; /* gen6+ bsd engine */
162 u32 vcs_ipehr;
163 u32 vcs_ipeir;
164 u32 vcs_instdone;
165 u32 vcs_seqno;
63eeaf38
JB
166 u32 instpm;
167 u32 instps;
168 u32 instdone1;
169 u32 seqno;
9df30794 170 u64 bbaddr;
748ebc60 171 u64 fence[16];
63eeaf38 172 struct timeval time;
9df30794
CW
173 struct drm_i915_error_object {
174 int page_count;
175 u32 gtt_offset;
176 u32 *pages[0];
bcfb2e28 177 } *ringbuffer, *batchbuffer[I915_NUM_RINGS];
9df30794 178 struct drm_i915_error_buffer {
a779e5ab 179 u32 size;
9df30794
CW
180 u32 name;
181 u32 seqno;
182 u32 gtt_offset;
183 u32 read_domains;
184 u32 write_domain;
a779e5ab 185 s32 fence_reg:5;
9df30794
CW
186 s32 pinned:2;
187 u32 tiling:2;
188 u32 dirty:1;
189 u32 purgeable:1;
e5c65260 190 u32 ring:4;
a779e5ab 191 u32 agp_type:1;
c724e8a9
CW
192 } *active_bo, *pinned_bo;
193 u32 active_bo_count, pinned_bo_count;
6ef3d427 194 struct intel_overlay_error_state *overlay;
c4a1d9e4 195 struct intel_display_error_state *display;
63eeaf38
JB
196};
197
e70236a8
JB
198struct drm_i915_display_funcs {
199 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 200 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
201 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
202 void (*disable_fbc)(struct drm_device *dev);
203 int (*get_display_clock_speed)(struct drm_device *dev);
204 int (*get_fifo_size)(struct drm_device *dev, int plane);
205 void (*update_wm)(struct drm_device *dev, int planea_clock,
fa143215
ZY
206 int planeb_clock, int sr_hdisplay, int sr_htotal,
207 int pixel_size);
e70236a8
JB
208 /* clock updates for mode set */
209 /* cursor updates */
210 /* render clock increase/decrease */
211 /* display clock increase/decrease */
212 /* pll clock increase/decrease */
213 /* clock gating init */
214};
215
cfdf1fa2 216struct intel_device_info {
c96c3a8c 217 u8 gen;
cfdf1fa2 218 u8 is_mobile : 1;
5ce8ba7c 219 u8 is_i85x : 1;
cfdf1fa2 220 u8 is_i915g : 1;
cfdf1fa2 221 u8 is_i945gm : 1;
cfdf1fa2
KH
222 u8 is_g33 : 1;
223 u8 need_gfx_hws : 1;
224 u8 is_g4x : 1;
225 u8 is_pineview : 1;
534843da
CW
226 u8 is_broadwater : 1;
227 u8 is_crestline : 1;
cfdf1fa2 228 u8 has_fbc : 1;
cfdf1fa2
KH
229 u8 has_pipe_cxsr : 1;
230 u8 has_hotplug : 1;
b295d1b6 231 u8 cursor_needs_physical : 1;
31578148
CW
232 u8 has_overlay : 1;
233 u8 overlay_needs_physical : 1;
a6c45cf0 234 u8 supports_tv : 1;
92f49d9c 235 u8 has_bsd_ring : 1;
549f7365 236 u8 has_blt_ring : 1;
cfdf1fa2
KH
237};
238
b5e50c3f 239enum no_fbc_reason {
bed4a673 240 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
241 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
242 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
243 FBC_MODE_TOO_LARGE, /* mode too large for compression */
244 FBC_BAD_PLANE, /* fbc not supported on plane */
245 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 246 FBC_MULTIPLE_PIPES, /* more than one pipe active */
b5e50c3f
JB
247};
248
3bad0781
ZW
249enum intel_pch {
250 PCH_IBX, /* Ibexpeak PCH */
251 PCH_CPT, /* Cougarpoint PCH */
252};
253
b690e96c
JB
254#define QUIRK_PIPEA_FORCE (1<<0)
255
8be48d92 256struct intel_fbdev;
38651674 257
1da177e4 258typedef struct drm_i915_private {
673a394b
EA
259 struct drm_device *dev;
260
cfdf1fa2
KH
261 const struct intel_device_info *info;
262
ac5c4e76 263 int has_gem;
72bfa19c 264 int relative_constants_mode;
ac5c4e76 265
3043c60c 266 void __iomem *regs;
1da177e4 267
f899fc64
CW
268 struct intel_gmbus {
269 struct i2c_adapter adapter;
e957d772
CW
270 struct i2c_adapter *force_bit;
271 u32 reg0;
f899fc64
CW
272 } *gmbus;
273
ec2a4c3f 274 struct pci_dev *bridge_dev;
1ec14ad3 275 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 276 uint32_t next_seqno;
1da177e4 277
9c8da5eb 278 drm_dma_handle_t *status_page_dmah;
1da177e4 279 dma_addr_t dma_status_page;
0a3e67a4 280 uint32_t counter;
dc7a9319 281 drm_local_map_t hws_map;
05394f39
CW
282 struct drm_i915_gem_object *pwrctx;
283 struct drm_i915_gem_object *renderctx;
1da177e4 284
d7658989
JB
285 struct resource mch_res;
286
a6b54f3f 287 unsigned int cpp;
1da177e4
LT
288 int back_offset;
289 int front_offset;
290 int current_page;
291 int page_flipping;
1da177e4 292
1da177e4 293 atomic_t irq_received;
9d34e5db 294 u32 trace_irq_seqno;
1ec14ad3
CW
295
296 /* protects the irq masks */
297 spinlock_t irq_lock;
ed4cb414 298 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 299 u32 pipestat[2];
1ec14ad3
CW
300 u32 irq_mask;
301 u32 gt_irq_mask;
302 u32 pch_irq_mask;
1da177e4 303
5ca58282
JB
304 u32 hotplug_supported_mask;
305 struct work_struct hotplug_work;
306
1da177e4
LT
307 int tex_lru_log_granularity;
308 int allow_batchbuffer;
309 struct mem_block *agp_heap;
0d6aa60b 310 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 311 int vblank_pipe;
a3524f1b 312 int num_pipe;
a6b54f3f 313
b0b544cd
CW
314 atomic_t vblank_enabled;
315 struct pm_qos_request_list vblank_pm_qos;
316 struct work_struct vblank_work;
317
f65d9421 318 /* For hangcheck timer */
576ae4b8 319#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
320 struct timer_list hangcheck_timer;
321 int hangcheck_count;
322 uint32_t last_acthd;
cbb465e7
CW
323 uint32_t last_instdone;
324 uint32_t last_instdone1;
f65d9421 325
80824003
JB
326 unsigned long cfb_size;
327 unsigned long cfb_pitch;
bed4a673 328 unsigned long cfb_offset;
80824003
JB
329 int cfb_fence;
330 int cfb_plane;
bed4a673 331 int cfb_y;
80824003 332
8ee1c3db
MG
333 struct intel_opregion opregion;
334
02e792fb
DV
335 /* overlay */
336 struct intel_overlay *overlay;
337
79e53945 338 /* LVDS info */
a9573556 339 int backlight_level; /* restore backlight to this value */
47356eb6 340 bool backlight_enabled;
79e53945 341 struct drm_display_mode *panel_fixed_mode;
88631706
ML
342 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
343 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
344
345 /* Feature bits from the VBIOS */
95281e35
HE
346 unsigned int int_tv_support:1;
347 unsigned int lvds_dither:1;
348 unsigned int lvds_vbt:1;
349 unsigned int int_crt_support:1;
43565a06 350 unsigned int lvds_use_ssc:1;
633f2ea2 351 unsigned int display_clock_mode:1;
43565a06 352 int lvds_ssc_freq;
5ceb0f9b 353 struct {
9f0e7ff4
JB
354 int rate;
355 int lanes;
356 int preemphasis;
357 int vswing;
358
359 bool initialized;
360 bool support;
361 int bpp;
362 struct edp_power_seq pps;
5ceb0f9b 363 } edp;
89667383 364 bool no_aux_handshake;
79e53945 365
c1c7af60
JB
366 struct notifier_block lid_notifier;
367
f899fc64 368 int crt_ddc_pin;
de151cf6
JB
369 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
370 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
371 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
372
95534263 373 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 374
63eeaf38
JB
375 spinlock_t error_lock;
376 struct drm_i915_error_state *first_error;
8a905236 377 struct work_struct error_work;
30dbf0c0 378 struct completion error_completion;
9c9fe1f8 379 struct workqueue_struct *wq;
63eeaf38 380
e70236a8
JB
381 /* Display functions */
382 struct drm_i915_display_funcs display;
383
3bad0781
ZW
384 /* PCH chipset type */
385 enum intel_pch pch_type;
386
b690e96c
JB
387 unsigned long quirks;
388
ba8bbcf6 389 /* Register state */
c9354c85 390 bool modeset_on_lid;
ba8bbcf6
JB
391 u8 saveLBB;
392 u32 saveDSPACNTR;
393 u32 saveDSPBCNTR;
e948e994 394 u32 saveDSPARB;
461cba2d 395 u32 saveHWS;
ba8bbcf6
JB
396 u32 savePIPEACONF;
397 u32 savePIPEBCONF;
398 u32 savePIPEASRC;
399 u32 savePIPEBSRC;
400 u32 saveFPA0;
401 u32 saveFPA1;
402 u32 saveDPLL_A;
403 u32 saveDPLL_A_MD;
404 u32 saveHTOTAL_A;
405 u32 saveHBLANK_A;
406 u32 saveHSYNC_A;
407 u32 saveVTOTAL_A;
408 u32 saveVBLANK_A;
409 u32 saveVSYNC_A;
410 u32 saveBCLRPAT_A;
5586c8bc 411 u32 saveTRANSACONF;
42048781
ZW
412 u32 saveTRANS_HTOTAL_A;
413 u32 saveTRANS_HBLANK_A;
414 u32 saveTRANS_HSYNC_A;
415 u32 saveTRANS_VTOTAL_A;
416 u32 saveTRANS_VBLANK_A;
417 u32 saveTRANS_VSYNC_A;
0da3ea12 418 u32 savePIPEASTAT;
ba8bbcf6
JB
419 u32 saveDSPASTRIDE;
420 u32 saveDSPASIZE;
421 u32 saveDSPAPOS;
585fb111 422 u32 saveDSPAADDR;
ba8bbcf6
JB
423 u32 saveDSPASURF;
424 u32 saveDSPATILEOFF;
425 u32 savePFIT_PGM_RATIOS;
0eb96d6e 426 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
427 u32 saveBLC_PWM_CTL;
428 u32 saveBLC_PWM_CTL2;
42048781
ZW
429 u32 saveBLC_CPU_PWM_CTL;
430 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
431 u32 saveFPB0;
432 u32 saveFPB1;
433 u32 saveDPLL_B;
434 u32 saveDPLL_B_MD;
435 u32 saveHTOTAL_B;
436 u32 saveHBLANK_B;
437 u32 saveHSYNC_B;
438 u32 saveVTOTAL_B;
439 u32 saveVBLANK_B;
440 u32 saveVSYNC_B;
441 u32 saveBCLRPAT_B;
5586c8bc 442 u32 saveTRANSBCONF;
42048781
ZW
443 u32 saveTRANS_HTOTAL_B;
444 u32 saveTRANS_HBLANK_B;
445 u32 saveTRANS_HSYNC_B;
446 u32 saveTRANS_VTOTAL_B;
447 u32 saveTRANS_VBLANK_B;
448 u32 saveTRANS_VSYNC_B;
0da3ea12 449 u32 savePIPEBSTAT;
ba8bbcf6
JB
450 u32 saveDSPBSTRIDE;
451 u32 saveDSPBSIZE;
452 u32 saveDSPBPOS;
585fb111 453 u32 saveDSPBADDR;
ba8bbcf6
JB
454 u32 saveDSPBSURF;
455 u32 saveDSPBTILEOFF;
585fb111
JB
456 u32 saveVGA0;
457 u32 saveVGA1;
458 u32 saveVGA_PD;
ba8bbcf6
JB
459 u32 saveVGACNTRL;
460 u32 saveADPA;
461 u32 saveLVDS;
585fb111
JB
462 u32 savePP_ON_DELAYS;
463 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
464 u32 saveDVOA;
465 u32 saveDVOB;
466 u32 saveDVOC;
467 u32 savePP_ON;
468 u32 savePP_OFF;
469 u32 savePP_CONTROL;
585fb111 470 u32 savePP_DIVISOR;
ba8bbcf6
JB
471 u32 savePFIT_CONTROL;
472 u32 save_palette_a[256];
473 u32 save_palette_b[256];
06027f91 474 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
475 u32 saveFBC_CFB_BASE;
476 u32 saveFBC_LL_BASE;
477 u32 saveFBC_CONTROL;
478 u32 saveFBC_CONTROL2;
0da3ea12
JB
479 u32 saveIER;
480 u32 saveIIR;
481 u32 saveIMR;
42048781
ZW
482 u32 saveDEIER;
483 u32 saveDEIMR;
484 u32 saveGTIER;
485 u32 saveGTIMR;
486 u32 saveFDI_RXA_IMR;
487 u32 saveFDI_RXB_IMR;
1f84e550 488 u32 saveCACHE_MODE_0;
1f84e550 489 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
490 u32 saveSWF0[16];
491 u32 saveSWF1[16];
492 u32 saveSWF2[3];
493 u8 saveMSR;
494 u8 saveSR[8];
123f794f 495 u8 saveGR[25];
ba8bbcf6 496 u8 saveAR_INDEX;
a59e122a 497 u8 saveAR[21];
ba8bbcf6 498 u8 saveDACMASK;
a59e122a 499 u8 saveCR[37];
79f11c19 500 uint64_t saveFENCE[16];
1fd1c624
EA
501 u32 saveCURACNTR;
502 u32 saveCURAPOS;
503 u32 saveCURABASE;
504 u32 saveCURBCNTR;
505 u32 saveCURBPOS;
506 u32 saveCURBBASE;
507 u32 saveCURSIZE;
a4fc5ed6
KP
508 u32 saveDP_B;
509 u32 saveDP_C;
510 u32 saveDP_D;
511 u32 savePIPEA_GMCH_DATA_M;
512 u32 savePIPEB_GMCH_DATA_M;
513 u32 savePIPEA_GMCH_DATA_N;
514 u32 savePIPEB_GMCH_DATA_N;
515 u32 savePIPEA_DP_LINK_M;
516 u32 savePIPEB_DP_LINK_M;
517 u32 savePIPEA_DP_LINK_N;
518 u32 savePIPEB_DP_LINK_N;
42048781
ZW
519 u32 saveFDI_RXA_CTL;
520 u32 saveFDI_TXA_CTL;
521 u32 saveFDI_RXB_CTL;
522 u32 saveFDI_TXB_CTL;
523 u32 savePFA_CTL_1;
524 u32 savePFB_CTL_1;
525 u32 savePFA_WIN_SZ;
526 u32 savePFB_WIN_SZ;
527 u32 savePFA_WIN_POS;
528 u32 savePFB_WIN_POS;
5586c8bc
ZW
529 u32 savePCH_DREF_CONTROL;
530 u32 saveDISP_ARB_CTL;
531 u32 savePIPEA_DATA_M1;
532 u32 savePIPEA_DATA_N1;
533 u32 savePIPEA_LINK_M1;
534 u32 savePIPEA_LINK_N1;
535 u32 savePIPEB_DATA_M1;
536 u32 savePIPEB_DATA_N1;
537 u32 savePIPEB_LINK_M1;
538 u32 savePIPEB_LINK_N1;
b5b72e89 539 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
540
541 struct {
19966754 542 /** Bridge to intel-gtt-ko */
c64f7ba5 543 const struct intel_gtt *gtt;
19966754 544 /** Memory allocator for GTT stolen memory */
fe669bf8 545 struct drm_mm stolen;
19966754 546 /** Memory allocator for GTT */
673a394b 547 struct drm_mm gtt_space;
93a37f20
DV
548 /** List of all objects in gtt_space. Used to restore gtt
549 * mappings on resume */
550 struct list_head gtt_list;
bee4a186
CW
551
552 /** Usable portion of the GTT for GEM */
553 unsigned long gtt_start;
a6e0aa42 554 unsigned long gtt_mappable_end;
bee4a186 555 unsigned long gtt_end;
673a394b 556
0839ccb8 557 struct io_mapping *gtt_mapping;
ab657db1 558 int gtt_mtrr;
0839ccb8 559
17250b71 560 struct shrinker inactive_shrinker;
31169714 561
69dc4987
CW
562 /**
563 * List of objects currently involved in rendering.
564 *
565 * Includes buffers having the contents of their GPU caches
566 * flushed, not necessarily primitives. last_rendering_seqno
567 * represents when the rendering involved will be completed.
568 *
569 * A reference is held on the buffer while on this list.
570 */
571 struct list_head active_list;
572
673a394b
EA
573 /**
574 * List of objects which are not in the ringbuffer but which
575 * still have a write_domain which needs to be flushed before
576 * unbinding.
577 *
ce44b0ea
EA
578 * last_rendering_seqno is 0 while an object is in this list.
579 *
673a394b
EA
580 * A reference is held on the buffer while on this list.
581 */
582 struct list_head flushing_list;
583
584 /**
585 * LRU list of objects which are not in the ringbuffer and
586 * are ready to unbind, but are still in the GTT.
587 *
ce44b0ea
EA
588 * last_rendering_seqno is 0 while an object is in this list.
589 *
673a394b
EA
590 * A reference is not held on the buffer while on this list,
591 * as merely being GTT-bound shouldn't prevent its being
592 * freed, and we'll pull it off the list in the free path.
593 */
594 struct list_head inactive_list;
595
f13d3f73
CW
596 /**
597 * LRU list of objects which are not in the ringbuffer but
598 * are still pinned in the GTT.
599 */
600 struct list_head pinned_list;
601
a09ba7fa
EA
602 /** LRU list of objects with fence regs on them. */
603 struct list_head fence_list;
604
be72615b
CW
605 /**
606 * List of objects currently pending being freed.
607 *
608 * These objects are no longer in use, but due to a signal
609 * we were prevented from freeing them at the appointed time.
610 */
611 struct list_head deferred_free_list;
612
673a394b
EA
613 /**
614 * We leave the user IRQ off as much as possible,
615 * but this means that requests will finish and never
616 * be retired once the system goes idle. Set a timer to
617 * fire periodically while the ring is running. When it
618 * fires, go retire requests.
619 */
620 struct delayed_work retire_work;
621
673a394b
EA
622 /**
623 * Flag if the X Server, and thus DRM, is not currently in
624 * control of the device.
625 *
626 * This is set between LeaveVT and EnterVT. It needs to be
627 * replaced with a semaphore. It also needs to be
628 * transitioned away from for kernel modesetting.
629 */
630 int suspended;
631
632 /**
633 * Flag if the hardware appears to be wedged.
634 *
635 * This is set when attempts to idle the device timeout.
636 * It prevents command submission from occuring and makes
637 * every pending request fail
638 */
ba1234d1 639 atomic_t wedged;
673a394b
EA
640
641 /** Bit 6 swizzling required for X tiling */
642 uint32_t bit_6_swizzle_x;
643 /** Bit 6 swizzling required for Y tiling */
644 uint32_t bit_6_swizzle_y;
71acb5eb
DA
645
646 /* storage for physical objects */
647 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 648
73aa808f 649 /* accounting, useful for userland debugging */
73aa808f 650 size_t gtt_total;
6299f992
CW
651 size_t mappable_gtt_total;
652 size_t object_memory;
73aa808f 653 u32 object_count;
673a394b 654 } mm;
9b9d172d 655 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
656 /* indicate whether the LVDS_BORDER should be enabled or not */
657 unsigned int lvds_border_bits;
1d8e1c75
CW
658 /* Panel fitter placement and size for Ironlake+ */
659 u32 pch_pf_pos, pch_pf_size;
652c393a 660
6b95a207
KH
661 struct drm_crtc *plane_to_crtc_mapping[2];
662 struct drm_crtc *pipe_to_crtc_mapping[2];
663 wait_queue_head_t pending_flip_queue;
1afe3e9d 664 bool flip_pending_is_done;
6b95a207 665
652c393a
JB
666 /* Reclocking support */
667 bool render_reclock_avail;
668 bool lvds_downclock_avail;
18f9ed12
ZY
669 /* indicates the reduced downclock for LVDS*/
670 int lvds_downclock;
652c393a
JB
671 struct work_struct idle_work;
672 struct timer_list idle_timer;
673 bool busy;
674 u16 orig_clock;
6363ee6f
ZY
675 int child_dev_num;
676 struct child_device_config *child_dev;
a2565377 677 struct drm_connector *int_lvds_connector;
f97108d1 678
c4804411 679 bool mchbar_need_disable;
f97108d1
JB
680
681 u8 cur_delay;
682 u8 min_delay;
683 u8 max_delay;
7648fa99
JB
684 u8 fmax;
685 u8 fstart;
686
05394f39
CW
687 u64 last_count1;
688 unsigned long last_time1;
689 u64 last_count2;
690 struct timespec last_time2;
691 unsigned long gfx_power;
692 int c_m;
693 int r_t;
694 u8 corr;
7648fa99 695 spinlock_t *mchdev_lock;
b5e50c3f
JB
696
697 enum no_fbc_reason no_fbc_reason;
38651674 698
20bf377e
JB
699 struct drm_mm_node *compressed_fb;
700 struct drm_mm_node *compressed_llb;
34dc4d44 701
ae681d96
CW
702 unsigned long last_gpu_reset;
703
8be48d92
DA
704 /* list of fbdev register on this device */
705 struct intel_fbdev *fbdev;
1da177e4
LT
706} drm_i915_private_t;
707
673a394b 708struct drm_i915_gem_object {
c397b908 709 struct drm_gem_object base;
673a394b
EA
710
711 /** Current space allocated to this object in the GTT, if any. */
712 struct drm_mm_node *gtt_space;
93a37f20 713 struct list_head gtt_list;
673a394b
EA
714
715 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
716 struct list_head ring_list;
717 struct list_head mm_list;
99fcb766
DV
718 /** This object's place on GPU write list */
719 struct list_head gpu_write_list;
432e58ed
CW
720 /** This object's place in the batchbuffer or on the eviction list */
721 struct list_head exec_list;
673a394b
EA
722
723 /**
724 * This is set if the object is on the active or flushing lists
725 * (has pending rendering), and is not set if it's on inactive (ready
726 * to be unbound).
727 */
778c3544 728 unsigned int active : 1;
673a394b
EA
729
730 /**
731 * This is set if the object has been written to since last bound
732 * to the GTT
733 */
778c3544
DV
734 unsigned int dirty : 1;
735
87ca9c8a
CW
736 /**
737 * This is set if the object has been written to since the last
738 * GPU flush.
739 */
740 unsigned int pending_gpu_write : 1;
741
778c3544
DV
742 /**
743 * Fence register bits (if any) for this object. Will be set
744 * as needed when mapped into the GTT.
745 * Protected by dev->struct_mutex.
746 *
747 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
748 */
11824e8c 749 signed int fence_reg : 5;
778c3544 750
778c3544
DV
751 /**
752 * Advice: are the backing pages purgeable?
753 */
754 unsigned int madv : 2;
755
778c3544
DV
756 /**
757 * Current tiling mode for the object.
758 */
759 unsigned int tiling_mode : 2;
d9e86c0e 760 unsigned int tiling_changed : 1;
778c3544
DV
761
762 /** How many users have pinned this object in GTT space. The following
763 * users can each hold at most one reference: pwrite/pread, pin_ioctl
764 * (via user_pin_count), execbuffer (objects are not allowed multiple
765 * times for the same batchbuffer), and the framebuffer code. When
766 * switching/pageflipping, the framebuffer code has at most two buffers
767 * pinned per crtc.
768 *
769 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
770 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 771 unsigned int pin_count : 4;
778c3544 772#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 773
75e9e915
DV
774 /**
775 * Is the object at the current location in the gtt mappable and
776 * fenceable? Used to avoid costly recalculations.
777 */
778 unsigned int map_and_fenceable : 1;
779
fb7d516a
DV
780 /**
781 * Whether the current gtt mapping needs to be mappable (and isn't just
782 * mappable by accident). Track pin and fault separate for a more
783 * accurate mappable working set.
784 */
785 unsigned int fault_mappable : 1;
786 unsigned int pin_mappable : 1;
787
caea7476
CW
788 /*
789 * Is the GPU currently using a fence to access this buffer,
790 */
791 unsigned int pending_fenced_gpu_access:1;
792 unsigned int fenced_gpu_access:1;
793
856fa198 794 struct page **pages;
673a394b 795
185cbcb3
DV
796 /**
797 * DMAR support
798 */
799 struct scatterlist *sg_list;
800 int num_sg;
801
67731b87
CW
802 /**
803 * Used for performing relocations during execbuffer insertion.
804 */
805 struct hlist_node exec_node;
806 unsigned long exec_handle;
6fe4f140 807 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 808
673a394b
EA
809 /**
810 * Current offset of the object in GTT space.
811 *
812 * This is the same as gtt_space->start
813 */
814 uint32_t gtt_offset;
e67b8ce1 815
673a394b
EA
816 /** Breadcrumb of last rendering to the buffer. */
817 uint32_t last_rendering_seqno;
caea7476
CW
818 struct intel_ring_buffer *ring;
819
820 /** Breadcrumb of last fenced GPU access to the buffer. */
821 uint32_t last_fenced_seqno;
822 struct intel_ring_buffer *last_fenced_ring;
673a394b 823
778c3544 824 /** Current tiling stride for the object, if it's tiled. */
de151cf6 825 uint32_t stride;
673a394b 826
280b713b 827 /** Record of address bit 17 of each page at last unbind. */
d312ec25 828 unsigned long *bit_17;
280b713b 829
ba1eb1d8
KP
830 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
831 uint32_t agp_type;
832
673a394b 833 /**
e47c68e9
EA
834 * If present, while GEM_DOMAIN_CPU is in the read domain this array
835 * flags which individual pages are valid.
673a394b
EA
836 */
837 uint8_t *page_cpu_valid;
79e53945
JB
838
839 /** User space pin count and filp owning the pin */
840 uint32_t user_pin_count;
841 struct drm_file *pin_filp;
71acb5eb
DA
842
843 /** for phy allocated objects */
844 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 845
6b95a207
KH
846 /**
847 * Number of crtcs where this object is currently the fb, but
848 * will be page flipped away on the next vblank. When it
849 * reaches 0, dev_priv->pending_flip_queue will be woken up.
850 */
851 atomic_t pending_flip;
673a394b
EA
852};
853
62b8b215 854#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 855
673a394b
EA
856/**
857 * Request queue structure.
858 *
859 * The request queue allows us to note sequence numbers that have been emitted
860 * and may be associated with active buffers to be retired.
861 *
862 * By keeping this list, we can avoid having to do questionable
863 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
864 * an emission time with seqnos for tracking how far ahead of the GPU we are.
865 */
866struct drm_i915_gem_request {
852835f3
ZN
867 /** On Which ring this request was generated */
868 struct intel_ring_buffer *ring;
869
673a394b
EA
870 /** GEM sequence number associated with this request. */
871 uint32_t seqno;
872
873 /** Time at which this request was emitted, in jiffies. */
874 unsigned long emitted_jiffies;
875
b962442e 876 /** global list entry for this request */
673a394b 877 struct list_head list;
b962442e 878
f787a5f5 879 struct drm_i915_file_private *file_priv;
b962442e
EA
880 /** file_priv list entry for this request */
881 struct list_head client_list;
673a394b
EA
882};
883
884struct drm_i915_file_private {
885 struct {
1c25595f 886 struct spinlock lock;
b962442e 887 struct list_head request_list;
673a394b
EA
888 } mm;
889};
890
79e53945
JB
891enum intel_chip_family {
892 CHIP_I8XX = 0x01,
893 CHIP_I9XX = 0x02,
894 CHIP_I915 = 0x04,
895 CHIP_I965 = 0x08,
896};
897
cae5852d
ZN
898#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
899
900#define IS_I830(dev) ((dev)->pci_device == 0x3577)
901#define IS_845G(dev) ((dev)->pci_device == 0x2562)
902#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
903#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
904#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
905#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
906#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
907#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
908#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
909#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
910#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
911#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
912#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
913#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
914#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
915#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
916#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
917#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
918#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
919
920#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
921#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
922#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
923#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
924#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
925
926#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
927#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
928#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
929
05394f39 930#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
931#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
932
933/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
934 * rows, which changed the alignment requirements and fence programming.
935 */
936#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
937 IS_I915GM(dev)))
938#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
939#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
940#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
941#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
942#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
943#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
944/* dsparb controlled by hw only */
945#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
946
947#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
948#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
949#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d
ZN
950
951#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
952#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
953
954#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
955#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
956#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
957
05394f39
CW
958#include "i915_trace.h"
959
c153f45f 960extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 961extern int i915_max_ioctl;
79e53945 962extern unsigned int i915_fbpercrtc;
652c393a 963extern unsigned int i915_powersave;
33814341 964extern unsigned int i915_lvds_downclock;
a7615030 965extern unsigned int i915_panel_use_ssc;
b3a83639 966
6a9ee8af
DA
967extern int i915_suspend(struct drm_device *dev, pm_message_t state);
968extern int i915_resume(struct drm_device *dev);
1341d655
BG
969extern void i915_save_display(struct drm_device *dev);
970extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
971extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
972extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
973
1da177e4 974 /* i915_dma.c */
84b1fd10 975extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 976extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 977extern int i915_driver_unload(struct drm_device *);
673a394b 978extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 979extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
980extern void i915_driver_preclose(struct drm_device *dev,
981 struct drm_file *file_priv);
673a394b
EA
982extern void i915_driver_postclose(struct drm_device *dev,
983 struct drm_file *file_priv);
84b1fd10 984extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
985extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
986 unsigned long arg);
673a394b 987extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
988 struct drm_clip_rect *box,
989 int DR1, int DR4);
f803aa55 990extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
991extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
992extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
993extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
994extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
995
af6061af 996
1da177e4 997/* i915_irq.c */
f65d9421 998void i915_hangcheck_elapsed(unsigned long data);
527f9e90 999void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
1000extern int i915_irq_emit(struct drm_device *dev, void *data,
1001 struct drm_file *file_priv);
1002extern int i915_irq_wait(struct drm_device *dev, void *data,
1003 struct drm_file *file_priv);
9d34e5db 1004void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
1da177e4
LT
1005
1006extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 1007extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 1008extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 1009extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
1010extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1011 struct drm_file *file_priv);
1012extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1013 struct drm_file *file_priv);
0a3e67a4
JB
1014extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1015extern void i915_disable_vblank(struct drm_device *dev, int crtc);
1016extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 1017extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
1018extern int i915_vblank_swap(struct drm_device *dev, void *data,
1019 struct drm_file *file_priv);
1da177e4 1020
7c463586
KP
1021void
1022i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1023
1024void
1025i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1026
01c66889 1027void intel_enable_asle (struct drm_device *dev);
0af7e4df
MK
1028int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
1029 int *max_error,
1030 struct timeval *vblank_time,
1031 unsigned flags);
1032
1033int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1034 int *vpos, int *hpos);
01c66889 1035
3bd3c932
CW
1036#ifdef CONFIG_DEBUG_FS
1037extern void i915_destroy_error_state(struct drm_device *dev);
1038#else
1039#define i915_destroy_error_state(x)
1040#endif
1041
7c463586 1042
1da177e4 1043/* i915_mem.c */
c153f45f
EA
1044extern int i915_mem_alloc(struct drm_device *dev, void *data,
1045 struct drm_file *file_priv);
1046extern int i915_mem_free(struct drm_device *dev, void *data,
1047 struct drm_file *file_priv);
1048extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1049 struct drm_file *file_priv);
1050extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1051 struct drm_file *file_priv);
1da177e4 1052extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 1053extern void i915_mem_release(struct drm_device * dev,
6c340eac 1054 struct drm_file *file_priv, struct mem_block *heap);
673a394b 1055/* i915_gem.c */
30dbf0c0 1056int i915_gem_check_is_wedged(struct drm_device *dev);
673a394b
EA
1057int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1058 struct drm_file *file_priv);
1059int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1060 struct drm_file *file_priv);
1061int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1062 struct drm_file *file_priv);
1063int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1064 struct drm_file *file_priv);
1065int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1066 struct drm_file *file_priv);
de151cf6
JB
1067int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv);
673a394b
EA
1069int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1070 struct drm_file *file_priv);
1071int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1072 struct drm_file *file_priv);
1073int i915_gem_execbuffer(struct drm_device *dev, void *data,
1074 struct drm_file *file_priv);
76446cac
JB
1075int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1076 struct drm_file *file_priv);
673a394b
EA
1077int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv);
1079int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv);
1081int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1082 struct drm_file *file_priv);
1083int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1084 struct drm_file *file_priv);
3ef94daa
CW
1085int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv);
673a394b
EA
1087int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1088 struct drm_file *file_priv);
1089int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1090 struct drm_file *file_priv);
1091int i915_gem_set_tiling(struct drm_device *dev, void *data,
1092 struct drm_file *file_priv);
1093int i915_gem_get_tiling(struct drm_device *dev, void *data,
1094 struct drm_file *file_priv);
5a125c3c
EA
1095int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1096 struct drm_file *file_priv);
673a394b 1097void i915_gem_load(struct drm_device *dev);
673a394b 1098int i915_gem_init_object(struct drm_gem_object *obj);
88241785
CW
1099int __must_check i915_gem_flush_ring(struct drm_device *dev,
1100 struct intel_ring_buffer *ring,
1101 uint32_t invalidate_domains,
1102 uint32_t flush_domains);
05394f39
CW
1103struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1104 size_t size);
673a394b 1105void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1106int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1107 uint32_t alignment,
1108 bool map_and_fenceable);
05394f39 1109void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1110int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1111void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1112void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1113
54cf91dc
CW
1114int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1115int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1116 bool interruptible);
1117void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1118 struct intel_ring_buffer *ring,
1119 u32 seqno);
54cf91dc 1120
f787a5f5
CW
1121/**
1122 * Returns true if seq1 is later than seq2.
1123 */
1124static inline bool
1125i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1126{
1127 return (int32_t)(seq1 - seq2) >= 0;
1128}
1129
54cf91dc
CW
1130static inline u32
1131i915_gem_next_request_seqno(struct drm_device *dev,
1132 struct intel_ring_buffer *ring)
1133{
1134 drm_i915_private_t *dev_priv = dev->dev_private;
1135 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1136}
1137
d9e86c0e
CW
1138int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1139 struct intel_ring_buffer *pipelined,
1140 bool interruptible);
1141int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1142
b09a1fec 1143void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1144void i915_gem_reset(struct drm_device *dev);
05394f39 1145void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1146int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1147 uint32_t read_domains,
1148 uint32_t write_domain);
1149int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
1150 bool interruptible);
1151int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
79e53945 1152void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1153void i915_gem_do_init(struct drm_device *dev,
1154 unsigned long start,
1155 unsigned long mappable_end,
1156 unsigned long end);
1157int __must_check i915_gpu_idle(struct drm_device *dev);
1158int __must_check i915_gem_idle(struct drm_device *dev);
1159int __must_check i915_add_request(struct drm_device *dev,
1160 struct drm_file *file_priv,
1161 struct drm_i915_gem_request *request,
1162 struct intel_ring_buffer *ring);
1163int __must_check i915_do_wait_request(struct drm_device *dev,
1164 uint32_t seqno,
1165 bool interruptible,
1166 struct intel_ring_buffer *ring);
de151cf6 1167int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1168int __must_check
1169i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1170 bool write);
1171int __must_check
1172i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1173 struct intel_ring_buffer *pipelined);
71acb5eb 1174int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1175 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1176 int id,
1177 int align);
71acb5eb 1178void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1179 struct drm_i915_gem_object *obj);
71acb5eb 1180void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1181void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1182
76aaf220
DV
1183/* i915_gem_gtt.c */
1184void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1185int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
05394f39 1186void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1187
b47eb4a2 1188/* i915_gem_evict.c */
2021746e
CW
1189int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1190 unsigned alignment, bool mappable);
1191int __must_check i915_gem_evict_everything(struct drm_device *dev,
1192 bool purgeable_only);
1193int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1194 bool purgeable_only);
b47eb4a2 1195
673a394b
EA
1196/* i915_gem_tiling.c */
1197void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1198void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1199void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1200
1201/* i915_gem_debug.c */
05394f39 1202void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1203 const char *where, uint32_t mark);
23bc5982
CW
1204#if WATCH_LISTS
1205int i915_verify_lists(struct drm_device *dev);
673a394b 1206#else
23bc5982 1207#define i915_verify_lists(dev) 0
673a394b 1208#endif
05394f39
CW
1209void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1210 int handle);
1211void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1212 const char *where, uint32_t mark);
1da177e4 1213
2017263e 1214/* i915_debugfs.c */
27c202ad
BG
1215int i915_debugfs_init(struct drm_minor *minor);
1216void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1217
317c35d1
JB
1218/* i915_suspend.c */
1219extern int i915_save_state(struct drm_device *dev);
1220extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1221
1222/* i915_suspend.c */
1223extern int i915_save_state(struct drm_device *dev);
1224extern int i915_restore_state(struct drm_device *dev);
317c35d1 1225
f899fc64
CW
1226/* intel_i2c.c */
1227extern int intel_setup_gmbus(struct drm_device *dev);
1228extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1229extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1230extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1231extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1232{
1233 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1234}
f899fc64
CW
1235extern void intel_i2c_reset(struct drm_device *dev);
1236
3b617967 1237/* intel_opregion.c */
44834a67
CW
1238extern int intel_opregion_setup(struct drm_device *dev);
1239#ifdef CONFIG_ACPI
1240extern void intel_opregion_init(struct drm_device *dev);
1241extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1242extern void intel_opregion_asle_intr(struct drm_device *dev);
1243extern void intel_opregion_gse_intr(struct drm_device *dev);
1244extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1245#else
44834a67
CW
1246static inline void intel_opregion_init(struct drm_device *dev) { return; }
1247static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1248static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1249static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1250static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1251#endif
8ee1c3db 1252
723bfd70
JB
1253/* intel_acpi.c */
1254#ifdef CONFIG_ACPI
1255extern void intel_register_dsm_handler(void);
1256extern void intel_unregister_dsm_handler(void);
1257#else
1258static inline void intel_register_dsm_handler(void) { return; }
1259static inline void intel_unregister_dsm_handler(void) { return; }
1260#endif /* CONFIG_ACPI */
1261
79e53945
JB
1262/* modesetting */
1263extern void intel_modeset_init(struct drm_device *dev);
1264extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1265extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1266extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1267extern void g4x_disable_fbc(struct drm_device *dev);
b52eb4dc 1268extern void ironlake_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1269extern void intel_disable_fbc(struct drm_device *dev);
1270extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1271extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1272extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
d5bb081b 1273extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1274extern void gen6_set_rps(struct drm_device *dev, u8 val);
3bad0781 1275extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1276extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1277
6ef3d427 1278/* overlay */
3bd3c932 1279#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1280extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1281extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1282
1283extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1284extern void intel_display_print_error_state(struct seq_file *m,
1285 struct drm_device *dev,
1286 struct intel_display_error_state *error);
3bd3c932 1287#endif
6ef3d427 1288
1ec14ad3
CW
1289#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1290
1291#define BEGIN_LP_RING(n) \
1292 intel_ring_begin(LP_RING(dev_priv), (n))
1293
1294#define OUT_RING(x) \
1295 intel_ring_emit(LP_RING(dev_priv), x)
1296
1297#define ADVANCE_LP_RING() \
1298 intel_ring_advance(LP_RING(dev_priv))
1299
546b0974
EA
1300/**
1301 * Lock test for when it's just for synchronization of ring access.
1302 *
1303 * In that case, we don't need to do it when GEM is initialized as nobody else
1304 * has access to the ring.
1305 */
05394f39 1306#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1307 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1308 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1309} while (0)
1310
cae5852d 1311
5f75377d
KP
1312#define __i915_read(x, y) \
1313static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1314 u##x val = read##y(dev_priv->regs + reg); \
1315 trace_i915_reg_rw('R', reg, val, sizeof(val)); \
1316 return val; \
1317}
1318__i915_read(8, b)
1319__i915_read(16, w)
1320__i915_read(32, l)
1321__i915_read(64, q)
1322#undef __i915_read
1323
1324#define __i915_write(x, y) \
1325static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1326 trace_i915_reg_rw('W', reg, val, sizeof(val)); \
1327 write##y(val, dev_priv->regs + reg); \
1328}
1329__i915_write(8, b)
1330__i915_write(16, w)
1331__i915_write(32, l)
1332__i915_write(64, q)
1333#undef __i915_write
1334
1335#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1336#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1337
1338#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1339#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1340#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1341#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1342
1343#define I915_READ(reg) i915_read32(dev_priv, (reg))
1344#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1345#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1346#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1347
1348#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1349#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1350
1351#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1352#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1353
ba4f01a3 1354
cae5852d
ZN
1355/* On SNB platform, before reading ring registers forcewake bit
1356 * must be set to prevent GT core from power down and stale values being
1357 * returned.
1358 */
eb43f4af
CW
1359void __gen6_force_wake_get(struct drm_i915_private *dev_priv);
1360void __gen6_force_wake_put (struct drm_i915_private *dev_priv);
cae5852d
ZN
1361static inline u32 i915_safe_read(struct drm_i915_private *dev_priv, u32 reg)
1362{
eb43f4af
CW
1363 u32 val;
1364
1365 if (dev_priv->info->gen >= 6) {
1366 __gen6_force_wake_get(dev_priv);
1367 val = I915_READ(reg);
1368 __gen6_force_wake_put(dev_priv);
1369 } else
1370 val = I915_READ(reg);
1371
1372 return val;
cae5852d
ZN
1373}
1374
ba4f01a3
YL
1375static inline void
1376i915_write(struct drm_i915_private *dev_priv, u32 reg, u64 val, int len)
1377{
1378 /* Trace down the write operation before the real write */
1379 trace_i915_reg_rw('W', reg, val, len);
1380 switch (len) {
1381 case 8:
1382 writeq(val, dev_priv->regs + reg);
1383 break;
1384 case 4:
1385 writel(val, dev_priv->regs + reg);
1386 break;
1387 case 2:
1388 writew(val, dev_priv->regs + reg);
1389 break;
1390 case 1:
1391 writeb(val, dev_priv->regs + reg);
1392 break;
1393 }
1394}
1395
1da177e4 1396#endif
This page took 0.569121 seconds and 5 git commands to generate.