drm/i915/bios: fix format string of the VBT signature logging
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
e23ceb83 36#include <drm/drmP.h>
585fb111 37#include "i915_reg.h"
79e53945 38#include "intel_bios.h"
8187a2b7 39#include "intel_ringbuffer.h"
b20385f1 40#include "intel_lrc.h"
0260c420 41#include "i915_gem_gtt.h"
564ddb2f 42#include "i915_gem_render_state.h"
0839ccb8 43#include <linux/io-mapping.h>
f899fc64 44#include <linux/i2c.h>
c167a6fc 45#include <linux/i2c-algo-bit.h>
0ade6386 46#include <drm/intel-gtt.h>
ba8286fa 47#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 48#include <drm/drm_gem.h>
aaa6fd2a 49#include <linux/backlight.h>
5cc9ed4b 50#include <linux/hashtable.h>
2911a35b 51#include <linux/intel-iommu.h>
742cbee8 52#include <linux/kref.h>
9ee32fea 53#include <linux/pm_qos.h>
33a732f4 54#include "intel_guc.h"
585fb111 55
1da177e4
LT
56/* General customization:
57 */
58
1da177e4
LT
59#define DRIVER_NAME "i915"
60#define DRIVER_DESC "Intel Graphics"
03a97d82 61#define DRIVER_DATE "20151204"
1da177e4 62
c883ef1b 63#undef WARN_ON
5f77eeb0
DV
64/* Many gcc seem to no see through this and fall over :( */
65#if 0
66#define WARN_ON(x) ({ \
67 bool __i915_warn_cond = (x); \
68 if (__builtin_constant_p(__i915_warn_cond)) \
69 BUILD_BUG_ON(__i915_warn_cond); \
70 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
71#else
4eee4920 72#define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
5f77eeb0
DV
73#endif
74
cd9bfacb 75#undef WARN_ON_ONCE
4eee4920 76#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
cd9bfacb 77
5f77eeb0
DV
78#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
79 (long) (x), __func__);
c883ef1b 80
e2c719b7
RC
81/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
82 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
83 * which may not necessarily be a user visible problem. This will either
84 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
85 * enable distros and users to tailor their preferred amount of i915 abrt
86 * spam.
87 */
88#define I915_STATE_WARN(condition, format...) ({ \
89 int __ret_warn_on = !!(condition); \
90 if (unlikely(__ret_warn_on)) { \
91 if (i915.verbose_state_checks) \
2f3408c7 92 WARN(1, format); \
e2c719b7
RC
93 else \
94 DRM_ERROR(format); \
95 } \
96 unlikely(__ret_warn_on); \
97})
98
99#define I915_STATE_WARN_ON(condition) ({ \
100 int __ret_warn_on = !!(condition); \
101 if (unlikely(__ret_warn_on)) { \
102 if (i915.verbose_state_checks) \
2f3408c7 103 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
104 else \
105 DRM_ERROR("WARN_ON(" #condition ")\n"); \
106 } \
107 unlikely(__ret_warn_on); \
108})
c883ef1b 109
42a8ca4c
JN
110static inline const char *yesno(bool v)
111{
112 return v ? "yes" : "no";
113}
114
317c35d1 115enum pipe {
752aa88a 116 INVALID_PIPE = -1,
317c35d1
JB
117 PIPE_A = 0,
118 PIPE_B,
9db4a9c7 119 PIPE_C,
a57c774a
AK
120 _PIPE_EDP,
121 I915_MAX_PIPES = _PIPE_EDP
317c35d1 122};
9db4a9c7 123#define pipe_name(p) ((p) + 'A')
317c35d1 124
a5c961d1
PZ
125enum transcoder {
126 TRANSCODER_A = 0,
127 TRANSCODER_B,
128 TRANSCODER_C,
a57c774a
AK
129 TRANSCODER_EDP,
130 I915_MAX_TRANSCODERS
a5c961d1
PZ
131};
132#define transcoder_name(t) ((t) + 'A')
133
84139d1e 134/*
31409e97
MR
135 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
136 * number of planes per CRTC. Not all platforms really have this many planes,
137 * which means some arrays of size I915_MAX_PLANES may have unused entries
138 * between the topmost sprite plane and the cursor plane.
84139d1e 139 */
80824003
JB
140enum plane {
141 PLANE_A = 0,
142 PLANE_B,
9db4a9c7 143 PLANE_C,
31409e97
MR
144 PLANE_CURSOR,
145 I915_MAX_PLANES,
80824003 146};
9db4a9c7 147#define plane_name(p) ((p) + 'A')
52440211 148
d615a166 149#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 150
2b139522
ED
151enum port {
152 PORT_A = 0,
153 PORT_B,
154 PORT_C,
155 PORT_D,
156 PORT_E,
157 I915_MAX_PORTS
158};
159#define port_name(p) ((p) + 'A')
160
a09caddd 161#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
162
163enum dpio_channel {
164 DPIO_CH0,
165 DPIO_CH1
166};
167
168enum dpio_phy {
169 DPIO_PHY0,
170 DPIO_PHY1
171};
172
b97186f0
PZ
173enum intel_display_power_domain {
174 POWER_DOMAIN_PIPE_A,
175 POWER_DOMAIN_PIPE_B,
176 POWER_DOMAIN_PIPE_C,
177 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
179 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
180 POWER_DOMAIN_TRANSCODER_A,
181 POWER_DOMAIN_TRANSCODER_B,
182 POWER_DOMAIN_TRANSCODER_C,
f52e353e 183 POWER_DOMAIN_TRANSCODER_EDP,
6331a704
PJ
184 POWER_DOMAIN_PORT_DDI_A_LANES,
185 POWER_DOMAIN_PORT_DDI_B_LANES,
186 POWER_DOMAIN_PORT_DDI_C_LANES,
187 POWER_DOMAIN_PORT_DDI_D_LANES,
188 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
189 POWER_DOMAIN_PORT_DSI,
190 POWER_DOMAIN_PORT_CRT,
191 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 192 POWER_DOMAIN_VGA,
fbeeaa23 193 POWER_DOMAIN_AUDIO,
bd2bb1b9 194 POWER_DOMAIN_PLLS,
1407121a
S
195 POWER_DOMAIN_AUX_A,
196 POWER_DOMAIN_AUX_B,
197 POWER_DOMAIN_AUX_C,
198 POWER_DOMAIN_AUX_D,
f0ab43e6 199 POWER_DOMAIN_GMBUS,
dfa57627 200 POWER_DOMAIN_MODESET,
baa70707 201 POWER_DOMAIN_INIT,
bddc7645
ID
202
203 POWER_DOMAIN_NUM,
b97186f0
PZ
204};
205
206#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
207#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
208 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
209#define POWER_DOMAIN_TRANSCODER(tran) \
210 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
211 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 212
1d843f9d
EE
213enum hpd_pin {
214 HPD_NONE = 0,
1d843f9d
EE
215 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
216 HPD_CRT,
217 HPD_SDVO_B,
218 HPD_SDVO_C,
cc24fcdc 219 HPD_PORT_A,
1d843f9d
EE
220 HPD_PORT_B,
221 HPD_PORT_C,
222 HPD_PORT_D,
26951caf 223 HPD_PORT_E,
1d843f9d
EE
224 HPD_NUM_PINS
225};
226
c91711f9
JN
227#define for_each_hpd_pin(__pin) \
228 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
229
5fcece80
JN
230struct i915_hotplug {
231 struct work_struct hotplug_work;
232
233 struct {
234 unsigned long last_jiffies;
235 int count;
236 enum {
237 HPD_ENABLED = 0,
238 HPD_DISABLED = 1,
239 HPD_MARK_DISABLED = 2
240 } state;
241 } stats[HPD_NUM_PINS];
242 u32 event_bits;
243 struct delayed_work reenable_work;
244
245 struct intel_digital_port *irq_port[I915_MAX_PORTS];
246 u32 long_port_mask;
247 u32 short_port_mask;
248 struct work_struct dig_port_work;
249
250 /*
251 * if we get a HPD irq from DP and a HPD irq from non-DP
252 * the non-DP HPD could block the workqueue on a mode config
253 * mutex getting, that userspace may have taken. However
254 * userspace is waiting on the DP workqueue to run which is
255 * blocked behind the non-DP one.
256 */
257 struct workqueue_struct *dp_wq;
258};
259
2a2d5482
CW
260#define I915_GEM_GPU_DOMAINS \
261 (I915_GEM_DOMAIN_RENDER | \
262 I915_GEM_DOMAIN_SAMPLER | \
263 I915_GEM_DOMAIN_COMMAND | \
264 I915_GEM_DOMAIN_INSTRUCTION | \
265 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 266
055e393f
DL
267#define for_each_pipe(__dev_priv, __p) \
268 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
269#define for_each_plane(__dev_priv, __pipe, __p) \
270 for ((__p) = 0; \
271 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
272 (__p)++)
3bdcfc0c
DL
273#define for_each_sprite(__dev_priv, __p, __s) \
274 for ((__s) = 0; \
275 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
276 (__s)++)
9db4a9c7 277
d79b814d
DL
278#define for_each_crtc(dev, crtc) \
279 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
280
27321ae8
ML
281#define for_each_intel_plane(dev, intel_plane) \
282 list_for_each_entry(intel_plane, \
283 &dev->mode_config.plane_list, \
284 base.head)
285
262cd2e1
VS
286#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
287 list_for_each_entry(intel_plane, \
288 &(dev)->mode_config.plane_list, \
289 base.head) \
95150bdf 290 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 291
d063ae48
DL
292#define for_each_intel_crtc(dev, intel_crtc) \
293 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
294
b2784e15
DL
295#define for_each_intel_encoder(dev, intel_encoder) \
296 list_for_each_entry(intel_encoder, \
297 &(dev)->mode_config.encoder_list, \
298 base.head)
299
3a3371ff
ACO
300#define for_each_intel_connector(dev, intel_connector) \
301 list_for_each_entry(intel_connector, \
302 &dev->mode_config.connector_list, \
303 base.head)
304
6c2b7c12
DV
305#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
306 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 307 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 308
53f5e3ca
JB
309#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
310 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 311 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 312
b04c5bd6
BF
313#define for_each_power_domain(domain, mask) \
314 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 315 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 316
e7b903d2 317struct drm_i915_private;
ad46cb53 318struct i915_mm_struct;
5cc9ed4b 319struct i915_mmu_object;
e7b903d2 320
a6f766f3
CW
321struct drm_i915_file_private {
322 struct drm_i915_private *dev_priv;
323 struct drm_file *file;
324
325 struct {
326 spinlock_t lock;
327 struct list_head request_list;
d0bc54f2
CW
328/* 20ms is a fairly arbitrary limit (greater than the average frame time)
329 * chosen to prevent the CPU getting more than a frame ahead of the GPU
330 * (when using lax throttling for the frontbuffer). We also use it to
331 * offer free GPU waitboosts for severely congested workloads.
332 */
333#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
334 } mm;
335 struct idr context_idr;
336
2e1b8730
CW
337 struct intel_rps_client {
338 struct list_head link;
339 unsigned boosts;
340 } rps;
a6f766f3 341
2e1b8730 342 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
343};
344
46edb027
DV
345enum intel_dpll_id {
346 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
347 /* real shared dpll ids must be >= 0 */
9cd86933
DV
348 DPLL_ID_PCH_PLL_A = 0,
349 DPLL_ID_PCH_PLL_B = 1,
429d47d5 350 /* hsw/bdw */
9cd86933
DV
351 DPLL_ID_WRPLL1 = 0,
352 DPLL_ID_WRPLL2 = 1,
00490c22
ML
353 DPLL_ID_SPLL = 2,
354
429d47d5
S
355 /* skl */
356 DPLL_ID_SKL_DPLL1 = 0,
357 DPLL_ID_SKL_DPLL2 = 1,
358 DPLL_ID_SKL_DPLL3 = 2,
46edb027 359};
429d47d5 360#define I915_NUM_PLLS 3
46edb027 361
5358901f 362struct intel_dpll_hw_state {
dcfc3552 363 /* i9xx, pch plls */
66e985c0 364 uint32_t dpll;
8bcc2795 365 uint32_t dpll_md;
66e985c0
DV
366 uint32_t fp0;
367 uint32_t fp1;
dcfc3552
DL
368
369 /* hsw, bdw */
d452c5b6 370 uint32_t wrpll;
00490c22 371 uint32_t spll;
d1a2dc78
S
372
373 /* skl */
374 /*
375 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 376 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
377 * the register. This allows us to easily compare the state to share
378 * the DPLL.
379 */
380 uint32_t ctrl1;
381 /* HDMI only, 0 when used for DP */
382 uint32_t cfgcr1, cfgcr2;
dfb82408
S
383
384 /* bxt */
05712c15
ID
385 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
386 pcsdw12;
5358901f
DV
387};
388
3e369b76 389struct intel_shared_dpll_config {
1e6f2ddc 390 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
391 struct intel_dpll_hw_state hw_state;
392};
393
394struct intel_shared_dpll {
395 struct intel_shared_dpll_config config;
8bd31e67 396
ee7b9f93
JB
397 int active; /* count of number of active CRTCs (i.e. DPMS on) */
398 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
399 const char *name;
400 /* should match the index in the dev_priv->shared_dplls array */
401 enum intel_dpll_id id;
96f6128c
DV
402 /* The mode_set hook is optional and should be used together with the
403 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
404 void (*mode_set)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
e7b903d2
DV
406 void (*enable)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll);
408 void (*disable)(struct drm_i915_private *dev_priv,
409 struct intel_shared_dpll *pll);
5358901f
DV
410 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
411 struct intel_shared_dpll *pll,
412 struct intel_dpll_hw_state *hw_state);
ee7b9f93 413};
ee7b9f93 414
429d47d5
S
415#define SKL_DPLL0 0
416#define SKL_DPLL1 1
417#define SKL_DPLL2 2
418#define SKL_DPLL3 3
419
e69d0bc1
DV
420/* Used by dp and fdi links */
421struct intel_link_m_n {
422 uint32_t tu;
423 uint32_t gmch_m;
424 uint32_t gmch_n;
425 uint32_t link_m;
426 uint32_t link_n;
427};
428
429void intel_link_compute_m_n(int bpp, int nlanes,
430 int pixel_clock, int link_clock,
431 struct intel_link_m_n *m_n);
432
1da177e4
LT
433/* Interface history:
434 *
435 * 1.1: Original.
0d6aa60b
DA
436 * 1.2: Add Power Management
437 * 1.3: Add vblank support
de227f5f 438 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 439 * 1.5: Add vblank pipe configuration
2228ed67
MCA
440 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
441 * - Support vertical blank on secondary display pipe
1da177e4
LT
442 */
443#define DRIVER_MAJOR 1
2228ed67 444#define DRIVER_MINOR 6
1da177e4
LT
445#define DRIVER_PATCHLEVEL 0
446
23bc5982 447#define WATCH_LISTS 0
673a394b 448
0a3e67a4
JB
449struct opregion_header;
450struct opregion_acpi;
451struct opregion_swsci;
452struct opregion_asle;
453
8ee1c3db 454struct intel_opregion {
115719fc
WD
455 struct opregion_header *header;
456 struct opregion_acpi *acpi;
457 struct opregion_swsci *swsci;
ebde53c7
JN
458 u32 swsci_gbda_sub_functions;
459 u32 swsci_sbcb_sub_functions;
115719fc 460 struct opregion_asle *asle;
82730385 461 const void *vbt;
ada8f955 462 u32 vbt_size;
115719fc 463 u32 *lid_state;
91a60f20 464 struct work_struct asle_work;
8ee1c3db 465};
44834a67 466#define OPREGION_SIZE (8*1024)
8ee1c3db 467
6ef3d427
CW
468struct intel_overlay;
469struct intel_overlay_error_state;
470
de151cf6 471#define I915_FENCE_REG_NONE -1
42b5aeab
VS
472#define I915_MAX_NUM_FENCES 32
473/* 32 fences + sign bit for FENCE_REG_NONE */
474#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
475
476struct drm_i915_fence_reg {
007cc8ac 477 struct list_head lru_list;
caea7476 478 struct drm_i915_gem_object *obj;
1690e1eb 479 int pin_count;
de151cf6 480};
7c1c2871 481
9b9d172d 482struct sdvo_device_mapping {
e957d772 483 u8 initialized;
9b9d172d 484 u8 dvo_port;
485 u8 slave_addr;
486 u8 dvo_wiring;
e957d772 487 u8 i2c_pin;
b1083333 488 u8 ddc_pin;
9b9d172d 489};
490
c4a1d9e4
CW
491struct intel_display_error_state;
492
63eeaf38 493struct drm_i915_error_state {
742cbee8 494 struct kref ref;
585b0288
BW
495 struct timeval time;
496
cb383002 497 char error_msg[128];
eb5be9d0 498 int iommu;
48b031e3 499 u32 reset_count;
62d5d69b 500 u32 suspend_count;
cb383002 501
585b0288 502 /* Generic register state */
63eeaf38
JB
503 u32 eir;
504 u32 pgtbl_er;
be998e2e 505 u32 ier;
885ea5a8 506 u32 gtier[4];
b9a3906b 507 u32 ccid;
0f3b6849
CW
508 u32 derrmr;
509 u32 forcewake;
585b0288
BW
510 u32 error; /* gen6+ */
511 u32 err_int; /* gen7 */
6c826f34
MK
512 u32 fault_data0; /* gen8, gen9 */
513 u32 fault_data1; /* gen8, gen9 */
585b0288 514 u32 done_reg;
91ec5d11
BW
515 u32 gac_eco;
516 u32 gam_ecochk;
517 u32 gab_ctl;
518 u32 gfx_mode;
585b0288 519 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
520 u64 fence[I915_MAX_NUM_FENCES];
521 struct intel_overlay_error_state *overlay;
522 struct intel_display_error_state *display;
0ca36d78 523 struct drm_i915_error_object *semaphore_obj;
585b0288 524
52d39a21 525 struct drm_i915_error_ring {
372fbb8e 526 bool valid;
362b8af7
BW
527 /* Software tracked state */
528 bool waiting;
529 int hangcheck_score;
530 enum intel_ring_hangcheck_action hangcheck_action;
531 int num_requests;
532
533 /* our own tracking of ring head and tail */
534 u32 cpu_ring_head;
535 u32 cpu_ring_tail;
536
537 u32 semaphore_seqno[I915_NUM_RINGS - 1];
538
539 /* Register state */
94f8cf10 540 u32 start;
362b8af7
BW
541 u32 tail;
542 u32 head;
543 u32 ctl;
544 u32 hws;
545 u32 ipeir;
546 u32 ipehr;
547 u32 instdone;
362b8af7
BW
548 u32 bbstate;
549 u32 instpm;
550 u32 instps;
551 u32 seqno;
552 u64 bbaddr;
50877445 553 u64 acthd;
362b8af7 554 u32 fault_reg;
13ffadd1 555 u64 faddr;
362b8af7
BW
556 u32 rc_psmi; /* sleep state */
557 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
558
52d39a21
CW
559 struct drm_i915_error_object {
560 int page_count;
e1f12325 561 u64 gtt_offset;
52d39a21 562 u32 *pages[0];
ab0e7ff9 563 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 564
52d39a21
CW
565 struct drm_i915_error_request {
566 long jiffies;
567 u32 seqno;
ee4f42b1 568 u32 tail;
52d39a21 569 } *requests;
6c7a01ec
BW
570
571 struct {
572 u32 gfx_mode;
573 union {
574 u64 pdp[4];
575 u32 pp_dir_base;
576 };
577 } vm_info;
ab0e7ff9
CW
578
579 pid_t pid;
580 char comm[TASK_COMM_LEN];
52d39a21 581 } ring[I915_NUM_RINGS];
3a448734 582
9df30794 583 struct drm_i915_error_buffer {
a779e5ab 584 u32 size;
9df30794 585 u32 name;
b4716185 586 u32 rseqno[I915_NUM_RINGS], wseqno;
e1f12325 587 u64 gtt_offset;
9df30794
CW
588 u32 read_domains;
589 u32 write_domain;
4b9de737 590 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
591 s32 pinned:2;
592 u32 tiling:2;
593 u32 dirty:1;
594 u32 purgeable:1;
5cc9ed4b 595 u32 userptr:1;
5d1333fc 596 s32 ring:4;
f56383cb 597 u32 cache_level:3;
95f5301d 598 } **active_bo, **pinned_bo;
6c7a01ec 599
95f5301d 600 u32 *active_bo_count, *pinned_bo_count;
3a448734 601 u32 vm_count;
63eeaf38
JB
602};
603
7bd688cd 604struct intel_connector;
820d2d77 605struct intel_encoder;
5cec258b 606struct intel_crtc_state;
5724dbd1 607struct intel_initial_plane_config;
0e8ffe1b 608struct intel_crtc;
ee9300bb
DV
609struct intel_limit;
610struct dpll;
b8cecdf5 611
e70236a8 612struct drm_i915_display_funcs {
e70236a8
JB
613 int (*get_display_clock_speed)(struct drm_device *dev);
614 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
615 /**
616 * find_dpll() - Find the best values for the PLL
617 * @limit: limits for the PLL
618 * @crtc: current CRTC
619 * @target: target frequency in kHz
620 * @refclk: reference clock frequency in kHz
621 * @match_clock: if provided, @best_clock P divider must
622 * match the P divider from @match_clock
623 * used for LVDS downclocking
624 * @best_clock: best PLL values found
625 *
626 * Returns true on success, false on failure.
627 */
628 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 629 struct intel_crtc_state *crtc_state,
ee9300bb
DV
630 int target, int refclk,
631 struct dpll *match_clock,
632 struct dpll *best_clock);
86c8bbbe
MR
633 int (*compute_pipe_wm)(struct intel_crtc *crtc,
634 struct drm_atomic_state *state);
46ba614c 635 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
636 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
637 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
638 /* Returns the active state of the crtc, and if the crtc is active,
639 * fills out the pipe-config with the hw state. */
640 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 641 struct intel_crtc_state *);
5724dbd1
DL
642 void (*get_initial_plane_config)(struct intel_crtc *,
643 struct intel_initial_plane_config *);
190f68c5
ACO
644 int (*crtc_compute_clock)(struct intel_crtc *crtc,
645 struct intel_crtc_state *crtc_state);
76e5a89c
DV
646 void (*crtc_enable)(struct drm_crtc *crtc);
647 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
648 void (*audio_codec_enable)(struct drm_connector *connector,
649 struct intel_encoder *encoder,
5e7234c9 650 const struct drm_display_mode *adjusted_mode);
69bfe1a9 651 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 652 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 653 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
654 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
655 struct drm_framebuffer *fb,
ed8d1975 656 struct drm_i915_gem_object *obj,
6258fbe2 657 struct drm_i915_gem_request *req,
ed8d1975 658 uint32_t flags);
29b9bde6
DV
659 void (*update_primary_plane)(struct drm_crtc *crtc,
660 struct drm_framebuffer *fb,
661 int x, int y);
20afbda2 662 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
663 /* clock updates for mode set */
664 /* cursor updates */
665 /* render clock increase/decrease */
666 /* display clock increase/decrease */
667 /* pll clock increase/decrease */
e70236a8
JB
668};
669
48c1026a
MK
670enum forcewake_domain_id {
671 FW_DOMAIN_ID_RENDER = 0,
672 FW_DOMAIN_ID_BLITTER,
673 FW_DOMAIN_ID_MEDIA,
674
675 FW_DOMAIN_ID_COUNT
676};
677
678enum forcewake_domains {
679 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
680 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
681 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
682 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
683 FORCEWAKE_BLITTER |
684 FORCEWAKE_MEDIA)
685};
686
907b28c5 687struct intel_uncore_funcs {
c8d9a590 688 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 689 enum forcewake_domains domains);
c8d9a590 690 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 691 enum forcewake_domains domains);
0b274481 692
f0f59a00
VS
693 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
694 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
695 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
696 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 697
f0f59a00 698 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 699 uint8_t val, bool trace);
f0f59a00 700 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 701 uint16_t val, bool trace);
f0f59a00 702 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 703 uint32_t val, bool trace);
f0f59a00 704 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 705 uint64_t val, bool trace);
990bbdad
CW
706};
707
907b28c5
CW
708struct intel_uncore {
709 spinlock_t lock; /** lock is also taken in irq contexts. */
710
711 struct intel_uncore_funcs funcs;
712
713 unsigned fifo_count;
48c1026a 714 enum forcewake_domains fw_domains;
b2cff0db
CW
715
716 struct intel_uncore_forcewake_domain {
717 struct drm_i915_private *i915;
48c1026a 718 enum forcewake_domain_id id;
b2cff0db
CW
719 unsigned wake_count;
720 struct timer_list timer;
f0f59a00 721 i915_reg_t reg_set;
05a2fb15
MK
722 u32 val_set;
723 u32 val_clear;
f0f59a00
VS
724 i915_reg_t reg_ack;
725 i915_reg_t reg_post;
05a2fb15 726 u32 val_reset;
b2cff0db 727 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
728};
729
730/* Iterate over initialised fw domains */
731#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
732 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
733 (i__) < FW_DOMAIN_ID_COUNT; \
734 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
95150bdf 735 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
b2cff0db
CW
736
737#define for_each_fw_domain(domain__, dev_priv__, i__) \
738 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 739
b6e7d894
DL
740#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
741#define CSR_VERSION_MAJOR(version) ((version) >> 16)
742#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
743
eb805623 744struct intel_csr {
8144ac59 745 struct work_struct work;
eb805623 746 const char *fw_path;
a7f749f9 747 uint32_t *dmc_payload;
eb805623 748 uint32_t dmc_fw_size;
b6e7d894 749 uint32_t version;
eb805623 750 uint32_t mmio_count;
f0f59a00 751 i915_reg_t mmioaddr[8];
eb805623
DV
752 uint32_t mmiodata[8];
753};
754
79fc46df
DL
755#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
756 func(is_mobile) sep \
757 func(is_i85x) sep \
758 func(is_i915g) sep \
759 func(is_i945gm) sep \
760 func(is_g33) sep \
761 func(need_gfx_hws) sep \
762 func(is_g4x) sep \
763 func(is_pineview) sep \
764 func(is_broadwater) sep \
765 func(is_crestline) sep \
766 func(is_ivybridge) sep \
767 func(is_valleyview) sep \
666a4537 768 func(is_cherryview) sep \
79fc46df 769 func(is_haswell) sep \
7201c0b3 770 func(is_skylake) sep \
7526ac19 771 func(is_broxton) sep \
ef11bdb3 772 func(is_kabylake) sep \
b833d685 773 func(is_preliminary) sep \
79fc46df
DL
774 func(has_fbc) sep \
775 func(has_pipe_cxsr) sep \
776 func(has_hotplug) sep \
777 func(cursor_needs_physical) sep \
778 func(has_overlay) sep \
779 func(overlay_needs_physical) sep \
780 func(supports_tv) sep \
dd93be58 781 func(has_llc) sep \
30568c45
DL
782 func(has_ddi) sep \
783 func(has_fpga_dbg)
c96ea64e 784
a587f779
DL
785#define DEFINE_FLAG(name) u8 name:1
786#define SEP_SEMICOLON ;
c96ea64e 787
cfdf1fa2 788struct intel_device_info {
10fce67a 789 u32 display_mmio_offset;
87f1f465 790 u16 device_id;
7eb552ae 791 u8 num_pipes:3;
d615a166 792 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 793 u8 gen;
73ae478c 794 u8 ring_mask; /* Rings supported by the HW */
a587f779 795 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
796 /* Register offsets for the various display pipes and transcoders */
797 int pipe_offsets[I915_MAX_TRANSCODERS];
798 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 799 int palette_offsets[I915_MAX_PIPES];
5efb3e28 800 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
801
802 /* Slice/subslice/EU info */
803 u8 slice_total;
804 u8 subslice_total;
805 u8 subslice_per_slice;
806 u8 eu_total;
807 u8 eu_per_subslice;
b7668791
DL
808 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
809 u8 subslice_7eu[3];
3873218f
JM
810 u8 has_slice_pg:1;
811 u8 has_subslice_pg:1;
812 u8 has_eu_pg:1;
cfdf1fa2
KH
813};
814
a587f779
DL
815#undef DEFINE_FLAG
816#undef SEP_SEMICOLON
817
7faf1ab2
DV
818enum i915_cache_level {
819 I915_CACHE_NONE = 0,
350ec881
CW
820 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
821 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
822 caches, eg sampler/render caches, and the
823 large Last-Level-Cache. LLC is coherent with
824 the CPU, but L3 is only visible to the GPU. */
651d794f 825 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
826};
827
e59ec13d
MK
828struct i915_ctx_hang_stats {
829 /* This context had batch pending when hang was declared */
830 unsigned batch_pending;
831
832 /* This context had batch active when hang was declared */
833 unsigned batch_active;
be62acb4
MK
834
835 /* Time when this context was last blamed for a GPU reset */
836 unsigned long guilty_ts;
837
676fa572
CW
838 /* If the contexts causes a second GPU hang within this time,
839 * it is permanently banned from submitting any more work.
840 */
841 unsigned long ban_period_seconds;
842
be62acb4
MK
843 /* This context is banned to submit more work */
844 bool banned;
e59ec13d 845};
40521054
BW
846
847/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 848#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
849
850#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
851/**
852 * struct intel_context - as the name implies, represents a context.
853 * @ref: reference count.
854 * @user_handle: userspace tracking identity for this context.
855 * @remap_slice: l3 row remapping information.
b1b38278
DW
856 * @flags: context specific flags:
857 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
858 * @file_priv: filp associated with this context (NULL for global default
859 * context).
860 * @hang_stats: information about the role of this context in possible GPU
861 * hangs.
7df113e4 862 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
863 * @legacy_hw_ctx: render context backing object and whether it is correctly
864 * initialized (legacy ring submission mechanism only).
865 * @link: link in the global list of contexts.
866 *
867 * Contexts are memory images used by the hardware to store copies of their
868 * internal state.
869 */
273497e5 870struct intel_context {
dce3271b 871 struct kref ref;
821d66dd 872 int user_handle;
3ccfd19d 873 uint8_t remap_slice;
9ea4feec 874 struct drm_i915_private *i915;
b1b38278 875 int flags;
40521054 876 struct drm_i915_file_private *file_priv;
e59ec13d 877 struct i915_ctx_hang_stats hang_stats;
ae6c4806 878 struct i915_hw_ppgtt *ppgtt;
a33afea5 879
c9e003af 880 /* Legacy ring buffer submission */
ea0c76f8
OM
881 struct {
882 struct drm_i915_gem_object *rcs_state;
883 bool initialized;
884 } legacy_hw_ctx;
885
c9e003af
OM
886 /* Execlists */
887 struct {
888 struct drm_i915_gem_object *state;
84c2377f 889 struct intel_ringbuffer *ringbuf;
a7cbedec 890 int pin_count;
c9e003af
OM
891 } engine[I915_NUM_RINGS];
892
a33afea5 893 struct list_head link;
40521054
BW
894};
895
a4001f1b
PZ
896enum fb_op_origin {
897 ORIGIN_GTT,
898 ORIGIN_CPU,
899 ORIGIN_CS,
900 ORIGIN_FLIP,
74b4ea1e 901 ORIGIN_DIRTYFB,
a4001f1b
PZ
902};
903
5c3fe8b0 904struct i915_fbc {
25ad93fd
PZ
905 /* This is always the inner lock when overlapping with struct_mutex and
906 * it's the outer lock when overlapping with stolen_lock. */
907 struct mutex lock;
5e59f717 908 unsigned threshold;
5c3fe8b0 909 unsigned int fb_id;
dbef0f15
PZ
910 unsigned int possible_framebuffer_bits;
911 unsigned int busy_bits;
e35fef21 912 struct intel_crtc *crtc;
5c3fe8b0
BW
913 int y;
914
c4213885 915 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
916 struct drm_mm_node *compressed_llb;
917
da46f936
RV
918 bool false_color;
919
d029bcad 920 bool enabled;
0e631adc 921 bool active;
9adccc60 922
5c3fe8b0 923 struct intel_fbc_work {
128d7356
PZ
924 bool scheduled;
925 struct work_struct work;
5c3fe8b0 926 struct drm_framebuffer *fb;
128d7356
PZ
927 unsigned long enable_jiffies;
928 } work;
5c3fe8b0 929
bf6189c6 930 const char *no_fbc_reason;
ff2a3117 931
0e631adc
PZ
932 bool (*is_active)(struct drm_i915_private *dev_priv);
933 void (*activate)(struct intel_crtc *crtc);
934 void (*deactivate)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
935};
936
96178eeb
VK
937/**
938 * HIGH_RR is the highest eDP panel refresh rate read from EDID
939 * LOW_RR is the lowest eDP panel refresh rate found from EDID
940 * parsing for same resolution.
941 */
942enum drrs_refresh_rate_type {
943 DRRS_HIGH_RR,
944 DRRS_LOW_RR,
945 DRRS_MAX_RR, /* RR count */
946};
947
948enum drrs_support_type {
949 DRRS_NOT_SUPPORTED = 0,
950 STATIC_DRRS_SUPPORT = 1,
951 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
952};
953
2807cf69 954struct intel_dp;
96178eeb
VK
955struct i915_drrs {
956 struct mutex mutex;
957 struct delayed_work work;
958 struct intel_dp *dp;
959 unsigned busy_frontbuffer_bits;
960 enum drrs_refresh_rate_type refresh_rate_type;
961 enum drrs_support_type type;
962};
963
a031d709 964struct i915_psr {
f0355c4a 965 struct mutex lock;
a031d709
RV
966 bool sink_support;
967 bool source_ok;
2807cf69 968 struct intel_dp *enabled;
7c8f8a70
RV
969 bool active;
970 struct delayed_work work;
9ca15301 971 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
972 bool psr2_support;
973 bool aux_frame_sync;
3f51e471 974};
5c3fe8b0 975
3bad0781 976enum intel_pch {
f0350830 977 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
978 PCH_IBX, /* Ibexpeak PCH */
979 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 980 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 981 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 982 PCH_NOP,
3bad0781
ZW
983};
984
988d6ee8
PZ
985enum intel_sbi_destination {
986 SBI_ICLK,
987 SBI_MPHY,
988};
989
b690e96c 990#define QUIRK_PIPEA_FORCE (1<<0)
435793df 991#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 992#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 993#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 994#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 995#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 996
8be48d92 997struct intel_fbdev;
1630fe75 998struct intel_fbc_work;
38651674 999
c2b9152f
DV
1000struct intel_gmbus {
1001 struct i2c_adapter adapter;
f2ce9faf 1002 u32 force_bit;
c2b9152f 1003 u32 reg0;
f0f59a00 1004 i915_reg_t gpio_reg;
c167a6fc 1005 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1006 struct drm_i915_private *dev_priv;
1007};
1008
f4c956ad 1009struct i915_suspend_saved_registers {
e948e994 1010 u32 saveDSPARB;
ba8bbcf6 1011 u32 saveLVDS;
585fb111
JB
1012 u32 savePP_ON_DELAYS;
1013 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1014 u32 savePP_ON;
1015 u32 savePP_OFF;
1016 u32 savePP_CONTROL;
585fb111 1017 u32 savePP_DIVISOR;
ba8bbcf6 1018 u32 saveFBC_CONTROL;
1f84e550 1019 u32 saveCACHE_MODE_0;
1f84e550 1020 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1021 u32 saveSWF0[16];
1022 u32 saveSWF1[16];
85fa792b 1023 u32 saveSWF3[3];
4b9de737 1024 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1025 u32 savePCH_PORT_HOTPLUG;
9f49c376 1026 u16 saveGCDGMBUS;
f4c956ad 1027};
c85aa885 1028
ddeea5b0
ID
1029struct vlv_s0ix_state {
1030 /* GAM */
1031 u32 wr_watermark;
1032 u32 gfx_prio_ctrl;
1033 u32 arb_mode;
1034 u32 gfx_pend_tlb0;
1035 u32 gfx_pend_tlb1;
1036 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1037 u32 media_max_req_count;
1038 u32 gfx_max_req_count;
1039 u32 render_hwsp;
1040 u32 ecochk;
1041 u32 bsd_hwsp;
1042 u32 blt_hwsp;
1043 u32 tlb_rd_addr;
1044
1045 /* MBC */
1046 u32 g3dctl;
1047 u32 gsckgctl;
1048 u32 mbctl;
1049
1050 /* GCP */
1051 u32 ucgctl1;
1052 u32 ucgctl3;
1053 u32 rcgctl1;
1054 u32 rcgctl2;
1055 u32 rstctl;
1056 u32 misccpctl;
1057
1058 /* GPM */
1059 u32 gfxpause;
1060 u32 rpdeuhwtc;
1061 u32 rpdeuc;
1062 u32 ecobus;
1063 u32 pwrdwnupctl;
1064 u32 rp_down_timeout;
1065 u32 rp_deucsw;
1066 u32 rcubmabdtmr;
1067 u32 rcedata;
1068 u32 spare2gh;
1069
1070 /* Display 1 CZ domain */
1071 u32 gt_imr;
1072 u32 gt_ier;
1073 u32 pm_imr;
1074 u32 pm_ier;
1075 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1076
1077 /* GT SA CZ domain */
1078 u32 tilectl;
1079 u32 gt_fifoctl;
1080 u32 gtlc_wake_ctrl;
1081 u32 gtlc_survive;
1082 u32 pmwgicz;
1083
1084 /* Display 2 CZ domain */
1085 u32 gu_ctl0;
1086 u32 gu_ctl1;
9c25210f 1087 u32 pcbr;
ddeea5b0
ID
1088 u32 clock_gate_dis2;
1089};
1090
bf225f20
CW
1091struct intel_rps_ei {
1092 u32 cz_clock;
1093 u32 render_c0;
1094 u32 media_c0;
31685c25
D
1095};
1096
c85aa885 1097struct intel_gen6_power_mgmt {
d4d70aa5
ID
1098 /*
1099 * work, interrupts_enabled and pm_iir are protected by
1100 * dev_priv->irq_lock
1101 */
c85aa885 1102 struct work_struct work;
d4d70aa5 1103 bool interrupts_enabled;
c85aa885 1104 u32 pm_iir;
59cdb63d 1105
b39fb297
BW
1106 /* Frequencies are stored in potentially platform dependent multiples.
1107 * In other words, *_freq needs to be multiplied by X to be interesting.
1108 * Soft limits are those which are used for the dynamic reclocking done
1109 * by the driver (raise frequencies under heavy loads, and lower for
1110 * lighter loads). Hard limits are those imposed by the hardware.
1111 *
1112 * A distinction is made for overclocking, which is never enabled by
1113 * default, and is considered to be above the hard limit if it's
1114 * possible at all.
1115 */
1116 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1117 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1118 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1119 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1120 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1121 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1122 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1123 u8 rp1_freq; /* "less than" RP0 power/freqency */
1124 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1125
8fb55197
CW
1126 u8 up_threshold; /* Current %busy required to uplock */
1127 u8 down_threshold; /* Current %busy required to downclock */
1128
dd75fdc8
CW
1129 int last_adj;
1130 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1131
8d3afd7d
CW
1132 spinlock_t client_lock;
1133 struct list_head clients;
1134 bool client_boost;
1135
c0951f0c 1136 bool enabled;
1a01ab3b 1137 struct delayed_work delayed_resume_work;
1854d5ca 1138 unsigned boosts;
4fc688ce 1139
2e1b8730 1140 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1141
bf225f20
CW
1142 /* manual wa residency calculations */
1143 struct intel_rps_ei up_ei, down_ei;
1144
4fc688ce
JB
1145 /*
1146 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1147 * Must be taken after struct_mutex if nested. Note that
1148 * this lock may be held for long periods of time when
1149 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1150 */
1151 struct mutex hw_lock;
c85aa885
DV
1152};
1153
1a240d4d
DV
1154/* defined intel_pm.c */
1155extern spinlock_t mchdev_lock;
1156
c85aa885
DV
1157struct intel_ilk_power_mgmt {
1158 u8 cur_delay;
1159 u8 min_delay;
1160 u8 max_delay;
1161 u8 fmax;
1162 u8 fstart;
1163
1164 u64 last_count1;
1165 unsigned long last_time1;
1166 unsigned long chipset_power;
1167 u64 last_count2;
5ed0bdf2 1168 u64 last_time2;
c85aa885
DV
1169 unsigned long gfx_power;
1170 u8 corr;
1171
1172 int c_m;
1173 int r_t;
1174};
1175
c6cb582e
ID
1176struct drm_i915_private;
1177struct i915_power_well;
1178
1179struct i915_power_well_ops {
1180 /*
1181 * Synchronize the well's hw state to match the current sw state, for
1182 * example enable/disable it based on the current refcount. Called
1183 * during driver init and resume time, possibly after first calling
1184 * the enable/disable handlers.
1185 */
1186 void (*sync_hw)(struct drm_i915_private *dev_priv,
1187 struct i915_power_well *power_well);
1188 /*
1189 * Enable the well and resources that depend on it (for example
1190 * interrupts located on the well). Called after the 0->1 refcount
1191 * transition.
1192 */
1193 void (*enable)(struct drm_i915_private *dev_priv,
1194 struct i915_power_well *power_well);
1195 /*
1196 * Disable the well and resources that depend on it. Called after
1197 * the 1->0 refcount transition.
1198 */
1199 void (*disable)(struct drm_i915_private *dev_priv,
1200 struct i915_power_well *power_well);
1201 /* Returns the hw enabled state. */
1202 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1203 struct i915_power_well *power_well);
1204};
1205
a38911a3
WX
1206/* Power well structure for haswell */
1207struct i915_power_well {
c1ca727f 1208 const char *name;
6f3ef5dd 1209 bool always_on;
a38911a3
WX
1210 /* power well enable/disable usage count */
1211 int count;
bfafe93a
ID
1212 /* cached hw enabled state */
1213 bool hw_enabled;
c1ca727f 1214 unsigned long domains;
77961eb9 1215 unsigned long data;
c6cb582e 1216 const struct i915_power_well_ops *ops;
a38911a3
WX
1217};
1218
83c00f55 1219struct i915_power_domains {
baa70707
ID
1220 /*
1221 * Power wells needed for initialization at driver init and suspend
1222 * time are on. They are kept on until after the first modeset.
1223 */
1224 bool init_power_on;
0d116a29 1225 bool initializing;
c1ca727f 1226 int power_well_count;
baa70707 1227
83c00f55 1228 struct mutex lock;
1da51581 1229 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1230 struct i915_power_well *power_wells;
83c00f55
ID
1231};
1232
35a85ac6 1233#define MAX_L3_SLICES 2
a4da4fa4 1234struct intel_l3_parity {
35a85ac6 1235 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1236 struct work_struct error_work;
35a85ac6 1237 int which_slice;
a4da4fa4
DV
1238};
1239
4b5aed62 1240struct i915_gem_mm {
4b5aed62
DV
1241 /** Memory allocator for GTT stolen memory */
1242 struct drm_mm stolen;
92e97d2f
PZ
1243 /** Protects the usage of the GTT stolen memory allocator. This is
1244 * always the inner lock when overlapping with struct_mutex. */
1245 struct mutex stolen_lock;
1246
4b5aed62
DV
1247 /** List of all objects in gtt_space. Used to restore gtt
1248 * mappings on resume */
1249 struct list_head bound_list;
1250 /**
1251 * List of objects which are not bound to the GTT (thus
1252 * are idle and not used by the GPU) but still have
1253 * (presumably uncached) pages still attached.
1254 */
1255 struct list_head unbound_list;
1256
1257 /** Usable portion of the GTT for GEM */
1258 unsigned long stolen_base; /* limited to low memory (32-bit) */
1259
4b5aed62
DV
1260 /** PPGTT used for aliasing the PPGTT with the GTT */
1261 struct i915_hw_ppgtt *aliasing_ppgtt;
1262
2cfcd32a 1263 struct notifier_block oom_notifier;
ceabbba5 1264 struct shrinker shrinker;
4b5aed62
DV
1265 bool shrinker_no_lock_stealing;
1266
4b5aed62
DV
1267 /** LRU list of objects with fence regs on them. */
1268 struct list_head fence_list;
1269
1270 /**
1271 * We leave the user IRQ off as much as possible,
1272 * but this means that requests will finish and never
1273 * be retired once the system goes idle. Set a timer to
1274 * fire periodically while the ring is running. When it
1275 * fires, go retire requests.
1276 */
1277 struct delayed_work retire_work;
1278
b29c19b6
CW
1279 /**
1280 * When we detect an idle GPU, we want to turn on
1281 * powersaving features. So once we see that there
1282 * are no more requests outstanding and no more
1283 * arrive within a small period of time, we fire
1284 * off the idle_work.
1285 */
1286 struct delayed_work idle_work;
1287
4b5aed62
DV
1288 /**
1289 * Are we in a non-interruptible section of code like
1290 * modesetting?
1291 */
1292 bool interruptible;
1293
f62a0076
CW
1294 /**
1295 * Is the GPU currently considered idle, or busy executing userspace
1296 * requests? Whilst idle, we attempt to power down the hardware and
1297 * display clocks. In order to reduce the effect on performance, there
1298 * is a slight delay before we do so.
1299 */
1300 bool busy;
1301
bdf1e7e3
DV
1302 /* the indicator for dispatch video commands on two BSD rings */
1303 int bsd_ring_dispatch_index;
1304
4b5aed62
DV
1305 /** Bit 6 swizzling required for X tiling */
1306 uint32_t bit_6_swizzle_x;
1307 /** Bit 6 swizzling required for Y tiling */
1308 uint32_t bit_6_swizzle_y;
1309
4b5aed62 1310 /* accounting, useful for userland debugging */
c20e8355 1311 spinlock_t object_stat_lock;
4b5aed62
DV
1312 size_t object_memory;
1313 u32 object_count;
1314};
1315
edc3d884 1316struct drm_i915_error_state_buf {
0a4cd7c8 1317 struct drm_i915_private *i915;
edc3d884
MK
1318 unsigned bytes;
1319 unsigned size;
1320 int err;
1321 u8 *buf;
1322 loff_t start;
1323 loff_t pos;
1324};
1325
fc16b48b
MK
1326struct i915_error_state_file_priv {
1327 struct drm_device *dev;
1328 struct drm_i915_error_state *error;
1329};
1330
99584db3
DV
1331struct i915_gpu_error {
1332 /* For hangcheck timer */
1333#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1334#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1335 /* Hang gpu twice in this window and your context gets banned */
1336#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1337
737b1506
CW
1338 struct workqueue_struct *hangcheck_wq;
1339 struct delayed_work hangcheck_work;
99584db3
DV
1340
1341 /* For reset and error_state handling. */
1342 spinlock_t lock;
1343 /* Protected by the above dev->gpu_error.lock. */
1344 struct drm_i915_error_state *first_error;
094f9a54
CW
1345
1346 unsigned long missed_irq_rings;
1347
1f83fee0 1348 /**
2ac0f450 1349 * State variable controlling the reset flow and count
1f83fee0 1350 *
2ac0f450
MK
1351 * This is a counter which gets incremented when reset is triggered,
1352 * and again when reset has been handled. So odd values (lowest bit set)
1353 * means that reset is in progress and even values that
1354 * (reset_counter >> 1):th reset was successfully completed.
1355 *
1356 * If reset is not completed succesfully, the I915_WEDGE bit is
1357 * set meaning that hardware is terminally sour and there is no
1358 * recovery. All waiters on the reset_queue will be woken when
1359 * that happens.
1360 *
1361 * This counter is used by the wait_seqno code to notice that reset
1362 * event happened and it needs to restart the entire ioctl (since most
1363 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1364 *
1365 * This is important for lock-free wait paths, where no contended lock
1366 * naturally enforces the correct ordering between the bail-out of the
1367 * waiter and the gpu reset work code.
1f83fee0
DV
1368 */
1369 atomic_t reset_counter;
1370
1f83fee0 1371#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1372#define I915_WEDGED (1 << 31)
1f83fee0
DV
1373
1374 /**
1375 * Waitqueue to signal when the reset has completed. Used by clients
1376 * that wait for dev_priv->mm.wedged to settle.
1377 */
1378 wait_queue_head_t reset_queue;
33196ded 1379
88b4aa87
MK
1380 /* Userspace knobs for gpu hang simulation;
1381 * combines both a ring mask, and extra flags
1382 */
1383 u32 stop_rings;
1384#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1385#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1386
1387 /* For missed irq/seqno simulation. */
1388 unsigned int test_irq_rings;
6689c167
MA
1389
1390 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1391 bool reload_in_reset;
99584db3
DV
1392};
1393
b8efb17b
ZR
1394enum modeset_restore {
1395 MODESET_ON_LID_OPEN,
1396 MODESET_DONE,
1397 MODESET_SUSPENDED,
1398};
1399
500ea70d
RV
1400#define DP_AUX_A 0x40
1401#define DP_AUX_B 0x10
1402#define DP_AUX_C 0x20
1403#define DP_AUX_D 0x30
1404
11c1b657
XZ
1405#define DDC_PIN_B 0x05
1406#define DDC_PIN_C 0x04
1407#define DDC_PIN_D 0x06
1408
6acab15a 1409struct ddi_vbt_port_info {
ce4dd49e
DL
1410 /*
1411 * This is an index in the HDMI/DVI DDI buffer translation table.
1412 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1413 * populate this field.
1414 */
1415#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1416 uint8_t hdmi_level_shift;
311a2094
PZ
1417
1418 uint8_t supports_dvi:1;
1419 uint8_t supports_hdmi:1;
1420 uint8_t supports_dp:1;
500ea70d
RV
1421
1422 uint8_t alternate_aux_channel;
11c1b657 1423 uint8_t alternate_ddc_pin;
75067dde
AK
1424
1425 uint8_t dp_boost_level;
1426 uint8_t hdmi_boost_level;
6acab15a
PZ
1427};
1428
bfd7ebda
RV
1429enum psr_lines_to_wait {
1430 PSR_0_LINES_TO_WAIT = 0,
1431 PSR_1_LINE_TO_WAIT,
1432 PSR_4_LINES_TO_WAIT,
1433 PSR_8_LINES_TO_WAIT
83a7280e
PB
1434};
1435
41aa3448
RV
1436struct intel_vbt_data {
1437 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1438 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1439
1440 /* Feature bits */
1441 unsigned int int_tv_support:1;
1442 unsigned int lvds_dither:1;
1443 unsigned int lvds_vbt:1;
1444 unsigned int int_crt_support:1;
1445 unsigned int lvds_use_ssc:1;
1446 unsigned int display_clock_mode:1;
1447 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1448 unsigned int has_mipi:1;
41aa3448
RV
1449 int lvds_ssc_freq;
1450 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1451
83a7280e
PB
1452 enum drrs_support_type drrs_type;
1453
41aa3448
RV
1454 /* eDP */
1455 int edp_rate;
1456 int edp_lanes;
1457 int edp_preemphasis;
1458 int edp_vswing;
1459 bool edp_initialized;
1460 bool edp_support;
1461 int edp_bpp;
1462 struct edp_power_seq edp_pps;
1463
bfd7ebda
RV
1464 struct {
1465 bool full_link;
1466 bool require_aux_wakeup;
1467 int idle_frames;
1468 enum psr_lines_to_wait lines_to_wait;
1469 int tp1_wakeup_time;
1470 int tp2_tp3_wakeup_time;
1471 } psr;
1472
f00076d2
JN
1473 struct {
1474 u16 pwm_freq_hz;
39fbc9c8 1475 bool present;
f00076d2 1476 bool active_low_pwm;
1de6068e 1477 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1478 } backlight;
1479
d17c5443
SK
1480 /* MIPI DSI */
1481 struct {
3e6bd011 1482 u16 port;
d17c5443 1483 u16 panel_id;
d3b542fc
SK
1484 struct mipi_config *config;
1485 struct mipi_pps_data *pps;
1486 u8 seq_version;
1487 u32 size;
1488 u8 *data;
1489 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1490 } dsi;
1491
41aa3448
RV
1492 int crt_ddc_pin;
1493
1494 int child_dev_num;
768f69c9 1495 union child_device_config *child_dev;
6acab15a
PZ
1496
1497 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1498};
1499
77c122bc
VS
1500enum intel_ddb_partitioning {
1501 INTEL_DDB_PART_1_2,
1502 INTEL_DDB_PART_5_6, /* IVB+ */
1503};
1504
1fd527cc
VS
1505struct intel_wm_level {
1506 bool enable;
1507 uint32_t pri_val;
1508 uint32_t spr_val;
1509 uint32_t cur_val;
1510 uint32_t fbc_val;
1511};
1512
820c1980 1513struct ilk_wm_values {
609cedef
VS
1514 uint32_t wm_pipe[3];
1515 uint32_t wm_lp[3];
1516 uint32_t wm_lp_spr[3];
1517 uint32_t wm_linetime[3];
1518 bool enable_fbc_wm;
1519 enum intel_ddb_partitioning partitioning;
1520};
1521
262cd2e1
VS
1522struct vlv_pipe_wm {
1523 uint16_t primary;
1524 uint16_t sprite[2];
1525 uint8_t cursor;
1526};
ae80152d 1527
262cd2e1
VS
1528struct vlv_sr_wm {
1529 uint16_t plane;
1530 uint8_t cursor;
1531};
ae80152d 1532
262cd2e1
VS
1533struct vlv_wm_values {
1534 struct vlv_pipe_wm pipe[3];
1535 struct vlv_sr_wm sr;
0018fda1
VS
1536 struct {
1537 uint8_t cursor;
1538 uint8_t sprite[2];
1539 uint8_t primary;
1540 } ddl[3];
6eb1a681
VS
1541 uint8_t level;
1542 bool cxsr;
0018fda1
VS
1543};
1544
c193924e 1545struct skl_ddb_entry {
16160e3d 1546 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1547};
1548
1549static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1550{
16160e3d 1551 return entry->end - entry->start;
c193924e
DL
1552}
1553
08db6652
DL
1554static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1555 const struct skl_ddb_entry *e2)
1556{
1557 if (e1->start == e2->start && e1->end == e2->end)
1558 return true;
1559
1560 return false;
1561}
1562
c193924e 1563struct skl_ddb_allocation {
34bb56af 1564 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1565 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1566 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1567};
1568
2ac96d2a
PB
1569struct skl_wm_values {
1570 bool dirty[I915_MAX_PIPES];
c193924e 1571 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1572 uint32_t wm_linetime[I915_MAX_PIPES];
1573 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1574 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1575};
1576
1577struct skl_wm_level {
1578 bool plane_en[I915_MAX_PLANES];
1579 uint16_t plane_res_b[I915_MAX_PLANES];
1580 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1581};
1582
c67a470b 1583/*
765dab67
PZ
1584 * This struct helps tracking the state needed for runtime PM, which puts the
1585 * device in PCI D3 state. Notice that when this happens, nothing on the
1586 * graphics device works, even register access, so we don't get interrupts nor
1587 * anything else.
c67a470b 1588 *
765dab67
PZ
1589 * Every piece of our code that needs to actually touch the hardware needs to
1590 * either call intel_runtime_pm_get or call intel_display_power_get with the
1591 * appropriate power domain.
a8a8bd54 1592 *
765dab67
PZ
1593 * Our driver uses the autosuspend delay feature, which means we'll only really
1594 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1595 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1596 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1597 *
1598 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1599 * goes back to false exactly before we reenable the IRQs. We use this variable
1600 * to check if someone is trying to enable/disable IRQs while they're supposed
1601 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1602 * case it happens.
c67a470b 1603 *
765dab67 1604 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1605 */
5d584b2e
PZ
1606struct i915_runtime_pm {
1607 bool suspended;
2aeb7d3a 1608 bool irqs_enabled;
c67a470b
PZ
1609};
1610
926321d5
DV
1611enum intel_pipe_crc_source {
1612 INTEL_PIPE_CRC_SOURCE_NONE,
1613 INTEL_PIPE_CRC_SOURCE_PLANE1,
1614 INTEL_PIPE_CRC_SOURCE_PLANE2,
1615 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1616 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1617 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1618 INTEL_PIPE_CRC_SOURCE_TV,
1619 INTEL_PIPE_CRC_SOURCE_DP_B,
1620 INTEL_PIPE_CRC_SOURCE_DP_C,
1621 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1622 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1623 INTEL_PIPE_CRC_SOURCE_MAX,
1624};
1625
8bf1e9f1 1626struct intel_pipe_crc_entry {
ac2300d4 1627 uint32_t frame;
8bf1e9f1
SH
1628 uint32_t crc[5];
1629};
1630
b2c88f5b 1631#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1632struct intel_pipe_crc {
d538bbdf
DL
1633 spinlock_t lock;
1634 bool opened; /* exclusive access to the result file */
e5f75aca 1635 struct intel_pipe_crc_entry *entries;
926321d5 1636 enum intel_pipe_crc_source source;
d538bbdf 1637 int head, tail;
07144428 1638 wait_queue_head_t wq;
8bf1e9f1
SH
1639};
1640
f99d7069
DV
1641struct i915_frontbuffer_tracking {
1642 struct mutex lock;
1643
1644 /*
1645 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1646 * scheduled flips.
1647 */
1648 unsigned busy_bits;
1649 unsigned flip_bits;
1650};
1651
7225342a 1652struct i915_wa_reg {
f0f59a00 1653 i915_reg_t addr;
7225342a
MK
1654 u32 value;
1655 /* bitmask representing WA bits */
1656 u32 mask;
1657};
1658
1659#define I915_MAX_WA_REGS 16
1660
1661struct i915_workarounds {
1662 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1663 u32 count;
1664};
1665
cf9d2890
YZ
1666struct i915_virtual_gpu {
1667 bool active;
1668};
1669
5f19e2bf
JH
1670struct i915_execbuffer_params {
1671 struct drm_device *dev;
1672 struct drm_file *file;
1673 uint32_t dispatch_flags;
1674 uint32_t args_batch_start_offset;
af98714e 1675 uint64_t batch_obj_vm_offset;
5f19e2bf
JH
1676 struct intel_engine_cs *ring;
1677 struct drm_i915_gem_object *batch_obj;
1678 struct intel_context *ctx;
6a6ae79a 1679 struct drm_i915_gem_request *request;
5f19e2bf
JH
1680};
1681
aa363136
MR
1682/* used in computing the new watermarks state */
1683struct intel_wm_config {
1684 unsigned int num_pipes_active;
1685 bool sprites_enabled;
1686 bool sprites_scaled;
1687};
1688
77fec556 1689struct drm_i915_private {
f4c956ad 1690 struct drm_device *dev;
efab6d8d 1691 struct kmem_cache *objects;
e20d2ab7 1692 struct kmem_cache *vmas;
efab6d8d 1693 struct kmem_cache *requests;
f4c956ad 1694
5c969aa7 1695 const struct intel_device_info info;
f4c956ad
DV
1696
1697 int relative_constants_mode;
1698
1699 void __iomem *regs;
1700
907b28c5 1701 struct intel_uncore uncore;
f4c956ad 1702
cf9d2890
YZ
1703 struct i915_virtual_gpu vgpu;
1704
33a732f4
AD
1705 struct intel_guc guc;
1706
eb805623
DV
1707 struct intel_csr csr;
1708
5ea6e5e3 1709 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1710
f4c956ad
DV
1711 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1712 * controller on different i2c buses. */
1713 struct mutex gmbus_mutex;
1714
1715 /**
1716 * Base address of the gmbus and gpio block.
1717 */
1718 uint32_t gpio_mmio_base;
1719
b6fdd0f2
SS
1720 /* MMIO base address for MIPI regs */
1721 uint32_t mipi_mmio_base;
1722
443a389f
VS
1723 uint32_t psr_mmio_base;
1724
28c70f16
DV
1725 wait_queue_head_t gmbus_wait_queue;
1726
f4c956ad 1727 struct pci_dev *bridge_dev;
a4872ba6 1728 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1729 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1730 uint32_t last_seqno, next_seqno;
f4c956ad 1731
ba8286fa 1732 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1733 struct resource mch_res;
1734
f4c956ad
DV
1735 /* protects the irq masks */
1736 spinlock_t irq_lock;
1737
84c33a64
SG
1738 /* protects the mmio flip data */
1739 spinlock_t mmio_flip_lock;
1740
f8b79e58
ID
1741 bool display_irqs_enabled;
1742
9ee32fea
DV
1743 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1744 struct pm_qos_request pm_qos;
1745
a580516d
VS
1746 /* Sideband mailbox protection */
1747 struct mutex sb_lock;
f4c956ad
DV
1748
1749 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1750 union {
1751 u32 irq_mask;
1752 u32 de_irq_mask[I915_MAX_PIPES];
1753 };
f4c956ad 1754 u32 gt_irq_mask;
605cd25b 1755 u32 pm_irq_mask;
a6706b45 1756 u32 pm_rps_events;
91d181dd 1757 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1758
5fcece80 1759 struct i915_hotplug hotplug;
5c3fe8b0 1760 struct i915_fbc fbc;
439d7ac0 1761 struct i915_drrs drrs;
f4c956ad 1762 struct intel_opregion opregion;
41aa3448 1763 struct intel_vbt_data vbt;
f4c956ad 1764
d9ceb816
JB
1765 bool preserve_bios_swizzle;
1766
f4c956ad
DV
1767 /* overlay */
1768 struct intel_overlay *overlay;
f4c956ad 1769
58c68779 1770 /* backlight registers and fields in struct intel_panel */
07f11d49 1771 struct mutex backlight_lock;
31ad8ec6 1772
f4c956ad 1773 /* LVDS info */
f4c956ad
DV
1774 bool no_aux_handshake;
1775
e39b999a
VS
1776 /* protects panel power sequencer state */
1777 struct mutex pps_mutex;
1778
f4c956ad 1779 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1780 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1781
1782 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1783 unsigned int skl_boot_cdclk;
44913155 1784 unsigned int cdclk_freq, max_cdclk_freq;
adafdc6f 1785 unsigned int max_dotclk_freq;
6bcda4f0 1786 unsigned int hpll_freq;
bfa7df01 1787 unsigned int czclk_freq;
f4c956ad 1788
645416f5
DV
1789 /**
1790 * wq - Driver workqueue for GEM.
1791 *
1792 * NOTE: Work items scheduled here are not allowed to grab any modeset
1793 * locks, for otherwise the flushing done in the pageflip code will
1794 * result in deadlocks.
1795 */
f4c956ad
DV
1796 struct workqueue_struct *wq;
1797
1798 /* Display functions */
1799 struct drm_i915_display_funcs display;
1800
1801 /* PCH chipset type */
1802 enum intel_pch pch_type;
17a303ec 1803 unsigned short pch_id;
f4c956ad
DV
1804
1805 unsigned long quirks;
1806
b8efb17b
ZR
1807 enum modeset_restore modeset_restore;
1808 struct mutex modeset_restore_lock;
673a394b 1809
a7bbbd63 1810 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1811 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1812
4b5aed62 1813 struct i915_gem_mm mm;
ad46cb53
CW
1814 DECLARE_HASHTABLE(mm_structs, 7);
1815 struct mutex mm_lock;
8781342d 1816
8781342d
DV
1817 /* Kernel Modesetting */
1818
9b9d172d 1819 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1820
76c4ac04
DL
1821 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1822 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1823 wait_queue_head_t pending_flip_queue;
1824
c4597872
DV
1825#ifdef CONFIG_DEBUG_FS
1826 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1827#endif
1828
e72f9fbf
DV
1829 int num_shared_dpll;
1830 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1831 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1832
7225342a 1833 struct i915_workarounds workarounds;
888b5995 1834
652c393a
JB
1835 /* Reclocking support */
1836 bool render_reclock_avail;
f99d7069
DV
1837
1838 struct i915_frontbuffer_tracking fb_tracking;
1839
652c393a 1840 u16 orig_clock;
f97108d1 1841
c4804411 1842 bool mchbar_need_disable;
f97108d1 1843
a4da4fa4
DV
1844 struct intel_l3_parity l3_parity;
1845
59124506
BW
1846 /* Cannot be determined by PCIID. You must always read a register. */
1847 size_t ellc_size;
1848
c6a828d3 1849 /* gen6+ rps state */
c85aa885 1850 struct intel_gen6_power_mgmt rps;
c6a828d3 1851
20e4d407
DV
1852 /* ilk-only ips/rps state. Everything in here is protected by the global
1853 * mchdev_lock in intel_pm.c */
c85aa885 1854 struct intel_ilk_power_mgmt ips;
b5e50c3f 1855
83c00f55 1856 struct i915_power_domains power_domains;
a38911a3 1857
a031d709 1858 struct i915_psr psr;
3f51e471 1859
99584db3 1860 struct i915_gpu_error gpu_error;
ae681d96 1861
c9cddffc
JB
1862 struct drm_i915_gem_object *vlv_pctx;
1863
0695726e 1864#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1865 /* list of fbdev register on this device */
1866 struct intel_fbdev *fbdev;
82e3b8c1 1867 struct work_struct fbdev_suspend_work;
4520f53a 1868#endif
e953fd7b
CW
1869
1870 struct drm_property *broadcast_rgb_property;
3f43c48d 1871 struct drm_property *force_audio_property;
e3689190 1872
58fddc28 1873 /* hda/i915 audio component */
51e1d83c 1874 struct i915_audio_component *audio_component;
58fddc28 1875 bool audio_component_registered;
4a21ef7d
LY
1876 /**
1877 * av_mutex - mutex for audio/video sync
1878 *
1879 */
1880 struct mutex av_mutex;
58fddc28 1881
254f965c 1882 uint32_t hw_context_size;
a33afea5 1883 struct list_head context_list;
f4c956ad 1884
3e68320e 1885 u32 fdi_rx_config;
68d18ad7 1886
70722468
VS
1887 u32 chv_phy_control;
1888
842f1c8b 1889 u32 suspend_count;
bc87229f 1890 bool suspended_to_idle;
f4c956ad 1891 struct i915_suspend_saved_registers regfile;
ddeea5b0 1892 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1893
53615a5e
VS
1894 struct {
1895 /*
1896 * Raw watermark latency values:
1897 * in 0.1us units for WM0,
1898 * in 0.5us units for WM1+.
1899 */
1900 /* primary */
1901 uint16_t pri_latency[5];
1902 /* sprite */
1903 uint16_t spr_latency[5];
1904 /* cursor */
1905 uint16_t cur_latency[5];
2af30a5c
PB
1906 /*
1907 * Raw watermark memory latency values
1908 * for SKL for all 8 levels
1909 * in 1us units.
1910 */
1911 uint16_t skl_latency[8];
609cedef 1912
aa363136
MR
1913 /* Committed wm config */
1914 struct intel_wm_config config;
1915
2d41c0b5
PB
1916 /*
1917 * The skl_wm_values structure is a bit too big for stack
1918 * allocation, so we keep the staging struct where we store
1919 * intermediate results here instead.
1920 */
1921 struct skl_wm_values skl_results;
1922
609cedef 1923 /* current hardware state */
2d41c0b5
PB
1924 union {
1925 struct ilk_wm_values hw;
1926 struct skl_wm_values skl_hw;
0018fda1 1927 struct vlv_wm_values vlv;
2d41c0b5 1928 };
58590c14
VS
1929
1930 uint8_t max_level;
53615a5e
VS
1931 } wm;
1932
8a187455
PZ
1933 struct i915_runtime_pm pm;
1934
a83014d3
OM
1935 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1936 struct {
5f19e2bf 1937 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1938 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1939 struct list_head *vmas);
a83014d3
OM
1940 int (*init_rings)(struct drm_device *dev);
1941 void (*cleanup_ring)(struct intel_engine_cs *ring);
1942 void (*stop_ring)(struct intel_engine_cs *ring);
1943 } gt;
1944
9e458034
SJ
1945 bool edp_low_vswing;
1946
3be60de9
VS
1947 /* perform PHY state sanity checks? */
1948 bool chv_phy_assert[2];
1949
0bdf5a05
TI
1950 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1951
bdf1e7e3
DV
1952 /*
1953 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1954 * will be rejected. Instead look for a better place.
1955 */
77fec556 1956};
1da177e4 1957
2c1792a1
CW
1958static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1959{
1960 return dev->dev_private;
1961}
1962
888d0d42
ID
1963static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1964{
1965 return to_i915(dev_get_drvdata(dev));
1966}
1967
33a732f4
AD
1968static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1969{
1970 return container_of(guc, struct drm_i915_private, guc);
1971}
1972
b4519513
CW
1973/* Iterate over initialised rings */
1974#define for_each_ring(ring__, dev_priv__, i__) \
1975 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
95150bdf 1976 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
b4519513 1977
b1d7e4b4
WF
1978enum hdmi_force_audio {
1979 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1980 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1981 HDMI_AUDIO_AUTO, /* trust EDID */
1982 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1983};
1984
190d6cd5 1985#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1986
37e680a1
CW
1987struct drm_i915_gem_object_ops {
1988 /* Interface between the GEM object and its backing storage.
1989 * get_pages() is called once prior to the use of the associated set
1990 * of pages before to binding them into the GTT, and put_pages() is
1991 * called after we no longer need them. As we expect there to be
1992 * associated cost with migrating pages between the backing storage
1993 * and making them available for the GPU (e.g. clflush), we may hold
1994 * onto the pages after they are no longer referenced by the GPU
1995 * in case they may be used again shortly (for example migrating the
1996 * pages to a different memory domain within the GTT). put_pages()
1997 * will therefore most likely be called when the object itself is
1998 * being released or under memory pressure (where we attempt to
1999 * reap pages for the shrinker).
2000 */
2001 int (*get_pages)(struct drm_i915_gem_object *);
2002 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
2003 int (*dmabuf_export)(struct drm_i915_gem_object *);
2004 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2005};
2006
a071fa00
DV
2007/*
2008 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2009 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2010 * doesn't mean that the hw necessarily already scans it out, but that any
2011 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2012 *
2013 * We have one bit per pipe and per scanout plane type.
2014 */
d1b9d039
SAK
2015#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2016#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2017#define INTEL_FRONTBUFFER_BITS \
2018 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2019#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2020 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2021#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2022 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2023#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2024 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2025#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2026 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2027#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2028 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2029
673a394b 2030struct drm_i915_gem_object {
c397b908 2031 struct drm_gem_object base;
673a394b 2032
37e680a1
CW
2033 const struct drm_i915_gem_object_ops *ops;
2034
2f633156
BW
2035 /** List of VMAs backed by this object */
2036 struct list_head vma_list;
2037
c1ad11fc
CW
2038 /** Stolen memory for this object, instead of being backed by shmem. */
2039 struct drm_mm_node *stolen;
35c20a60 2040 struct list_head global_list;
673a394b 2041
b4716185 2042 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2043 /** Used in execbuf to temporarily hold a ref */
2044 struct list_head obj_exec_link;
673a394b 2045
8d9d5744 2046 struct list_head batch_pool_link;
493018dc 2047
673a394b 2048 /**
65ce3027
CW
2049 * This is set if the object is on the active lists (has pending
2050 * rendering and so a non-zero seqno), and is not set if it i s on
2051 * inactive (ready to be unbound) list.
673a394b 2052 */
b4716185 2053 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2054
2055 /**
2056 * This is set if the object has been written to since last bound
2057 * to the GTT
2058 */
0206e353 2059 unsigned int dirty:1;
778c3544
DV
2060
2061 /**
2062 * Fence register bits (if any) for this object. Will be set
2063 * as needed when mapped into the GTT.
2064 * Protected by dev->struct_mutex.
778c3544 2065 */
4b9de737 2066 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2067
778c3544
DV
2068 /**
2069 * Advice: are the backing pages purgeable?
2070 */
0206e353 2071 unsigned int madv:2;
778c3544 2072
778c3544
DV
2073 /**
2074 * Current tiling mode for the object.
2075 */
0206e353 2076 unsigned int tiling_mode:2;
5d82e3e6
CW
2077 /**
2078 * Whether the tiling parameters for the currently associated fence
2079 * register have changed. Note that for the purposes of tracking
2080 * tiling changes we also treat the unfenced register, the register
2081 * slot that the object occupies whilst it executes a fenced
2082 * command (such as BLT on gen2/3), as a "fence".
2083 */
2084 unsigned int fence_dirty:1;
778c3544 2085
75e9e915
DV
2086 /**
2087 * Is the object at the current location in the gtt mappable and
2088 * fenceable? Used to avoid costly recalculations.
2089 */
0206e353 2090 unsigned int map_and_fenceable:1;
75e9e915 2091
fb7d516a
DV
2092 /**
2093 * Whether the current gtt mapping needs to be mappable (and isn't just
2094 * mappable by accident). Track pin and fault separate for a more
2095 * accurate mappable working set.
2096 */
0206e353 2097 unsigned int fault_mappable:1;
fb7d516a 2098
24f3a8cf
AG
2099 /*
2100 * Is the object to be mapped as read-only to the GPU
2101 * Only honoured if hardware has relevant pte bit
2102 */
2103 unsigned long gt_ro:1;
651d794f 2104 unsigned int cache_level:3;
0f71979a 2105 unsigned int cache_dirty:1;
93dfb40c 2106
a071fa00
DV
2107 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2108
8a0c39b1
TU
2109 unsigned int pin_display;
2110
9da3da66 2111 struct sg_table *pages;
a5570178 2112 int pages_pin_count;
ee286370
CW
2113 struct get_page {
2114 struct scatterlist *sg;
2115 int last;
2116 } get_page;
673a394b 2117
1286ff73 2118 /* prime dma-buf support */
9a70cc2a
DA
2119 void *dma_buf_vmapping;
2120 int vmapping_count;
2121
b4716185
CW
2122 /** Breadcrumb of last rendering to the buffer.
2123 * There can only be one writer, but we allow for multiple readers.
2124 * If there is a writer that necessarily implies that all other
2125 * read requests are complete - but we may only be lazily clearing
2126 * the read requests. A read request is naturally the most recent
2127 * request on a ring, so we may have two different write and read
2128 * requests on one ring where the write request is older than the
2129 * read request. This allows for the CPU to read from an active
2130 * buffer by only waiting for the write to complete.
2131 * */
2132 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2133 struct drm_i915_gem_request *last_write_req;
caea7476 2134 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2135 struct drm_i915_gem_request *last_fenced_req;
673a394b 2136
778c3544 2137 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2138 uint32_t stride;
673a394b 2139
80075d49
DV
2140 /** References from framebuffers, locks out tiling changes. */
2141 unsigned long framebuffer_references;
2142
280b713b 2143 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2144 unsigned long *bit_17;
280b713b 2145
5cc9ed4b 2146 union {
6a2c4232
CW
2147 /** for phy allocated objects */
2148 struct drm_dma_handle *phys_handle;
2149
5cc9ed4b
CW
2150 struct i915_gem_userptr {
2151 uintptr_t ptr;
2152 unsigned read_only :1;
2153 unsigned workers :4;
2154#define I915_GEM_USERPTR_MAX_WORKERS 15
2155
ad46cb53
CW
2156 struct i915_mm_struct *mm;
2157 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2158 struct work_struct *work;
2159 } userptr;
2160 };
2161};
62b8b215 2162#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2163
a071fa00
DV
2164void i915_gem_track_fb(struct drm_i915_gem_object *old,
2165 struct drm_i915_gem_object *new,
2166 unsigned frontbuffer_bits);
2167
673a394b
EA
2168/**
2169 * Request queue structure.
2170 *
2171 * The request queue allows us to note sequence numbers that have been emitted
2172 * and may be associated with active buffers to be retired.
2173 *
97b2a6a1
JH
2174 * By keeping this list, we can avoid having to do questionable sequence
2175 * number comparisons on buffer last_read|write_seqno. It also allows an
2176 * emission time to be associated with the request for tracking how far ahead
2177 * of the GPU the submission is.
b3a38998
NH
2178 *
2179 * The requests are reference counted, so upon creation they should have an
2180 * initial reference taken using kref_init
673a394b
EA
2181 */
2182struct drm_i915_gem_request {
abfe262a
JH
2183 struct kref ref;
2184
852835f3 2185 /** On Which ring this request was generated */
efab6d8d 2186 struct drm_i915_private *i915;
a4872ba6 2187 struct intel_engine_cs *ring;
852835f3 2188
673a394b
EA
2189 /** GEM sequence number associated with this request. */
2190 uint32_t seqno;
2191
7d736f4f
MK
2192 /** Position in the ringbuffer of the start of the request */
2193 u32 head;
2194
72f95afa
NH
2195 /**
2196 * Position in the ringbuffer of the start of the postfix.
2197 * This is required to calculate the maximum available ringbuffer
2198 * space without overwriting the postfix.
2199 */
2200 u32 postfix;
2201
2202 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2203 u32 tail;
2204
b3a38998 2205 /**
a8c6ecb3 2206 * Context and ring buffer related to this request
b3a38998
NH
2207 * Contexts are refcounted, so when this request is associated with a
2208 * context, we must increment the context's refcount, to guarantee that
2209 * it persists while any request is linked to it. Requests themselves
2210 * are also refcounted, so the request will only be freed when the last
2211 * reference to it is dismissed, and the code in
2212 * i915_gem_request_free() will then decrement the refcount on the
2213 * context.
2214 */
273497e5 2215 struct intel_context *ctx;
98e1bd4a 2216 struct intel_ringbuffer *ringbuf;
0e50e96b 2217
dc4be607
JH
2218 /** Batch buffer related to this request if any (used for
2219 error state dump only) */
7d736f4f
MK
2220 struct drm_i915_gem_object *batch_obj;
2221
673a394b
EA
2222 /** Time at which this request was emitted, in jiffies. */
2223 unsigned long emitted_jiffies;
2224
b962442e 2225 /** global list entry for this request */
673a394b 2226 struct list_head list;
b962442e 2227
f787a5f5 2228 struct drm_i915_file_private *file_priv;
b962442e
EA
2229 /** file_priv list entry for this request */
2230 struct list_head client_list;
67e2937b 2231
071c92de
MK
2232 /** process identifier submitting this request */
2233 struct pid *pid;
2234
6d3d8274
NH
2235 /**
2236 * The ELSP only accepts two elements at a time, so we queue
2237 * context/tail pairs on a given queue (ring->execlist_queue) until the
2238 * hardware is available. The queue serves a double purpose: we also use
2239 * it to keep track of the up to 2 contexts currently in the hardware
2240 * (usually one in execution and the other queued up by the GPU): We
2241 * only remove elements from the head of the queue when the hardware
2242 * informs us that an element has been completed.
2243 *
2244 * All accesses to the queue are mediated by a spinlock
2245 * (ring->execlist_lock).
2246 */
2247
2248 /** Execlist link in the submission queue.*/
2249 struct list_head execlist_link;
2250
2251 /** Execlists no. of times this request has been sent to the ELSP */
2252 int elsp_submitted;
2253
673a394b
EA
2254};
2255
6689cb2b 2256int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2257 struct intel_context *ctx,
2258 struct drm_i915_gem_request **req_out);
29b1b415 2259void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2260void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2261int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2262 struct drm_file *file);
abfe262a 2263
b793a00a
JH
2264static inline uint32_t
2265i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2266{
2267 return req ? req->seqno : 0;
2268}
2269
2270static inline struct intel_engine_cs *
2271i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2272{
2273 return req ? req->ring : NULL;
2274}
2275
b2cfe0ab 2276static inline struct drm_i915_gem_request *
abfe262a
JH
2277i915_gem_request_reference(struct drm_i915_gem_request *req)
2278{
b2cfe0ab
CW
2279 if (req)
2280 kref_get(&req->ref);
2281 return req;
abfe262a
JH
2282}
2283
2284static inline void
2285i915_gem_request_unreference(struct drm_i915_gem_request *req)
2286{
f245860e 2287 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2288 kref_put(&req->ref, i915_gem_request_free);
2289}
2290
41037f9f
CW
2291static inline void
2292i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2293{
b833bb61
ML
2294 struct drm_device *dev;
2295
2296 if (!req)
2297 return;
41037f9f 2298
b833bb61
ML
2299 dev = req->ring->dev;
2300 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2301 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2302}
2303
abfe262a
JH
2304static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2305 struct drm_i915_gem_request *src)
2306{
2307 if (src)
2308 i915_gem_request_reference(src);
2309
2310 if (*pdst)
2311 i915_gem_request_unreference(*pdst);
2312
2313 *pdst = src;
2314}
2315
1b5a433a
JH
2316/*
2317 * XXX: i915_gem_request_completed should be here but currently needs the
2318 * definition of i915_seqno_passed() which is below. It will be moved in
2319 * a later patch when the call to i915_seqno_passed() is obsoleted...
2320 */
2321
351e3db2
BV
2322/*
2323 * A command that requires special handling by the command parser.
2324 */
2325struct drm_i915_cmd_descriptor {
2326 /*
2327 * Flags describing how the command parser processes the command.
2328 *
2329 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2330 * a length mask if not set
2331 * CMD_DESC_SKIP: The command is allowed but does not follow the
2332 * standard length encoding for the opcode range in
2333 * which it falls
2334 * CMD_DESC_REJECT: The command is never allowed
2335 * CMD_DESC_REGISTER: The command should be checked against the
2336 * register whitelist for the appropriate ring
2337 * CMD_DESC_MASTER: The command is allowed if the submitting process
2338 * is the DRM master
2339 */
2340 u32 flags;
2341#define CMD_DESC_FIXED (1<<0)
2342#define CMD_DESC_SKIP (1<<1)
2343#define CMD_DESC_REJECT (1<<2)
2344#define CMD_DESC_REGISTER (1<<3)
2345#define CMD_DESC_BITMASK (1<<4)
2346#define CMD_DESC_MASTER (1<<5)
2347
2348 /*
2349 * The command's unique identification bits and the bitmask to get them.
2350 * This isn't strictly the opcode field as defined in the spec and may
2351 * also include type, subtype, and/or subop fields.
2352 */
2353 struct {
2354 u32 value;
2355 u32 mask;
2356 } cmd;
2357
2358 /*
2359 * The command's length. The command is either fixed length (i.e. does
2360 * not include a length field) or has a length field mask. The flag
2361 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2362 * a length mask. All command entries in a command table must include
2363 * length information.
2364 */
2365 union {
2366 u32 fixed;
2367 u32 mask;
2368 } length;
2369
2370 /*
2371 * Describes where to find a register address in the command to check
2372 * against the ring's register whitelist. Only valid if flags has the
2373 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2374 *
2375 * A non-zero step value implies that the command may access multiple
2376 * registers in sequence (e.g. LRI), in that case step gives the
2377 * distance in dwords between individual offset fields.
351e3db2
BV
2378 */
2379 struct {
2380 u32 offset;
2381 u32 mask;
6a65c5b9 2382 u32 step;
351e3db2
BV
2383 } reg;
2384
2385#define MAX_CMD_DESC_BITMASKS 3
2386 /*
2387 * Describes command checks where a particular dword is masked and
2388 * compared against an expected value. If the command does not match
2389 * the expected value, the parser rejects it. Only valid if flags has
2390 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2391 * are valid.
d4d48035
BV
2392 *
2393 * If the check specifies a non-zero condition_mask then the parser
2394 * only performs the check when the bits specified by condition_mask
2395 * are non-zero.
351e3db2
BV
2396 */
2397 struct {
2398 u32 offset;
2399 u32 mask;
2400 u32 expected;
d4d48035
BV
2401 u32 condition_offset;
2402 u32 condition_mask;
351e3db2
BV
2403 } bits[MAX_CMD_DESC_BITMASKS];
2404};
2405
2406/*
2407 * A table of commands requiring special handling by the command parser.
2408 *
2409 * Each ring has an array of tables. Each table consists of an array of command
2410 * descriptors, which must be sorted with command opcodes in ascending order.
2411 */
2412struct drm_i915_cmd_table {
2413 const struct drm_i915_cmd_descriptor *table;
2414 int count;
2415};
2416
dbbe9127 2417/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2418#define __I915__(p) ({ \
2419 struct drm_i915_private *__p; \
2420 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2421 __p = (struct drm_i915_private *)p; \
2422 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2423 __p = to_i915((struct drm_device *)p); \
2424 else \
2425 BUILD_BUG(); \
2426 __p; \
2427})
dbbe9127 2428#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2429#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2430#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2431
e87a005d
JN
2432#define REVID_FOREVER 0xff
2433/*
2434 * Return true if revision is in range [since,until] inclusive.
2435 *
2436 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2437 */
2438#define IS_REVID(p, since, until) \
2439 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2440
87f1f465
CW
2441#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2442#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2443#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2444#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2445#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2446#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2447#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2448#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2449#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2450#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2451#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2452#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2453#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2454#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2455#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2456#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2457#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2458#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2459#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2460 INTEL_DEVID(dev) == 0x0152 || \
2461 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2462#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2463#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2464#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2465#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2466#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2467#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2468#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2469#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2470#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2471 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2472#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2473 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2474 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2475 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2476/* ULX machines are also considered ULT. */
2477#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2478 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2479#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2480 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2481#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2482 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2483#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2484 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2485/* ULX machines are also considered ULT. */
87f1f465
CW
2486#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2487 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2488#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2489 INTEL_DEVID(dev) == 0x1913 || \
2490 INTEL_DEVID(dev) == 0x1916 || \
2491 INTEL_DEVID(dev) == 0x1921 || \
2492 INTEL_DEVID(dev) == 0x1926)
2493#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2494 INTEL_DEVID(dev) == 0x1915 || \
2495 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2496#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2497 INTEL_DEVID(dev) == 0x5913 || \
2498 INTEL_DEVID(dev) == 0x5916 || \
2499 INTEL_DEVID(dev) == 0x5921 || \
2500 INTEL_DEVID(dev) == 0x5926)
2501#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2502 INTEL_DEVID(dev) == 0x5915 || \
2503 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2504#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2505 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2506#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2507 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2508
b833d685 2509#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2510
ef712bb4
JN
2511#define SKL_REVID_A0 0x0
2512#define SKL_REVID_B0 0x1
2513#define SKL_REVID_C0 0x2
2514#define SKL_REVID_D0 0x3
2515#define SKL_REVID_E0 0x4
2516#define SKL_REVID_F0 0x5
2517
e87a005d
JN
2518#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2519
ef712bb4 2520#define BXT_REVID_A0 0x0
fffda3f4 2521#define BXT_REVID_A1 0x1
ef712bb4
JN
2522#define BXT_REVID_B0 0x3
2523#define BXT_REVID_C0 0x9
6c74c87f 2524
e87a005d
JN
2525#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2526
85436696
JB
2527/*
2528 * The genX designation typically refers to the render engine, so render
2529 * capability related checks should use IS_GEN, while display and other checks
2530 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2531 * chips, etc.).
2532 */
cae5852d
ZN
2533#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2534#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2535#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2536#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2537#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2538#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2539#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2540#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2541
73ae478c
BW
2542#define RENDER_RING (1<<RCS)
2543#define BSD_RING (1<<VCS)
2544#define BLT_RING (1<<BCS)
2545#define VEBOX_RING (1<<VECS)
845f74a7 2546#define BSD2_RING (1<<VCS2)
63c42e56 2547#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2548#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2549#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2550#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2551#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2552#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2553 __I915__(dev)->ellc_size)
cae5852d
ZN
2554#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2555
254f965c 2556#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2557#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2558#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2559#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2560#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2561
05394f39 2562#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2563#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2564
b45305fc
DV
2565/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2566#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2567/*
2568 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2569 * even when in MSI mode. This results in spurious interrupt warnings if the
2570 * legacy irq no. is shared with another device. The kernel then disables that
2571 * interrupt source and so prevents the other device from working properly.
2572 */
2573#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2574#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2575
cae5852d
ZN
2576/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2577 * rows, which changed the alignment requirements and fence programming.
2578 */
2579#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2580 IS_I915GM(dev)))
cae5852d
ZN
2581#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2582#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2583
2584#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2585#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2586#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2587
dbf7786e 2588#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2589
0c9b3715
JN
2590#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2591 INTEL_INFO(dev)->gen >= 9)
2592
dd93be58 2593#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2594#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2595#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2596 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2597 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2598#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2599 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537
WB
2600 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2601 IS_KABYLAKE(dev))
58abf1da
RV
2602#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2603#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2604
7b403ffb 2605#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2606
2b81b844
RV
2607#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2608#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2609
a9ed33ca
AJ
2610#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2611 INTEL_INFO(dev)->gen >= 8)
2612
97d3308a 2613#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2614 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2615 !IS_BROXTON(dev))
97d3308a 2616
17a303ec
PZ
2617#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2618#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2619#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2620#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2621#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2622#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2623#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2624#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2625#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
39bfcd52 2626#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2627
f2fbc690 2628#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2629#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2630#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2631#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2632#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2633#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2634#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2635#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2636#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2637
666a4537
WB
2638#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2639 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2640
040d2baa
BW
2641/* DPF == dynamic parity feature */
2642#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2643#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2644
c8735b0c 2645#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2646#define GEN9_FREQ_SCALER 3
c8735b0c 2647
05394f39
CW
2648#include "i915_trace.h"
2649
baa70943 2650extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2651extern int i915_max_ioctl;
2652
1751fcf9
ML
2653extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2654extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2655
d330a953
JN
2656/* i915_params.c */
2657struct i915_params {
2658 int modeset;
2659 int panel_ignore_lid;
d330a953 2660 int semaphores;
d330a953
JN
2661 int lvds_channel_mode;
2662 int panel_use_ssc;
2663 int vbt_sdvo_panel_type;
2664 int enable_rc6;
443646c7 2665 int enable_dc;
d330a953 2666 int enable_fbc;
d330a953 2667 int enable_ppgtt;
127f1003 2668 int enable_execlists;
d330a953
JN
2669 int enable_psr;
2670 unsigned int preliminary_hw_support;
2671 int disable_power_well;
2672 int enable_ips;
e5aa6541 2673 int invert_brightness;
351e3db2 2674 int enable_cmd_parser;
e5aa6541
DL
2675 /* leave bools at the end to not create holes */
2676 bool enable_hangcheck;
73831236 2677 bool fastboot;
d330a953 2678 bool prefault_disable;
5bedeb2d 2679 bool load_detect_test;
d330a953 2680 bool reset;
a0bae57f 2681 bool disable_display;
7a10dfa6 2682 bool disable_vtd_wa;
63dc0449
AD
2683 bool enable_guc_submission;
2684 int guc_log_level;
84c33a64 2685 int use_mmio_flip;
48572edd 2686 int mmio_debug;
e2c719b7 2687 bool verbose_state_checks;
c5b852f3 2688 bool nuclear_pageflip;
9e458034 2689 int edp_vswing;
d330a953
JN
2690};
2691extern struct i915_params i915 __read_mostly;
2692
1da177e4 2693 /* i915_dma.c */
22eae947 2694extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2695extern int i915_driver_unload(struct drm_device *);
2885f6ac 2696extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2697extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2698extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2699 struct drm_file *file);
673a394b 2700extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2701 struct drm_file *file);
c43b5634 2702#ifdef CONFIG_COMPAT
0d6aa60b
DA
2703extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2704 unsigned long arg);
c43b5634 2705#endif
8e96d9c4 2706extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2707extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2708extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2709extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2710extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2711extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2712extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2713int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2714
77913b39
JN
2715/* intel_hotplug.c */
2716void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2717void intel_hpd_init(struct drm_i915_private *dev_priv);
2718void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2719void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2720bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2721
1da177e4 2722/* i915_irq.c */
10cd45b6 2723void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2724__printf(3, 4)
2725void i915_handle_error(struct drm_device *dev, bool wedged,
2726 const char *fmt, ...);
1da177e4 2727
b963291c 2728extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2729int intel_irq_install(struct drm_i915_private *dev_priv);
2730void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2731
2732extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2733extern void intel_uncore_early_sanitize(struct drm_device *dev,
2734 bool restore_forcewake);
907b28c5 2735extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2736extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2737extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2738extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2739const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2740void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2741 enum forcewake_domains domains);
59bad947 2742void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2743 enum forcewake_domains domains);
a6111f7b
CW
2744/* Like above but the caller must manage the uncore.lock itself.
2745 * Must be used with I915_READ_FW and friends.
2746 */
2747void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2748 enum forcewake_domains domains);
2749void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2750 enum forcewake_domains domains);
59bad947 2751void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2752static inline bool intel_vgpu_active(struct drm_device *dev)
2753{
2754 return to_i915(dev)->vgpu.active;
2755}
b1f14ad0 2756
7c463586 2757void
50227e1c 2758i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2759 u32 status_mask);
7c463586
KP
2760
2761void
50227e1c 2762i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2763 u32 status_mask);
7c463586 2764
f8b79e58
ID
2765void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2766void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2767void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2768 uint32_t mask,
2769 uint32_t bits);
fbdedaea
VS
2770void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2771 uint32_t interrupt_mask,
2772 uint32_t enabled_irq_mask);
2773static inline void
2774ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2775{
2776 ilk_update_display_irq(dev_priv, bits, bits);
2777}
2778static inline void
2779ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2780{
2781 ilk_update_display_irq(dev_priv, bits, 0);
2782}
013d3752
VS
2783void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2784 enum pipe pipe,
2785 uint32_t interrupt_mask,
2786 uint32_t enabled_irq_mask);
2787static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2788 enum pipe pipe, uint32_t bits)
2789{
2790 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2791}
2792static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2793 enum pipe pipe, uint32_t bits)
2794{
2795 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2796}
47339cd9
DV
2797void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2798 uint32_t interrupt_mask,
2799 uint32_t enabled_irq_mask);
14443261
VS
2800static inline void
2801ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2802{
2803 ibx_display_interrupt_update(dev_priv, bits, bits);
2804}
2805static inline void
2806ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2807{
2808 ibx_display_interrupt_update(dev_priv, bits, 0);
2809}
2810
f8b79e58 2811
673a394b 2812/* i915_gem.c */
673a394b
EA
2813int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2814 struct drm_file *file_priv);
2815int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2816 struct drm_file *file_priv);
2817int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2818 struct drm_file *file_priv);
2819int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2820 struct drm_file *file_priv);
de151cf6
JB
2821int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2822 struct drm_file *file_priv);
673a394b
EA
2823int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2824 struct drm_file *file_priv);
2825int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2826 struct drm_file *file_priv);
ba8b7ccb 2827void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2828 struct drm_i915_gem_request *req);
adeca76d 2829void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2830int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2831 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2832 struct list_head *vmas);
673a394b
EA
2833int i915_gem_execbuffer(struct drm_device *dev, void *data,
2834 struct drm_file *file_priv);
76446cac
JB
2835int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2836 struct drm_file *file_priv);
673a394b
EA
2837int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2838 struct drm_file *file_priv);
199adf40
BW
2839int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file);
2841int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2842 struct drm_file *file);
673a394b
EA
2843int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2844 struct drm_file *file_priv);
3ef94daa
CW
2845int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2846 struct drm_file *file_priv);
673a394b
EA
2847int i915_gem_set_tiling(struct drm_device *dev, void *data,
2848 struct drm_file *file_priv);
2849int i915_gem_get_tiling(struct drm_device *dev, void *data,
2850 struct drm_file *file_priv);
5cc9ed4b
CW
2851int i915_gem_init_userptr(struct drm_device *dev);
2852int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2853 struct drm_file *file);
5a125c3c
EA
2854int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2855 struct drm_file *file_priv);
23ba4fd0
BW
2856int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2857 struct drm_file *file_priv);
673a394b 2858void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2859void *i915_gem_object_alloc(struct drm_device *dev);
2860void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2861void i915_gem_object_init(struct drm_i915_gem_object *obj,
2862 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2863struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2864 size_t size);
ea70299d
DG
2865struct drm_i915_gem_object *i915_gem_object_create_from_data(
2866 struct drm_device *dev, const void *data, size_t size);
673a394b 2867void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2868void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2869
0875546c
DV
2870/* Flags used by pin/bind&friends. */
2871#define PIN_MAPPABLE (1<<0)
2872#define PIN_NONBLOCK (1<<1)
2873#define PIN_GLOBAL (1<<2)
2874#define PIN_OFFSET_BIAS (1<<3)
2875#define PIN_USER (1<<4)
2876#define PIN_UPDATE (1<<5)
101b506a
MT
2877#define PIN_ZONE_4G (1<<6)
2878#define PIN_HIGH (1<<7)
506a8e87 2879#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2880#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2881int __must_check
2882i915_gem_object_pin(struct drm_i915_gem_object *obj,
2883 struct i915_address_space *vm,
2884 uint32_t alignment,
2885 uint64_t flags);
2886int __must_check
2887i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2888 const struct i915_ggtt_view *view,
2889 uint32_t alignment,
2890 uint64_t flags);
fe14d5f4
TU
2891
2892int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2893 u32 flags);
07fe0b12 2894int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2895/*
2896 * BEWARE: Do not use the function below unless you can _absolutely_
2897 * _guarantee_ VMA in question is _not in use_ anywhere.
2898 */
2899int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2900int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2901void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2902void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2903
4c914c0c
BV
2904int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2905 int *needs_clflush);
2906
37e680a1 2907int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2908
2909static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2910{
ee286370
CW
2911 return sg->length >> PAGE_SHIFT;
2912}
67d5a50c 2913
033908ae
DG
2914struct page *
2915i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2916
ee286370
CW
2917static inline struct page *
2918i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2919{
ee286370
CW
2920 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2921 return NULL;
67d5a50c 2922
ee286370
CW
2923 if (n < obj->get_page.last) {
2924 obj->get_page.sg = obj->pages->sgl;
2925 obj->get_page.last = 0;
2926 }
67d5a50c 2927
ee286370
CW
2928 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2929 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2930 if (unlikely(sg_is_chain(obj->get_page.sg)))
2931 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2932 }
67d5a50c 2933
ee286370 2934 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2935}
ee286370 2936
a5570178
CW
2937static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2938{
2939 BUG_ON(obj->pages == NULL);
2940 obj->pages_pin_count++;
2941}
2942static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2943{
2944 BUG_ON(obj->pages_pin_count == 0);
2945 obj->pages_pin_count--;
2946}
2947
54cf91dc 2948int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2949int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2950 struct intel_engine_cs *to,
2951 struct drm_i915_gem_request **to_req);
e2d05a8b 2952void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2953 struct drm_i915_gem_request *req);
ff72145b
DA
2954int i915_gem_dumb_create(struct drm_file *file_priv,
2955 struct drm_device *dev,
2956 struct drm_mode_create_dumb *args);
da6b51d0
DA
2957int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2958 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2959/**
2960 * Returns true if seq1 is later than seq2.
2961 */
2962static inline bool
2963i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2964{
2965 return (int32_t)(seq1 - seq2) >= 0;
2966}
2967
1b5a433a
JH
2968static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2969 bool lazy_coherency)
2970{
2971 u32 seqno;
2972
2973 BUG_ON(req == NULL);
2974
2975 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2976
2977 return i915_seqno_passed(seqno, req->seqno);
2978}
2979
fca26bb4
MK
2980int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2981int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2982
8d9fc7fd 2983struct drm_i915_gem_request *
a4872ba6 2984i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2985
b29c19b6 2986bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2987void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2988int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2989 bool interruptible);
84c33a64 2990
1f83fee0
DV
2991static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2992{
2993 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2994 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2995}
2996
2997static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2998{
2ac0f450
MK
2999 return atomic_read(&error->reset_counter) & I915_WEDGED;
3000}
3001
3002static inline u32 i915_reset_count(struct i915_gpu_error *error)
3003{
3004 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3005}
a71d8d94 3006
88b4aa87
MK
3007static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3008{
3009 return dev_priv->gpu_error.stop_rings == 0 ||
3010 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3011}
3012
3013static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3014{
3015 return dev_priv->gpu_error.stop_rings == 0 ||
3016 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3017}
3018
069efc1d 3019void i915_gem_reset(struct drm_device *dev);
000433b6 3020bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3021int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 3022int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 3023int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 3024int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 3025void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 3026void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 3027int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3028int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3029void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3030 struct drm_i915_gem_object *batch_obj,
3031 bool flush_caches);
75289874 3032#define i915_add_request(req) \
fcfa423c 3033 __i915_add_request(req, NULL, true)
75289874 3034#define i915_add_request_no_flush(req) \
fcfa423c 3035 __i915_add_request(req, NULL, false)
9c654818 3036int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3037 unsigned reset_counter,
3038 bool interruptible,
3039 s64 *timeout,
2e1b8730 3040 struct intel_rps_client *rps);
a4b3a571 3041int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3042int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3043int __must_check
2e2f351d
CW
3044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3045 bool readonly);
3046int __must_check
2021746e
CW
3047i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3048 bool write);
3049int __must_check
dabdfe02
CW
3050i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3051int __must_check
2da3b9b9
CW
3052i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3053 u32 alignment,
e6617330
TU
3054 const struct i915_ggtt_view *view);
3055void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3056 const struct i915_ggtt_view *view);
00731155 3057int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3058 int align);
b29c19b6 3059int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3060void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3061
0fa87796
ID
3062uint32_t
3063i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3064uint32_t
d865110c
ID
3065i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3066 int tiling_mode, bool fenced);
467cffba 3067
e4ffd173
CW
3068int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3069 enum i915_cache_level cache_level);
3070
1286ff73
DV
3071struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3072 struct dma_buf *dma_buf);
3073
3074struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3075 struct drm_gem_object *gem_obj, int flags);
3076
088e0df4
MT
3077u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3078 const struct i915_ggtt_view *view);
3079u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3080 struct i915_address_space *vm);
3081static inline u64
ec7adb6e 3082i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3083{
9abc4648 3084 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3085}
ec7adb6e 3086
a70a3148 3087bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3088bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3089 const struct i915_ggtt_view *view);
a70a3148 3090bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3091 struct i915_address_space *vm);
fe14d5f4 3092
a70a3148
BW
3093unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3094 struct i915_address_space *vm);
fe14d5f4 3095struct i915_vma *
ec7adb6e
JL
3096i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3097 struct i915_address_space *vm);
3098struct i915_vma *
3099i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3100 const struct i915_ggtt_view *view);
fe14d5f4 3101
accfef2e
BW
3102struct i915_vma *
3103i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3104 struct i915_address_space *vm);
3105struct i915_vma *
3106i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3107 const struct i915_ggtt_view *view);
5c2abbea 3108
ec7adb6e
JL
3109static inline struct i915_vma *
3110i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3111{
3112 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3113}
ec7adb6e 3114bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3115
a70a3148 3116/* Some GGTT VM helpers */
5dc383b0 3117#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3118 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3119static inline bool i915_is_ggtt(struct i915_address_space *vm)
3120{
3121 struct i915_address_space *ggtt =
3122 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3123 return vm == ggtt;
3124}
3125
841cd773
DV
3126static inline struct i915_hw_ppgtt *
3127i915_vm_to_ppgtt(struct i915_address_space *vm)
3128{
3129 WARN_ON(i915_is_ggtt(vm));
3130
3131 return container_of(vm, struct i915_hw_ppgtt, base);
3132}
3133
3134
a70a3148
BW
3135static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3136{
9abc4648 3137 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3138}
3139
3140static inline unsigned long
3141i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3142{
5dc383b0 3143 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3144}
c37e2204
BW
3145
3146static inline int __must_check
3147i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3148 uint32_t alignment,
1ec9e26d 3149 unsigned flags)
c37e2204 3150{
5dc383b0
DV
3151 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3152 alignment, flags | PIN_GLOBAL);
c37e2204 3153}
a70a3148 3154
b287110e
DV
3155static inline int
3156i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3157{
3158 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3159}
3160
e6617330
TU
3161void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3162 const struct i915_ggtt_view *view);
3163static inline void
3164i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3165{
3166 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3167}
b287110e 3168
41a36b73
DV
3169/* i915_gem_fence.c */
3170int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3171int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3172
3173bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3174void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3175
3176void i915_gem_restore_fences(struct drm_device *dev);
3177
7f96ecaf
DV
3178void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3179void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3180void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3181
254f965c 3182/* i915_gem_context.c */
8245be31 3183int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3184void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3185void i915_gem_context_reset(struct drm_device *dev);
e422b888 3186int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3187int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3188void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3189int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3190struct intel_context *
41bde553 3191i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3192void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3193struct drm_i915_gem_object *
3194i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3195static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3196{
691e6415 3197 kref_get(&ctx->ref);
dce3271b
MK
3198}
3199
273497e5 3200static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3201{
691e6415 3202 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3203}
3204
273497e5 3205static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3206{
821d66dd 3207 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3208}
3209
84624813
BW
3210int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3211 struct drm_file *file);
3212int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3213 struct drm_file *file);
c9dc0f35
CW
3214int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3215 struct drm_file *file_priv);
3216int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3217 struct drm_file *file_priv);
1286ff73 3218
679845ed
BW
3219/* i915_gem_evict.c */
3220int __must_check i915_gem_evict_something(struct drm_device *dev,
3221 struct i915_address_space *vm,
3222 int min_size,
3223 unsigned alignment,
3224 unsigned cache_level,
d23db88c
CW
3225 unsigned long start,
3226 unsigned long end,
1ec9e26d 3227 unsigned flags);
506a8e87 3228int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3229int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3230
0260c420 3231/* belongs in i915_gem_gtt.h */
d09105c6 3232static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3233{
3234 if (INTEL_INFO(dev)->gen < 6)
3235 intel_gtt_chipset_flush();
3236}
246cbfb5 3237
9797fbfb 3238/* i915_gem_stolen.c */
d713fd49
PZ
3239int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3240 struct drm_mm_node *node, u64 size,
3241 unsigned alignment);
a9da512b
PZ
3242int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3243 struct drm_mm_node *node, u64 size,
3244 unsigned alignment, u64 start,
3245 u64 end);
d713fd49
PZ
3246void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3247 struct drm_mm_node *node);
9797fbfb
CW
3248int i915_gem_init_stolen(struct drm_device *dev);
3249void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3250struct drm_i915_gem_object *
3251i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3252struct drm_i915_gem_object *
3253i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3254 u32 stolen_offset,
3255 u32 gtt_offset,
3256 u32 size);
9797fbfb 3257
be6a0376
DV
3258/* i915_gem_shrinker.c */
3259unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3260 unsigned long target,
be6a0376
DV
3261 unsigned flags);
3262#define I915_SHRINK_PURGEABLE 0x1
3263#define I915_SHRINK_UNBOUND 0x2
3264#define I915_SHRINK_BOUND 0x4
5763ff04 3265#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3266unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3267void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3268
3269
673a394b 3270/* i915_gem_tiling.c */
2c1792a1 3271static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3272{
50227e1c 3273 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3274
3275 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3276 obj->tiling_mode != I915_TILING_NONE;
3277}
3278
673a394b 3279/* i915_gem_debug.c */
23bc5982
CW
3280#if WATCH_LISTS
3281int i915_verify_lists(struct drm_device *dev);
673a394b 3282#else
23bc5982 3283#define i915_verify_lists(dev) 0
673a394b 3284#endif
1da177e4 3285
2017263e 3286/* i915_debugfs.c */
27c202ad
BG
3287int i915_debugfs_init(struct drm_minor *minor);
3288void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3289#ifdef CONFIG_DEBUG_FS
249e87de 3290int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3291void intel_display_crc_init(struct drm_device *dev);
3292#else
101057fa
DV
3293static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3294{ return 0; }
f8c168fa 3295static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3296#endif
84734a04
MK
3297
3298/* i915_gpu_error.c */
edc3d884
MK
3299__printf(2, 3)
3300void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3301int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3302 const struct i915_error_state_file_priv *error);
4dc955f7 3303int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3304 struct drm_i915_private *i915,
4dc955f7
MK
3305 size_t count, loff_t pos);
3306static inline void i915_error_state_buf_release(
3307 struct drm_i915_error_state_buf *eb)
3308{
3309 kfree(eb->buf);
3310}
58174462
MK
3311void i915_capture_error_state(struct drm_device *dev, bool wedge,
3312 const char *error_msg);
84734a04
MK
3313void i915_error_state_get(struct drm_device *dev,
3314 struct i915_error_state_file_priv *error_priv);
3315void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3316void i915_destroy_error_state(struct drm_device *dev);
3317
3318void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3319const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3320
351e3db2 3321/* i915_cmd_parser.c */
d728c8ef 3322int i915_cmd_parser_get_version(void);
a4872ba6
OM
3323int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3324void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3325bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3326int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3327 struct drm_i915_gem_object *batch_obj,
78a42377 3328 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3329 u32 batch_start_offset,
b9ffd80e 3330 u32 batch_len,
351e3db2
BV
3331 bool is_master);
3332
317c35d1
JB
3333/* i915_suspend.c */
3334extern int i915_save_state(struct drm_device *dev);
3335extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3336
0136db58
BW
3337/* i915_sysfs.c */
3338void i915_setup_sysfs(struct drm_device *dev_priv);
3339void i915_teardown_sysfs(struct drm_device *dev_priv);
3340
f899fc64
CW
3341/* intel_i2c.c */
3342extern int intel_setup_gmbus(struct drm_device *dev);
3343extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3344extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3345 unsigned int pin);
3bd7d909 3346
0184df46
JN
3347extern struct i2c_adapter *
3348intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3349extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3350extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3351static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3352{
3353 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3354}
f899fc64
CW
3355extern void intel_i2c_reset(struct drm_device *dev);
3356
8b8e1a89
JN
3357/* intel_bios.c */
3358int intel_bios_init(struct drm_device *dev);
f0067a31 3359bool intel_bios_is_valid_vbt(const void *buf, size_t size);
8b8e1a89 3360
3b617967 3361/* intel_opregion.c */
44834a67 3362#ifdef CONFIG_ACPI
27d50c82 3363extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3364extern void intel_opregion_init(struct drm_device *dev);
3365extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3366extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3367extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3368 bool enable);
ecbc5cf3
JN
3369extern int intel_opregion_notify_adapter(struct drm_device *dev,
3370 pci_power_t state);
65e082c9 3371#else
27d50c82 3372static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3373static inline void intel_opregion_init(struct drm_device *dev) { return; }
3374static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3375static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3376static inline int
3377intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3378{
3379 return 0;
3380}
ecbc5cf3
JN
3381static inline int
3382intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3383{
3384 return 0;
3385}
65e082c9 3386#endif
8ee1c3db 3387
723bfd70
JB
3388/* intel_acpi.c */
3389#ifdef CONFIG_ACPI
3390extern void intel_register_dsm_handler(void);
3391extern void intel_unregister_dsm_handler(void);
3392#else
3393static inline void intel_register_dsm_handler(void) { return; }
3394static inline void intel_unregister_dsm_handler(void) { return; }
3395#endif /* CONFIG_ACPI */
3396
79e53945 3397/* modesetting */
f817586c 3398extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3399extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3400extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3401extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3402extern void intel_connector_unregister(struct intel_connector *);
28d52043 3403extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3404extern void intel_display_resume(struct drm_device *dev);
44cec740 3405extern void i915_redisable_vga(struct drm_device *dev);
04098753 3406extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3407extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3408extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3409extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3410extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3411 bool enable);
0206e353 3412extern void intel_detect_pch(struct drm_device *dev);
0136db58 3413extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3414
2911a35b 3415extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3416int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3417 struct drm_file *file);
b6359918
MK
3418int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3419 struct drm_file *file);
575155a9 3420
6ef3d427
CW
3421/* overlay */
3422extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3423extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3424 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3425
3426extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3427extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3428 struct drm_device *dev,
3429 struct intel_display_error_state *error);
6ef3d427 3430
151a49d0
TR
3431int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3432int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3433
3434/* intel_sideband.c */
707b6e3d
D
3435u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3436void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3437u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3438u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3439void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3440u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3441void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3442u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3443void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3444u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3445void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3446u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3447void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3448u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3449void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3450u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3451 enum intel_sbi_destination destination);
3452void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3453 enum intel_sbi_destination destination);
e9fe51c6
SK
3454u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3455void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3456
616bc820
VS
3457int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3458int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3459
0b274481
BW
3460#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3461#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3462
3463#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3464#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3465#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3466#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3467
3468#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3469#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3470#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3471#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3472
698b3135
CW
3473/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3474 * will be implemented using 2 32-bit writes in an arbitrary order with
3475 * an arbitrary delay between them. This can cause the hardware to
3476 * act upon the intermediate value, possibly leading to corruption and
3477 * machine death. You have been warned.
3478 */
0b274481
BW
3479#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3480#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3481
50877445 3482#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3483 u32 upper, lower, old_upper, loop = 0; \
3484 upper = I915_READ(upper_reg); \
ee0a227b 3485 do { \
acd29f7b 3486 old_upper = upper; \
ee0a227b 3487 lower = I915_READ(lower_reg); \
acd29f7b
CW
3488 upper = I915_READ(upper_reg); \
3489 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3490 (u64)upper << 32 | lower; })
50877445 3491
cae5852d
ZN
3492#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3493#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3494
75aa3f63
VS
3495#define __raw_read(x, s) \
3496static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3497 i915_reg_t reg) \
75aa3f63 3498{ \
f0f59a00 3499 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3500}
3501
3502#define __raw_write(x, s) \
3503static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3504 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3505{ \
f0f59a00 3506 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3507}
3508__raw_read(8, b)
3509__raw_read(16, w)
3510__raw_read(32, l)
3511__raw_read(64, q)
3512
3513__raw_write(8, b)
3514__raw_write(16, w)
3515__raw_write(32, l)
3516__raw_write(64, q)
3517
3518#undef __raw_read
3519#undef __raw_write
3520
a6111f7b
CW
3521/* These are untraced mmio-accessors that are only valid to be used inside
3522 * criticial sections inside IRQ handlers where forcewake is explicitly
3523 * controlled.
3524 * Think twice, and think again, before using these.
3525 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3526 * intel_uncore_forcewake_irqunlock().
3527 */
75aa3f63
VS
3528#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3529#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3530#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3531
55bc60db
VS
3532/* "Broadcast RGB" property */
3533#define INTEL_BROADCAST_RGB_AUTO 0
3534#define INTEL_BROADCAST_RGB_FULL 1
3535#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3536
f0f59a00 3537static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3538{
666a4537 3539 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3540 return VLV_VGACNTRL;
92e23b99
SJ
3541 else if (INTEL_INFO(dev)->gen >= 5)
3542 return CPU_VGACNTRL;
766aa1c4
VS
3543 else
3544 return VGACNTRL;
3545}
3546
2bb4629a
VS
3547static inline void __user *to_user_ptr(u64 address)
3548{
3549 return (void __user *)(uintptr_t)address;
3550}
3551
df97729f
ID
3552static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3553{
3554 unsigned long j = msecs_to_jiffies(m);
3555
3556 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3557}
3558
7bd0e226
DV
3559static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3560{
3561 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3562}
3563
df97729f
ID
3564static inline unsigned long
3565timespec_to_jiffies_timeout(const struct timespec *value)
3566{
3567 unsigned long j = timespec_to_jiffies(value);
3568
3569 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3570}
3571
dce56b3c
PZ
3572/*
3573 * If you need to wait X milliseconds between events A and B, but event B
3574 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3575 * when event A happened, then just before event B you call this function and
3576 * pass the timestamp as the first argument, and X as the second argument.
3577 */
3578static inline void
3579wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3580{
ec5e0cfb 3581 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3582
3583 /*
3584 * Don't re-read the value of "jiffies" every time since it may change
3585 * behind our back and break the math.
3586 */
3587 tmp_jiffies = jiffies;
3588 target_jiffies = timestamp_jiffies +
3589 msecs_to_jiffies_timeout(to_wait_ms);
3590
3591 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3592 remaining_jiffies = target_jiffies - tmp_jiffies;
3593 while (remaining_jiffies)
3594 remaining_jiffies =
3595 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3596 }
3597}
3598
581c26e8
JH
3599static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3600 struct drm_i915_gem_request *req)
3601{
3602 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3603 i915_gem_request_assign(&ring->trace_irq_req, req);
3604}
3605
1da177e4 3606#endif
This page took 1.586607 seconds and 5 git commands to generate.