drm/i915/bdw: Add Broadwell display FIFO limits
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
f52e353e 101 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 102 POWER_DOMAIN_VGA,
baa70707 103 POWER_DOMAIN_INIT,
bddc7645
ID
104
105 POWER_DOMAIN_NUM,
b97186f0
PZ
106};
107
bddc7645
ID
108#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
109
b97186f0
PZ
110#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
111#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
112 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
113#define POWER_DOMAIN_TRANSCODER(tran) \
114 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
115 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 116
bddc7645
ID
117#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
118 BIT(POWER_DOMAIN_PIPE_A) | \
119 BIT(POWER_DOMAIN_TRANSCODER_EDP))
6745a2ce
PZ
120#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
121 BIT(POWER_DOMAIN_PIPE_A) | \
122 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
123 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
bddc7645 124
1d843f9d
EE
125enum hpd_pin {
126 HPD_NONE = 0,
127 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
128 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
129 HPD_CRT,
130 HPD_SDVO_B,
131 HPD_SDVO_C,
132 HPD_PORT_B,
133 HPD_PORT_C,
134 HPD_PORT_D,
135 HPD_NUM_PINS
136};
137
2a2d5482
CW
138#define I915_GEM_GPU_DOMAINS \
139 (I915_GEM_DOMAIN_RENDER | \
140 I915_GEM_DOMAIN_SAMPLER | \
141 I915_GEM_DOMAIN_COMMAND | \
142 I915_GEM_DOMAIN_INSTRUCTION | \
143 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 144
7eb552ae 145#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 146
6c2b7c12
DV
147#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
148 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
149 if ((intel_encoder)->base.crtc == (__crtc))
150
e7b903d2
DV
151struct drm_i915_private;
152
46edb027
DV
153enum intel_dpll_id {
154 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
155 /* real shared dpll ids must be >= 0 */
156 DPLL_ID_PCH_PLL_A,
157 DPLL_ID_PCH_PLL_B,
158};
159#define I915_NUM_PLLS 2
160
5358901f 161struct intel_dpll_hw_state {
66e985c0 162 uint32_t dpll;
8bcc2795 163 uint32_t dpll_md;
66e985c0
DV
164 uint32_t fp0;
165 uint32_t fp1;
5358901f
DV
166};
167
e72f9fbf 168struct intel_shared_dpll {
ee7b9f93
JB
169 int refcount; /* count of number of CRTCs sharing this PLL */
170 int active; /* count of number of active CRTCs (i.e. DPMS on) */
171 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
172 const char *name;
173 /* should match the index in the dev_priv->shared_dplls array */
174 enum intel_dpll_id id;
5358901f 175 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
176 void (*mode_set)(struct drm_i915_private *dev_priv,
177 struct intel_shared_dpll *pll);
e7b903d2
DV
178 void (*enable)(struct drm_i915_private *dev_priv,
179 struct intel_shared_dpll *pll);
180 void (*disable)(struct drm_i915_private *dev_priv,
181 struct intel_shared_dpll *pll);
5358901f
DV
182 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
183 struct intel_shared_dpll *pll,
184 struct intel_dpll_hw_state *hw_state);
ee7b9f93 185};
ee7b9f93 186
e69d0bc1
DV
187/* Used by dp and fdi links */
188struct intel_link_m_n {
189 uint32_t tu;
190 uint32_t gmch_m;
191 uint32_t gmch_n;
192 uint32_t link_m;
193 uint32_t link_n;
194};
195
196void intel_link_compute_m_n(int bpp, int nlanes,
197 int pixel_clock, int link_clock,
198 struct intel_link_m_n *m_n);
199
6441ab5f
PZ
200struct intel_ddi_plls {
201 int spll_refcount;
202 int wrpll1_refcount;
203 int wrpll2_refcount;
204};
205
1da177e4
LT
206/* Interface history:
207 *
208 * 1.1: Original.
0d6aa60b
DA
209 * 1.2: Add Power Management
210 * 1.3: Add vblank support
de227f5f 211 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 212 * 1.5: Add vblank pipe configuration
2228ed67
MCA
213 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
214 * - Support vertical blank on secondary display pipe
1da177e4
LT
215 */
216#define DRIVER_MAJOR 1
2228ed67 217#define DRIVER_MINOR 6
1da177e4
LT
218#define DRIVER_PATCHLEVEL 0
219
23bc5982 220#define WATCH_LISTS 0
42d6ab48 221#define WATCH_GTT 0
673a394b 222
71acb5eb
DA
223#define I915_GEM_PHYS_CURSOR_0 1
224#define I915_GEM_PHYS_CURSOR_1 2
225#define I915_GEM_PHYS_OVERLAY_REGS 3
226#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
227
228struct drm_i915_gem_phys_object {
229 int id;
230 struct page **page_list;
231 drm_dma_handle_t *handle;
05394f39 232 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
233};
234
0a3e67a4
JB
235struct opregion_header;
236struct opregion_acpi;
237struct opregion_swsci;
238struct opregion_asle;
239
8ee1c3db 240struct intel_opregion {
5bc4418b
BW
241 struct opregion_header __iomem *header;
242 struct opregion_acpi __iomem *acpi;
243 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
244 u32 swsci_gbda_sub_functions;
245 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
246 struct opregion_asle __iomem *asle;
247 void __iomem *vbt;
01fe9dbd 248 u32 __iomem *lid_state;
8ee1c3db 249};
44834a67 250#define OPREGION_SIZE (8*1024)
8ee1c3db 251
6ef3d427
CW
252struct intel_overlay;
253struct intel_overlay_error_state;
254
7c1c2871
DA
255struct drm_i915_master_private {
256 drm_local_map_t *sarea;
257 struct _drm_i915_sarea *sarea_priv;
258};
de151cf6 259#define I915_FENCE_REG_NONE -1
42b5aeab
VS
260#define I915_MAX_NUM_FENCES 32
261/* 32 fences + sign bit for FENCE_REG_NONE */
262#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
263
264struct drm_i915_fence_reg {
007cc8ac 265 struct list_head lru_list;
caea7476 266 struct drm_i915_gem_object *obj;
1690e1eb 267 int pin_count;
de151cf6 268};
7c1c2871 269
9b9d172d 270struct sdvo_device_mapping {
e957d772 271 u8 initialized;
9b9d172d 272 u8 dvo_port;
273 u8 slave_addr;
274 u8 dvo_wiring;
e957d772 275 u8 i2c_pin;
b1083333 276 u8 ddc_pin;
9b9d172d 277};
278
c4a1d9e4
CW
279struct intel_display_error_state;
280
63eeaf38 281struct drm_i915_error_state {
742cbee8 282 struct kref ref;
63eeaf38
JB
283 u32 eir;
284 u32 pgtbl_er;
be998e2e 285 u32 ier;
b9a3906b 286 u32 ccid;
0f3b6849
CW
287 u32 derrmr;
288 u32 forcewake;
9574b3fe 289 bool waiting[I915_NUM_RINGS];
9db4a9c7 290 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
291 u32 tail[I915_NUM_RINGS];
292 u32 head[I915_NUM_RINGS];
0f3b6849 293 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
294 u32 ipeir[I915_NUM_RINGS];
295 u32 ipehr[I915_NUM_RINGS];
296 u32 instdone[I915_NUM_RINGS];
297 u32 acthd[I915_NUM_RINGS];
7e3b8737 298 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 299 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 300 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
301 /* our own tracking of ring head and tail */
302 u32 cpu_ring_head[I915_NUM_RINGS];
303 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 304 u32 error; /* gen6+ */
71e172e8 305 u32 err_int; /* gen7 */
94e39e28 306 u32 bbstate[I915_NUM_RINGS];
c1cd90ed
DV
307 u32 instpm[I915_NUM_RINGS];
308 u32 instps[I915_NUM_RINGS];
050ee91f 309 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 310 u32 seqno[I915_NUM_RINGS];
9df30794 311 u64 bbaddr;
33f3f518
DV
312 u32 fault_reg[I915_NUM_RINGS];
313 u32 done_reg;
c1cd90ed 314 u32 faddr[I915_NUM_RINGS];
4b9de737 315 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 316 struct timeval time;
52d39a21
CW
317 struct drm_i915_error_ring {
318 struct drm_i915_error_object {
319 int page_count;
320 u32 gtt_offset;
321 u32 *pages[0];
8c123e54 322 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
323 struct drm_i915_error_request {
324 long jiffies;
325 u32 seqno;
ee4f42b1 326 u32 tail;
52d39a21
CW
327 } *requests;
328 int num_requests;
329 } ring[I915_NUM_RINGS];
9df30794 330 struct drm_i915_error_buffer {
a779e5ab 331 u32 size;
9df30794 332 u32 name;
0201f1ec 333 u32 rseqno, wseqno;
9df30794
CW
334 u32 gtt_offset;
335 u32 read_domains;
336 u32 write_domain;
4b9de737 337 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
338 s32 pinned:2;
339 u32 tiling:2;
340 u32 dirty:1;
341 u32 purgeable:1;
5d1333fc 342 s32 ring:4;
f56383cb 343 u32 cache_level:3;
95f5301d
BW
344 } **active_bo, **pinned_bo;
345 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 346 struct intel_overlay_error_state *overlay;
c4a1d9e4 347 struct intel_display_error_state *display;
da661464
MK
348 int hangcheck_score[I915_NUM_RINGS];
349 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
63eeaf38
JB
350};
351
b8cecdf5 352struct intel_crtc_config;
0e8ffe1b 353struct intel_crtc;
ee9300bb
DV
354struct intel_limit;
355struct dpll;
b8cecdf5 356
e70236a8 357struct drm_i915_display_funcs {
ee5382ae 358 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
359 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
360 void (*disable_fbc)(struct drm_device *dev);
361 int (*get_display_clock_speed)(struct drm_device *dev);
362 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
363 /**
364 * find_dpll() - Find the best values for the PLL
365 * @limit: limits for the PLL
366 * @crtc: current CRTC
367 * @target: target frequency in kHz
368 * @refclk: reference clock frequency in kHz
369 * @match_clock: if provided, @best_clock P divider must
370 * match the P divider from @match_clock
371 * used for LVDS downclocking
372 * @best_clock: best PLL values found
373 *
374 * Returns true on success, false on failure.
375 */
376 bool (*find_dpll)(const struct intel_limit *limit,
377 struct drm_crtc *crtc,
378 int target, int refclk,
379 struct dpll *match_clock,
380 struct dpll *best_clock);
46ba614c 381 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
382 void (*update_sprite_wm)(struct drm_plane *plane,
383 struct drm_crtc *crtc,
4c4ff43a 384 uint32_t sprite_width, int pixel_size,
bdd57d03 385 bool enable, bool scaled);
47fab737 386 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
387 /* Returns the active state of the crtc, and if the crtc is active,
388 * fills out the pipe-config with the hw state. */
389 bool (*get_pipe_config)(struct intel_crtc *,
390 struct intel_crtc_config *);
f564048e 391 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
392 int x, int y,
393 struct drm_framebuffer *old_fb);
76e5a89c
DV
394 void (*crtc_enable)(struct drm_crtc *crtc);
395 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 396 void (*off)(struct drm_crtc *crtc);
e0dac65e 397 void (*write_eld)(struct drm_connector *connector,
34427052
JN
398 struct drm_crtc *crtc,
399 struct drm_display_mode *mode);
674cf967 400 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 401 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
402 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
403 struct drm_framebuffer *fb,
ed8d1975
KP
404 struct drm_i915_gem_object *obj,
405 uint32_t flags);
17638cd6
JB
406 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
407 int x, int y);
20afbda2 408 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
409 /* clock updates for mode set */
410 /* cursor updates */
411 /* render clock increase/decrease */
412 /* display clock increase/decrease */
413 /* pll clock increase/decrease */
e70236a8
JB
414};
415
907b28c5 416struct intel_uncore_funcs {
990bbdad
CW
417 void (*force_wake_get)(struct drm_i915_private *dev_priv);
418 void (*force_wake_put)(struct drm_i915_private *dev_priv);
0b274481
BW
419
420 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
421 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
422 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
423 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
424
425 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
426 uint8_t val, bool trace);
427 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
428 uint16_t val, bool trace);
429 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
430 uint32_t val, bool trace);
431 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
432 uint64_t val, bool trace);
990bbdad
CW
433};
434
907b28c5
CW
435struct intel_uncore {
436 spinlock_t lock; /** lock is also taken in irq contexts. */
437
438 struct intel_uncore_funcs funcs;
439
440 unsigned fifo_count;
441 unsigned forcewake_count;
aec347ab
CW
442
443 struct delayed_work force_wake_work;
907b28c5
CW
444};
445
79fc46df
DL
446#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
447 func(is_mobile) sep \
448 func(is_i85x) sep \
449 func(is_i915g) sep \
450 func(is_i945gm) sep \
451 func(is_g33) sep \
452 func(need_gfx_hws) sep \
453 func(is_g4x) sep \
454 func(is_pineview) sep \
455 func(is_broadwater) sep \
456 func(is_crestline) sep \
457 func(is_ivybridge) sep \
458 func(is_valleyview) sep \
459 func(is_haswell) sep \
b833d685 460 func(is_preliminary) sep \
79fc46df
DL
461 func(has_fbc) sep \
462 func(has_pipe_cxsr) sep \
463 func(has_hotplug) sep \
464 func(cursor_needs_physical) sep \
465 func(has_overlay) sep \
466 func(overlay_needs_physical) sep \
467 func(supports_tv) sep \
dd93be58 468 func(has_llc) sep \
30568c45
DL
469 func(has_ddi) sep \
470 func(has_fpga_dbg)
c96ea64e 471
a587f779
DL
472#define DEFINE_FLAG(name) u8 name:1
473#define SEP_SEMICOLON ;
c96ea64e 474
cfdf1fa2 475struct intel_device_info {
10fce67a 476 u32 display_mmio_offset;
7eb552ae 477 u8 num_pipes:3;
c96c3a8c 478 u8 gen;
73ae478c 479 u8 ring_mask; /* Rings supported by the HW */
a587f779 480 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
481};
482
a587f779
DL
483#undef DEFINE_FLAG
484#undef SEP_SEMICOLON
485
7faf1ab2
DV
486enum i915_cache_level {
487 I915_CACHE_NONE = 0,
350ec881
CW
488 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
489 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
490 caches, eg sampler/render caches, and the
491 large Last-Level-Cache. LLC is coherent with
492 the CPU, but L3 is only visible to the GPU. */
651d794f 493 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
494};
495
2d04befb
KG
496typedef uint32_t gen6_gtt_pte_t;
497
853ba5d2 498struct i915_address_space {
93bd8649 499 struct drm_mm mm;
853ba5d2 500 struct drm_device *dev;
a7bbbd63 501 struct list_head global_link;
853ba5d2
BW
502 unsigned long start; /* Start offset always 0 for dri2 */
503 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
504
505 struct {
506 dma_addr_t addr;
507 struct page *page;
508 } scratch;
509
5cef07e1
BW
510 /**
511 * List of objects currently involved in rendering.
512 *
513 * Includes buffers having the contents of their GPU caches
514 * flushed, not necessarily primitives. last_rendering_seqno
515 * represents when the rendering involved will be completed.
516 *
517 * A reference is held on the buffer while on this list.
518 */
519 struct list_head active_list;
520
521 /**
522 * LRU list of objects which are not in the ringbuffer and
523 * are ready to unbind, but are still in the GTT.
524 *
525 * last_rendering_seqno is 0 while an object is in this list.
526 *
527 * A reference is not held on the buffer while on this list,
528 * as merely being GTT-bound shouldn't prevent its being
529 * freed, and we'll pull it off the list in the free path.
530 */
531 struct list_head inactive_list;
532
853ba5d2
BW
533 /* FIXME: Need a more generic return type */
534 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
535 enum i915_cache_level level,
536 bool valid); /* Create a valid PTE */
853ba5d2
BW
537 void (*clear_range)(struct i915_address_space *vm,
538 unsigned int first_entry,
828c7908
BW
539 unsigned int num_entries,
540 bool use_scratch);
853ba5d2
BW
541 void (*insert_entries)(struct i915_address_space *vm,
542 struct sg_table *st,
543 unsigned int first_entry,
544 enum i915_cache_level cache_level);
545 void (*cleanup)(struct i915_address_space *vm);
546};
547
5d4545ae
BW
548/* The Graphics Translation Table is the way in which GEN hardware translates a
549 * Graphics Virtual Address into a Physical Address. In addition to the normal
550 * collateral associated with any va->pa translations GEN hardware also has a
551 * portion of the GTT which can be mapped by the CPU and remain both coherent
552 * and correct (in cases like swizzling). That region is referred to as GMADR in
553 * the spec.
554 */
555struct i915_gtt {
853ba5d2 556 struct i915_address_space base;
baa09f5f 557 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
558
559 unsigned long mappable_end; /* End offset that we can CPU map */
560 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
561 phys_addr_t mappable_base; /* PA of our GMADR */
562
563 /** "Graphics Stolen Memory" holds the global PTEs */
564 void __iomem *gsm;
a81cc00c
BW
565
566 bool do_idle_maps;
7faf1ab2 567
911bdf0a 568 int mtrr;
7faf1ab2
DV
569
570 /* global gtt ops */
baa09f5f 571 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
572 size_t *stolen, phys_addr_t *mappable_base,
573 unsigned long *mappable_end);
5d4545ae 574};
853ba5d2 575#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 576
1d2a314c 577struct i915_hw_ppgtt {
853ba5d2 578 struct i915_address_space base;
1d2a314c 579 unsigned num_pd_entries;
37aca44a
BW
580 union {
581 struct page **pt_pages;
582 struct page *gen8_pt_pages;
583 };
584 struct page *pd_pages;
585 int num_pd_pages;
586 int num_pt_pages;
587 union {
588 uint32_t pd_offset;
589 dma_addr_t pd_dma_addr[4];
590 };
591 union {
592 dma_addr_t *pt_dma_addr;
593 dma_addr_t *gen8_pt_dma_addr[4];
594 };
b7c36d25 595 int (*enable)(struct drm_device *dev);
1d2a314c
DV
596};
597
0b02e798
BW
598/**
599 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
600 * VMA's presence cannot be guaranteed before binding, or after unbinding the
601 * object into/from the address space.
602 *
603 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
604 * will always be <= an objects lifetime. So object refcounting should cover us.
605 */
606struct i915_vma {
607 struct drm_mm_node node;
608 struct drm_i915_gem_object *obj;
609 struct i915_address_space *vm;
610
ca191b13
BW
611 /** This object's place on the active/inactive lists */
612 struct list_head mm_list;
613
2f633156 614 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
615
616 /** This vma's place in the batchbuffer or on the eviction list */
617 struct list_head exec_list;
618
27173f1f
BW
619 /**
620 * Used for performing relocations during execbuffer insertion.
621 */
622 struct hlist_node exec_node;
623 unsigned long exec_handle;
624 struct drm_i915_gem_exec_object2 *exec_entry;
625
1d2a314c
DV
626};
627
e59ec13d
MK
628struct i915_ctx_hang_stats {
629 /* This context had batch pending when hang was declared */
630 unsigned batch_pending;
631
632 /* This context had batch active when hang was declared */
633 unsigned batch_active;
be62acb4
MK
634
635 /* Time when this context was last blamed for a GPU reset */
636 unsigned long guilty_ts;
637
638 /* This context is banned to submit more work */
639 bool banned;
e59ec13d 640};
40521054
BW
641
642/* This must match up with the value previously used for execbuf2.rsvd1. */
643#define DEFAULT_CONTEXT_ID 0
644struct i915_hw_context {
dce3271b 645 struct kref ref;
40521054 646 int id;
e0556841 647 bool is_initialized;
3ccfd19d 648 uint8_t remap_slice;
40521054
BW
649 struct drm_i915_file_private *file_priv;
650 struct intel_ring_buffer *ring;
651 struct drm_i915_gem_object *obj;
e59ec13d 652 struct i915_ctx_hang_stats hang_stats;
a33afea5
BW
653
654 struct list_head link;
40521054
BW
655};
656
5c3fe8b0
BW
657struct i915_fbc {
658 unsigned long size;
659 unsigned int fb_id;
660 enum plane plane;
661 int y;
662
663 struct drm_mm_node *compressed_fb;
664 struct drm_mm_node *compressed_llb;
665
666 struct intel_fbc_work {
667 struct delayed_work work;
668 struct drm_crtc *crtc;
669 struct drm_framebuffer *fb;
670 int interval;
671 } *fbc_work;
672
29ebf90f
CW
673 enum no_fbc_reason {
674 FBC_OK, /* FBC is enabled */
675 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
676 FBC_NO_OUTPUT, /* no outputs enabled to compress */
677 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
678 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
679 FBC_MODE_TOO_LARGE, /* mode too large for compression */
680 FBC_BAD_PLANE, /* fbc not supported on plane */
681 FBC_NOT_TILED, /* buffer not tiled */
682 FBC_MULTIPLE_PIPES, /* more than one pipe active */
683 FBC_MODULE_PARAM,
684 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
685 } no_fbc_reason;
b5e50c3f
JB
686};
687
a031d709
RV
688struct i915_psr {
689 bool sink_support;
690 bool source_ok;
3f51e471 691};
5c3fe8b0 692
3bad0781 693enum intel_pch {
f0350830 694 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
695 PCH_IBX, /* Ibexpeak PCH */
696 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 697 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 698 PCH_NOP,
3bad0781
ZW
699};
700
988d6ee8
PZ
701enum intel_sbi_destination {
702 SBI_ICLK,
703 SBI_MPHY,
704};
705
b690e96c 706#define QUIRK_PIPEA_FORCE (1<<0)
435793df 707#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 708#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 709#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 710
8be48d92 711struct intel_fbdev;
1630fe75 712struct intel_fbc_work;
38651674 713
c2b9152f
DV
714struct intel_gmbus {
715 struct i2c_adapter adapter;
f2ce9faf 716 u32 force_bit;
c2b9152f 717 u32 reg0;
36c785f0 718 u32 gpio_reg;
c167a6fc 719 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
720 struct drm_i915_private *dev_priv;
721};
722
f4c956ad 723struct i915_suspend_saved_registers {
ba8bbcf6
JB
724 u8 saveLBB;
725 u32 saveDSPACNTR;
726 u32 saveDSPBCNTR;
e948e994 727 u32 saveDSPARB;
ba8bbcf6
JB
728 u32 savePIPEACONF;
729 u32 savePIPEBCONF;
730 u32 savePIPEASRC;
731 u32 savePIPEBSRC;
732 u32 saveFPA0;
733 u32 saveFPA1;
734 u32 saveDPLL_A;
735 u32 saveDPLL_A_MD;
736 u32 saveHTOTAL_A;
737 u32 saveHBLANK_A;
738 u32 saveHSYNC_A;
739 u32 saveVTOTAL_A;
740 u32 saveVBLANK_A;
741 u32 saveVSYNC_A;
742 u32 saveBCLRPAT_A;
5586c8bc 743 u32 saveTRANSACONF;
42048781
ZW
744 u32 saveTRANS_HTOTAL_A;
745 u32 saveTRANS_HBLANK_A;
746 u32 saveTRANS_HSYNC_A;
747 u32 saveTRANS_VTOTAL_A;
748 u32 saveTRANS_VBLANK_A;
749 u32 saveTRANS_VSYNC_A;
0da3ea12 750 u32 savePIPEASTAT;
ba8bbcf6
JB
751 u32 saveDSPASTRIDE;
752 u32 saveDSPASIZE;
753 u32 saveDSPAPOS;
585fb111 754 u32 saveDSPAADDR;
ba8bbcf6
JB
755 u32 saveDSPASURF;
756 u32 saveDSPATILEOFF;
757 u32 savePFIT_PGM_RATIOS;
0eb96d6e 758 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
759 u32 saveBLC_PWM_CTL;
760 u32 saveBLC_PWM_CTL2;
42048781
ZW
761 u32 saveBLC_CPU_PWM_CTL;
762 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
763 u32 saveFPB0;
764 u32 saveFPB1;
765 u32 saveDPLL_B;
766 u32 saveDPLL_B_MD;
767 u32 saveHTOTAL_B;
768 u32 saveHBLANK_B;
769 u32 saveHSYNC_B;
770 u32 saveVTOTAL_B;
771 u32 saveVBLANK_B;
772 u32 saveVSYNC_B;
773 u32 saveBCLRPAT_B;
5586c8bc 774 u32 saveTRANSBCONF;
42048781
ZW
775 u32 saveTRANS_HTOTAL_B;
776 u32 saveTRANS_HBLANK_B;
777 u32 saveTRANS_HSYNC_B;
778 u32 saveTRANS_VTOTAL_B;
779 u32 saveTRANS_VBLANK_B;
780 u32 saveTRANS_VSYNC_B;
0da3ea12 781 u32 savePIPEBSTAT;
ba8bbcf6
JB
782 u32 saveDSPBSTRIDE;
783 u32 saveDSPBSIZE;
784 u32 saveDSPBPOS;
585fb111 785 u32 saveDSPBADDR;
ba8bbcf6
JB
786 u32 saveDSPBSURF;
787 u32 saveDSPBTILEOFF;
585fb111
JB
788 u32 saveVGA0;
789 u32 saveVGA1;
790 u32 saveVGA_PD;
ba8bbcf6
JB
791 u32 saveVGACNTRL;
792 u32 saveADPA;
793 u32 saveLVDS;
585fb111
JB
794 u32 savePP_ON_DELAYS;
795 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
796 u32 saveDVOA;
797 u32 saveDVOB;
798 u32 saveDVOC;
799 u32 savePP_ON;
800 u32 savePP_OFF;
801 u32 savePP_CONTROL;
585fb111 802 u32 savePP_DIVISOR;
ba8bbcf6
JB
803 u32 savePFIT_CONTROL;
804 u32 save_palette_a[256];
805 u32 save_palette_b[256];
06027f91 806 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
807 u32 saveFBC_CFB_BASE;
808 u32 saveFBC_LL_BASE;
809 u32 saveFBC_CONTROL;
810 u32 saveFBC_CONTROL2;
0da3ea12
JB
811 u32 saveIER;
812 u32 saveIIR;
813 u32 saveIMR;
42048781
ZW
814 u32 saveDEIER;
815 u32 saveDEIMR;
816 u32 saveGTIER;
817 u32 saveGTIMR;
818 u32 saveFDI_RXA_IMR;
819 u32 saveFDI_RXB_IMR;
1f84e550 820 u32 saveCACHE_MODE_0;
1f84e550 821 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
822 u32 saveSWF0[16];
823 u32 saveSWF1[16];
824 u32 saveSWF2[3];
825 u8 saveMSR;
826 u8 saveSR[8];
123f794f 827 u8 saveGR[25];
ba8bbcf6 828 u8 saveAR_INDEX;
a59e122a 829 u8 saveAR[21];
ba8bbcf6 830 u8 saveDACMASK;
a59e122a 831 u8 saveCR[37];
4b9de737 832 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
833 u32 saveCURACNTR;
834 u32 saveCURAPOS;
835 u32 saveCURABASE;
836 u32 saveCURBCNTR;
837 u32 saveCURBPOS;
838 u32 saveCURBBASE;
839 u32 saveCURSIZE;
a4fc5ed6
KP
840 u32 saveDP_B;
841 u32 saveDP_C;
842 u32 saveDP_D;
843 u32 savePIPEA_GMCH_DATA_M;
844 u32 savePIPEB_GMCH_DATA_M;
845 u32 savePIPEA_GMCH_DATA_N;
846 u32 savePIPEB_GMCH_DATA_N;
847 u32 savePIPEA_DP_LINK_M;
848 u32 savePIPEB_DP_LINK_M;
849 u32 savePIPEA_DP_LINK_N;
850 u32 savePIPEB_DP_LINK_N;
42048781
ZW
851 u32 saveFDI_RXA_CTL;
852 u32 saveFDI_TXA_CTL;
853 u32 saveFDI_RXB_CTL;
854 u32 saveFDI_TXB_CTL;
855 u32 savePFA_CTL_1;
856 u32 savePFB_CTL_1;
857 u32 savePFA_WIN_SZ;
858 u32 savePFB_WIN_SZ;
859 u32 savePFA_WIN_POS;
860 u32 savePFB_WIN_POS;
5586c8bc
ZW
861 u32 savePCH_DREF_CONTROL;
862 u32 saveDISP_ARB_CTL;
863 u32 savePIPEA_DATA_M1;
864 u32 savePIPEA_DATA_N1;
865 u32 savePIPEA_LINK_M1;
866 u32 savePIPEA_LINK_N1;
867 u32 savePIPEB_DATA_M1;
868 u32 savePIPEB_DATA_N1;
869 u32 savePIPEB_LINK_M1;
870 u32 savePIPEB_LINK_N1;
b5b72e89 871 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 872 u32 savePCH_PORT_HOTPLUG;
f4c956ad 873};
c85aa885
DV
874
875struct intel_gen6_power_mgmt {
59cdb63d 876 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
877 struct work_struct work;
878 u32 pm_iir;
59cdb63d 879
c85aa885
DV
880 /* The below variables an all the rps hw state are protected by
881 * dev->struct mutext. */
882 u8 cur_delay;
883 u8 min_delay;
884 u8 max_delay;
52ceb908 885 u8 rpe_delay;
dd75fdc8
CW
886 u8 rp1_delay;
887 u8 rp0_delay;
31c77388 888 u8 hw_max;
1a01ab3b 889
dd75fdc8
CW
890 int last_adj;
891 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
892
c0951f0c 893 bool enabled;
1a01ab3b 894 struct delayed_work delayed_resume_work;
4fc688ce
JB
895
896 /*
897 * Protects RPS/RC6 register access and PCU communication.
898 * Must be taken after struct_mutex if nested.
899 */
900 struct mutex hw_lock;
c85aa885
DV
901};
902
1a240d4d
DV
903/* defined intel_pm.c */
904extern spinlock_t mchdev_lock;
905
c85aa885
DV
906struct intel_ilk_power_mgmt {
907 u8 cur_delay;
908 u8 min_delay;
909 u8 max_delay;
910 u8 fmax;
911 u8 fstart;
912
913 u64 last_count1;
914 unsigned long last_time1;
915 unsigned long chipset_power;
916 u64 last_count2;
917 struct timespec last_time2;
918 unsigned long gfx_power;
919 u8 corr;
920
921 int c_m;
922 int r_t;
3e373948
DV
923
924 struct drm_i915_gem_object *pwrctx;
925 struct drm_i915_gem_object *renderctx;
c85aa885
DV
926};
927
a38911a3
WX
928/* Power well structure for haswell */
929struct i915_power_well {
a38911a3
WX
930 /* power well enable/disable usage count */
931 int count;
a38911a3
WX
932};
933
83c00f55
ID
934#define I915_MAX_POWER_WELLS 1
935
936struct i915_power_domains {
baa70707
ID
937 /*
938 * Power wells needed for initialization at driver init and suspend
939 * time are on. They are kept on until after the first modeset.
940 */
941 bool init_power_on;
942
83c00f55
ID
943 struct mutex lock;
944 struct i915_power_well power_wells[I915_MAX_POWER_WELLS];
945};
946
231f42a4
DV
947struct i915_dri1_state {
948 unsigned allow_batchbuffer : 1;
949 u32 __iomem *gfx_hws_cpu_addr;
950
951 unsigned int cpp;
952 int back_offset;
953 int front_offset;
954 int current_page;
955 int page_flipping;
956
957 uint32_t counter;
958};
959
db1b76ca
DV
960struct i915_ums_state {
961 /**
962 * Flag if the X Server, and thus DRM, is not currently in
963 * control of the device.
964 *
965 * This is set between LeaveVT and EnterVT. It needs to be
966 * replaced with a semaphore. It also needs to be
967 * transitioned away from for kernel modesetting.
968 */
969 int mm_suspended;
970};
971
35a85ac6 972#define MAX_L3_SLICES 2
a4da4fa4 973struct intel_l3_parity {
35a85ac6 974 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 975 struct work_struct error_work;
35a85ac6 976 int which_slice;
a4da4fa4
DV
977};
978
4b5aed62 979struct i915_gem_mm {
4b5aed62
DV
980 /** Memory allocator for GTT stolen memory */
981 struct drm_mm stolen;
4b5aed62
DV
982 /** List of all objects in gtt_space. Used to restore gtt
983 * mappings on resume */
984 struct list_head bound_list;
985 /**
986 * List of objects which are not bound to the GTT (thus
987 * are idle and not used by the GPU) but still have
988 * (presumably uncached) pages still attached.
989 */
990 struct list_head unbound_list;
991
992 /** Usable portion of the GTT for GEM */
993 unsigned long stolen_base; /* limited to low memory (32-bit) */
994
4b5aed62
DV
995 /** PPGTT used for aliasing the PPGTT with the GTT */
996 struct i915_hw_ppgtt *aliasing_ppgtt;
997
998 struct shrinker inactive_shrinker;
999 bool shrinker_no_lock_stealing;
1000
4b5aed62
DV
1001 /** LRU list of objects with fence regs on them. */
1002 struct list_head fence_list;
1003
1004 /**
1005 * We leave the user IRQ off as much as possible,
1006 * but this means that requests will finish and never
1007 * be retired once the system goes idle. Set a timer to
1008 * fire periodically while the ring is running. When it
1009 * fires, go retire requests.
1010 */
1011 struct delayed_work retire_work;
1012
b29c19b6
CW
1013 /**
1014 * When we detect an idle GPU, we want to turn on
1015 * powersaving features. So once we see that there
1016 * are no more requests outstanding and no more
1017 * arrive within a small period of time, we fire
1018 * off the idle_work.
1019 */
1020 struct delayed_work idle_work;
1021
4b5aed62
DV
1022 /**
1023 * Are we in a non-interruptible section of code like
1024 * modesetting?
1025 */
1026 bool interruptible;
1027
4b5aed62
DV
1028 /** Bit 6 swizzling required for X tiling */
1029 uint32_t bit_6_swizzle_x;
1030 /** Bit 6 swizzling required for Y tiling */
1031 uint32_t bit_6_swizzle_y;
1032
1033 /* storage for physical objects */
1034 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1035
1036 /* accounting, useful for userland debugging */
c20e8355 1037 spinlock_t object_stat_lock;
4b5aed62
DV
1038 size_t object_memory;
1039 u32 object_count;
1040};
1041
edc3d884
MK
1042struct drm_i915_error_state_buf {
1043 unsigned bytes;
1044 unsigned size;
1045 int err;
1046 u8 *buf;
1047 loff_t start;
1048 loff_t pos;
1049};
1050
fc16b48b
MK
1051struct i915_error_state_file_priv {
1052 struct drm_device *dev;
1053 struct drm_i915_error_state *error;
1054};
1055
99584db3
DV
1056struct i915_gpu_error {
1057 /* For hangcheck timer */
1058#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1059#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1060 /* Hang gpu twice in this window and your context gets banned */
1061#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1062
99584db3 1063 struct timer_list hangcheck_timer;
99584db3
DV
1064
1065 /* For reset and error_state handling. */
1066 spinlock_t lock;
1067 /* Protected by the above dev->gpu_error.lock. */
1068 struct drm_i915_error_state *first_error;
1069 struct work_struct work;
99584db3 1070
094f9a54
CW
1071
1072 unsigned long missed_irq_rings;
1073
1f83fee0 1074 /**
f69061be 1075 * State variable and reset counter controlling the reset flow
1f83fee0 1076 *
f69061be
DV
1077 * Upper bits are for the reset counter. This counter is used by the
1078 * wait_seqno code to race-free noticed that a reset event happened and
1079 * that it needs to restart the entire ioctl (since most likely the
1080 * seqno it waited for won't ever signal anytime soon).
1081 *
1082 * This is important for lock-free wait paths, where no contended lock
1083 * naturally enforces the correct ordering between the bail-out of the
1084 * waiter and the gpu reset work code.
1f83fee0
DV
1085 *
1086 * Lowest bit controls the reset state machine: Set means a reset is in
1087 * progress. This state will (presuming we don't have any bugs) decay
1088 * into either unset (successful reset) or the special WEDGED value (hw
1089 * terminally sour). All waiters on the reset_queue will be woken when
1090 * that happens.
1091 */
1092 atomic_t reset_counter;
1093
1094 /**
1095 * Special values/flags for reset_counter
1096 *
1097 * Note that the code relies on
1098 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1099 * being true.
1100 */
1101#define I915_RESET_IN_PROGRESS_FLAG 1
1102#define I915_WEDGED 0xffffffff
1103
1104 /**
1105 * Waitqueue to signal when the reset has completed. Used by clients
1106 * that wait for dev_priv->mm.wedged to settle.
1107 */
1108 wait_queue_head_t reset_queue;
33196ded 1109
99584db3
DV
1110 /* For gpu hang simulation. */
1111 unsigned int stop_rings;
094f9a54
CW
1112
1113 /* For missed irq/seqno simulation. */
1114 unsigned int test_irq_rings;
99584db3
DV
1115};
1116
b8efb17b
ZR
1117enum modeset_restore {
1118 MODESET_ON_LID_OPEN,
1119 MODESET_DONE,
1120 MODESET_SUSPENDED,
1121};
1122
6acab15a
PZ
1123struct ddi_vbt_port_info {
1124 uint8_t hdmi_level_shift;
311a2094
PZ
1125
1126 uint8_t supports_dvi:1;
1127 uint8_t supports_hdmi:1;
1128 uint8_t supports_dp:1;
6acab15a
PZ
1129};
1130
41aa3448
RV
1131struct intel_vbt_data {
1132 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1133 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1134
1135 /* Feature bits */
1136 unsigned int int_tv_support:1;
1137 unsigned int lvds_dither:1;
1138 unsigned int lvds_vbt:1;
1139 unsigned int int_crt_support:1;
1140 unsigned int lvds_use_ssc:1;
1141 unsigned int display_clock_mode:1;
1142 unsigned int fdi_rx_polarity_inverted:1;
1143 int lvds_ssc_freq;
1144 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1145
1146 /* eDP */
1147 int edp_rate;
1148 int edp_lanes;
1149 int edp_preemphasis;
1150 int edp_vswing;
1151 bool edp_initialized;
1152 bool edp_support;
1153 int edp_bpp;
1154 struct edp_power_seq edp_pps;
1155
d17c5443
SK
1156 /* MIPI DSI */
1157 struct {
1158 u16 panel_id;
1159 } dsi;
1160
41aa3448
RV
1161 int crt_ddc_pin;
1162
1163 int child_dev_num;
768f69c9 1164 union child_device_config *child_dev;
6acab15a
PZ
1165
1166 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1167};
1168
77c122bc
VS
1169enum intel_ddb_partitioning {
1170 INTEL_DDB_PART_1_2,
1171 INTEL_DDB_PART_5_6, /* IVB+ */
1172};
1173
1fd527cc
VS
1174struct intel_wm_level {
1175 bool enable;
1176 uint32_t pri_val;
1177 uint32_t spr_val;
1178 uint32_t cur_val;
1179 uint32_t fbc_val;
1180};
1181
609cedef
VS
1182struct hsw_wm_values {
1183 uint32_t wm_pipe[3];
1184 uint32_t wm_lp[3];
1185 uint32_t wm_lp_spr[3];
1186 uint32_t wm_linetime[3];
1187 bool enable_fbc_wm;
1188 enum intel_ddb_partitioning partitioning;
1189};
1190
c67a470b
PZ
1191/*
1192 * This struct tracks the state needed for the Package C8+ feature.
1193 *
1194 * Package states C8 and deeper are really deep PC states that can only be
1195 * reached when all the devices on the system allow it, so even if the graphics
1196 * device allows PC8+, it doesn't mean the system will actually get to these
1197 * states.
1198 *
1199 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1200 * is disabled and the GPU is idle. When these conditions are met, we manually
1201 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1202 * refclk to Fclk.
1203 *
1204 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1205 * the state of some registers, so when we come back from PC8+ we need to
1206 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1207 * need to take care of the registers kept by RC6.
1208 *
1209 * The interrupt disabling is part of the requirements. We can only leave the
1210 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1211 * can lock the machine.
1212 *
1213 * Ideally every piece of our code that needs PC8+ disabled would call
1214 * hsw_disable_package_c8, which would increment disable_count and prevent the
1215 * system from reaching PC8+. But we don't have a symmetric way to do this for
1216 * everything, so we have the requirements_met and gpu_idle variables. When we
1217 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1218 * increase it in the opposite case. The requirements_met variable is true when
1219 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1220 * variable is true when the GPU is idle.
1221 *
1222 * In addition to everything, we only actually enable PC8+ if disable_count
1223 * stays at zero for at least some seconds. This is implemented with the
1224 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1225 * consecutive times when all screens are disabled and some background app
1226 * queries the state of our connectors, or we have some application constantly
1227 * waking up to use the GPU. Only after the enable_work function actually
1228 * enables PC8+ the "enable" variable will become true, which means that it can
1229 * be false even if disable_count is 0.
1230 *
1231 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1232 * goes back to false exactly before we reenable the IRQs. We use this variable
1233 * to check if someone is trying to enable/disable IRQs while they're supposed
1234 * to be disabled. This shouldn't happen and we'll print some error messages in
1235 * case it happens, but if it actually happens we'll also update the variables
1236 * inside struct regsave so when we restore the IRQs they will contain the
1237 * latest expected values.
1238 *
1239 * For more, read "Display Sequences for Package C8" on our documentation.
1240 */
1241struct i915_package_c8 {
1242 bool requirements_met;
1243 bool gpu_idle;
1244 bool irqs_disabled;
1245 /* Only true after the delayed work task actually enables it. */
1246 bool enabled;
1247 int disable_count;
1248 struct mutex lock;
1249 struct delayed_work enable_work;
1250
1251 struct {
1252 uint32_t deimr;
1253 uint32_t sdeimr;
1254 uint32_t gtimr;
1255 uint32_t gtier;
1256 uint32_t gen6_pmimr;
1257 } regsave;
1258};
1259
926321d5
DV
1260enum intel_pipe_crc_source {
1261 INTEL_PIPE_CRC_SOURCE_NONE,
1262 INTEL_PIPE_CRC_SOURCE_PLANE1,
1263 INTEL_PIPE_CRC_SOURCE_PLANE2,
1264 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1265 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1266 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1267 INTEL_PIPE_CRC_SOURCE_TV,
1268 INTEL_PIPE_CRC_SOURCE_DP_B,
1269 INTEL_PIPE_CRC_SOURCE_DP_C,
1270 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1271 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1272 INTEL_PIPE_CRC_SOURCE_MAX,
1273};
1274
8bf1e9f1 1275struct intel_pipe_crc_entry {
ac2300d4 1276 uint32_t frame;
8bf1e9f1
SH
1277 uint32_t crc[5];
1278};
1279
b2c88f5b 1280#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1281struct intel_pipe_crc {
d538bbdf
DL
1282 spinlock_t lock;
1283 bool opened; /* exclusive access to the result file */
e5f75aca 1284 struct intel_pipe_crc_entry *entries;
926321d5 1285 enum intel_pipe_crc_source source;
d538bbdf 1286 int head, tail;
07144428 1287 wait_queue_head_t wq;
8bf1e9f1
SH
1288};
1289
f4c956ad
DV
1290typedef struct drm_i915_private {
1291 struct drm_device *dev;
42dcedd4 1292 struct kmem_cache *slab;
f4c956ad
DV
1293
1294 const struct intel_device_info *info;
1295
1296 int relative_constants_mode;
1297
1298 void __iomem *regs;
1299
907b28c5 1300 struct intel_uncore uncore;
f4c956ad
DV
1301
1302 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1303
28c70f16 1304
f4c956ad
DV
1305 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1306 * controller on different i2c buses. */
1307 struct mutex gmbus_mutex;
1308
1309 /**
1310 * Base address of the gmbus and gpio block.
1311 */
1312 uint32_t gpio_mmio_base;
1313
28c70f16
DV
1314 wait_queue_head_t gmbus_wait_queue;
1315
f4c956ad
DV
1316 struct pci_dev *bridge_dev;
1317 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1318 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1319
1320 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1321 struct resource mch_res;
1322
1323 atomic_t irq_received;
1324
1325 /* protects the irq masks */
1326 spinlock_t irq_lock;
1327
9ee32fea
DV
1328 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1329 struct pm_qos_request pm_qos;
1330
f4c956ad 1331 /* DPIO indirect register protection */
09153000 1332 struct mutex dpio_lock;
f4c956ad
DV
1333
1334 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1335 union {
1336 u32 irq_mask;
1337 u32 de_irq_mask[I915_MAX_PIPES];
1338 };
f4c956ad 1339 u32 gt_irq_mask;
605cd25b 1340 u32 pm_irq_mask;
f4c956ad 1341
f4c956ad 1342 struct work_struct hotplug_work;
52d7eced 1343 bool enable_hotplug_processing;
b543fb04
EE
1344 struct {
1345 unsigned long hpd_last_jiffies;
1346 int hpd_cnt;
1347 enum {
1348 HPD_ENABLED = 0,
1349 HPD_DISABLED = 1,
1350 HPD_MARK_DISABLED = 2
1351 } hpd_mark;
1352 } hpd_stats[HPD_NUM_PINS];
142e2398 1353 u32 hpd_event_bits;
ac4c16c5 1354 struct timer_list hotplug_reenable_timer;
f4c956ad 1355
7f1f3851 1356 int num_plane;
f4c956ad 1357
5c3fe8b0 1358 struct i915_fbc fbc;
f4c956ad 1359 struct intel_opregion opregion;
41aa3448 1360 struct intel_vbt_data vbt;
f4c956ad
DV
1361
1362 /* overlay */
1363 struct intel_overlay *overlay;
2c6602df 1364 unsigned int sprite_scaling_enabled;
f4c956ad 1365
31ad8ec6
JN
1366 /* backlight */
1367 struct {
1368 int level;
1369 bool enabled;
8ba2d185 1370 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1371 struct backlight_device *device;
1372 } backlight;
1373
f4c956ad 1374 /* LVDS info */
f4c956ad
DV
1375 bool no_aux_handshake;
1376
f4c956ad
DV
1377 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1378 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1379 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1380
1381 unsigned int fsb_freq, mem_freq, is_ddr3;
1382
645416f5
DV
1383 /**
1384 * wq - Driver workqueue for GEM.
1385 *
1386 * NOTE: Work items scheduled here are not allowed to grab any modeset
1387 * locks, for otherwise the flushing done in the pageflip code will
1388 * result in deadlocks.
1389 */
f4c956ad
DV
1390 struct workqueue_struct *wq;
1391
1392 /* Display functions */
1393 struct drm_i915_display_funcs display;
1394
1395 /* PCH chipset type */
1396 enum intel_pch pch_type;
17a303ec 1397 unsigned short pch_id;
f4c956ad
DV
1398
1399 unsigned long quirks;
1400
b8efb17b
ZR
1401 enum modeset_restore modeset_restore;
1402 struct mutex modeset_restore_lock;
673a394b 1403
a7bbbd63 1404 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1405 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1406
4b5aed62 1407 struct i915_gem_mm mm;
8781342d 1408
8781342d
DV
1409 /* Kernel Modesetting */
1410
9b9d172d 1411 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1412
27f8227b
JB
1413 struct drm_crtc *plane_to_crtc_mapping[3];
1414 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1415 wait_queue_head_t pending_flip_queue;
1416
c4597872
DV
1417#ifdef CONFIG_DEBUG_FS
1418 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1419#endif
1420
e72f9fbf
DV
1421 int num_shared_dpll;
1422 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1423 struct intel_ddi_plls ddi_plls;
ee7b9f93 1424
652c393a
JB
1425 /* Reclocking support */
1426 bool render_reclock_avail;
1427 bool lvds_downclock_avail;
18f9ed12
ZY
1428 /* indicates the reduced downclock for LVDS*/
1429 int lvds_downclock;
652c393a 1430 u16 orig_clock;
f97108d1 1431
c4804411 1432 bool mchbar_need_disable;
f97108d1 1433
a4da4fa4
DV
1434 struct intel_l3_parity l3_parity;
1435
59124506
BW
1436 /* Cannot be determined by PCIID. You must always read a register. */
1437 size_t ellc_size;
1438
c6a828d3 1439 /* gen6+ rps state */
c85aa885 1440 struct intel_gen6_power_mgmt rps;
c6a828d3 1441
20e4d407
DV
1442 /* ilk-only ips/rps state. Everything in here is protected by the global
1443 * mchdev_lock in intel_pm.c */
c85aa885 1444 struct intel_ilk_power_mgmt ips;
b5e50c3f 1445
83c00f55 1446 struct i915_power_domains power_domains;
a38911a3 1447
a031d709 1448 struct i915_psr psr;
3f51e471 1449
99584db3 1450 struct i915_gpu_error gpu_error;
ae681d96 1451
c9cddffc
JB
1452 struct drm_i915_gem_object *vlv_pctx;
1453
4520f53a 1454#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1455 /* list of fbdev register on this device */
1456 struct intel_fbdev *fbdev;
4520f53a 1457#endif
e953fd7b 1458
073f34d9
JB
1459 /*
1460 * The console may be contended at resume, but we don't
1461 * want it to block on it.
1462 */
1463 struct work_struct console_resume_work;
1464
e953fd7b 1465 struct drm_property *broadcast_rgb_property;
3f43c48d 1466 struct drm_property *force_audio_property;
e3689190 1467
254f965c
BW
1468 bool hw_contexts_disabled;
1469 uint32_t hw_context_size;
a33afea5 1470 struct list_head context_list;
f4c956ad 1471
3e68320e 1472 u32 fdi_rx_config;
68d18ad7 1473
f4c956ad 1474 struct i915_suspend_saved_registers regfile;
231f42a4 1475
53615a5e
VS
1476 struct {
1477 /*
1478 * Raw watermark latency values:
1479 * in 0.1us units for WM0,
1480 * in 0.5us units for WM1+.
1481 */
1482 /* primary */
1483 uint16_t pri_latency[5];
1484 /* sprite */
1485 uint16_t spr_latency[5];
1486 /* cursor */
1487 uint16_t cur_latency[5];
609cedef
VS
1488
1489 /* current hardware state */
1490 struct hsw_wm_values hw;
53615a5e
VS
1491 } wm;
1492
c67a470b
PZ
1493 struct i915_package_c8 pc8;
1494
231f42a4
DV
1495 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1496 * here! */
1497 struct i915_dri1_state dri1;
db1b76ca
DV
1498 /* Old ums support infrastructure, same warning applies. */
1499 struct i915_ums_state ums;
1da177e4
LT
1500} drm_i915_private_t;
1501
2c1792a1
CW
1502static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1503{
1504 return dev->dev_private;
1505}
1506
b4519513
CW
1507/* Iterate over initialised rings */
1508#define for_each_ring(ring__, dev_priv__, i__) \
1509 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1510 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1511
b1d7e4b4
WF
1512enum hdmi_force_audio {
1513 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1514 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1515 HDMI_AUDIO_AUTO, /* trust EDID */
1516 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1517};
1518
190d6cd5 1519#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1520
37e680a1
CW
1521struct drm_i915_gem_object_ops {
1522 /* Interface between the GEM object and its backing storage.
1523 * get_pages() is called once prior to the use of the associated set
1524 * of pages before to binding them into the GTT, and put_pages() is
1525 * called after we no longer need them. As we expect there to be
1526 * associated cost with migrating pages between the backing storage
1527 * and making them available for the GPU (e.g. clflush), we may hold
1528 * onto the pages after they are no longer referenced by the GPU
1529 * in case they may be used again shortly (for example migrating the
1530 * pages to a different memory domain within the GTT). put_pages()
1531 * will therefore most likely be called when the object itself is
1532 * being released or under memory pressure (where we attempt to
1533 * reap pages for the shrinker).
1534 */
1535 int (*get_pages)(struct drm_i915_gem_object *);
1536 void (*put_pages)(struct drm_i915_gem_object *);
1537};
1538
673a394b 1539struct drm_i915_gem_object {
c397b908 1540 struct drm_gem_object base;
673a394b 1541
37e680a1
CW
1542 const struct drm_i915_gem_object_ops *ops;
1543
2f633156
BW
1544 /** List of VMAs backed by this object */
1545 struct list_head vma_list;
1546
c1ad11fc
CW
1547 /** Stolen memory for this object, instead of being backed by shmem. */
1548 struct drm_mm_node *stolen;
35c20a60 1549 struct list_head global_list;
673a394b 1550
69dc4987 1551 struct list_head ring_list;
b25cb2f8
BW
1552 /** Used in execbuf to temporarily hold a ref */
1553 struct list_head obj_exec_link;
673a394b
EA
1554
1555 /**
65ce3027
CW
1556 * This is set if the object is on the active lists (has pending
1557 * rendering and so a non-zero seqno), and is not set if it i s on
1558 * inactive (ready to be unbound) list.
673a394b 1559 */
0206e353 1560 unsigned int active:1;
673a394b
EA
1561
1562 /**
1563 * This is set if the object has been written to since last bound
1564 * to the GTT
1565 */
0206e353 1566 unsigned int dirty:1;
778c3544
DV
1567
1568 /**
1569 * Fence register bits (if any) for this object. Will be set
1570 * as needed when mapped into the GTT.
1571 * Protected by dev->struct_mutex.
778c3544 1572 */
4b9de737 1573 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1574
778c3544
DV
1575 /**
1576 * Advice: are the backing pages purgeable?
1577 */
0206e353 1578 unsigned int madv:2;
778c3544 1579
778c3544
DV
1580 /**
1581 * Current tiling mode for the object.
1582 */
0206e353 1583 unsigned int tiling_mode:2;
5d82e3e6
CW
1584 /**
1585 * Whether the tiling parameters for the currently associated fence
1586 * register have changed. Note that for the purposes of tracking
1587 * tiling changes we also treat the unfenced register, the register
1588 * slot that the object occupies whilst it executes a fenced
1589 * command (such as BLT on gen2/3), as a "fence".
1590 */
1591 unsigned int fence_dirty:1;
778c3544
DV
1592
1593 /** How many users have pinned this object in GTT space. The following
1594 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1595 * (via user_pin_count), execbuffer (objects are not allowed multiple
1596 * times for the same batchbuffer), and the framebuffer code. When
1597 * switching/pageflipping, the framebuffer code has at most two buffers
1598 * pinned per crtc.
1599 *
1600 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1601 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1602 unsigned int pin_count:4;
778c3544 1603#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1604
75e9e915
DV
1605 /**
1606 * Is the object at the current location in the gtt mappable and
1607 * fenceable? Used to avoid costly recalculations.
1608 */
0206e353 1609 unsigned int map_and_fenceable:1;
75e9e915 1610
fb7d516a
DV
1611 /**
1612 * Whether the current gtt mapping needs to be mappable (and isn't just
1613 * mappable by accident). Track pin and fault separate for a more
1614 * accurate mappable working set.
1615 */
0206e353
AJ
1616 unsigned int fault_mappable:1;
1617 unsigned int pin_mappable:1;
cc98b413 1618 unsigned int pin_display:1;
fb7d516a 1619
caea7476
CW
1620 /*
1621 * Is the GPU currently using a fence to access this buffer,
1622 */
1623 unsigned int pending_fenced_gpu_access:1;
1624 unsigned int fenced_gpu_access:1;
1625
651d794f 1626 unsigned int cache_level:3;
93dfb40c 1627
7bddb01f 1628 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1629 unsigned int has_global_gtt_mapping:1;
9da3da66 1630 unsigned int has_dma_mapping:1;
7bddb01f 1631
9da3da66 1632 struct sg_table *pages;
a5570178 1633 int pages_pin_count;
673a394b 1634
1286ff73 1635 /* prime dma-buf support */
9a70cc2a
DA
1636 void *dma_buf_vmapping;
1637 int vmapping_count;
1638
caea7476
CW
1639 struct intel_ring_buffer *ring;
1640
1c293ea3 1641 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1642 uint32_t last_read_seqno;
1643 uint32_t last_write_seqno;
caea7476
CW
1644 /** Breadcrumb of last fenced GPU access to the buffer. */
1645 uint32_t last_fenced_seqno;
673a394b 1646
778c3544 1647 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1648 uint32_t stride;
673a394b 1649
80075d49
DV
1650 /** References from framebuffers, locks out tiling changes. */
1651 unsigned long framebuffer_references;
1652
280b713b 1653 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1654 unsigned long *bit_17;
280b713b 1655
79e53945 1656 /** User space pin count and filp owning the pin */
aa5f8021 1657 unsigned long user_pin_count;
79e53945 1658 struct drm_file *pin_filp;
71acb5eb
DA
1659
1660 /** for phy allocated objects */
1661 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1662};
b45305fc 1663#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1664
62b8b215 1665#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1666
673a394b
EA
1667/**
1668 * Request queue structure.
1669 *
1670 * The request queue allows us to note sequence numbers that have been emitted
1671 * and may be associated with active buffers to be retired.
1672 *
1673 * By keeping this list, we can avoid having to do questionable
1674 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1675 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1676 */
1677struct drm_i915_gem_request {
852835f3
ZN
1678 /** On Which ring this request was generated */
1679 struct intel_ring_buffer *ring;
1680
673a394b
EA
1681 /** GEM sequence number associated with this request. */
1682 uint32_t seqno;
1683
7d736f4f
MK
1684 /** Position in the ringbuffer of the start of the request */
1685 u32 head;
1686
1687 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1688 u32 tail;
1689
0e50e96b
MK
1690 /** Context related to this request */
1691 struct i915_hw_context *ctx;
1692
7d736f4f
MK
1693 /** Batch buffer related to this request if any */
1694 struct drm_i915_gem_object *batch_obj;
1695
673a394b
EA
1696 /** Time at which this request was emitted, in jiffies. */
1697 unsigned long emitted_jiffies;
1698
b962442e 1699 /** global list entry for this request */
673a394b 1700 struct list_head list;
b962442e 1701
f787a5f5 1702 struct drm_i915_file_private *file_priv;
b962442e
EA
1703 /** file_priv list entry for this request */
1704 struct list_head client_list;
673a394b
EA
1705};
1706
1707struct drm_i915_file_private {
b29c19b6
CW
1708 struct drm_i915_private *dev_priv;
1709
673a394b 1710 struct {
99057c81 1711 spinlock_t lock;
b962442e 1712 struct list_head request_list;
b29c19b6 1713 struct delayed_work idle_work;
673a394b 1714 } mm;
40521054 1715 struct idr context_idr;
e59ec13d
MK
1716
1717 struct i915_ctx_hang_stats hang_stats;
b29c19b6 1718 atomic_t rps_wait_boost;
673a394b
EA
1719};
1720
2c1792a1 1721#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d 1722
ffbab09b
VS
1723#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1724#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1725#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1726#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1727#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1728#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1729#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1730#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1731#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1732#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1733#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1734#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1735#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1736#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1737#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1738#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1739#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1740#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1741#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1742 (dev)->pdev->device == 0x0152 || \
1743 (dev)->pdev->device == 0x015a)
1744#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1745 (dev)->pdev->device == 0x0106 || \
1746 (dev)->pdev->device == 0x010A)
70a3eb7a 1747#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1748#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1749#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1750#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1751#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1752 ((dev)->pdev->device & 0xFF00) == 0x0C00)
d567b07f 1753#define IS_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1754 ((dev)->pdev->device & 0xFF00) == 0x0A00)
9435373e 1755#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1756 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1757#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1758
85436696
JB
1759/*
1760 * The genX designation typically refers to the render engine, so render
1761 * capability related checks should use IS_GEN, while display and other checks
1762 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1763 * chips, etc.).
1764 */
cae5852d
ZN
1765#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1766#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1767#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1768#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1769#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1770#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1771#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1772
73ae478c
BW
1773#define RENDER_RING (1<<RCS)
1774#define BSD_RING (1<<VCS)
1775#define BLT_RING (1<<BCS)
1776#define VEBOX_RING (1<<VECS)
1777#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1778#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1779#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1780#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1781#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1782#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1783
254f965c 1784#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1785#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1786
05394f39 1787#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1788#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1789
b45305fc
DV
1790/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1791#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1792
cae5852d
ZN
1793/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1794 * rows, which changed the alignment requirements and fence programming.
1795 */
1796#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1797 IS_I915GM(dev)))
1798#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1799#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1800#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1801#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1802#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1803
1804#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1805#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1806#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1807
f5adf94e
DL
1808#define HAS_IPS(dev) (IS_ULT(dev))
1809
dd93be58 1810#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
6745a2ce 1811#define HAS_POWER_WELL(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
30568c45 1812#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
18b5992c 1813#define HAS_PSR(dev) (IS_HASWELL(dev))
affa9354 1814
17a303ec
PZ
1815#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1816#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1817#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1818#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1819#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1820#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1821
2c1792a1 1822#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1823#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1824#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1825#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1826#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1827#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1828
040d2baa
BW
1829/* DPF == dynamic parity feature */
1830#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1831#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1832
c8735b0c
BW
1833#define GT_FREQUENCY_MULTIPLIER 50
1834
05394f39
CW
1835#include "i915_trace.h"
1836
baa70943 1837extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1838extern int i915_max_ioctl;
a35d9d3c
BW
1839extern unsigned int i915_fbpercrtc __always_unused;
1840extern int i915_panel_ignore_lid __read_mostly;
1841extern unsigned int i915_powersave __read_mostly;
f45b5557 1842extern int i915_semaphores __read_mostly;
a35d9d3c 1843extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1844extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1845extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1846extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1847extern int i915_enable_rc6 __read_mostly;
4415e63b 1848extern int i915_enable_fbc __read_mostly;
a35d9d3c 1849extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1850extern int i915_enable_ppgtt __read_mostly;
105b7c11 1851extern int i915_enable_psr __read_mostly;
0a3af268 1852extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1853extern int i915_disable_power_well __read_mostly;
3c4ca58c 1854extern int i915_enable_ips __read_mostly;
2385bdf0 1855extern bool i915_fastboot __read_mostly;
c67a470b 1856extern int i915_enable_pc8 __read_mostly;
90058745 1857extern int i915_pc8_timeout __read_mostly;
0b74b508 1858extern bool i915_prefault_disable __read_mostly;
b3a83639 1859
6a9ee8af
DA
1860extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1861extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1862extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1863extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1864
1da177e4 1865 /* i915_dma.c */
d05c617e 1866void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1867extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1868extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1869extern int i915_driver_unload(struct drm_device *);
673a394b 1870extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1871extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1872extern void i915_driver_preclose(struct drm_device *dev,
1873 struct drm_file *file_priv);
673a394b
EA
1874extern void i915_driver_postclose(struct drm_device *dev,
1875 struct drm_file *file_priv);
84b1fd10 1876extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1877#ifdef CONFIG_COMPAT
0d6aa60b
DA
1878extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1879 unsigned long arg);
c43b5634 1880#endif
673a394b 1881extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1882 struct drm_clip_rect *box,
1883 int DR1, int DR4);
8e96d9c4 1884extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1885extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1886extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1887extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1888extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1889extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1890
073f34d9 1891extern void intel_console_resume(struct work_struct *work);
af6061af 1892
1da177e4 1893/* i915_irq.c */
10cd45b6 1894void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1895void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1896
f71d4af4 1897extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1898extern void intel_pm_init(struct drm_device *dev);
20afbda2 1899extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1900extern void intel_pm_init(struct drm_device *dev);
1901
1902extern void intel_uncore_sanitize(struct drm_device *dev);
1903extern void intel_uncore_early_sanitize(struct drm_device *dev);
1904extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1905extern void intel_uncore_clear_errors(struct drm_device *dev);
1906extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 1907extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 1908
7c463586 1909void
3b6c42e8 1910i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586
KP
1911
1912void
3b6c42e8 1913i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586 1914
673a394b
EA
1915/* i915_gem.c */
1916int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1917 struct drm_file *file_priv);
1918int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1919 struct drm_file *file_priv);
1920int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1921 struct drm_file *file_priv);
1922int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1923 struct drm_file *file_priv);
1924int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1925 struct drm_file *file_priv);
de151cf6
JB
1926int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1927 struct drm_file *file_priv);
673a394b
EA
1928int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1929 struct drm_file *file_priv);
1930int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1931 struct drm_file *file_priv);
1932int i915_gem_execbuffer(struct drm_device *dev, void *data,
1933 struct drm_file *file_priv);
76446cac
JB
1934int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1935 struct drm_file *file_priv);
673a394b
EA
1936int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1937 struct drm_file *file_priv);
1938int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1939 struct drm_file *file_priv);
1940int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1941 struct drm_file *file_priv);
199adf40
BW
1942int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1943 struct drm_file *file);
1944int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1945 struct drm_file *file);
673a394b
EA
1946int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1947 struct drm_file *file_priv);
3ef94daa
CW
1948int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1949 struct drm_file *file_priv);
673a394b
EA
1950int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1951 struct drm_file *file_priv);
1952int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1953 struct drm_file *file_priv);
1954int i915_gem_set_tiling(struct drm_device *dev, void *data,
1955 struct drm_file *file_priv);
1956int i915_gem_get_tiling(struct drm_device *dev, void *data,
1957 struct drm_file *file_priv);
5a125c3c
EA
1958int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1959 struct drm_file *file_priv);
23ba4fd0
BW
1960int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1961 struct drm_file *file_priv);
673a394b 1962void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1963void *i915_gem_object_alloc(struct drm_device *dev);
1964void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
1965void i915_gem_object_init(struct drm_i915_gem_object *obj,
1966 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1967struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1968 size_t size);
673a394b 1969void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 1970void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1971
2021746e 1972int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1973 struct i915_address_space *vm,
2021746e 1974 uint32_t alignment,
86a1ee26
CW
1975 bool map_and_fenceable,
1976 bool nonblocking);
05394f39 1977void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1978int __must_check i915_vma_unbind(struct i915_vma *vma);
1979int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1980int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1981void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1982void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1983
37e680a1 1984int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1985static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1986{
67d5a50c
ID
1987 struct sg_page_iter sg_iter;
1988
1989 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1990 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1991
1992 return NULL;
9da3da66 1993}
a5570178
CW
1994static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1995{
1996 BUG_ON(obj->pages == NULL);
1997 obj->pages_pin_count++;
1998}
1999static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2000{
2001 BUG_ON(obj->pages_pin_count == 0);
2002 obj->pages_pin_count--;
2003}
2004
54cf91dc 2005int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2006int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2007 struct intel_ring_buffer *to);
e2d05a8b
BW
2008void i915_vma_move_to_active(struct i915_vma *vma,
2009 struct intel_ring_buffer *ring);
ff72145b
DA
2010int i915_gem_dumb_create(struct drm_file *file_priv,
2011 struct drm_device *dev,
2012 struct drm_mode_create_dumb *args);
2013int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2014 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2015/**
2016 * Returns true if seq1 is later than seq2.
2017 */
2018static inline bool
2019i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2020{
2021 return (int32_t)(seq1 - seq2) >= 0;
2022}
2023
fca26bb4
MK
2024int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2025int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2026int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2027int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2028
9a5a53b3 2029static inline bool
1690e1eb
CW
2030i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2031{
2032 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2033 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2034 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2035 return true;
2036 } else
2037 return false;
1690e1eb
CW
2038}
2039
2040static inline void
2041i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2042{
2043 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2044 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2045 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2046 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2047 }
2048}
2049
b29c19b6 2050bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 2051void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2052int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2053 bool interruptible);
1f83fee0
DV
2054static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2055{
2056 return unlikely(atomic_read(&error->reset_counter)
2057 & I915_RESET_IN_PROGRESS_FLAG);
2058}
2059
2060static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2061{
2062 return atomic_read(&error->reset_counter) == I915_WEDGED;
2063}
a71d8d94 2064
069efc1d 2065void i915_gem_reset(struct drm_device *dev);
000433b6 2066bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2067int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2068int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2069int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2070int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2071void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2072void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2073int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2074int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2075int __i915_add_request(struct intel_ring_buffer *ring,
2076 struct drm_file *file,
7d736f4f 2077 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2078 u32 *seqno);
2079#define i915_add_request(ring, seqno) \
854c94a7 2080 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2081int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2082 uint32_t seqno);
de151cf6 2083int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2084int __must_check
2085i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2086 bool write);
2087int __must_check
dabdfe02
CW
2088i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2089int __must_check
2da3b9b9
CW
2090i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2091 u32 alignment,
2021746e 2092 struct intel_ring_buffer *pipelined);
cc98b413 2093void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2094int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2095 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2096 int id,
2097 int align);
71acb5eb 2098void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2099 struct drm_i915_gem_object *obj);
71acb5eb 2100void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2101int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2102void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2103
0fa87796
ID
2104uint32_t
2105i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2106uint32_t
d865110c
ID
2107i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2108 int tiling_mode, bool fenced);
467cffba 2109
e4ffd173
CW
2110int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2111 enum i915_cache_level cache_level);
2112
1286ff73
DV
2113struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2114 struct dma_buf *dma_buf);
2115
2116struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2117 struct drm_gem_object *gem_obj, int flags);
2118
19b2dbde
CW
2119void i915_gem_restore_fences(struct drm_device *dev);
2120
a70a3148
BW
2121unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2122 struct i915_address_space *vm);
2123bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2124bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2125 struct i915_address_space *vm);
2126unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2127 struct i915_address_space *vm);
2128struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2129 struct i915_address_space *vm);
accfef2e
BW
2130struct i915_vma *
2131i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2132 struct i915_address_space *vm);
5c2abbea
BW
2133
2134struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2135
a70a3148
BW
2136/* Some GGTT VM helpers */
2137#define obj_to_ggtt(obj) \
2138 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2139static inline bool i915_is_ggtt(struct i915_address_space *vm)
2140{
2141 struct i915_address_space *ggtt =
2142 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2143 return vm == ggtt;
2144}
2145
2146static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2147{
2148 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2149}
2150
2151static inline unsigned long
2152i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2153{
2154 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2155}
2156
2157static inline unsigned long
2158i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2159{
2160 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2161}
c37e2204
BW
2162
2163static inline int __must_check
2164i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2165 uint32_t alignment,
2166 bool map_and_fenceable,
2167 bool nonblocking)
2168{
2169 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2170 map_and_fenceable, nonblocking);
2171}
a70a3148 2172
254f965c
BW
2173/* i915_gem_context.c */
2174void i915_gem_context_init(struct drm_device *dev);
2175void i915_gem_context_fini(struct drm_device *dev);
254f965c 2176void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2177int i915_switch_context(struct intel_ring_buffer *ring,
2178 struct drm_file *file, int to_id);
dce3271b
MK
2179void i915_gem_context_free(struct kref *ctx_ref);
2180static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2181{
2182 kref_get(&ctx->ref);
2183}
2184
2185static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2186{
2187 kref_put(&ctx->ref, i915_gem_context_free);
2188}
2189
c0bb617a 2190struct i915_ctx_hang_stats * __must_check
11fa3384 2191i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2192 struct drm_file *file,
2193 u32 id);
84624813
BW
2194int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2195 struct drm_file *file);
2196int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2197 struct drm_file *file);
1286ff73 2198
76aaf220 2199/* i915_gem_gtt.c */
1d2a314c 2200void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2201void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2202 struct drm_i915_gem_object *obj,
2203 enum i915_cache_level cache_level);
2204void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2205 struct drm_i915_gem_object *obj);
1d2a314c 2206
828c7908
BW
2207void i915_check_and_clear_faults(struct drm_device *dev);
2208void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2209void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2210int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2211void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2212 enum i915_cache_level cache_level);
05394f39 2213void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2214void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2215void i915_gem_init_global_gtt(struct drm_device *dev);
2216void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2217 unsigned long mappable_end, unsigned long end);
e76e9aeb 2218int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2219static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2220{
2221 if (INTEL_INFO(dev)->gen < 6)
2222 intel_gtt_chipset_flush();
2223}
2224
76aaf220 2225
b47eb4a2 2226/* i915_gem_evict.c */
f6cd1f15
BW
2227int __must_check i915_gem_evict_something(struct drm_device *dev,
2228 struct i915_address_space *vm,
2229 int min_size,
42d6ab48
CW
2230 unsigned alignment,
2231 unsigned cache_level,
86a1ee26
CW
2232 bool mappable,
2233 bool nonblock);
68c8c17f 2234int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
6c085a72 2235int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2236
9797fbfb
CW
2237/* i915_gem_stolen.c */
2238int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2239int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2240void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2241void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2242struct drm_i915_gem_object *
2243i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2244struct drm_i915_gem_object *
2245i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2246 u32 stolen_offset,
2247 u32 gtt_offset,
2248 u32 size);
0104fdbb 2249void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2250
673a394b 2251/* i915_gem_tiling.c */
2c1792a1 2252static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2253{
2254 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2255
2256 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2257 obj->tiling_mode != I915_TILING_NONE;
2258}
2259
673a394b 2260void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2261void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2262void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2263
2264/* i915_gem_debug.c */
23bc5982
CW
2265#if WATCH_LISTS
2266int i915_verify_lists(struct drm_device *dev);
673a394b 2267#else
23bc5982 2268#define i915_verify_lists(dev) 0
673a394b 2269#endif
1da177e4 2270
2017263e 2271/* i915_debugfs.c */
27c202ad
BG
2272int i915_debugfs_init(struct drm_minor *minor);
2273void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2274#ifdef CONFIG_DEBUG_FS
07144428
DL
2275void intel_display_crc_init(struct drm_device *dev);
2276#else
f8c168fa 2277static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2278#endif
84734a04
MK
2279
2280/* i915_gpu_error.c */
edc3d884
MK
2281__printf(2, 3)
2282void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2283int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2284 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2285int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2286 size_t count, loff_t pos);
2287static inline void i915_error_state_buf_release(
2288 struct drm_i915_error_state_buf *eb)
2289{
2290 kfree(eb->buf);
2291}
84734a04
MK
2292void i915_capture_error_state(struct drm_device *dev);
2293void i915_error_state_get(struct drm_device *dev,
2294 struct i915_error_state_file_priv *error_priv);
2295void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2296void i915_destroy_error_state(struct drm_device *dev);
2297
2298void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2299const char *i915_cache_level_str(int type);
2017263e 2300
317c35d1
JB
2301/* i915_suspend.c */
2302extern int i915_save_state(struct drm_device *dev);
2303extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2304
d8157a36
DV
2305/* i915_ums.c */
2306void i915_save_display_reg(struct drm_device *dev);
2307void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2308
0136db58
BW
2309/* i915_sysfs.c */
2310void i915_setup_sysfs(struct drm_device *dev_priv);
2311void i915_teardown_sysfs(struct drm_device *dev_priv);
2312
f899fc64
CW
2313/* intel_i2c.c */
2314extern int intel_setup_gmbus(struct drm_device *dev);
2315extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2316static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2317{
2ed06c93 2318 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2319}
2320
2321extern struct i2c_adapter *intel_gmbus_get_adapter(
2322 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2323extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2324extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2325static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2326{
2327 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2328}
f899fc64
CW
2329extern void intel_i2c_reset(struct drm_device *dev);
2330
3b617967 2331/* intel_opregion.c */
9c4b0a68 2332struct intel_encoder;
44834a67
CW
2333extern int intel_opregion_setup(struct drm_device *dev);
2334#ifdef CONFIG_ACPI
2335extern void intel_opregion_init(struct drm_device *dev);
2336extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2337extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2338extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2339 bool enable);
ecbc5cf3
JN
2340extern int intel_opregion_notify_adapter(struct drm_device *dev,
2341 pci_power_t state);
65e082c9 2342#else
44834a67
CW
2343static inline void intel_opregion_init(struct drm_device *dev) { return; }
2344static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2345static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2346static inline int
2347intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2348{
2349 return 0;
2350}
ecbc5cf3
JN
2351static inline int
2352intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2353{
2354 return 0;
2355}
65e082c9 2356#endif
8ee1c3db 2357
723bfd70
JB
2358/* intel_acpi.c */
2359#ifdef CONFIG_ACPI
2360extern void intel_register_dsm_handler(void);
2361extern void intel_unregister_dsm_handler(void);
2362#else
2363static inline void intel_register_dsm_handler(void) { return; }
2364static inline void intel_unregister_dsm_handler(void) { return; }
2365#endif /* CONFIG_ACPI */
2366
79e53945 2367/* modesetting */
f817586c 2368extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2369extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2370extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2371extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2372extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2373extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2374extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2375 bool force_restore);
44cec740 2376extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2377extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2378extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2379extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2380extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2381extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2382extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2383extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2384extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2385extern void intel_detect_pch(struct drm_device *dev);
2386extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2387extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2388
2911a35b 2389extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2390int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2391 struct drm_file *file);
575155a9 2392
6ef3d427
CW
2393/* overlay */
2394extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2395extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2396 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2397
2398extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2399extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2400 struct drm_device *dev,
2401 struct intel_display_error_state *error);
6ef3d427 2402
b7287d80
BW
2403/* On SNB platform, before reading ring registers forcewake bit
2404 * must be set to prevent GT core from power down and stale values being
2405 * returned.
2406 */
fcca7926
BW
2407void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2408void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2409
42c0526c
BW
2410int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2411int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2412
2413/* intel_sideband.c */
64936258
JN
2414u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2415void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2416u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2417u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2418void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2419u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2420void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2421u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2422void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2423u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2424void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2425u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2426void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2427u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2428 enum intel_sbi_destination destination);
2429void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2430 enum intel_sbi_destination destination);
0a073b84 2431
855ba3be
JB
2432int vlv_gpu_freq(int ddr_freq, int val);
2433int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2434
0b274481
BW
2435#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2436#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2437
2438#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2439#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2440#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2441#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2442
2443#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2444#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2445#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2446#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2447
2448#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2449#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2450
2451#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2452#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2453
55bc60db
VS
2454/* "Broadcast RGB" property */
2455#define INTEL_BROADCAST_RGB_AUTO 0
2456#define INTEL_BROADCAST_RGB_FULL 1
2457#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2458
766aa1c4
VS
2459static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2460{
2461 if (HAS_PCH_SPLIT(dev))
2462 return CPU_VGACNTRL;
2463 else if (IS_VALLEYVIEW(dev))
2464 return VLV_VGACNTRL;
2465 else
2466 return VGACNTRL;
2467}
2468
2bb4629a
VS
2469static inline void __user *to_user_ptr(u64 address)
2470{
2471 return (void __user *)(uintptr_t)address;
2472}
2473
df97729f
ID
2474static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2475{
2476 unsigned long j = msecs_to_jiffies(m);
2477
2478 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2479}
2480
2481static inline unsigned long
2482timespec_to_jiffies_timeout(const struct timespec *value)
2483{
2484 unsigned long j = timespec_to_jiffies(value);
2485
2486 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2487}
2488
1da177e4 2489#endif
This page took 0.863238 seconds and 5 git commands to generate.