Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- |
2 | */ | |
0d6aa60b | 3 | /* |
bc54fd1a | 4 | * |
1da177e4 LT |
5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
6 | * All Rights Reserved. | |
bc54fd1a DA |
7 | * |
8 | * Permission is hereby granted, free of charge, to any person obtaining a | |
9 | * copy of this software and associated documentation files (the | |
10 | * "Software"), to deal in the Software without restriction, including | |
11 | * without limitation the rights to use, copy, modify, merge, publish, | |
12 | * distribute, sub license, and/or sell copies of the Software, and to | |
13 | * permit persons to whom the Software is furnished to do so, subject to | |
14 | * the following conditions: | |
15 | * | |
16 | * The above copyright notice and this permission notice (including the | |
17 | * next paragraph) shall be included in all copies or substantial portions | |
18 | * of the Software. | |
19 | * | |
20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS | |
21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | |
22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. | |
23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR | |
24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, | |
25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE | |
26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | |
27 | * | |
0d6aa60b | 28 | */ |
1da177e4 LT |
29 | |
30 | #ifndef _I915_DRV_H_ | |
31 | #define _I915_DRV_H_ | |
32 | ||
585fb111 | 33 | #include "i915_reg.h" |
79e53945 | 34 | #include "intel_bios.h" |
8187a2b7 | 35 | #include "intel_ringbuffer.h" |
0839ccb8 | 36 | #include <linux/io-mapping.h> |
585fb111 | 37 | |
1da177e4 LT |
38 | /* General customization: |
39 | */ | |
40 | ||
41 | #define DRIVER_AUTHOR "Tungsten Graphics, Inc." | |
42 | ||
43 | #define DRIVER_NAME "i915" | |
44 | #define DRIVER_DESC "Intel Graphics" | |
673a394b | 45 | #define DRIVER_DATE "20080730" |
1da177e4 | 46 | |
317c35d1 JB |
47 | enum pipe { |
48 | PIPE_A = 0, | |
49 | PIPE_B, | |
50 | }; | |
51 | ||
80824003 JB |
52 | enum plane { |
53 | PLANE_A = 0, | |
54 | PLANE_B, | |
55 | }; | |
56 | ||
52440211 KP |
57 | #define I915_NUM_PIPE 2 |
58 | ||
62fdfeaf EA |
59 | #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT)) |
60 | ||
1da177e4 LT |
61 | /* Interface history: |
62 | * | |
63 | * 1.1: Original. | |
0d6aa60b DA |
64 | * 1.2: Add Power Management |
65 | * 1.3: Add vblank support | |
de227f5f | 66 | * 1.4: Fix cmdbuffer path, add heap destroy |
702880f2 | 67 | * 1.5: Add vblank pipe configuration |
2228ed67 MCA |
68 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank |
69 | * - Support vertical blank on secondary display pipe | |
1da177e4 LT |
70 | */ |
71 | #define DRIVER_MAJOR 1 | |
2228ed67 | 72 | #define DRIVER_MINOR 6 |
1da177e4 LT |
73 | #define DRIVER_PATCHLEVEL 0 |
74 | ||
673a394b EA |
75 | #define WATCH_COHERENCY 0 |
76 | #define WATCH_BUF 0 | |
77 | #define WATCH_EXEC 0 | |
78 | #define WATCH_LRU 0 | |
79 | #define WATCH_RELOC 0 | |
80 | #define WATCH_INACTIVE 0 | |
81 | #define WATCH_PWRITE 0 | |
82 | ||
71acb5eb DA |
83 | #define I915_GEM_PHYS_CURSOR_0 1 |
84 | #define I915_GEM_PHYS_CURSOR_1 2 | |
85 | #define I915_GEM_PHYS_OVERLAY_REGS 3 | |
86 | #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS) | |
87 | ||
88 | struct drm_i915_gem_phys_object { | |
89 | int id; | |
90 | struct page **page_list; | |
91 | drm_dma_handle_t *handle; | |
92 | struct drm_gem_object *cur_obj; | |
93 | }; | |
94 | ||
1da177e4 LT |
95 | struct mem_block { |
96 | struct mem_block *next; | |
97 | struct mem_block *prev; | |
98 | int start; | |
99 | int size; | |
6c340eac | 100 | struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */ |
1da177e4 LT |
101 | }; |
102 | ||
0a3e67a4 JB |
103 | struct opregion_header; |
104 | struct opregion_acpi; | |
105 | struct opregion_swsci; | |
106 | struct opregion_asle; | |
107 | ||
8ee1c3db MG |
108 | struct intel_opregion { |
109 | struct opregion_header *header; | |
110 | struct opregion_acpi *acpi; | |
111 | struct opregion_swsci *swsci; | |
112 | struct opregion_asle *asle; | |
113 | int enabled; | |
114 | }; | |
115 | ||
7c1c2871 DA |
116 | struct drm_i915_master_private { |
117 | drm_local_map_t *sarea; | |
118 | struct _drm_i915_sarea *sarea_priv; | |
119 | }; | |
de151cf6 JB |
120 | #define I915_FENCE_REG_NONE -1 |
121 | ||
122 | struct drm_i915_fence_reg { | |
123 | struct drm_gem_object *obj; | |
007cc8ac | 124 | struct list_head lru_list; |
de151cf6 | 125 | }; |
7c1c2871 | 126 | |
9b9d172d | 127 | struct sdvo_device_mapping { |
128 | u8 dvo_port; | |
129 | u8 slave_addr; | |
130 | u8 dvo_wiring; | |
131 | u8 initialized; | |
b1083333 | 132 | u8 ddc_pin; |
9b9d172d | 133 | }; |
134 | ||
63eeaf38 JB |
135 | struct drm_i915_error_state { |
136 | u32 eir; | |
137 | u32 pgtbl_er; | |
138 | u32 pipeastat; | |
139 | u32 pipebstat; | |
140 | u32 ipeir; | |
141 | u32 ipehr; | |
142 | u32 instdone; | |
143 | u32 acthd; | |
144 | u32 instpm; | |
145 | u32 instps; | |
146 | u32 instdone1; | |
147 | u32 seqno; | |
9df30794 | 148 | u64 bbaddr; |
63eeaf38 | 149 | struct timeval time; |
9df30794 CW |
150 | struct drm_i915_error_object { |
151 | int page_count; | |
152 | u32 gtt_offset; | |
153 | u32 *pages[0]; | |
154 | } *ringbuffer, *batchbuffer[2]; | |
155 | struct drm_i915_error_buffer { | |
156 | size_t size; | |
157 | u32 name; | |
158 | u32 seqno; | |
159 | u32 gtt_offset; | |
160 | u32 read_domains; | |
161 | u32 write_domain; | |
162 | u32 fence_reg; | |
163 | s32 pinned:2; | |
164 | u32 tiling:2; | |
165 | u32 dirty:1; | |
166 | u32 purgeable:1; | |
167 | } *active_bo; | |
168 | u32 active_bo_count; | |
63eeaf38 JB |
169 | }; |
170 | ||
e70236a8 JB |
171 | struct drm_i915_display_funcs { |
172 | void (*dpms)(struct drm_crtc *crtc, int mode); | |
ee5382ae | 173 | bool (*fbc_enabled)(struct drm_device *dev); |
e70236a8 JB |
174 | void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval); |
175 | void (*disable_fbc)(struct drm_device *dev); | |
176 | int (*get_display_clock_speed)(struct drm_device *dev); | |
177 | int (*get_fifo_size)(struct drm_device *dev, int plane); | |
178 | void (*update_wm)(struct drm_device *dev, int planea_clock, | |
179 | int planeb_clock, int sr_hdisplay, int pixel_size); | |
180 | /* clock updates for mode set */ | |
181 | /* cursor updates */ | |
182 | /* render clock increase/decrease */ | |
183 | /* display clock increase/decrease */ | |
184 | /* pll clock increase/decrease */ | |
185 | /* clock gating init */ | |
186 | }; | |
187 | ||
02e792fb DV |
188 | struct intel_overlay; |
189 | ||
cfdf1fa2 KH |
190 | struct intel_device_info { |
191 | u8 is_mobile : 1; | |
192 | u8 is_i8xx : 1; | |
5ce8ba7c | 193 | u8 is_i85x : 1; |
cfdf1fa2 KH |
194 | u8 is_i915g : 1; |
195 | u8 is_i9xx : 1; | |
196 | u8 is_i945gm : 1; | |
197 | u8 is_i965g : 1; | |
198 | u8 is_i965gm : 1; | |
199 | u8 is_g33 : 1; | |
200 | u8 need_gfx_hws : 1; | |
201 | u8 is_g4x : 1; | |
202 | u8 is_pineview : 1; | |
203 | u8 is_ironlake : 1; | |
59f2d0fc | 204 | u8 is_gen6 : 1; |
cfdf1fa2 KH |
205 | u8 has_fbc : 1; |
206 | u8 has_rc6 : 1; | |
207 | u8 has_pipe_cxsr : 1; | |
208 | u8 has_hotplug : 1; | |
b295d1b6 | 209 | u8 cursor_needs_physical : 1; |
cfdf1fa2 KH |
210 | }; |
211 | ||
b5e50c3f JB |
212 | enum no_fbc_reason { |
213 | FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */ | |
214 | FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */ | |
215 | FBC_MODE_TOO_LARGE, /* mode too large for compression */ | |
216 | FBC_BAD_PLANE, /* fbc not supported on plane */ | |
217 | FBC_NOT_TILED, /* buffer not tiled */ | |
218 | }; | |
219 | ||
3bad0781 ZW |
220 | enum intel_pch { |
221 | PCH_IBX, /* Ibexpeak PCH */ | |
222 | PCH_CPT, /* Cougarpoint PCH */ | |
223 | }; | |
224 | ||
8be48d92 | 225 | struct intel_fbdev; |
38651674 | 226 | |
1da177e4 | 227 | typedef struct drm_i915_private { |
673a394b EA |
228 | struct drm_device *dev; |
229 | ||
cfdf1fa2 KH |
230 | const struct intel_device_info *info; |
231 | ||
ac5c4e76 DA |
232 | int has_gem; |
233 | ||
3043c60c | 234 | void __iomem *regs; |
1da177e4 | 235 | |
ec2a4c3f | 236 | struct pci_dev *bridge_dev; |
8187a2b7 | 237 | struct intel_ring_buffer render_ring; |
d1b851fc | 238 | struct intel_ring_buffer bsd_ring; |
1da177e4 | 239 | |
9c8da5eb | 240 | drm_dma_handle_t *status_page_dmah; |
e552eb70 | 241 | void *seqno_page; |
1da177e4 | 242 | dma_addr_t dma_status_page; |
0a3e67a4 | 243 | uint32_t counter; |
e552eb70 | 244 | unsigned int seqno_gfx_addr; |
dc7a9319 | 245 | drm_local_map_t hws_map; |
e552eb70 | 246 | struct drm_gem_object *seqno_obj; |
97f5ab66 | 247 | struct drm_gem_object *pwrctx; |
1da177e4 | 248 | |
d7658989 JB |
249 | struct resource mch_res; |
250 | ||
a6b54f3f | 251 | unsigned int cpp; |
1da177e4 LT |
252 | int back_offset; |
253 | int front_offset; | |
254 | int current_page; | |
255 | int page_flipping; | |
1da177e4 LT |
256 | |
257 | wait_queue_head_t irq_queue; | |
258 | atomic_t irq_received; | |
ed4cb414 EA |
259 | /** Protects user_irq_refcount and irq_mask_reg */ |
260 | spinlock_t user_irq_lock; | |
9d34e5db | 261 | u32 trace_irq_seqno; |
ed4cb414 EA |
262 | /** Cached value of IMR to avoid reads in updating the bitfield */ |
263 | u32 irq_mask_reg; | |
7c463586 | 264 | u32 pipestat[2]; |
f2b115e6 | 265 | /** splitted irq regs for graphics and display engine on Ironlake, |
036a4a7d ZW |
266 | irq_mask_reg is still used for display irq. */ |
267 | u32 gt_irq_mask_reg; | |
268 | u32 gt_irq_enable_reg; | |
269 | u32 de_irq_enable_reg; | |
c650156a ZW |
270 | u32 pch_irq_mask_reg; |
271 | u32 pch_irq_enable_reg; | |
1da177e4 | 272 | |
5ca58282 JB |
273 | u32 hotplug_supported_mask; |
274 | struct work_struct hotplug_work; | |
275 | ||
1da177e4 LT |
276 | int tex_lru_log_granularity; |
277 | int allow_batchbuffer; | |
278 | struct mem_block *agp_heap; | |
0d6aa60b | 279 | unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds; |
702880f2 | 280 | int vblank_pipe; |
a6b54f3f | 281 | |
f65d9421 BG |
282 | /* For hangcheck timer */ |
283 | #define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */ | |
284 | struct timer_list hangcheck_timer; | |
285 | int hangcheck_count; | |
286 | uint32_t last_acthd; | |
287 | ||
79e53945 JB |
288 | struct drm_mm vram; |
289 | ||
80824003 JB |
290 | unsigned long cfb_size; |
291 | unsigned long cfb_pitch; | |
292 | int cfb_fence; | |
293 | int cfb_plane; | |
294 | ||
79e53945 JB |
295 | int irq_enabled; |
296 | ||
8ee1c3db MG |
297 | struct intel_opregion opregion; |
298 | ||
02e792fb DV |
299 | /* overlay */ |
300 | struct intel_overlay *overlay; | |
301 | ||
79e53945 JB |
302 | /* LVDS info */ |
303 | int backlight_duty_cycle; /* restore backlight to this value */ | |
304 | bool panel_wants_dither; | |
305 | struct drm_display_mode *panel_fixed_mode; | |
88631706 ML |
306 | struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */ |
307 | struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */ | |
79e53945 JB |
308 | |
309 | /* Feature bits from the VBIOS */ | |
95281e35 HE |
310 | unsigned int int_tv_support:1; |
311 | unsigned int lvds_dither:1; | |
312 | unsigned int lvds_vbt:1; | |
313 | unsigned int int_crt_support:1; | |
43565a06 | 314 | unsigned int lvds_use_ssc:1; |
32f9d658 | 315 | unsigned int edp_support:1; |
43565a06 | 316 | int lvds_ssc_freq; |
500a8cc4 | 317 | int edp_bpp; |
79e53945 | 318 | |
c1c7af60 JB |
319 | struct notifier_block lid_notifier; |
320 | ||
29874f44 | 321 | int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */ |
de151cf6 JB |
322 | struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */ |
323 | int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */ | |
324 | int num_fence_regs; /* 8 on pre-965, 16 otherwise */ | |
325 | ||
95534263 | 326 | unsigned int fsb_freq, mem_freq, is_ddr3; |
7662c8bd | 327 | |
63eeaf38 JB |
328 | spinlock_t error_lock; |
329 | struct drm_i915_error_state *first_error; | |
8a905236 | 330 | struct work_struct error_work; |
9c9fe1f8 | 331 | struct workqueue_struct *wq; |
63eeaf38 | 332 | |
e70236a8 JB |
333 | /* Display functions */ |
334 | struct drm_i915_display_funcs display; | |
335 | ||
3bad0781 ZW |
336 | /* PCH chipset type */ |
337 | enum intel_pch pch_type; | |
338 | ||
ba8bbcf6 | 339 | /* Register state */ |
c9354c85 | 340 | bool modeset_on_lid; |
ba8bbcf6 JB |
341 | u8 saveLBB; |
342 | u32 saveDSPACNTR; | |
343 | u32 saveDSPBCNTR; | |
e948e994 | 344 | u32 saveDSPARB; |
461cba2d | 345 | u32 saveHWS; |
ba8bbcf6 JB |
346 | u32 savePIPEACONF; |
347 | u32 savePIPEBCONF; | |
348 | u32 savePIPEASRC; | |
349 | u32 savePIPEBSRC; | |
350 | u32 saveFPA0; | |
351 | u32 saveFPA1; | |
352 | u32 saveDPLL_A; | |
353 | u32 saveDPLL_A_MD; | |
354 | u32 saveHTOTAL_A; | |
355 | u32 saveHBLANK_A; | |
356 | u32 saveHSYNC_A; | |
357 | u32 saveVTOTAL_A; | |
358 | u32 saveVBLANK_A; | |
359 | u32 saveVSYNC_A; | |
360 | u32 saveBCLRPAT_A; | |
5586c8bc | 361 | u32 saveTRANSACONF; |
42048781 ZW |
362 | u32 saveTRANS_HTOTAL_A; |
363 | u32 saveTRANS_HBLANK_A; | |
364 | u32 saveTRANS_HSYNC_A; | |
365 | u32 saveTRANS_VTOTAL_A; | |
366 | u32 saveTRANS_VBLANK_A; | |
367 | u32 saveTRANS_VSYNC_A; | |
0da3ea12 | 368 | u32 savePIPEASTAT; |
ba8bbcf6 JB |
369 | u32 saveDSPASTRIDE; |
370 | u32 saveDSPASIZE; | |
371 | u32 saveDSPAPOS; | |
585fb111 | 372 | u32 saveDSPAADDR; |
ba8bbcf6 JB |
373 | u32 saveDSPASURF; |
374 | u32 saveDSPATILEOFF; | |
375 | u32 savePFIT_PGM_RATIOS; | |
0eb96d6e | 376 | u32 saveBLC_HIST_CTL; |
ba8bbcf6 JB |
377 | u32 saveBLC_PWM_CTL; |
378 | u32 saveBLC_PWM_CTL2; | |
42048781 ZW |
379 | u32 saveBLC_CPU_PWM_CTL; |
380 | u32 saveBLC_CPU_PWM_CTL2; | |
ba8bbcf6 JB |
381 | u32 saveFPB0; |
382 | u32 saveFPB1; | |
383 | u32 saveDPLL_B; | |
384 | u32 saveDPLL_B_MD; | |
385 | u32 saveHTOTAL_B; | |
386 | u32 saveHBLANK_B; | |
387 | u32 saveHSYNC_B; | |
388 | u32 saveVTOTAL_B; | |
389 | u32 saveVBLANK_B; | |
390 | u32 saveVSYNC_B; | |
391 | u32 saveBCLRPAT_B; | |
5586c8bc | 392 | u32 saveTRANSBCONF; |
42048781 ZW |
393 | u32 saveTRANS_HTOTAL_B; |
394 | u32 saveTRANS_HBLANK_B; | |
395 | u32 saveTRANS_HSYNC_B; | |
396 | u32 saveTRANS_VTOTAL_B; | |
397 | u32 saveTRANS_VBLANK_B; | |
398 | u32 saveTRANS_VSYNC_B; | |
0da3ea12 | 399 | u32 savePIPEBSTAT; |
ba8bbcf6 JB |
400 | u32 saveDSPBSTRIDE; |
401 | u32 saveDSPBSIZE; | |
402 | u32 saveDSPBPOS; | |
585fb111 | 403 | u32 saveDSPBADDR; |
ba8bbcf6 JB |
404 | u32 saveDSPBSURF; |
405 | u32 saveDSPBTILEOFF; | |
585fb111 JB |
406 | u32 saveVGA0; |
407 | u32 saveVGA1; | |
408 | u32 saveVGA_PD; | |
ba8bbcf6 JB |
409 | u32 saveVGACNTRL; |
410 | u32 saveADPA; | |
411 | u32 saveLVDS; | |
585fb111 JB |
412 | u32 savePP_ON_DELAYS; |
413 | u32 savePP_OFF_DELAYS; | |
ba8bbcf6 JB |
414 | u32 saveDVOA; |
415 | u32 saveDVOB; | |
416 | u32 saveDVOC; | |
417 | u32 savePP_ON; | |
418 | u32 savePP_OFF; | |
419 | u32 savePP_CONTROL; | |
585fb111 | 420 | u32 savePP_DIVISOR; |
ba8bbcf6 JB |
421 | u32 savePFIT_CONTROL; |
422 | u32 save_palette_a[256]; | |
423 | u32 save_palette_b[256]; | |
06027f91 | 424 | u32 saveDPFC_CB_BASE; |
ba8bbcf6 JB |
425 | u32 saveFBC_CFB_BASE; |
426 | u32 saveFBC_LL_BASE; | |
427 | u32 saveFBC_CONTROL; | |
428 | u32 saveFBC_CONTROL2; | |
0da3ea12 JB |
429 | u32 saveIER; |
430 | u32 saveIIR; | |
431 | u32 saveIMR; | |
42048781 ZW |
432 | u32 saveDEIER; |
433 | u32 saveDEIMR; | |
434 | u32 saveGTIER; | |
435 | u32 saveGTIMR; | |
436 | u32 saveFDI_RXA_IMR; | |
437 | u32 saveFDI_RXB_IMR; | |
1f84e550 | 438 | u32 saveCACHE_MODE_0; |
1f84e550 | 439 | u32 saveMI_ARB_STATE; |
ba8bbcf6 JB |
440 | u32 saveSWF0[16]; |
441 | u32 saveSWF1[16]; | |
442 | u32 saveSWF2[3]; | |
443 | u8 saveMSR; | |
444 | u8 saveSR[8]; | |
123f794f | 445 | u8 saveGR[25]; |
ba8bbcf6 | 446 | u8 saveAR_INDEX; |
a59e122a | 447 | u8 saveAR[21]; |
ba8bbcf6 | 448 | u8 saveDACMASK; |
a59e122a | 449 | u8 saveCR[37]; |
79f11c19 | 450 | uint64_t saveFENCE[16]; |
1fd1c624 EA |
451 | u32 saveCURACNTR; |
452 | u32 saveCURAPOS; | |
453 | u32 saveCURABASE; | |
454 | u32 saveCURBCNTR; | |
455 | u32 saveCURBPOS; | |
456 | u32 saveCURBBASE; | |
457 | u32 saveCURSIZE; | |
a4fc5ed6 KP |
458 | u32 saveDP_B; |
459 | u32 saveDP_C; | |
460 | u32 saveDP_D; | |
461 | u32 savePIPEA_GMCH_DATA_M; | |
462 | u32 savePIPEB_GMCH_DATA_M; | |
463 | u32 savePIPEA_GMCH_DATA_N; | |
464 | u32 savePIPEB_GMCH_DATA_N; | |
465 | u32 savePIPEA_DP_LINK_M; | |
466 | u32 savePIPEB_DP_LINK_M; | |
467 | u32 savePIPEA_DP_LINK_N; | |
468 | u32 savePIPEB_DP_LINK_N; | |
42048781 ZW |
469 | u32 saveFDI_RXA_CTL; |
470 | u32 saveFDI_TXA_CTL; | |
471 | u32 saveFDI_RXB_CTL; | |
472 | u32 saveFDI_TXB_CTL; | |
473 | u32 savePFA_CTL_1; | |
474 | u32 savePFB_CTL_1; | |
475 | u32 savePFA_WIN_SZ; | |
476 | u32 savePFB_WIN_SZ; | |
477 | u32 savePFA_WIN_POS; | |
478 | u32 savePFB_WIN_POS; | |
5586c8bc ZW |
479 | u32 savePCH_DREF_CONTROL; |
480 | u32 saveDISP_ARB_CTL; | |
481 | u32 savePIPEA_DATA_M1; | |
482 | u32 savePIPEA_DATA_N1; | |
483 | u32 savePIPEA_LINK_M1; | |
484 | u32 savePIPEA_LINK_N1; | |
485 | u32 savePIPEB_DATA_M1; | |
486 | u32 savePIPEB_DATA_N1; | |
487 | u32 savePIPEB_LINK_M1; | |
488 | u32 savePIPEB_LINK_N1; | |
b5b72e89 | 489 | u32 saveMCHBAR_RENDER_STANDBY; |
673a394b EA |
490 | |
491 | struct { | |
492 | struct drm_mm gtt_space; | |
493 | ||
0839ccb8 | 494 | struct io_mapping *gtt_mapping; |
ab657db1 | 495 | int gtt_mtrr; |
0839ccb8 | 496 | |
31169714 CW |
497 | /** |
498 | * Membership on list of all loaded devices, used to evict | |
499 | * inactive buffers under memory pressure. | |
500 | * | |
501 | * Modifications should only be done whilst holding the | |
502 | * shrink_list_lock spinlock. | |
503 | */ | |
504 | struct list_head shrink_list; | |
505 | ||
5e118f41 | 506 | spinlock_t active_list_lock; |
673a394b EA |
507 | |
508 | /** | |
509 | * List of objects which are not in the ringbuffer but which | |
510 | * still have a write_domain which needs to be flushed before | |
511 | * unbinding. | |
512 | * | |
ce44b0ea EA |
513 | * last_rendering_seqno is 0 while an object is in this list. |
514 | * | |
673a394b EA |
515 | * A reference is held on the buffer while on this list. |
516 | */ | |
517 | struct list_head flushing_list; | |
518 | ||
99fcb766 DV |
519 | /** |
520 | * List of objects currently pending a GPU write flush. | |
521 | * | |
522 | * All elements on this list will belong to either the | |
523 | * active_list or flushing_list, last_rendering_seqno can | |
524 | * be used to differentiate between the two elements. | |
525 | */ | |
526 | struct list_head gpu_write_list; | |
527 | ||
673a394b EA |
528 | /** |
529 | * LRU list of objects which are not in the ringbuffer and | |
530 | * are ready to unbind, but are still in the GTT. | |
531 | * | |
ce44b0ea EA |
532 | * last_rendering_seqno is 0 while an object is in this list. |
533 | * | |
673a394b EA |
534 | * A reference is not held on the buffer while on this list, |
535 | * as merely being GTT-bound shouldn't prevent its being | |
536 | * freed, and we'll pull it off the list in the free path. | |
537 | */ | |
538 | struct list_head inactive_list; | |
539 | ||
a09ba7fa EA |
540 | /** LRU list of objects with fence regs on them. */ |
541 | struct list_head fence_list; | |
542 | ||
673a394b EA |
543 | /** |
544 | * We leave the user IRQ off as much as possible, | |
545 | * but this means that requests will finish and never | |
546 | * be retired once the system goes idle. Set a timer to | |
547 | * fire periodically while the ring is running. When it | |
548 | * fires, go retire requests. | |
549 | */ | |
550 | struct delayed_work retire_work; | |
551 | ||
552 | uint32_t next_gem_seqno; | |
553 | ||
554 | /** | |
555 | * Waiting sequence number, if any | |
556 | */ | |
557 | uint32_t waiting_gem_seqno; | |
558 | ||
559 | /** | |
560 | * Last seq seen at irq time | |
561 | */ | |
562 | uint32_t irq_gem_seqno; | |
563 | ||
564 | /** | |
565 | * Flag if the X Server, and thus DRM, is not currently in | |
566 | * control of the device. | |
567 | * | |
568 | * This is set between LeaveVT and EnterVT. It needs to be | |
569 | * replaced with a semaphore. It also needs to be | |
570 | * transitioned away from for kernel modesetting. | |
571 | */ | |
572 | int suspended; | |
573 | ||
574 | /** | |
575 | * Flag if the hardware appears to be wedged. | |
576 | * | |
577 | * This is set when attempts to idle the device timeout. | |
578 | * It prevents command submission from occuring and makes | |
579 | * every pending request fail | |
580 | */ | |
ba1234d1 | 581 | atomic_t wedged; |
673a394b EA |
582 | |
583 | /** Bit 6 swizzling required for X tiling */ | |
584 | uint32_t bit_6_swizzle_x; | |
585 | /** Bit 6 swizzling required for Y tiling */ | |
586 | uint32_t bit_6_swizzle_y; | |
71acb5eb DA |
587 | |
588 | /* storage for physical objects */ | |
589 | struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT]; | |
673a394b | 590 | } mm; |
9b9d172d | 591 | struct sdvo_device_mapping sdvo_mappings[2]; |
a3e17eb8 ZY |
592 | /* indicate whether the LVDS_BORDER should be enabled or not */ |
593 | unsigned int lvds_border_bits; | |
652c393a | 594 | |
6b95a207 KH |
595 | struct drm_crtc *plane_to_crtc_mapping[2]; |
596 | struct drm_crtc *pipe_to_crtc_mapping[2]; | |
597 | wait_queue_head_t pending_flip_queue; | |
598 | ||
652c393a JB |
599 | /* Reclocking support */ |
600 | bool render_reclock_avail; | |
601 | bool lvds_downclock_avail; | |
bfac4d67 ZY |
602 | /* indicate whether the LVDS EDID is OK */ |
603 | bool lvds_edid_good; | |
18f9ed12 ZY |
604 | /* indicates the reduced downclock for LVDS*/ |
605 | int lvds_downclock; | |
652c393a JB |
606 | struct work_struct idle_work; |
607 | struct timer_list idle_timer; | |
608 | bool busy; | |
609 | u16 orig_clock; | |
6363ee6f ZY |
610 | int child_dev_num; |
611 | struct child_device_config *child_dev; | |
a2565377 | 612 | struct drm_connector *int_lvds_connector; |
f97108d1 | 613 | |
c4804411 | 614 | bool mchbar_need_disable; |
f97108d1 JB |
615 | |
616 | u8 cur_delay; | |
617 | u8 min_delay; | |
618 | u8 max_delay; | |
7648fa99 JB |
619 | u8 fmax; |
620 | u8 fstart; | |
621 | ||
622 | u64 last_count1; | |
623 | unsigned long last_time1; | |
624 | u64 last_count2; | |
625 | struct timespec last_time2; | |
626 | unsigned long gfx_power; | |
627 | int c_m; | |
628 | int r_t; | |
629 | u8 corr; | |
630 | spinlock_t *mchdev_lock; | |
b5e50c3f JB |
631 | |
632 | enum no_fbc_reason no_fbc_reason; | |
38651674 | 633 | |
20bf377e JB |
634 | struct drm_mm_node *compressed_fb; |
635 | struct drm_mm_node *compressed_llb; | |
34dc4d44 | 636 | |
8be48d92 DA |
637 | /* list of fbdev register on this device */ |
638 | struct intel_fbdev *fbdev; | |
1da177e4 LT |
639 | } drm_i915_private_t; |
640 | ||
673a394b EA |
641 | /** driver private structure attached to each drm_gem_object */ |
642 | struct drm_i915_gem_object { | |
c397b908 | 643 | struct drm_gem_object base; |
673a394b EA |
644 | |
645 | /** Current space allocated to this object in the GTT, if any. */ | |
646 | struct drm_mm_node *gtt_space; | |
647 | ||
648 | /** This object's place on the active/flushing/inactive lists */ | |
649 | struct list_head list; | |
99fcb766 DV |
650 | /** This object's place on GPU write list */ |
651 | struct list_head gpu_write_list; | |
673a394b EA |
652 | |
653 | /** | |
654 | * This is set if the object is on the active or flushing lists | |
655 | * (has pending rendering), and is not set if it's on inactive (ready | |
656 | * to be unbound). | |
657 | */ | |
778c3544 | 658 | unsigned int active : 1; |
673a394b EA |
659 | |
660 | /** | |
661 | * This is set if the object has been written to since last bound | |
662 | * to the GTT | |
663 | */ | |
778c3544 DV |
664 | unsigned int dirty : 1; |
665 | ||
666 | /** | |
667 | * Fence register bits (if any) for this object. Will be set | |
668 | * as needed when mapped into the GTT. | |
669 | * Protected by dev->struct_mutex. | |
670 | * | |
671 | * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE) | |
672 | */ | |
673 | int fence_reg : 5; | |
674 | ||
675 | /** | |
676 | * Used for checking the object doesn't appear more than once | |
677 | * in an execbuffer object list. | |
678 | */ | |
679 | unsigned int in_execbuffer : 1; | |
680 | ||
681 | /** | |
682 | * Advice: are the backing pages purgeable? | |
683 | */ | |
684 | unsigned int madv : 2; | |
685 | ||
686 | /** | |
687 | * Refcount for the pages array. With the current locking scheme, there | |
688 | * are at most two concurrent users: Binding a bo to the gtt and | |
689 | * pwrite/pread using physical addresses. So two bits for a maximum | |
690 | * of two users are enough. | |
691 | */ | |
692 | unsigned int pages_refcount : 2; | |
693 | #define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3 | |
694 | ||
695 | /** | |
696 | * Current tiling mode for the object. | |
697 | */ | |
698 | unsigned int tiling_mode : 2; | |
699 | ||
700 | /** How many users have pinned this object in GTT space. The following | |
701 | * users can each hold at most one reference: pwrite/pread, pin_ioctl | |
702 | * (via user_pin_count), execbuffer (objects are not allowed multiple | |
703 | * times for the same batchbuffer), and the framebuffer code. When | |
704 | * switching/pageflipping, the framebuffer code has at most two buffers | |
705 | * pinned per crtc. | |
706 | * | |
707 | * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3 | |
708 | * bits with absolutely no headroom. So use 4 bits. */ | |
709 | int pin_count : 4; | |
710 | #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf | |
673a394b EA |
711 | |
712 | /** AGP memory structure for our GTT binding. */ | |
713 | DRM_AGP_MEM *agp_mem; | |
714 | ||
856fa198 | 715 | struct page **pages; |
673a394b EA |
716 | |
717 | /** | |
718 | * Current offset of the object in GTT space. | |
719 | * | |
720 | * This is the same as gtt_space->start | |
721 | */ | |
722 | uint32_t gtt_offset; | |
e67b8ce1 | 723 | |
852835f3 ZN |
724 | /* Which ring is refering to is this object */ |
725 | struct intel_ring_buffer *ring; | |
726 | ||
de151cf6 JB |
727 | /** |
728 | * Fake offset for use by mmap(2) | |
729 | */ | |
730 | uint64_t mmap_offset; | |
731 | ||
673a394b EA |
732 | /** Breadcrumb of last rendering to the buffer. */ |
733 | uint32_t last_rendering_seqno; | |
734 | ||
778c3544 | 735 | /** Current tiling stride for the object, if it's tiled. */ |
de151cf6 | 736 | uint32_t stride; |
673a394b | 737 | |
280b713b EA |
738 | /** Record of address bit 17 of each page at last unbind. */ |
739 | long *bit_17; | |
740 | ||
ba1eb1d8 KP |
741 | /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */ |
742 | uint32_t agp_type; | |
743 | ||
673a394b | 744 | /** |
e47c68e9 EA |
745 | * If present, while GEM_DOMAIN_CPU is in the read domain this array |
746 | * flags which individual pages are valid. | |
673a394b EA |
747 | */ |
748 | uint8_t *page_cpu_valid; | |
79e53945 JB |
749 | |
750 | /** User space pin count and filp owning the pin */ | |
751 | uint32_t user_pin_count; | |
752 | struct drm_file *pin_filp; | |
71acb5eb DA |
753 | |
754 | /** for phy allocated objects */ | |
755 | struct drm_i915_gem_phys_object *phys_obj; | |
b70d11da | 756 | |
6b95a207 KH |
757 | /** |
758 | * Number of crtcs where this object is currently the fb, but | |
759 | * will be page flipped away on the next vblank. When it | |
760 | * reaches 0, dev_priv->pending_flip_queue will be woken up. | |
761 | */ | |
762 | atomic_t pending_flip; | |
673a394b EA |
763 | }; |
764 | ||
62b8b215 | 765 | #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base) |
23010e43 | 766 | |
673a394b EA |
767 | /** |
768 | * Request queue structure. | |
769 | * | |
770 | * The request queue allows us to note sequence numbers that have been emitted | |
771 | * and may be associated with active buffers to be retired. | |
772 | * | |
773 | * By keeping this list, we can avoid having to do questionable | |
774 | * sequence-number comparisons on buffer last_rendering_seqnos, and associate | |
775 | * an emission time with seqnos for tracking how far ahead of the GPU we are. | |
776 | */ | |
777 | struct drm_i915_gem_request { | |
852835f3 ZN |
778 | /** On Which ring this request was generated */ |
779 | struct intel_ring_buffer *ring; | |
780 | ||
673a394b EA |
781 | /** GEM sequence number associated with this request. */ |
782 | uint32_t seqno; | |
783 | ||
784 | /** Time at which this request was emitted, in jiffies. */ | |
785 | unsigned long emitted_jiffies; | |
786 | ||
b962442e | 787 | /** global list entry for this request */ |
673a394b | 788 | struct list_head list; |
b962442e EA |
789 | |
790 | /** file_priv list entry for this request */ | |
791 | struct list_head client_list; | |
673a394b EA |
792 | }; |
793 | ||
794 | struct drm_i915_file_private { | |
795 | struct { | |
b962442e | 796 | struct list_head request_list; |
673a394b EA |
797 | } mm; |
798 | }; | |
799 | ||
79e53945 JB |
800 | enum intel_chip_family { |
801 | CHIP_I8XX = 0x01, | |
802 | CHIP_I9XX = 0x02, | |
803 | CHIP_I915 = 0x04, | |
804 | CHIP_I965 = 0x08, | |
805 | }; | |
806 | ||
c153f45f | 807 | extern struct drm_ioctl_desc i915_ioctls[]; |
b3a83639 | 808 | extern int i915_max_ioctl; |
79e53945 | 809 | extern unsigned int i915_fbpercrtc; |
652c393a | 810 | extern unsigned int i915_powersave; |
33814341 | 811 | extern unsigned int i915_lvds_downclock; |
b3a83639 | 812 | |
6a9ee8af DA |
813 | extern int i915_suspend(struct drm_device *dev, pm_message_t state); |
814 | extern int i915_resume(struct drm_device *dev); | |
1341d655 BG |
815 | extern void i915_save_display(struct drm_device *dev); |
816 | extern void i915_restore_display(struct drm_device *dev); | |
7c1c2871 DA |
817 | extern int i915_master_create(struct drm_device *dev, struct drm_master *master); |
818 | extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master); | |
819 | ||
1da177e4 | 820 | /* i915_dma.c */ |
84b1fd10 | 821 | extern void i915_kernel_lost_context(struct drm_device * dev); |
22eae947 | 822 | extern int i915_driver_load(struct drm_device *, unsigned long flags); |
ba8bbcf6 | 823 | extern int i915_driver_unload(struct drm_device *); |
673a394b | 824 | extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv); |
84b1fd10 | 825 | extern void i915_driver_lastclose(struct drm_device * dev); |
6c340eac EA |
826 | extern void i915_driver_preclose(struct drm_device *dev, |
827 | struct drm_file *file_priv); | |
673a394b EA |
828 | extern void i915_driver_postclose(struct drm_device *dev, |
829 | struct drm_file *file_priv); | |
84b1fd10 | 830 | extern int i915_driver_device_is_agp(struct drm_device * dev); |
0d6aa60b DA |
831 | extern long i915_compat_ioctl(struct file *filp, unsigned int cmd, |
832 | unsigned long arg); | |
673a394b | 833 | extern int i915_emit_box(struct drm_device *dev, |
201361a5 | 834 | struct drm_clip_rect *boxes, |
673a394b | 835 | int i, int DR1, int DR4); |
11ed50ec | 836 | extern int i965_reset(struct drm_device *dev, u8 flags); |
7648fa99 JB |
837 | extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv); |
838 | extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv); | |
839 | extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv); | |
840 | extern void i915_update_gfx_val(struct drm_i915_private *dev_priv); | |
841 | ||
af6061af | 842 | |
1da177e4 | 843 | /* i915_irq.c */ |
f65d9421 | 844 | void i915_hangcheck_elapsed(unsigned long data); |
9df30794 | 845 | void i915_destroy_error_state(struct drm_device *dev); |
c153f45f EA |
846 | extern int i915_irq_emit(struct drm_device *dev, void *data, |
847 | struct drm_file *file_priv); | |
848 | extern int i915_irq_wait(struct drm_device *dev, void *data, | |
849 | struct drm_file *file_priv); | |
9d34e5db | 850 | void i915_trace_irq_get(struct drm_device *dev, u32 seqno); |
79e53945 | 851 | extern void i915_enable_interrupt (struct drm_device *dev); |
1da177e4 LT |
852 | |
853 | extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS); | |
84b1fd10 | 854 | extern void i915_driver_irq_preinstall(struct drm_device * dev); |
0a3e67a4 | 855 | extern int i915_driver_irq_postinstall(struct drm_device *dev); |
84b1fd10 | 856 | extern void i915_driver_irq_uninstall(struct drm_device * dev); |
c153f45f EA |
857 | extern int i915_vblank_pipe_set(struct drm_device *dev, void *data, |
858 | struct drm_file *file_priv); | |
859 | extern int i915_vblank_pipe_get(struct drm_device *dev, void *data, | |
860 | struct drm_file *file_priv); | |
0a3e67a4 JB |
861 | extern int i915_enable_vblank(struct drm_device *dev, int crtc); |
862 | extern void i915_disable_vblank(struct drm_device *dev, int crtc); | |
863 | extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc); | |
9880b7a5 | 864 | extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc); |
c153f45f EA |
865 | extern int i915_vblank_swap(struct drm_device *dev, void *data, |
866 | struct drm_file *file_priv); | |
8ee1c3db | 867 | extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask); |
62fdfeaf | 868 | extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask); |
8187a2b7 ZN |
869 | extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, |
870 | u32 mask); | |
871 | extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, | |
872 | u32 mask); | |
1da177e4 | 873 | |
7c463586 KP |
874 | void |
875 | i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask); | |
876 | ||
877 | void | |
878 | i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask); | |
879 | ||
01c66889 ZY |
880 | void intel_enable_asle (struct drm_device *dev); |
881 | ||
7c463586 | 882 | |
1da177e4 | 883 | /* i915_mem.c */ |
c153f45f EA |
884 | extern int i915_mem_alloc(struct drm_device *dev, void *data, |
885 | struct drm_file *file_priv); | |
886 | extern int i915_mem_free(struct drm_device *dev, void *data, | |
887 | struct drm_file *file_priv); | |
888 | extern int i915_mem_init_heap(struct drm_device *dev, void *data, | |
889 | struct drm_file *file_priv); | |
890 | extern int i915_mem_destroy_heap(struct drm_device *dev, void *data, | |
891 | struct drm_file *file_priv); | |
1da177e4 | 892 | extern void i915_mem_takedown(struct mem_block **heap); |
84b1fd10 | 893 | extern void i915_mem_release(struct drm_device * dev, |
6c340eac | 894 | struct drm_file *file_priv, struct mem_block *heap); |
673a394b EA |
895 | /* i915_gem.c */ |
896 | int i915_gem_init_ioctl(struct drm_device *dev, void *data, | |
897 | struct drm_file *file_priv); | |
898 | int i915_gem_create_ioctl(struct drm_device *dev, void *data, | |
899 | struct drm_file *file_priv); | |
900 | int i915_gem_pread_ioctl(struct drm_device *dev, void *data, | |
901 | struct drm_file *file_priv); | |
902 | int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, | |
903 | struct drm_file *file_priv); | |
904 | int i915_gem_mmap_ioctl(struct drm_device *dev, void *data, | |
905 | struct drm_file *file_priv); | |
de151cf6 JB |
906 | int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
907 | struct drm_file *file_priv); | |
673a394b EA |
908 | int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
909 | struct drm_file *file_priv); | |
910 | int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, | |
911 | struct drm_file *file_priv); | |
912 | int i915_gem_execbuffer(struct drm_device *dev, void *data, | |
913 | struct drm_file *file_priv); | |
76446cac JB |
914 | int i915_gem_execbuffer2(struct drm_device *dev, void *data, |
915 | struct drm_file *file_priv); | |
673a394b EA |
916 | int i915_gem_pin_ioctl(struct drm_device *dev, void *data, |
917 | struct drm_file *file_priv); | |
918 | int i915_gem_unpin_ioctl(struct drm_device *dev, void *data, | |
919 | struct drm_file *file_priv); | |
920 | int i915_gem_busy_ioctl(struct drm_device *dev, void *data, | |
921 | struct drm_file *file_priv); | |
922 | int i915_gem_throttle_ioctl(struct drm_device *dev, void *data, | |
923 | struct drm_file *file_priv); | |
3ef94daa CW |
924 | int i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
925 | struct drm_file *file_priv); | |
673a394b EA |
926 | int i915_gem_entervt_ioctl(struct drm_device *dev, void *data, |
927 | struct drm_file *file_priv); | |
928 | int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data, | |
929 | struct drm_file *file_priv); | |
930 | int i915_gem_set_tiling(struct drm_device *dev, void *data, | |
931 | struct drm_file *file_priv); | |
932 | int i915_gem_get_tiling(struct drm_device *dev, void *data, | |
933 | struct drm_file *file_priv); | |
5a125c3c EA |
934 | int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
935 | struct drm_file *file_priv); | |
673a394b | 936 | void i915_gem_load(struct drm_device *dev); |
673a394b | 937 | int i915_gem_init_object(struct drm_gem_object *obj); |
ac52bc56 DV |
938 | struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev, |
939 | size_t size); | |
673a394b EA |
940 | void i915_gem_free_object(struct drm_gem_object *obj); |
941 | int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment); | |
942 | void i915_gem_object_unpin(struct drm_gem_object *obj); | |
0f973f27 | 943 | int i915_gem_object_unbind(struct drm_gem_object *obj); |
d05ca301 | 944 | void i915_gem_release_mmap(struct drm_gem_object *obj); |
673a394b | 945 | void i915_gem_lastclose(struct drm_device *dev); |
852835f3 ZN |
946 | uint32_t i915_get_gem_seqno(struct drm_device *dev, |
947 | struct intel_ring_buffer *ring); | |
22be1724 | 948 | bool i915_seqno_passed(uint32_t seq1, uint32_t seq2); |
8c4b8c3f | 949 | int i915_gem_object_get_fence_reg(struct drm_gem_object *obj); |
52dc7d32 | 950 | int i915_gem_object_put_fence_reg(struct drm_gem_object *obj); |
852835f3 ZN |
951 | void i915_gem_retire_requests(struct drm_device *dev, |
952 | struct intel_ring_buffer *ring); | |
673a394b EA |
953 | void i915_gem_retire_work_handler(struct work_struct *work); |
954 | void i915_gem_clflush_object(struct drm_gem_object *obj); | |
79e53945 JB |
955 | int i915_gem_object_set_domain(struct drm_gem_object *obj, |
956 | uint32_t read_domains, | |
957 | uint32_t write_domain); | |
958 | int i915_gem_init_ringbuffer(struct drm_device *dev); | |
959 | void i915_gem_cleanup_ringbuffer(struct drm_device *dev); | |
960 | int i915_gem_do_init(struct drm_device *dev, unsigned long start, | |
961 | unsigned long end); | |
5669fcac | 962 | int i915_gem_idle(struct drm_device *dev); |
852835f3 ZN |
963 | uint32_t i915_add_request(struct drm_device *dev, |
964 | struct drm_file *file_priv, | |
965 | uint32_t flush_domains, | |
966 | struct intel_ring_buffer *ring); | |
967 | int i915_do_wait_request(struct drm_device *dev, | |
968 | uint32_t seqno, int interruptible, | |
969 | struct intel_ring_buffer *ring); | |
de151cf6 | 970 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
79e53945 JB |
971 | int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, |
972 | int write); | |
b9241ea3 | 973 | int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj); |
71acb5eb DA |
974 | int i915_gem_attach_phys_object(struct drm_device *dev, |
975 | struct drm_gem_object *obj, int id); | |
976 | void i915_gem_detach_phys_object(struct drm_device *dev, | |
977 | struct drm_gem_object *obj); | |
978 | void i915_gem_free_all_phys_object(struct drm_device *dev); | |
4bdadb97 | 979 | int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask); |
6911a9b8 | 980 | void i915_gem_object_put_pages(struct drm_gem_object *obj); |
1fd1c624 | 981 | void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv); |
6b95a207 | 982 | void i915_gem_object_flush_write_domain(struct drm_gem_object *obj); |
673a394b | 983 | |
31169714 CW |
984 | void i915_gem_shrinker_init(void); |
985 | void i915_gem_shrinker_exit(void); | |
986 | ||
673a394b EA |
987 | /* i915_gem_tiling.c */ |
988 | void i915_gem_detect_bit_6_swizzle(struct drm_device *dev); | |
280b713b EA |
989 | void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj); |
990 | void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj); | |
76446cac JB |
991 | bool i915_tiling_ok(struct drm_device *dev, int stride, int size, |
992 | int tiling_mode); | |
f590d279 OA |
993 | bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj, |
994 | int tiling_mode); | |
673a394b EA |
995 | |
996 | /* i915_gem_debug.c */ | |
997 | void i915_gem_dump_object(struct drm_gem_object *obj, int len, | |
998 | const char *where, uint32_t mark); | |
999 | #if WATCH_INACTIVE | |
1000 | void i915_verify_inactive(struct drm_device *dev, char *file, int line); | |
1001 | #else | |
1002 | #define i915_verify_inactive(dev, file, line) | |
1003 | #endif | |
1004 | void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle); | |
1005 | void i915_gem_dump_object(struct drm_gem_object *obj, int len, | |
1006 | const char *where, uint32_t mark); | |
1007 | void i915_dump_lru(struct drm_device *dev, const char *where); | |
1da177e4 | 1008 | |
2017263e | 1009 | /* i915_debugfs.c */ |
27c202ad BG |
1010 | int i915_debugfs_init(struct drm_minor *minor); |
1011 | void i915_debugfs_cleanup(struct drm_minor *minor); | |
2017263e | 1012 | |
317c35d1 JB |
1013 | /* i915_suspend.c */ |
1014 | extern int i915_save_state(struct drm_device *dev); | |
1015 | extern int i915_restore_state(struct drm_device *dev); | |
0a3e67a4 JB |
1016 | |
1017 | /* i915_suspend.c */ | |
1018 | extern int i915_save_state(struct drm_device *dev); | |
1019 | extern int i915_restore_state(struct drm_device *dev); | |
317c35d1 | 1020 | |
65e082c9 | 1021 | #ifdef CONFIG_ACPI |
8ee1c3db | 1022 | /* i915_opregion.c */ |
74a365b3 | 1023 | extern int intel_opregion_init(struct drm_device *dev, int resume); |
3b1c1c11 | 1024 | extern void intel_opregion_free(struct drm_device *dev, int suspend); |
8ee1c3db | 1025 | extern void opregion_asle_intr(struct drm_device *dev); |
01c66889 | 1026 | extern void ironlake_opregion_gse_intr(struct drm_device *dev); |
8ee1c3db | 1027 | extern void opregion_enable_asle(struct drm_device *dev); |
65e082c9 | 1028 | #else |
03ae61dd | 1029 | static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; } |
3b1c1c11 | 1030 | static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; } |
65e082c9 | 1031 | static inline void opregion_asle_intr(struct drm_device *dev) { return; } |
01c66889 | 1032 | static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; } |
65e082c9 LB |
1033 | static inline void opregion_enable_asle(struct drm_device *dev) { return; } |
1034 | #endif | |
8ee1c3db | 1035 | |
79e53945 JB |
1036 | /* modesetting */ |
1037 | extern void intel_modeset_init(struct drm_device *dev); | |
1038 | extern void intel_modeset_cleanup(struct drm_device *dev); | |
28d52043 | 1039 | extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state); |
80824003 | 1040 | extern void i8xx_disable_fbc(struct drm_device *dev); |
74dff282 | 1041 | extern void g4x_disable_fbc(struct drm_device *dev); |
ee5382ae AJ |
1042 | extern void intel_disable_fbc(struct drm_device *dev); |
1043 | extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval); | |
1044 | extern bool intel_fbc_enabled(struct drm_device *dev); | |
7648fa99 | 1045 | extern bool ironlake_set_drps(struct drm_device *dev, u8 val); |
3bad0781 | 1046 | extern void intel_detect_pch (struct drm_device *dev); |
e3421a18 | 1047 | extern int intel_trans_dp_port_sel (struct drm_crtc *crtc); |
3bad0781 | 1048 | |
546b0974 EA |
1049 | /** |
1050 | * Lock test for when it's just for synchronization of ring access. | |
1051 | * | |
1052 | * In that case, we don't need to do it when GEM is initialized as nobody else | |
1053 | * has access to the ring. | |
1054 | */ | |
1055 | #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \ | |
8187a2b7 ZN |
1056 | if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \ |
1057 | == NULL) \ | |
546b0974 EA |
1058 | LOCK_TEST_WITH_RETURN(dev, file_priv); \ |
1059 | } while (0) | |
1060 | ||
3043c60c EA |
1061 | #define I915_READ(reg) readl(dev_priv->regs + (reg)) |
1062 | #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg)) | |
1063 | #define I915_READ16(reg) readw(dev_priv->regs + (reg)) | |
1064 | #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg)) | |
1065 | #define I915_READ8(reg) readb(dev_priv->regs + (reg)) | |
1066 | #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg)) | |
de151cf6 | 1067 | #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg)) |
049ef7e4 | 1068 | #define I915_READ64(reg) readq(dev_priv->regs + (reg)) |
7d57382e | 1069 | #define POSTING_READ(reg) (void)I915_READ(reg) |
7648fa99 | 1070 | #define POSTING_READ16(reg) (void)I915_READ16(reg) |
1da177e4 LT |
1071 | |
1072 | #define I915_VERBOSE 0 | |
1073 | ||
8187a2b7 ZN |
1074 | #define BEGIN_LP_RING(n) do { \ |
1075 | drm_i915_private_t *dev_priv = dev->dev_private; \ | |
1076 | if (I915_VERBOSE) \ | |
1077 | DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \ | |
1078 | intel_ring_begin(dev, &dev_priv->render_ring, 4*(n)); \ | |
1da177e4 LT |
1079 | } while (0) |
1080 | ||
8187a2b7 ZN |
1081 | |
1082 | #define OUT_RING(x) do { \ | |
1083 | drm_i915_private_t *dev_priv = dev->dev_private; \ | |
1084 | if (I915_VERBOSE) \ | |
1085 | DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \ | |
1086 | intel_ring_emit(dev, &dev_priv->render_ring, x); \ | |
1da177e4 LT |
1087 | } while (0) |
1088 | ||
1089 | #define ADVANCE_LP_RING() do { \ | |
8187a2b7 | 1090 | drm_i915_private_t *dev_priv = dev->dev_private; \ |
0ef82af7 | 1091 | if (I915_VERBOSE) \ |
8187a2b7 ZN |
1092 | DRM_DEBUG("ADVANCE_LP_RING %x\n", \ |
1093 | dev_priv->render_ring.tail); \ | |
1094 | intel_ring_advance(dev, &dev_priv->render_ring); \ | |
1da177e4 LT |
1095 | } while(0) |
1096 | ||
ba8bbcf6 | 1097 | /** |
585fb111 JB |
1098 | * Reads a dword out of the status page, which is written to from the command |
1099 | * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or | |
1100 | * MI_STORE_DATA_IMM. | |
ba8bbcf6 | 1101 | * |
585fb111 | 1102 | * The following dwords have a reserved meaning: |
0cdad7e8 KP |
1103 | * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes. |
1104 | * 0x04: ring 0 head pointer | |
1105 | * 0x05: ring 1 head pointer (915-class) | |
1106 | * 0x06: ring 2 head pointer (915-class) | |
1107 | * 0x10-0x1b: Context status DWords (GM45) | |
1108 | * 0x1f: Last written status offset. (GM45) | |
ba8bbcf6 | 1109 | * |
0cdad7e8 | 1110 | * The area from dword 0x20 to 0x3ff is available for driver usage. |
ba8bbcf6 | 1111 | */ |
8187a2b7 ZN |
1112 | #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\ |
1113 | (dev_priv->render_ring.status_page.page_addr))[reg]) | |
0baf823a | 1114 | #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX) |
0cdad7e8 | 1115 | #define I915_GEM_HWS_INDEX 0x20 |
0baf823a | 1116 | #define I915_BREADCRUMB_INDEX 0x21 |
ba8bbcf6 | 1117 | |
cfdf1fa2 KH |
1118 | #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info) |
1119 | ||
1120 | #define IS_I830(dev) ((dev)->pci_device == 0x3577) | |
1121 | #define IS_845G(dev) ((dev)->pci_device == 0x2562) | |
5ce8ba7c | 1122 | #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x) |
cfdf1fa2 | 1123 | #define IS_I865G(dev) ((dev)->pci_device == 0x2572) |
bad720ff | 1124 | #define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx) |
cfdf1fa2 KH |
1125 | #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g) |
1126 | #define IS_I915GM(dev) ((dev)->pci_device == 0x2592) | |
1127 | #define IS_I945G(dev) ((dev)->pci_device == 0x2772) | |
1128 | #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm) | |
1129 | #define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g) | |
1130 | #define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm) | |
1131 | #define IS_GM45(dev) ((dev)->pci_device == 0x2A42) | |
1132 | #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x) | |
1133 | #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001) | |
1134 | #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011) | |
1135 | #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview) | |
1136 | #define IS_G33(dev) (INTEL_INFO(dev)->is_g33) | |
f2b115e6 AJ |
1137 | #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042) |
1138 | #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046) | |
cfdf1fa2 KH |
1139 | #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake) |
1140 | #define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx) | |
59f2d0fc | 1141 | #define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6) |
cfdf1fa2 | 1142 | #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile) |
ba8bbcf6 | 1143 | |
bad720ff EA |
1144 | #define IS_GEN3(dev) (IS_I915G(dev) || \ |
1145 | IS_I915GM(dev) || \ | |
1146 | IS_I945G(dev) || \ | |
1147 | IS_I945GM(dev) || \ | |
1148 | IS_G33(dev) || \ | |
1149 | IS_PINEVIEW(dev)) | |
1150 | #define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \ | |
1151 | (dev)->pci_device == 0x2982 || \ | |
1152 | (dev)->pci_device == 0x2992 || \ | |
1153 | (dev)->pci_device == 0x29A2 || \ | |
1154 | (dev)->pci_device == 0x2A02 || \ | |
1155 | (dev)->pci_device == 0x2A12 || \ | |
1156 | (dev)->pci_device == 0x2E02 || \ | |
1157 | (dev)->pci_device == 0x2E12 || \ | |
1158 | (dev)->pci_device == 0x2E22 || \ | |
1159 | (dev)->pci_device == 0x2E32 || \ | |
1160 | (dev)->pci_device == 0x2A42 || \ | |
1161 | (dev)->pci_device == 0x2E42) | |
1162 | ||
d1b851fc | 1163 | #define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev)) |
cfdf1fa2 | 1164 | #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws) |
ba8bbcf6 | 1165 | |
0f973f27 JB |
1166 | /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte |
1167 | * rows, which changed the alignment requirements and fence programming. | |
1168 | */ | |
1169 | #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \ | |
1170 | IS_I915GM(dev))) | |
f2b115e6 AJ |
1171 | #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev)) |
1172 | #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev)) | |
1173 | #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev)) | |
1174 | #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev)) | |
103a196f | 1175 | #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \ |
7da9f6cb ZW |
1176 | !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \ |
1177 | !IS_GEN6(dev)) | |
cfdf1fa2 | 1178 | #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug) |
7662c8bd | 1179 | /* dsparb controlled by hw only */ |
f2b115e6 | 1180 | #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev)) |
b39d50e5 | 1181 | |
f2b115e6 | 1182 | #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev)) |
cfdf1fa2 KH |
1183 | #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr) |
1184 | #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc) | |
1185 | #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6) | |
652c393a | 1186 | |
bad720ff EA |
1187 | #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \ |
1188 | IS_GEN6(dev)) | |
e552eb70 | 1189 | #define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev)) |
bad720ff | 1190 | |
3bad0781 ZW |
1191 | #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type) |
1192 | #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT) | |
1193 | ||
ba8bbcf6 | 1194 | #define PRIMARY_RINGBUFFER_SIZE (128*1024) |
0d6aa60b | 1195 | |
1da177e4 | 1196 | #endif |