drm/i915: Get rid of acthd based guilty batch search
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1 56enum pipe {
752aa88a 57 INVALID_PIPE = -1,
317c35d1
JB
58 PIPE_A = 0,
59 PIPE_B,
9db4a9c7
JB
60 PIPE_C,
61 I915_MAX_PIPES
317c35d1 62};
9db4a9c7 63#define pipe_name(p) ((p) + 'A')
317c35d1 64
a5c961d1
PZ
65enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70};
71#define transcoder_name(t) ((t) + 'A')
72
80824003
JB
73enum plane {
74 PLANE_A = 0,
75 PLANE_B,
9db4a9c7 76 PLANE_C,
80824003 77};
9db4a9c7 78#define plane_name(p) ((p) + 'A')
52440211 79
06da8da2
VS
80#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
2b139522
ED
82enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89};
90#define port_name(p) ((p) + 'A')
91
e4607fcf
CML
92#define I915_NUM_PHYS_VLV 1
93
94enum dpio_channel {
95 DPIO_CH0,
96 DPIO_CH1
97};
98
99enum dpio_phy {
100 DPIO_PHY0,
101 DPIO_PHY1
102};
103
b97186f0
PZ
104enum intel_display_power_domain {
105 POWER_DOMAIN_PIPE_A,
106 POWER_DOMAIN_PIPE_B,
107 POWER_DOMAIN_PIPE_C,
108 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
109 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
110 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
111 POWER_DOMAIN_TRANSCODER_A,
112 POWER_DOMAIN_TRANSCODER_B,
113 POWER_DOMAIN_TRANSCODER_C,
f52e353e 114 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 115 POWER_DOMAIN_VGA,
fbeeaa23 116 POWER_DOMAIN_AUDIO,
baa70707 117 POWER_DOMAIN_INIT,
bddc7645
ID
118
119 POWER_DOMAIN_NUM,
b97186f0
PZ
120};
121
bddc7645
ID
122#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
123
b97186f0
PZ
124#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
125#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
126 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
127#define POWER_DOMAIN_TRANSCODER(tran) \
128 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
129 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 130
bddc7645
ID
131#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
132 BIT(POWER_DOMAIN_PIPE_A) | \
133 BIT(POWER_DOMAIN_TRANSCODER_EDP))
6745a2ce
PZ
134#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
135 BIT(POWER_DOMAIN_PIPE_A) | \
136 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
137 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
bddc7645 138
1d843f9d
EE
139enum hpd_pin {
140 HPD_NONE = 0,
141 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
142 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
143 HPD_CRT,
144 HPD_SDVO_B,
145 HPD_SDVO_C,
146 HPD_PORT_B,
147 HPD_PORT_C,
148 HPD_PORT_D,
149 HPD_NUM_PINS
150};
151
2a2d5482
CW
152#define I915_GEM_GPU_DOMAINS \
153 (I915_GEM_DOMAIN_RENDER | \
154 I915_GEM_DOMAIN_SAMPLER | \
155 I915_GEM_DOMAIN_COMMAND | \
156 I915_GEM_DOMAIN_INSTRUCTION | \
157 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 158
7eb552ae 159#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 160
6c2b7c12
DV
161#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
162 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
163 if ((intel_encoder)->base.crtc == (__crtc))
164
e7b903d2
DV
165struct drm_i915_private;
166
46edb027
DV
167enum intel_dpll_id {
168 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
169 /* real shared dpll ids must be >= 0 */
170 DPLL_ID_PCH_PLL_A,
171 DPLL_ID_PCH_PLL_B,
172};
173#define I915_NUM_PLLS 2
174
5358901f 175struct intel_dpll_hw_state {
66e985c0 176 uint32_t dpll;
8bcc2795 177 uint32_t dpll_md;
66e985c0
DV
178 uint32_t fp0;
179 uint32_t fp1;
5358901f
DV
180};
181
e72f9fbf 182struct intel_shared_dpll {
ee7b9f93
JB
183 int refcount; /* count of number of CRTCs sharing this PLL */
184 int active; /* count of number of active CRTCs (i.e. DPMS on) */
185 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
186 const char *name;
187 /* should match the index in the dev_priv->shared_dplls array */
188 enum intel_dpll_id id;
5358901f 189 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
190 void (*mode_set)(struct drm_i915_private *dev_priv,
191 struct intel_shared_dpll *pll);
e7b903d2
DV
192 void (*enable)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
194 void (*disable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
5358901f
DV
196 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll,
198 struct intel_dpll_hw_state *hw_state);
ee7b9f93 199};
ee7b9f93 200
e69d0bc1
DV
201/* Used by dp and fdi links */
202struct intel_link_m_n {
203 uint32_t tu;
204 uint32_t gmch_m;
205 uint32_t gmch_n;
206 uint32_t link_m;
207 uint32_t link_n;
208};
209
210void intel_link_compute_m_n(int bpp, int nlanes,
211 int pixel_clock, int link_clock,
212 struct intel_link_m_n *m_n);
213
6441ab5f
PZ
214struct intel_ddi_plls {
215 int spll_refcount;
216 int wrpll1_refcount;
217 int wrpll2_refcount;
218};
219
1da177e4
LT
220/* Interface history:
221 *
222 * 1.1: Original.
0d6aa60b
DA
223 * 1.2: Add Power Management
224 * 1.3: Add vblank support
de227f5f 225 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 226 * 1.5: Add vblank pipe configuration
2228ed67
MCA
227 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
228 * - Support vertical blank on secondary display pipe
1da177e4
LT
229 */
230#define DRIVER_MAJOR 1
2228ed67 231#define DRIVER_MINOR 6
1da177e4
LT
232#define DRIVER_PATCHLEVEL 0
233
23bc5982 234#define WATCH_LISTS 0
42d6ab48 235#define WATCH_GTT 0
673a394b 236
71acb5eb
DA
237#define I915_GEM_PHYS_CURSOR_0 1
238#define I915_GEM_PHYS_CURSOR_1 2
239#define I915_GEM_PHYS_OVERLAY_REGS 3
240#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
241
242struct drm_i915_gem_phys_object {
243 int id;
244 struct page **page_list;
245 drm_dma_handle_t *handle;
05394f39 246 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
247};
248
0a3e67a4
JB
249struct opregion_header;
250struct opregion_acpi;
251struct opregion_swsci;
252struct opregion_asle;
253
8ee1c3db 254struct intel_opregion {
5bc4418b
BW
255 struct opregion_header __iomem *header;
256 struct opregion_acpi __iomem *acpi;
257 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
258 u32 swsci_gbda_sub_functions;
259 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
260 struct opregion_asle __iomem *asle;
261 void __iomem *vbt;
01fe9dbd 262 u32 __iomem *lid_state;
91a60f20 263 struct work_struct asle_work;
8ee1c3db 264};
44834a67 265#define OPREGION_SIZE (8*1024)
8ee1c3db 266
6ef3d427
CW
267struct intel_overlay;
268struct intel_overlay_error_state;
269
7c1c2871
DA
270struct drm_i915_master_private {
271 drm_local_map_t *sarea;
272 struct _drm_i915_sarea *sarea_priv;
273};
de151cf6 274#define I915_FENCE_REG_NONE -1
42b5aeab
VS
275#define I915_MAX_NUM_FENCES 32
276/* 32 fences + sign bit for FENCE_REG_NONE */
277#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
278
279struct drm_i915_fence_reg {
007cc8ac 280 struct list_head lru_list;
caea7476 281 struct drm_i915_gem_object *obj;
1690e1eb 282 int pin_count;
de151cf6 283};
7c1c2871 284
9b9d172d 285struct sdvo_device_mapping {
e957d772 286 u8 initialized;
9b9d172d 287 u8 dvo_port;
288 u8 slave_addr;
289 u8 dvo_wiring;
e957d772 290 u8 i2c_pin;
b1083333 291 u8 ddc_pin;
9b9d172d 292};
293
c4a1d9e4
CW
294struct intel_display_error_state;
295
63eeaf38 296struct drm_i915_error_state {
742cbee8 297 struct kref ref;
585b0288
BW
298 struct timeval time;
299
300 /* Generic register state */
63eeaf38
JB
301 u32 eir;
302 u32 pgtbl_er;
be998e2e 303 u32 ier;
b9a3906b 304 u32 ccid;
0f3b6849
CW
305 u32 derrmr;
306 u32 forcewake;
585b0288
BW
307 u32 error; /* gen6+ */
308 u32 err_int; /* gen7 */
309 u32 done_reg;
91ec5d11
BW
310 u32 gac_eco;
311 u32 gam_ecochk;
312 u32 gab_ctl;
313 u32 gfx_mode;
585b0288 314 u32 extra_instdone[I915_NUM_INSTDONE_REG];
9db4a9c7 315 u32 pipestat[I915_MAX_PIPES];
585b0288
BW
316 u64 fence[I915_MAX_NUM_FENCES];
317 struct intel_overlay_error_state *overlay;
318 struct intel_display_error_state *display;
319
52d39a21 320 struct drm_i915_error_ring {
372fbb8e 321 bool valid;
362b8af7
BW
322 /* Software tracked state */
323 bool waiting;
324 int hangcheck_score;
325 enum intel_ring_hangcheck_action hangcheck_action;
326 int num_requests;
327
328 /* our own tracking of ring head and tail */
329 u32 cpu_ring_head;
330 u32 cpu_ring_tail;
331
332 u32 semaphore_seqno[I915_NUM_RINGS - 1];
333
334 /* Register state */
335 u32 tail;
336 u32 head;
337 u32 ctl;
338 u32 hws;
339 u32 ipeir;
340 u32 ipehr;
341 u32 instdone;
342 u32 acthd;
343 u32 bbstate;
344 u32 instpm;
345 u32 instps;
346 u32 seqno;
347 u64 bbaddr;
348 u32 fault_reg;
349 u32 faddr;
350 u32 rc_psmi; /* sleep state */
351 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
352
52d39a21
CW
353 struct drm_i915_error_object {
354 int page_count;
355 u32 gtt_offset;
356 u32 *pages[0];
362b8af7
BW
357 } *ringbuffer, *batchbuffer, *ctx, *hws_page;
358
52d39a21
CW
359 struct drm_i915_error_request {
360 long jiffies;
361 u32 seqno;
ee4f42b1 362 u32 tail;
52d39a21 363 } *requests;
6c7a01ec
BW
364
365 struct {
366 u32 gfx_mode;
367 union {
368 u64 pdp[4];
369 u32 pp_dir_base;
370 };
371 } vm_info;
52d39a21 372 } ring[I915_NUM_RINGS];
9df30794 373 struct drm_i915_error_buffer {
a779e5ab 374 u32 size;
9df30794 375 u32 name;
0201f1ec 376 u32 rseqno, wseqno;
9df30794
CW
377 u32 gtt_offset;
378 u32 read_domains;
379 u32 write_domain;
4b9de737 380 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
381 s32 pinned:2;
382 u32 tiling:2;
383 u32 dirty:1;
384 u32 purgeable:1;
5d1333fc 385 s32 ring:4;
f56383cb 386 u32 cache_level:3;
95f5301d 387 } **active_bo, **pinned_bo;
6c7a01ec 388
95f5301d 389 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
390};
391
7bd688cd 392struct intel_connector;
b8cecdf5 393struct intel_crtc_config;
0e8ffe1b 394struct intel_crtc;
ee9300bb
DV
395struct intel_limit;
396struct dpll;
b8cecdf5 397
e70236a8 398struct drm_i915_display_funcs {
ee5382ae 399 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 400 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
401 void (*disable_fbc)(struct drm_device *dev);
402 int (*get_display_clock_speed)(struct drm_device *dev);
403 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
404 /**
405 * find_dpll() - Find the best values for the PLL
406 * @limit: limits for the PLL
407 * @crtc: current CRTC
408 * @target: target frequency in kHz
409 * @refclk: reference clock frequency in kHz
410 * @match_clock: if provided, @best_clock P divider must
411 * match the P divider from @match_clock
412 * used for LVDS downclocking
413 * @best_clock: best PLL values found
414 *
415 * Returns true on success, false on failure.
416 */
417 bool (*find_dpll)(const struct intel_limit *limit,
418 struct drm_crtc *crtc,
419 int target, int refclk,
420 struct dpll *match_clock,
421 struct dpll *best_clock);
46ba614c 422 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
423 void (*update_sprite_wm)(struct drm_plane *plane,
424 struct drm_crtc *crtc,
4c4ff43a 425 uint32_t sprite_width, int pixel_size,
bdd57d03 426 bool enable, bool scaled);
47fab737 427 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
428 /* Returns the active state of the crtc, and if the crtc is active,
429 * fills out the pipe-config with the hw state. */
430 bool (*get_pipe_config)(struct intel_crtc *,
431 struct intel_crtc_config *);
f564048e 432 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
433 int x, int y,
434 struct drm_framebuffer *old_fb);
76e5a89c
DV
435 void (*crtc_enable)(struct drm_crtc *crtc);
436 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 437 void (*off)(struct drm_crtc *crtc);
e0dac65e 438 void (*write_eld)(struct drm_connector *connector,
34427052
JN
439 struct drm_crtc *crtc,
440 struct drm_display_mode *mode);
674cf967 441 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 442 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
443 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
444 struct drm_framebuffer *fb,
ed8d1975
KP
445 struct drm_i915_gem_object *obj,
446 uint32_t flags);
17638cd6
JB
447 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
448 int x, int y);
20afbda2 449 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
450 /* clock updates for mode set */
451 /* cursor updates */
452 /* render clock increase/decrease */
453 /* display clock increase/decrease */
454 /* pll clock increase/decrease */
7bd688cd
JN
455
456 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
457 uint32_t (*get_backlight)(struct intel_connector *connector);
458 void (*set_backlight)(struct intel_connector *connector,
459 uint32_t level);
460 void (*disable_backlight)(struct intel_connector *connector);
461 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
462};
463
907b28c5 464struct intel_uncore_funcs {
c8d9a590
D
465 void (*force_wake_get)(struct drm_i915_private *dev_priv,
466 int fw_engine);
467 void (*force_wake_put)(struct drm_i915_private *dev_priv,
468 int fw_engine);
0b274481
BW
469
470 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
471 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
472 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
473 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
474
475 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
476 uint8_t val, bool trace);
477 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
478 uint16_t val, bool trace);
479 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
480 uint32_t val, bool trace);
481 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
482 uint64_t val, bool trace);
990bbdad
CW
483};
484
907b28c5
CW
485struct intel_uncore {
486 spinlock_t lock; /** lock is also taken in irq contexts. */
487
488 struct intel_uncore_funcs funcs;
489
490 unsigned fifo_count;
491 unsigned forcewake_count;
aec347ab 492
940aece4
D
493 unsigned fw_rendercount;
494 unsigned fw_mediacount;
495
aec347ab 496 struct delayed_work force_wake_work;
907b28c5
CW
497};
498
79fc46df
DL
499#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
500 func(is_mobile) sep \
501 func(is_i85x) sep \
502 func(is_i915g) sep \
503 func(is_i945gm) sep \
504 func(is_g33) sep \
505 func(need_gfx_hws) sep \
506 func(is_g4x) sep \
507 func(is_pineview) sep \
508 func(is_broadwater) sep \
509 func(is_crestline) sep \
510 func(is_ivybridge) sep \
511 func(is_valleyview) sep \
512 func(is_haswell) sep \
b833d685 513 func(is_preliminary) sep \
79fc46df
DL
514 func(has_fbc) sep \
515 func(has_pipe_cxsr) sep \
516 func(has_hotplug) sep \
517 func(cursor_needs_physical) sep \
518 func(has_overlay) sep \
519 func(overlay_needs_physical) sep \
520 func(supports_tv) sep \
dd93be58 521 func(has_llc) sep \
30568c45
DL
522 func(has_ddi) sep \
523 func(has_fpga_dbg)
c96ea64e 524
a587f779
DL
525#define DEFINE_FLAG(name) u8 name:1
526#define SEP_SEMICOLON ;
c96ea64e 527
cfdf1fa2 528struct intel_device_info {
10fce67a 529 u32 display_mmio_offset;
7eb552ae 530 u8 num_pipes:3;
c96c3a8c 531 u8 gen;
73ae478c 532 u8 ring_mask; /* Rings supported by the HW */
a587f779 533 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
534};
535
a587f779
DL
536#undef DEFINE_FLAG
537#undef SEP_SEMICOLON
538
7faf1ab2
DV
539enum i915_cache_level {
540 I915_CACHE_NONE = 0,
350ec881
CW
541 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
542 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
543 caches, eg sampler/render caches, and the
544 large Last-Level-Cache. LLC is coherent with
545 the CPU, but L3 is only visible to the GPU. */
651d794f 546 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
547};
548
2d04befb
KG
549typedef uint32_t gen6_gtt_pte_t;
550
6f65e29a
BW
551/**
552 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
553 * VMA's presence cannot be guaranteed before binding, or after unbinding the
554 * object into/from the address space.
555 *
556 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
557 * will always be <= an objects lifetime. So object refcounting should cover us.
558 */
559struct i915_vma {
560 struct drm_mm_node node;
561 struct drm_i915_gem_object *obj;
562 struct i915_address_space *vm;
563
564 /** This object's place on the active/inactive lists */
565 struct list_head mm_list;
566
567 struct list_head vma_link; /* Link in the object's VMA list */
568
569 /** This vma's place in the batchbuffer or on the eviction list */
570 struct list_head exec_list;
571
572 /**
573 * Used for performing relocations during execbuffer insertion.
574 */
575 struct hlist_node exec_node;
576 unsigned long exec_handle;
577 struct drm_i915_gem_exec_object2 *exec_entry;
578
579 /**
580 * How many users have pinned this object in GTT space. The following
581 * users can each hold at most one reference: pwrite/pread, pin_ioctl
582 * (via user_pin_count), execbuffer (objects are not allowed multiple
583 * times for the same batchbuffer), and the framebuffer code. When
584 * switching/pageflipping, the framebuffer code has at most two buffers
585 * pinned per crtc.
586 *
587 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
588 * bits with absolutely no headroom. So use 4 bits. */
589 unsigned int pin_count:4;
590#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
591
592 /** Unmap an object from an address space. This usually consists of
593 * setting the valid PTE entries to a reserved scratch page. */
594 void (*unbind_vma)(struct i915_vma *vma);
595 /* Map an object into an address space with the given cache flags. */
596#define GLOBAL_BIND (1<<0)
597 void (*bind_vma)(struct i915_vma *vma,
598 enum i915_cache_level cache_level,
599 u32 flags);
600};
601
853ba5d2 602struct i915_address_space {
93bd8649 603 struct drm_mm mm;
853ba5d2 604 struct drm_device *dev;
a7bbbd63 605 struct list_head global_link;
853ba5d2
BW
606 unsigned long start; /* Start offset always 0 for dri2 */
607 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
608
609 struct {
610 dma_addr_t addr;
611 struct page *page;
612 } scratch;
613
5cef07e1
BW
614 /**
615 * List of objects currently involved in rendering.
616 *
617 * Includes buffers having the contents of their GPU caches
618 * flushed, not necessarily primitives. last_rendering_seqno
619 * represents when the rendering involved will be completed.
620 *
621 * A reference is held on the buffer while on this list.
622 */
623 struct list_head active_list;
624
625 /**
626 * LRU list of objects which are not in the ringbuffer and
627 * are ready to unbind, but are still in the GTT.
628 *
629 * last_rendering_seqno is 0 while an object is in this list.
630 *
631 * A reference is not held on the buffer while on this list,
632 * as merely being GTT-bound shouldn't prevent its being
633 * freed, and we'll pull it off the list in the free path.
634 */
635 struct list_head inactive_list;
636
853ba5d2
BW
637 /* FIXME: Need a more generic return type */
638 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
639 enum i915_cache_level level,
640 bool valid); /* Create a valid PTE */
853ba5d2
BW
641 void (*clear_range)(struct i915_address_space *vm,
642 unsigned int first_entry,
828c7908
BW
643 unsigned int num_entries,
644 bool use_scratch);
853ba5d2
BW
645 void (*insert_entries)(struct i915_address_space *vm,
646 struct sg_table *st,
647 unsigned int first_entry,
648 enum i915_cache_level cache_level);
649 void (*cleanup)(struct i915_address_space *vm);
650};
651
5d4545ae
BW
652/* The Graphics Translation Table is the way in which GEN hardware translates a
653 * Graphics Virtual Address into a Physical Address. In addition to the normal
654 * collateral associated with any va->pa translations GEN hardware also has a
655 * portion of the GTT which can be mapped by the CPU and remain both coherent
656 * and correct (in cases like swizzling). That region is referred to as GMADR in
657 * the spec.
658 */
659struct i915_gtt {
853ba5d2 660 struct i915_address_space base;
baa09f5f 661 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
662
663 unsigned long mappable_end; /* End offset that we can CPU map */
664 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
665 phys_addr_t mappable_base; /* PA of our GMADR */
666
667 /** "Graphics Stolen Memory" holds the global PTEs */
668 void __iomem *gsm;
a81cc00c
BW
669
670 bool do_idle_maps;
7faf1ab2 671
911bdf0a 672 int mtrr;
7faf1ab2
DV
673
674 /* global gtt ops */
baa09f5f 675 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
676 size_t *stolen, phys_addr_t *mappable_base,
677 unsigned long *mappable_end);
5d4545ae 678};
853ba5d2 679#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 680
1d2a314c 681struct i915_hw_ppgtt {
853ba5d2 682 struct i915_address_space base;
c7c48dfd 683 struct kref ref;
c8d4c0d6 684 struct drm_mm_node node;
1d2a314c 685 unsigned num_pd_entries;
37aca44a
BW
686 union {
687 struct page **pt_pages;
688 struct page *gen8_pt_pages;
689 };
690 struct page *pd_pages;
691 int num_pd_pages;
692 int num_pt_pages;
693 union {
694 uint32_t pd_offset;
695 dma_addr_t pd_dma_addr[4];
696 };
697 union {
698 dma_addr_t *pt_dma_addr;
699 dma_addr_t *gen8_pt_dma_addr[4];
700 };
27173f1f 701
a3d67d23 702 int (*enable)(struct i915_hw_ppgtt *ppgtt);
eeb9488e
BW
703 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
704 struct intel_ring_buffer *ring,
705 bool synchronous);
87d60b63 706 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
1d2a314c
DV
707};
708
e59ec13d
MK
709struct i915_ctx_hang_stats {
710 /* This context had batch pending when hang was declared */
711 unsigned batch_pending;
712
713 /* This context had batch active when hang was declared */
714 unsigned batch_active;
be62acb4
MK
715
716 /* Time when this context was last blamed for a GPU reset */
717 unsigned long guilty_ts;
718
719 /* This context is banned to submit more work */
720 bool banned;
e59ec13d 721};
40521054
BW
722
723/* This must match up with the value previously used for execbuf2.rsvd1. */
724#define DEFAULT_CONTEXT_ID 0
725struct i915_hw_context {
dce3271b 726 struct kref ref;
40521054 727 int id;
e0556841 728 bool is_initialized;
3ccfd19d 729 uint8_t remap_slice;
40521054 730 struct drm_i915_file_private *file_priv;
0009e46c 731 struct intel_ring_buffer *last_ring;
40521054 732 struct drm_i915_gem_object *obj;
e59ec13d 733 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 734 struct i915_address_space *vm;
a33afea5
BW
735
736 struct list_head link;
40521054
BW
737};
738
5c3fe8b0
BW
739struct i915_fbc {
740 unsigned long size;
741 unsigned int fb_id;
742 enum plane plane;
743 int y;
744
745 struct drm_mm_node *compressed_fb;
746 struct drm_mm_node *compressed_llb;
747
748 struct intel_fbc_work {
749 struct delayed_work work;
750 struct drm_crtc *crtc;
751 struct drm_framebuffer *fb;
5c3fe8b0
BW
752 } *fbc_work;
753
29ebf90f
CW
754 enum no_fbc_reason {
755 FBC_OK, /* FBC is enabled */
756 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
757 FBC_NO_OUTPUT, /* no outputs enabled to compress */
758 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
759 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
760 FBC_MODE_TOO_LARGE, /* mode too large for compression */
761 FBC_BAD_PLANE, /* fbc not supported on plane */
762 FBC_NOT_TILED, /* buffer not tiled */
763 FBC_MULTIPLE_PIPES, /* more than one pipe active */
764 FBC_MODULE_PARAM,
765 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
766 } no_fbc_reason;
b5e50c3f
JB
767};
768
a031d709
RV
769struct i915_psr {
770 bool sink_support;
771 bool source_ok;
3f51e471 772};
5c3fe8b0 773
3bad0781 774enum intel_pch {
f0350830 775 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
776 PCH_IBX, /* Ibexpeak PCH */
777 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 778 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 779 PCH_NOP,
3bad0781
ZW
780};
781
988d6ee8
PZ
782enum intel_sbi_destination {
783 SBI_ICLK,
784 SBI_MPHY,
785};
786
b690e96c 787#define QUIRK_PIPEA_FORCE (1<<0)
435793df 788#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 789#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 790
8be48d92 791struct intel_fbdev;
1630fe75 792struct intel_fbc_work;
38651674 793
c2b9152f
DV
794struct intel_gmbus {
795 struct i2c_adapter adapter;
f2ce9faf 796 u32 force_bit;
c2b9152f 797 u32 reg0;
36c785f0 798 u32 gpio_reg;
c167a6fc 799 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
800 struct drm_i915_private *dev_priv;
801};
802
f4c956ad 803struct i915_suspend_saved_registers {
ba8bbcf6
JB
804 u8 saveLBB;
805 u32 saveDSPACNTR;
806 u32 saveDSPBCNTR;
e948e994 807 u32 saveDSPARB;
ba8bbcf6
JB
808 u32 savePIPEACONF;
809 u32 savePIPEBCONF;
810 u32 savePIPEASRC;
811 u32 savePIPEBSRC;
812 u32 saveFPA0;
813 u32 saveFPA1;
814 u32 saveDPLL_A;
815 u32 saveDPLL_A_MD;
816 u32 saveHTOTAL_A;
817 u32 saveHBLANK_A;
818 u32 saveHSYNC_A;
819 u32 saveVTOTAL_A;
820 u32 saveVBLANK_A;
821 u32 saveVSYNC_A;
822 u32 saveBCLRPAT_A;
5586c8bc 823 u32 saveTRANSACONF;
42048781
ZW
824 u32 saveTRANS_HTOTAL_A;
825 u32 saveTRANS_HBLANK_A;
826 u32 saveTRANS_HSYNC_A;
827 u32 saveTRANS_VTOTAL_A;
828 u32 saveTRANS_VBLANK_A;
829 u32 saveTRANS_VSYNC_A;
0da3ea12 830 u32 savePIPEASTAT;
ba8bbcf6
JB
831 u32 saveDSPASTRIDE;
832 u32 saveDSPASIZE;
833 u32 saveDSPAPOS;
585fb111 834 u32 saveDSPAADDR;
ba8bbcf6
JB
835 u32 saveDSPASURF;
836 u32 saveDSPATILEOFF;
837 u32 savePFIT_PGM_RATIOS;
0eb96d6e 838 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
839 u32 saveBLC_PWM_CTL;
840 u32 saveBLC_PWM_CTL2;
07bf139b 841 u32 saveBLC_HIST_CTL_B;
42048781
ZW
842 u32 saveBLC_CPU_PWM_CTL;
843 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
844 u32 saveFPB0;
845 u32 saveFPB1;
846 u32 saveDPLL_B;
847 u32 saveDPLL_B_MD;
848 u32 saveHTOTAL_B;
849 u32 saveHBLANK_B;
850 u32 saveHSYNC_B;
851 u32 saveVTOTAL_B;
852 u32 saveVBLANK_B;
853 u32 saveVSYNC_B;
854 u32 saveBCLRPAT_B;
5586c8bc 855 u32 saveTRANSBCONF;
42048781
ZW
856 u32 saveTRANS_HTOTAL_B;
857 u32 saveTRANS_HBLANK_B;
858 u32 saveTRANS_HSYNC_B;
859 u32 saveTRANS_VTOTAL_B;
860 u32 saveTRANS_VBLANK_B;
861 u32 saveTRANS_VSYNC_B;
0da3ea12 862 u32 savePIPEBSTAT;
ba8bbcf6
JB
863 u32 saveDSPBSTRIDE;
864 u32 saveDSPBSIZE;
865 u32 saveDSPBPOS;
585fb111 866 u32 saveDSPBADDR;
ba8bbcf6
JB
867 u32 saveDSPBSURF;
868 u32 saveDSPBTILEOFF;
585fb111
JB
869 u32 saveVGA0;
870 u32 saveVGA1;
871 u32 saveVGA_PD;
ba8bbcf6
JB
872 u32 saveVGACNTRL;
873 u32 saveADPA;
874 u32 saveLVDS;
585fb111
JB
875 u32 savePP_ON_DELAYS;
876 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
877 u32 saveDVOA;
878 u32 saveDVOB;
879 u32 saveDVOC;
880 u32 savePP_ON;
881 u32 savePP_OFF;
882 u32 savePP_CONTROL;
585fb111 883 u32 savePP_DIVISOR;
ba8bbcf6
JB
884 u32 savePFIT_CONTROL;
885 u32 save_palette_a[256];
886 u32 save_palette_b[256];
ba8bbcf6 887 u32 saveFBC_CONTROL;
0da3ea12
JB
888 u32 saveIER;
889 u32 saveIIR;
890 u32 saveIMR;
42048781
ZW
891 u32 saveDEIER;
892 u32 saveDEIMR;
893 u32 saveGTIER;
894 u32 saveGTIMR;
895 u32 saveFDI_RXA_IMR;
896 u32 saveFDI_RXB_IMR;
1f84e550 897 u32 saveCACHE_MODE_0;
1f84e550 898 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
899 u32 saveSWF0[16];
900 u32 saveSWF1[16];
901 u32 saveSWF2[3];
902 u8 saveMSR;
903 u8 saveSR[8];
123f794f 904 u8 saveGR[25];
ba8bbcf6 905 u8 saveAR_INDEX;
a59e122a 906 u8 saveAR[21];
ba8bbcf6 907 u8 saveDACMASK;
a59e122a 908 u8 saveCR[37];
4b9de737 909 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
910 u32 saveCURACNTR;
911 u32 saveCURAPOS;
912 u32 saveCURABASE;
913 u32 saveCURBCNTR;
914 u32 saveCURBPOS;
915 u32 saveCURBBASE;
916 u32 saveCURSIZE;
a4fc5ed6
KP
917 u32 saveDP_B;
918 u32 saveDP_C;
919 u32 saveDP_D;
920 u32 savePIPEA_GMCH_DATA_M;
921 u32 savePIPEB_GMCH_DATA_M;
922 u32 savePIPEA_GMCH_DATA_N;
923 u32 savePIPEB_GMCH_DATA_N;
924 u32 savePIPEA_DP_LINK_M;
925 u32 savePIPEB_DP_LINK_M;
926 u32 savePIPEA_DP_LINK_N;
927 u32 savePIPEB_DP_LINK_N;
42048781
ZW
928 u32 saveFDI_RXA_CTL;
929 u32 saveFDI_TXA_CTL;
930 u32 saveFDI_RXB_CTL;
931 u32 saveFDI_TXB_CTL;
932 u32 savePFA_CTL_1;
933 u32 savePFB_CTL_1;
934 u32 savePFA_WIN_SZ;
935 u32 savePFB_WIN_SZ;
936 u32 savePFA_WIN_POS;
937 u32 savePFB_WIN_POS;
5586c8bc
ZW
938 u32 savePCH_DREF_CONTROL;
939 u32 saveDISP_ARB_CTL;
940 u32 savePIPEA_DATA_M1;
941 u32 savePIPEA_DATA_N1;
942 u32 savePIPEA_LINK_M1;
943 u32 savePIPEA_LINK_N1;
944 u32 savePIPEB_DATA_M1;
945 u32 savePIPEB_DATA_N1;
946 u32 savePIPEB_LINK_M1;
947 u32 savePIPEB_LINK_N1;
b5b72e89 948 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 949 u32 savePCH_PORT_HOTPLUG;
f4c956ad 950};
c85aa885
DV
951
952struct intel_gen6_power_mgmt {
59cdb63d 953 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
954 struct work_struct work;
955 u32 pm_iir;
59cdb63d 956
c85aa885
DV
957 u8 cur_delay;
958 u8 min_delay;
959 u8 max_delay;
52ceb908 960 u8 rpe_delay;
dd75fdc8
CW
961 u8 rp1_delay;
962 u8 rp0_delay;
31c77388 963 u8 hw_max;
1a01ab3b 964
27544369
D
965 bool rp_up_masked;
966 bool rp_down_masked;
967
dd75fdc8
CW
968 int last_adj;
969 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
970
c0951f0c 971 bool enabled;
1a01ab3b 972 struct delayed_work delayed_resume_work;
4fc688ce
JB
973
974 /*
975 * Protects RPS/RC6 register access and PCU communication.
976 * Must be taken after struct_mutex if nested.
977 */
978 struct mutex hw_lock;
c85aa885
DV
979};
980
1a240d4d
DV
981/* defined intel_pm.c */
982extern spinlock_t mchdev_lock;
983
c85aa885
DV
984struct intel_ilk_power_mgmt {
985 u8 cur_delay;
986 u8 min_delay;
987 u8 max_delay;
988 u8 fmax;
989 u8 fstart;
990
991 u64 last_count1;
992 unsigned long last_time1;
993 unsigned long chipset_power;
994 u64 last_count2;
995 struct timespec last_time2;
996 unsigned long gfx_power;
997 u8 corr;
998
999 int c_m;
1000 int r_t;
3e373948
DV
1001
1002 struct drm_i915_gem_object *pwrctx;
1003 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1004};
1005
a38911a3
WX
1006/* Power well structure for haswell */
1007struct i915_power_well {
c1ca727f 1008 const char *name;
6f3ef5dd 1009 bool always_on;
a38911a3
WX
1010 /* power well enable/disable usage count */
1011 int count;
c1ca727f
ID
1012 unsigned long domains;
1013 void *data;
1014 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
1015 bool enable);
1016 bool (*is_enabled)(struct drm_device *dev,
1017 struct i915_power_well *power_well);
a38911a3
WX
1018};
1019
83c00f55 1020struct i915_power_domains {
baa70707
ID
1021 /*
1022 * Power wells needed for initialization at driver init and suspend
1023 * time are on. They are kept on until after the first modeset.
1024 */
1025 bool init_power_on;
c1ca727f 1026 int power_well_count;
baa70707 1027
83c00f55 1028 struct mutex lock;
1da51581 1029 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1030 struct i915_power_well *power_wells;
83c00f55
ID
1031};
1032
231f42a4
DV
1033struct i915_dri1_state {
1034 unsigned allow_batchbuffer : 1;
1035 u32 __iomem *gfx_hws_cpu_addr;
1036
1037 unsigned int cpp;
1038 int back_offset;
1039 int front_offset;
1040 int current_page;
1041 int page_flipping;
1042
1043 uint32_t counter;
1044};
1045
db1b76ca
DV
1046struct i915_ums_state {
1047 /**
1048 * Flag if the X Server, and thus DRM, is not currently in
1049 * control of the device.
1050 *
1051 * This is set between LeaveVT and EnterVT. It needs to be
1052 * replaced with a semaphore. It also needs to be
1053 * transitioned away from for kernel modesetting.
1054 */
1055 int mm_suspended;
1056};
1057
35a85ac6 1058#define MAX_L3_SLICES 2
a4da4fa4 1059struct intel_l3_parity {
35a85ac6 1060 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1061 struct work_struct error_work;
35a85ac6 1062 int which_slice;
a4da4fa4
DV
1063};
1064
4b5aed62 1065struct i915_gem_mm {
4b5aed62
DV
1066 /** Memory allocator for GTT stolen memory */
1067 struct drm_mm stolen;
4b5aed62
DV
1068 /** List of all objects in gtt_space. Used to restore gtt
1069 * mappings on resume */
1070 struct list_head bound_list;
1071 /**
1072 * List of objects which are not bound to the GTT (thus
1073 * are idle and not used by the GPU) but still have
1074 * (presumably uncached) pages still attached.
1075 */
1076 struct list_head unbound_list;
1077
1078 /** Usable portion of the GTT for GEM */
1079 unsigned long stolen_base; /* limited to low memory (32-bit) */
1080
4b5aed62
DV
1081 /** PPGTT used for aliasing the PPGTT with the GTT */
1082 struct i915_hw_ppgtt *aliasing_ppgtt;
1083
1084 struct shrinker inactive_shrinker;
1085 bool shrinker_no_lock_stealing;
1086
4b5aed62
DV
1087 /** LRU list of objects with fence regs on them. */
1088 struct list_head fence_list;
1089
1090 /**
1091 * We leave the user IRQ off as much as possible,
1092 * but this means that requests will finish and never
1093 * be retired once the system goes idle. Set a timer to
1094 * fire periodically while the ring is running. When it
1095 * fires, go retire requests.
1096 */
1097 struct delayed_work retire_work;
1098
b29c19b6
CW
1099 /**
1100 * When we detect an idle GPU, we want to turn on
1101 * powersaving features. So once we see that there
1102 * are no more requests outstanding and no more
1103 * arrive within a small period of time, we fire
1104 * off the idle_work.
1105 */
1106 struct delayed_work idle_work;
1107
4b5aed62
DV
1108 /**
1109 * Are we in a non-interruptible section of code like
1110 * modesetting?
1111 */
1112 bool interruptible;
1113
4b5aed62
DV
1114 /** Bit 6 swizzling required for X tiling */
1115 uint32_t bit_6_swizzle_x;
1116 /** Bit 6 swizzling required for Y tiling */
1117 uint32_t bit_6_swizzle_y;
1118
1119 /* storage for physical objects */
1120 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1121
1122 /* accounting, useful for userland debugging */
c20e8355 1123 spinlock_t object_stat_lock;
4b5aed62
DV
1124 size_t object_memory;
1125 u32 object_count;
1126};
1127
edc3d884
MK
1128struct drm_i915_error_state_buf {
1129 unsigned bytes;
1130 unsigned size;
1131 int err;
1132 u8 *buf;
1133 loff_t start;
1134 loff_t pos;
1135};
1136
fc16b48b
MK
1137struct i915_error_state_file_priv {
1138 struct drm_device *dev;
1139 struct drm_i915_error_state *error;
1140};
1141
99584db3
DV
1142struct i915_gpu_error {
1143 /* For hangcheck timer */
1144#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1145#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1146 /* Hang gpu twice in this window and your context gets banned */
1147#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1148
99584db3 1149 struct timer_list hangcheck_timer;
99584db3
DV
1150
1151 /* For reset and error_state handling. */
1152 spinlock_t lock;
1153 /* Protected by the above dev->gpu_error.lock. */
1154 struct drm_i915_error_state *first_error;
1155 struct work_struct work;
99584db3 1156
094f9a54
CW
1157
1158 unsigned long missed_irq_rings;
1159
1f83fee0 1160 /**
2ac0f450 1161 * State variable controlling the reset flow and count
1f83fee0 1162 *
2ac0f450
MK
1163 * This is a counter which gets incremented when reset is triggered,
1164 * and again when reset has been handled. So odd values (lowest bit set)
1165 * means that reset is in progress and even values that
1166 * (reset_counter >> 1):th reset was successfully completed.
1167 *
1168 * If reset is not completed succesfully, the I915_WEDGE bit is
1169 * set meaning that hardware is terminally sour and there is no
1170 * recovery. All waiters on the reset_queue will be woken when
1171 * that happens.
1172 *
1173 * This counter is used by the wait_seqno code to notice that reset
1174 * event happened and it needs to restart the entire ioctl (since most
1175 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1176 *
1177 * This is important for lock-free wait paths, where no contended lock
1178 * naturally enforces the correct ordering between the bail-out of the
1179 * waiter and the gpu reset work code.
1f83fee0
DV
1180 */
1181 atomic_t reset_counter;
1182
1f83fee0 1183#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1184#define I915_WEDGED (1 << 31)
1f83fee0
DV
1185
1186 /**
1187 * Waitqueue to signal when the reset has completed. Used by clients
1188 * that wait for dev_priv->mm.wedged to settle.
1189 */
1190 wait_queue_head_t reset_queue;
33196ded 1191
99584db3
DV
1192 /* For gpu hang simulation. */
1193 unsigned int stop_rings;
094f9a54
CW
1194
1195 /* For missed irq/seqno simulation. */
1196 unsigned int test_irq_rings;
99584db3
DV
1197};
1198
b8efb17b
ZR
1199enum modeset_restore {
1200 MODESET_ON_LID_OPEN,
1201 MODESET_DONE,
1202 MODESET_SUSPENDED,
1203};
1204
6acab15a
PZ
1205struct ddi_vbt_port_info {
1206 uint8_t hdmi_level_shift;
311a2094
PZ
1207
1208 uint8_t supports_dvi:1;
1209 uint8_t supports_hdmi:1;
1210 uint8_t supports_dp:1;
6acab15a
PZ
1211};
1212
41aa3448
RV
1213struct intel_vbt_data {
1214 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1215 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1216
1217 /* Feature bits */
1218 unsigned int int_tv_support:1;
1219 unsigned int lvds_dither:1;
1220 unsigned int lvds_vbt:1;
1221 unsigned int int_crt_support:1;
1222 unsigned int lvds_use_ssc:1;
1223 unsigned int display_clock_mode:1;
1224 unsigned int fdi_rx_polarity_inverted:1;
1225 int lvds_ssc_freq;
1226 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1227
1228 /* eDP */
1229 int edp_rate;
1230 int edp_lanes;
1231 int edp_preemphasis;
1232 int edp_vswing;
1233 bool edp_initialized;
1234 bool edp_support;
1235 int edp_bpp;
1236 struct edp_power_seq edp_pps;
1237
f00076d2
JN
1238 struct {
1239 u16 pwm_freq_hz;
1240 bool active_low_pwm;
1241 } backlight;
1242
d17c5443
SK
1243 /* MIPI DSI */
1244 struct {
1245 u16 panel_id;
1246 } dsi;
1247
41aa3448
RV
1248 int crt_ddc_pin;
1249
1250 int child_dev_num;
768f69c9 1251 union child_device_config *child_dev;
6acab15a
PZ
1252
1253 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1254};
1255
77c122bc
VS
1256enum intel_ddb_partitioning {
1257 INTEL_DDB_PART_1_2,
1258 INTEL_DDB_PART_5_6, /* IVB+ */
1259};
1260
1fd527cc
VS
1261struct intel_wm_level {
1262 bool enable;
1263 uint32_t pri_val;
1264 uint32_t spr_val;
1265 uint32_t cur_val;
1266 uint32_t fbc_val;
1267};
1268
820c1980 1269struct ilk_wm_values {
609cedef
VS
1270 uint32_t wm_pipe[3];
1271 uint32_t wm_lp[3];
1272 uint32_t wm_lp_spr[3];
1273 uint32_t wm_linetime[3];
1274 bool enable_fbc_wm;
1275 enum intel_ddb_partitioning partitioning;
1276};
1277
c67a470b
PZ
1278/*
1279 * This struct tracks the state needed for the Package C8+ feature.
1280 *
1281 * Package states C8 and deeper are really deep PC states that can only be
1282 * reached when all the devices on the system allow it, so even if the graphics
1283 * device allows PC8+, it doesn't mean the system will actually get to these
1284 * states.
1285 *
1286 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1287 * is disabled and the GPU is idle. When these conditions are met, we manually
1288 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1289 * refclk to Fclk.
1290 *
1291 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1292 * the state of some registers, so when we come back from PC8+ we need to
1293 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1294 * need to take care of the registers kept by RC6.
1295 *
1296 * The interrupt disabling is part of the requirements. We can only leave the
1297 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1298 * can lock the machine.
1299 *
1300 * Ideally every piece of our code that needs PC8+ disabled would call
1301 * hsw_disable_package_c8, which would increment disable_count and prevent the
1302 * system from reaching PC8+. But we don't have a symmetric way to do this for
1303 * everything, so we have the requirements_met and gpu_idle variables. When we
1304 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1305 * increase it in the opposite case. The requirements_met variable is true when
1306 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1307 * variable is true when the GPU is idle.
1308 *
1309 * In addition to everything, we only actually enable PC8+ if disable_count
1310 * stays at zero for at least some seconds. This is implemented with the
1311 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1312 * consecutive times when all screens are disabled and some background app
1313 * queries the state of our connectors, or we have some application constantly
1314 * waking up to use the GPU. Only after the enable_work function actually
1315 * enables PC8+ the "enable" variable will become true, which means that it can
1316 * be false even if disable_count is 0.
1317 *
1318 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1319 * goes back to false exactly before we reenable the IRQs. We use this variable
1320 * to check if someone is trying to enable/disable IRQs while they're supposed
1321 * to be disabled. This shouldn't happen and we'll print some error messages in
1322 * case it happens, but if it actually happens we'll also update the variables
1323 * inside struct regsave so when we restore the IRQs they will contain the
1324 * latest expected values.
1325 *
1326 * For more, read "Display Sequences for Package C8" on our documentation.
1327 */
1328struct i915_package_c8 {
1329 bool requirements_met;
1330 bool gpu_idle;
1331 bool irqs_disabled;
1332 /* Only true after the delayed work task actually enables it. */
1333 bool enabled;
1334 int disable_count;
1335 struct mutex lock;
1336 struct delayed_work enable_work;
1337
1338 struct {
1339 uint32_t deimr;
1340 uint32_t sdeimr;
1341 uint32_t gtimr;
1342 uint32_t gtier;
1343 uint32_t gen6_pmimr;
1344 } regsave;
1345};
1346
8a187455
PZ
1347struct i915_runtime_pm {
1348 bool suspended;
1349};
1350
926321d5
DV
1351enum intel_pipe_crc_source {
1352 INTEL_PIPE_CRC_SOURCE_NONE,
1353 INTEL_PIPE_CRC_SOURCE_PLANE1,
1354 INTEL_PIPE_CRC_SOURCE_PLANE2,
1355 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1356 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1357 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1358 INTEL_PIPE_CRC_SOURCE_TV,
1359 INTEL_PIPE_CRC_SOURCE_DP_B,
1360 INTEL_PIPE_CRC_SOURCE_DP_C,
1361 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1362 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1363 INTEL_PIPE_CRC_SOURCE_MAX,
1364};
1365
8bf1e9f1 1366struct intel_pipe_crc_entry {
ac2300d4 1367 uint32_t frame;
8bf1e9f1
SH
1368 uint32_t crc[5];
1369};
1370
b2c88f5b 1371#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1372struct intel_pipe_crc {
d538bbdf
DL
1373 spinlock_t lock;
1374 bool opened; /* exclusive access to the result file */
e5f75aca 1375 struct intel_pipe_crc_entry *entries;
926321d5 1376 enum intel_pipe_crc_source source;
d538bbdf 1377 int head, tail;
07144428 1378 wait_queue_head_t wq;
8bf1e9f1
SH
1379};
1380
f4c956ad
DV
1381typedef struct drm_i915_private {
1382 struct drm_device *dev;
42dcedd4 1383 struct kmem_cache *slab;
f4c956ad
DV
1384
1385 const struct intel_device_info *info;
1386
1387 int relative_constants_mode;
1388
1389 void __iomem *regs;
1390
907b28c5 1391 struct intel_uncore uncore;
f4c956ad
DV
1392
1393 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1394
28c70f16 1395
f4c956ad
DV
1396 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1397 * controller on different i2c buses. */
1398 struct mutex gmbus_mutex;
1399
1400 /**
1401 * Base address of the gmbus and gpio block.
1402 */
1403 uint32_t gpio_mmio_base;
1404
28c70f16
DV
1405 wait_queue_head_t gmbus_wait_queue;
1406
f4c956ad
DV
1407 struct pci_dev *bridge_dev;
1408 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1409 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1410
1411 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1412 struct resource mch_res;
1413
f4c956ad
DV
1414 /* protects the irq masks */
1415 spinlock_t irq_lock;
1416
9ee32fea
DV
1417 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1418 struct pm_qos_request pm_qos;
1419
f4c956ad 1420 /* DPIO indirect register protection */
09153000 1421 struct mutex dpio_lock;
f4c956ad
DV
1422
1423 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1424 union {
1425 u32 irq_mask;
1426 u32 de_irq_mask[I915_MAX_PIPES];
1427 };
f4c956ad 1428 u32 gt_irq_mask;
605cd25b 1429 u32 pm_irq_mask;
f4c956ad 1430
f4c956ad 1431 struct work_struct hotplug_work;
52d7eced 1432 bool enable_hotplug_processing;
b543fb04
EE
1433 struct {
1434 unsigned long hpd_last_jiffies;
1435 int hpd_cnt;
1436 enum {
1437 HPD_ENABLED = 0,
1438 HPD_DISABLED = 1,
1439 HPD_MARK_DISABLED = 2
1440 } hpd_mark;
1441 } hpd_stats[HPD_NUM_PINS];
142e2398 1442 u32 hpd_event_bits;
ac4c16c5 1443 struct timer_list hotplug_reenable_timer;
f4c956ad 1444
7f1f3851 1445 int num_plane;
f4c956ad 1446
5c3fe8b0 1447 struct i915_fbc fbc;
f4c956ad 1448 struct intel_opregion opregion;
41aa3448 1449 struct intel_vbt_data vbt;
f4c956ad
DV
1450
1451 /* overlay */
1452 struct intel_overlay *overlay;
f4c956ad 1453
58c68779
JN
1454 /* backlight registers and fields in struct intel_panel */
1455 spinlock_t backlight_lock;
31ad8ec6 1456
f4c956ad 1457 /* LVDS info */
f4c956ad
DV
1458 bool no_aux_handshake;
1459
f4c956ad
DV
1460 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1461 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1462 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1463
1464 unsigned int fsb_freq, mem_freq, is_ddr3;
1465
645416f5
DV
1466 /**
1467 * wq - Driver workqueue for GEM.
1468 *
1469 * NOTE: Work items scheduled here are not allowed to grab any modeset
1470 * locks, for otherwise the flushing done in the pageflip code will
1471 * result in deadlocks.
1472 */
f4c956ad
DV
1473 struct workqueue_struct *wq;
1474
1475 /* Display functions */
1476 struct drm_i915_display_funcs display;
1477
1478 /* PCH chipset type */
1479 enum intel_pch pch_type;
17a303ec 1480 unsigned short pch_id;
f4c956ad
DV
1481
1482 unsigned long quirks;
1483
b8efb17b
ZR
1484 enum modeset_restore modeset_restore;
1485 struct mutex modeset_restore_lock;
673a394b 1486
a7bbbd63 1487 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1488 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1489
4b5aed62 1490 struct i915_gem_mm mm;
8781342d 1491
8781342d
DV
1492 /* Kernel Modesetting */
1493
9b9d172d 1494 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1495
27f8227b
JB
1496 struct drm_crtc *plane_to_crtc_mapping[3];
1497 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1498 wait_queue_head_t pending_flip_queue;
1499
c4597872
DV
1500#ifdef CONFIG_DEBUG_FS
1501 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1502#endif
1503
e72f9fbf
DV
1504 int num_shared_dpll;
1505 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1506 struct intel_ddi_plls ddi_plls;
e4607fcf 1507 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1508
652c393a
JB
1509 /* Reclocking support */
1510 bool render_reclock_avail;
1511 bool lvds_downclock_avail;
18f9ed12
ZY
1512 /* indicates the reduced downclock for LVDS*/
1513 int lvds_downclock;
652c393a 1514 u16 orig_clock;
f97108d1 1515
c4804411 1516 bool mchbar_need_disable;
f97108d1 1517
a4da4fa4
DV
1518 struct intel_l3_parity l3_parity;
1519
59124506
BW
1520 /* Cannot be determined by PCIID. You must always read a register. */
1521 size_t ellc_size;
1522
c6a828d3 1523 /* gen6+ rps state */
c85aa885 1524 struct intel_gen6_power_mgmt rps;
c6a828d3 1525
20e4d407
DV
1526 /* ilk-only ips/rps state. Everything in here is protected by the global
1527 * mchdev_lock in intel_pm.c */
c85aa885 1528 struct intel_ilk_power_mgmt ips;
b5e50c3f 1529
83c00f55 1530 struct i915_power_domains power_domains;
a38911a3 1531
a031d709 1532 struct i915_psr psr;
3f51e471 1533
99584db3 1534 struct i915_gpu_error gpu_error;
ae681d96 1535
c9cddffc
JB
1536 struct drm_i915_gem_object *vlv_pctx;
1537
4520f53a 1538#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1539 /* list of fbdev register on this device */
1540 struct intel_fbdev *fbdev;
4520f53a 1541#endif
e953fd7b 1542
073f34d9
JB
1543 /*
1544 * The console may be contended at resume, but we don't
1545 * want it to block on it.
1546 */
1547 struct work_struct console_resume_work;
1548
e953fd7b 1549 struct drm_property *broadcast_rgb_property;
3f43c48d 1550 struct drm_property *force_audio_property;
e3689190 1551
254f965c 1552 uint32_t hw_context_size;
a33afea5 1553 struct list_head context_list;
f4c956ad 1554
3e68320e 1555 u32 fdi_rx_config;
68d18ad7 1556
f4c956ad 1557 struct i915_suspend_saved_registers regfile;
231f42a4 1558
53615a5e
VS
1559 struct {
1560 /*
1561 * Raw watermark latency values:
1562 * in 0.1us units for WM0,
1563 * in 0.5us units for WM1+.
1564 */
1565 /* primary */
1566 uint16_t pri_latency[5];
1567 /* sprite */
1568 uint16_t spr_latency[5];
1569 /* cursor */
1570 uint16_t cur_latency[5];
609cedef
VS
1571
1572 /* current hardware state */
820c1980 1573 struct ilk_wm_values hw;
53615a5e
VS
1574 } wm;
1575
c67a470b
PZ
1576 struct i915_package_c8 pc8;
1577
8a187455
PZ
1578 struct i915_runtime_pm pm;
1579
231f42a4
DV
1580 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1581 * here! */
1582 struct i915_dri1_state dri1;
db1b76ca
DV
1583 /* Old ums support infrastructure, same warning applies. */
1584 struct i915_ums_state ums;
1da177e4
LT
1585} drm_i915_private_t;
1586
2c1792a1
CW
1587static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1588{
1589 return dev->dev_private;
1590}
1591
b4519513
CW
1592/* Iterate over initialised rings */
1593#define for_each_ring(ring__, dev_priv__, i__) \
1594 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1595 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1596
b1d7e4b4
WF
1597enum hdmi_force_audio {
1598 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1599 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1600 HDMI_AUDIO_AUTO, /* trust EDID */
1601 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1602};
1603
190d6cd5 1604#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1605
37e680a1
CW
1606struct drm_i915_gem_object_ops {
1607 /* Interface between the GEM object and its backing storage.
1608 * get_pages() is called once prior to the use of the associated set
1609 * of pages before to binding them into the GTT, and put_pages() is
1610 * called after we no longer need them. As we expect there to be
1611 * associated cost with migrating pages between the backing storage
1612 * and making them available for the GPU (e.g. clflush), we may hold
1613 * onto the pages after they are no longer referenced by the GPU
1614 * in case they may be used again shortly (for example migrating the
1615 * pages to a different memory domain within the GTT). put_pages()
1616 * will therefore most likely be called when the object itself is
1617 * being released or under memory pressure (where we attempt to
1618 * reap pages for the shrinker).
1619 */
1620 int (*get_pages)(struct drm_i915_gem_object *);
1621 void (*put_pages)(struct drm_i915_gem_object *);
1622};
1623
673a394b 1624struct drm_i915_gem_object {
c397b908 1625 struct drm_gem_object base;
673a394b 1626
37e680a1
CW
1627 const struct drm_i915_gem_object_ops *ops;
1628
2f633156
BW
1629 /** List of VMAs backed by this object */
1630 struct list_head vma_list;
1631
c1ad11fc
CW
1632 /** Stolen memory for this object, instead of being backed by shmem. */
1633 struct drm_mm_node *stolen;
35c20a60 1634 struct list_head global_list;
673a394b 1635
69dc4987 1636 struct list_head ring_list;
b25cb2f8
BW
1637 /** Used in execbuf to temporarily hold a ref */
1638 struct list_head obj_exec_link;
673a394b
EA
1639
1640 /**
65ce3027
CW
1641 * This is set if the object is on the active lists (has pending
1642 * rendering and so a non-zero seqno), and is not set if it i s on
1643 * inactive (ready to be unbound) list.
673a394b 1644 */
0206e353 1645 unsigned int active:1;
673a394b
EA
1646
1647 /**
1648 * This is set if the object has been written to since last bound
1649 * to the GTT
1650 */
0206e353 1651 unsigned int dirty:1;
778c3544
DV
1652
1653 /**
1654 * Fence register bits (if any) for this object. Will be set
1655 * as needed when mapped into the GTT.
1656 * Protected by dev->struct_mutex.
778c3544 1657 */
4b9de737 1658 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1659
778c3544
DV
1660 /**
1661 * Advice: are the backing pages purgeable?
1662 */
0206e353 1663 unsigned int madv:2;
778c3544 1664
778c3544
DV
1665 /**
1666 * Current tiling mode for the object.
1667 */
0206e353 1668 unsigned int tiling_mode:2;
5d82e3e6
CW
1669 /**
1670 * Whether the tiling parameters for the currently associated fence
1671 * register have changed. Note that for the purposes of tracking
1672 * tiling changes we also treat the unfenced register, the register
1673 * slot that the object occupies whilst it executes a fenced
1674 * command (such as BLT on gen2/3), as a "fence".
1675 */
1676 unsigned int fence_dirty:1;
778c3544 1677
75e9e915
DV
1678 /**
1679 * Is the object at the current location in the gtt mappable and
1680 * fenceable? Used to avoid costly recalculations.
1681 */
0206e353 1682 unsigned int map_and_fenceable:1;
75e9e915 1683
fb7d516a
DV
1684 /**
1685 * Whether the current gtt mapping needs to be mappable (and isn't just
1686 * mappable by accident). Track pin and fault separate for a more
1687 * accurate mappable working set.
1688 */
0206e353
AJ
1689 unsigned int fault_mappable:1;
1690 unsigned int pin_mappable:1;
cc98b413 1691 unsigned int pin_display:1;
fb7d516a 1692
caea7476
CW
1693 /*
1694 * Is the GPU currently using a fence to access this buffer,
1695 */
1696 unsigned int pending_fenced_gpu_access:1;
1697 unsigned int fenced_gpu_access:1;
1698
651d794f 1699 unsigned int cache_level:3;
93dfb40c 1700
7bddb01f 1701 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1702 unsigned int has_global_gtt_mapping:1;
9da3da66 1703 unsigned int has_dma_mapping:1;
7bddb01f 1704
9da3da66 1705 struct sg_table *pages;
a5570178 1706 int pages_pin_count;
673a394b 1707
1286ff73 1708 /* prime dma-buf support */
9a70cc2a
DA
1709 void *dma_buf_vmapping;
1710 int vmapping_count;
1711
caea7476
CW
1712 struct intel_ring_buffer *ring;
1713
1c293ea3 1714 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1715 uint32_t last_read_seqno;
1716 uint32_t last_write_seqno;
caea7476
CW
1717 /** Breadcrumb of last fenced GPU access to the buffer. */
1718 uint32_t last_fenced_seqno;
673a394b 1719
778c3544 1720 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1721 uint32_t stride;
673a394b 1722
80075d49
DV
1723 /** References from framebuffers, locks out tiling changes. */
1724 unsigned long framebuffer_references;
1725
280b713b 1726 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1727 unsigned long *bit_17;
280b713b 1728
79e53945 1729 /** User space pin count and filp owning the pin */
aa5f8021 1730 unsigned long user_pin_count;
79e53945 1731 struct drm_file *pin_filp;
71acb5eb
DA
1732
1733 /** for phy allocated objects */
1734 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1735};
b45305fc 1736#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1737
62b8b215 1738#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1739
673a394b
EA
1740/**
1741 * Request queue structure.
1742 *
1743 * The request queue allows us to note sequence numbers that have been emitted
1744 * and may be associated with active buffers to be retired.
1745 *
1746 * By keeping this list, we can avoid having to do questionable
1747 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1748 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1749 */
1750struct drm_i915_gem_request {
852835f3
ZN
1751 /** On Which ring this request was generated */
1752 struct intel_ring_buffer *ring;
1753
673a394b
EA
1754 /** GEM sequence number associated with this request. */
1755 uint32_t seqno;
1756
7d736f4f
MK
1757 /** Position in the ringbuffer of the start of the request */
1758 u32 head;
1759
1760 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1761 u32 tail;
1762
0e50e96b
MK
1763 /** Context related to this request */
1764 struct i915_hw_context *ctx;
1765
7d736f4f
MK
1766 /** Batch buffer related to this request if any */
1767 struct drm_i915_gem_object *batch_obj;
1768
673a394b
EA
1769 /** Time at which this request was emitted, in jiffies. */
1770 unsigned long emitted_jiffies;
1771
b962442e 1772 /** global list entry for this request */
673a394b 1773 struct list_head list;
b962442e 1774
f787a5f5 1775 struct drm_i915_file_private *file_priv;
b962442e
EA
1776 /** file_priv list entry for this request */
1777 struct list_head client_list;
673a394b
EA
1778};
1779
1780struct drm_i915_file_private {
b29c19b6
CW
1781 struct drm_i915_private *dev_priv;
1782
673a394b 1783 struct {
99057c81 1784 spinlock_t lock;
b962442e 1785 struct list_head request_list;
b29c19b6 1786 struct delayed_work idle_work;
673a394b 1787 } mm;
40521054 1788 struct idr context_idr;
e59ec13d 1789
0eea67eb 1790 struct i915_hw_context *private_default_ctx;
b29c19b6 1791 atomic_t rps_wait_boost;
673a394b
EA
1792};
1793
2c1792a1 1794#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d 1795
ffbab09b
VS
1796#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1797#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1798#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1799#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1800#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1801#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1802#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1803#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1804#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1805#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1806#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1807#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1808#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1809#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1810#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1811#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1812#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1813#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1814#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1815 (dev)->pdev->device == 0x0152 || \
1816 (dev)->pdev->device == 0x015a)
1817#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1818 (dev)->pdev->device == 0x0106 || \
1819 (dev)->pdev->device == 0x010A)
70a3eb7a 1820#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1821#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1822#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1823#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1824#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1825 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1826#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1827 (((dev)->pdev->device & 0xf) == 0x2 || \
1828 ((dev)->pdev->device & 0xf) == 0x6 || \
1829 ((dev)->pdev->device & 0xf) == 0xe))
1830#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1831 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1832#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1833#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1834 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1835#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1836
85436696
JB
1837/*
1838 * The genX designation typically refers to the render engine, so render
1839 * capability related checks should use IS_GEN, while display and other checks
1840 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1841 * chips, etc.).
1842 */
cae5852d
ZN
1843#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1844#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1845#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1846#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1847#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1848#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1849#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1850
73ae478c
BW
1851#define RENDER_RING (1<<RCS)
1852#define BSD_RING (1<<VCS)
1853#define BLT_RING (1<<BCS)
1854#define VEBOX_RING (1<<VECS)
1855#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1856#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1857#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1858#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1859#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1860#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1861
254f965c 1862#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
246cbfb5 1863#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
c5dc5cec
BW
1864#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1865 && !IS_BROADWELL(dev))
1866#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1867#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1868
05394f39 1869#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1870#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1871
b45305fc
DV
1872/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1873#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1874
cae5852d
ZN
1875/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1876 * rows, which changed the alignment requirements and fence programming.
1877 */
1878#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1879 IS_I915GM(dev)))
1880#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1881#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1882#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1883#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1884#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1885
1886#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1887#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 1888#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1889
2a114cc1 1890#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 1891
dd93be58 1892#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 1893#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 1894#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
7c6c2652 1895#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
df4547d8 1896#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
affa9354 1897
17a303ec
PZ
1898#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1899#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1900#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1901#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1902#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1903#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1904
2c1792a1 1905#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1906#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1907#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1908#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1909#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1910#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1911
040d2baa
BW
1912/* DPF == dynamic parity feature */
1913#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1914#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1915
c8735b0c
BW
1916#define GT_FREQUENCY_MULTIPLIER 50
1917
05394f39
CW
1918#include "i915_trace.h"
1919
baa70943 1920extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
1921extern int i915_max_ioctl;
1922
6a9ee8af
DA
1923extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1924extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1925extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1926extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1927
d330a953
JN
1928/* i915_params.c */
1929struct i915_params {
1930 int modeset;
1931 int panel_ignore_lid;
1932 unsigned int powersave;
1933 int semaphores;
1934 unsigned int lvds_downclock;
1935 int lvds_channel_mode;
1936 int panel_use_ssc;
1937 int vbt_sdvo_panel_type;
1938 int enable_rc6;
1939 int enable_fbc;
1940 bool enable_hangcheck;
1941 int enable_ppgtt;
1942 int enable_psr;
1943 unsigned int preliminary_hw_support;
1944 int disable_power_well;
1945 int enable_ips;
1946 bool fastboot;
1947 int enable_pc8;
1948 int pc8_timeout;
1949 bool prefault_disable;
1950 bool reset;
1951 int invert_brightness;
1952};
1953extern struct i915_params i915 __read_mostly;
1954
1da177e4 1955 /* i915_dma.c */
d05c617e 1956void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1957extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1958extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1959extern int i915_driver_unload(struct drm_device *);
673a394b 1960extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1961extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1962extern void i915_driver_preclose(struct drm_device *dev,
1963 struct drm_file *file_priv);
673a394b
EA
1964extern void i915_driver_postclose(struct drm_device *dev,
1965 struct drm_file *file_priv);
84b1fd10 1966extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1967#ifdef CONFIG_COMPAT
0d6aa60b
DA
1968extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1969 unsigned long arg);
c43b5634 1970#endif
673a394b 1971extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1972 struct drm_clip_rect *box,
1973 int DR1, int DR4);
8e96d9c4 1974extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1975extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1976extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1977extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1978extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1979extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1980
073f34d9 1981extern void intel_console_resume(struct work_struct *work);
af6061af 1982
1da177e4 1983/* i915_irq.c */
10cd45b6 1984void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1985void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1986
f71d4af4 1987extern void intel_irq_init(struct drm_device *dev);
20afbda2 1988extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1989
1990extern void intel_uncore_sanitize(struct drm_device *dev);
1991extern void intel_uncore_early_sanitize(struct drm_device *dev);
1992extern void intel_uncore_init(struct drm_device *dev);
907b28c5 1993extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 1994extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 1995
7c463586 1996void
3b6c42e8 1997i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586
KP
1998
1999void
3b6c42e8 2000i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586 2001
673a394b
EA
2002/* i915_gem.c */
2003int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2004 struct drm_file *file_priv);
2005int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2006 struct drm_file *file_priv);
2007int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2008 struct drm_file *file_priv);
2009int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2010 struct drm_file *file_priv);
2011int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2012 struct drm_file *file_priv);
de151cf6
JB
2013int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2014 struct drm_file *file_priv);
673a394b
EA
2015int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2016 struct drm_file *file_priv);
2017int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2018 struct drm_file *file_priv);
2019int i915_gem_execbuffer(struct drm_device *dev, void *data,
2020 struct drm_file *file_priv);
76446cac
JB
2021int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2022 struct drm_file *file_priv);
673a394b
EA
2023int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2024 struct drm_file *file_priv);
2025int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2026 struct drm_file *file_priv);
2027int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2028 struct drm_file *file_priv);
199adf40
BW
2029int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2030 struct drm_file *file);
2031int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2032 struct drm_file *file);
673a394b
EA
2033int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2034 struct drm_file *file_priv);
3ef94daa
CW
2035int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2036 struct drm_file *file_priv);
673a394b
EA
2037int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2038 struct drm_file *file_priv);
2039int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2040 struct drm_file *file_priv);
2041int i915_gem_set_tiling(struct drm_device *dev, void *data,
2042 struct drm_file *file_priv);
2043int i915_gem_get_tiling(struct drm_device *dev, void *data,
2044 struct drm_file *file_priv);
5a125c3c
EA
2045int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2046 struct drm_file *file_priv);
23ba4fd0
BW
2047int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2048 struct drm_file *file_priv);
673a394b 2049void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2050void *i915_gem_object_alloc(struct drm_device *dev);
2051void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2052void i915_gem_object_init(struct drm_i915_gem_object *obj,
2053 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2054struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2055 size_t size);
7e0d96bc
BW
2056void i915_init_vm(struct drm_i915_private *dev_priv,
2057 struct i915_address_space *vm);
673a394b 2058void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2059void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2060
2021746e 2061int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2062 struct i915_address_space *vm,
2021746e 2063 uint32_t alignment,
86a1ee26
CW
2064 bool map_and_fenceable,
2065 bool nonblocking);
d7f46fc4 2066void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
2067int __must_check i915_vma_unbind(struct i915_vma *vma);
2068int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 2069int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2070void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2071void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2072void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2073
37e680a1 2074int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2075static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2076{
67d5a50c
ID
2077 struct sg_page_iter sg_iter;
2078
2079 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2080 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2081
2082 return NULL;
9da3da66 2083}
a5570178
CW
2084static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2085{
2086 BUG_ON(obj->pages == NULL);
2087 obj->pages_pin_count++;
2088}
2089static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2090{
2091 BUG_ON(obj->pages_pin_count == 0);
2092 obj->pages_pin_count--;
2093}
2094
54cf91dc 2095int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2096int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2097 struct intel_ring_buffer *to);
e2d05a8b
BW
2098void i915_vma_move_to_active(struct i915_vma *vma,
2099 struct intel_ring_buffer *ring);
ff72145b
DA
2100int i915_gem_dumb_create(struct drm_file *file_priv,
2101 struct drm_device *dev,
2102 struct drm_mode_create_dumb *args);
2103int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2104 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2105/**
2106 * Returns true if seq1 is later than seq2.
2107 */
2108static inline bool
2109i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2110{
2111 return (int32_t)(seq1 - seq2) >= 0;
2112}
2113
fca26bb4
MK
2114int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2115int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2116int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2117int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2118
9a5a53b3 2119static inline bool
1690e1eb
CW
2120i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2121{
2122 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2123 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2124 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2125 return true;
2126 } else
2127 return false;
1690e1eb
CW
2128}
2129
2130static inline void
2131i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2132{
2133 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2134 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2135 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2136 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2137 }
2138}
2139
b29c19b6 2140bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 2141void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2142int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2143 bool interruptible);
1f83fee0
DV
2144static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2145{
2146 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2147 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2148}
2149
2150static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2151{
2ac0f450
MK
2152 return atomic_read(&error->reset_counter) & I915_WEDGED;
2153}
2154
2155static inline u32 i915_reset_count(struct i915_gpu_error *error)
2156{
2157 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2158}
a71d8d94 2159
069efc1d 2160void i915_gem_reset(struct drm_device *dev);
000433b6 2161bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2162int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2163int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2164int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2165int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2166void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2167void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2168int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2169int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2170int __i915_add_request(struct intel_ring_buffer *ring,
2171 struct drm_file *file,
7d736f4f 2172 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2173 u32 *seqno);
2174#define i915_add_request(ring, seqno) \
854c94a7 2175 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2176int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2177 uint32_t seqno);
de151cf6 2178int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2179int __must_check
2180i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2181 bool write);
2182int __must_check
dabdfe02
CW
2183i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2184int __must_check
2da3b9b9
CW
2185i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2186 u32 alignment,
2021746e 2187 struct intel_ring_buffer *pipelined);
cc98b413 2188void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2189int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2190 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2191 int id,
2192 int align);
71acb5eb 2193void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2194 struct drm_i915_gem_object *obj);
71acb5eb 2195void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2196int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2197void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2198
0fa87796
ID
2199uint32_t
2200i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2201uint32_t
d865110c
ID
2202i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2203 int tiling_mode, bool fenced);
467cffba 2204
e4ffd173
CW
2205int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2206 enum i915_cache_level cache_level);
2207
1286ff73
DV
2208struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2209 struct dma_buf *dma_buf);
2210
2211struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2212 struct drm_gem_object *gem_obj, int flags);
2213
19b2dbde
CW
2214void i915_gem_restore_fences(struct drm_device *dev);
2215
a70a3148
BW
2216unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2217 struct i915_address_space *vm);
2218bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2219bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2220 struct i915_address_space *vm);
2221unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2222 struct i915_address_space *vm);
2223struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2224 struct i915_address_space *vm);
accfef2e
BW
2225struct i915_vma *
2226i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2227 struct i915_address_space *vm);
5c2abbea
BW
2228
2229struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2230static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2231 struct i915_vma *vma;
2232 list_for_each_entry(vma, &obj->vma_list, vma_link)
2233 if (vma->pin_count > 0)
2234 return true;
2235 return false;
2236}
5c2abbea 2237
a70a3148
BW
2238/* Some GGTT VM helpers */
2239#define obj_to_ggtt(obj) \
2240 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2241static inline bool i915_is_ggtt(struct i915_address_space *vm)
2242{
2243 struct i915_address_space *ggtt =
2244 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2245 return vm == ggtt;
2246}
2247
2248static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2249{
2250 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2251}
2252
2253static inline unsigned long
2254i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2255{
2256 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2257}
2258
2259static inline unsigned long
2260i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2261{
2262 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2263}
c37e2204
BW
2264
2265static inline int __must_check
2266i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2267 uint32_t alignment,
2268 bool map_and_fenceable,
2269 bool nonblocking)
2270{
2271 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2272 map_and_fenceable, nonblocking);
2273}
a70a3148 2274
254f965c 2275/* i915_gem_context.c */
0eea67eb 2276#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2277int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2278void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2279void i915_gem_context_reset(struct drm_device *dev);
e422b888 2280int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2281int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2282void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841 2283int i915_switch_context(struct intel_ring_buffer *ring,
41bde553
BW
2284 struct drm_file *file, struct i915_hw_context *to);
2285struct i915_hw_context *
2286i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b
MK
2287void i915_gem_context_free(struct kref *ctx_ref);
2288static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2289{
c482972a
BW
2290 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2291 kref_get(&ctx->ref);
dce3271b
MK
2292}
2293
2294static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2295{
c482972a
BW
2296 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2297 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2298}
2299
3fac8978
MK
2300static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2301{
2302 return c->id == DEFAULT_CONTEXT_ID;
2303}
2304
84624813
BW
2305int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2306 struct drm_file *file);
2307int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2308 struct drm_file *file);
1286ff73 2309
679845ed
BW
2310/* i915_gem_evict.c */
2311int __must_check i915_gem_evict_something(struct drm_device *dev,
2312 struct i915_address_space *vm,
2313 int min_size,
2314 unsigned alignment,
2315 unsigned cache_level,
2316 bool mappable,
2317 bool nonblock);
2318int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2319int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2320
76aaf220 2321/* i915_gem_gtt.c */
828c7908
BW
2322void i915_check_and_clear_faults(struct drm_device *dev);
2323void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2324void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907 2325int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
74163907 2326void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2327void i915_gem_init_global_gtt(struct drm_device *dev);
2328void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2329 unsigned long mappable_end, unsigned long end);
e76e9aeb 2330int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2331static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2332{
2333 if (INTEL_INFO(dev)->gen < 6)
2334 intel_gtt_chipset_flush();
2335}
246cbfb5
BW
2336int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
2337static inline bool intel_enable_ppgtt(struct drm_device *dev, bool full)
2338{
d330a953 2339 if (i915.enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
246cbfb5 2340 return false;
e76e9aeb 2341
d330a953 2342 if (i915.enable_ppgtt == 1 && full)
7e0d96bc 2343 return false;
76aaf220 2344
246cbfb5
BW
2345#ifdef CONFIG_INTEL_IOMMU
2346 /* Disable ppgtt on SNB if VT-d is on. */
2347 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
2348 DRM_INFO("Disabling PPGTT because VT-d is on\n");
2349 return false;
2350 }
2351#endif
2352
7e0d96bc
BW
2353 if (full)
2354 return HAS_PPGTT(dev);
2355 else
2356 return HAS_ALIASING_PPGTT(dev);
246cbfb5
BW
2357}
2358
c7c48dfd
BW
2359static inline void ppgtt_release(struct kref *kref)
2360{
2361 struct i915_hw_ppgtt *ppgtt = container_of(kref, struct i915_hw_ppgtt, ref);
679845ed
BW
2362 struct drm_device *dev = ppgtt->base.dev;
2363 struct drm_i915_private *dev_priv = dev->dev_private;
2364 struct i915_address_space *vm = &ppgtt->base;
2365
2366 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
2367 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
2368 ppgtt->base.cleanup(&ppgtt->base);
2369 return;
2370 }
2371
2372 /*
2373 * Make sure vmas are unbound before we take down the drm_mm
2374 *
2375 * FIXME: Proper refcounting should take care of this, this shouldn't be
2376 * needed at all.
2377 */
2378 if (!list_empty(&vm->active_list)) {
2379 struct i915_vma *vma;
2380
2381 list_for_each_entry(vma, &vm->active_list, mm_list)
2382 if (WARN_ON(list_empty(&vma->vma_link) ||
2383 list_is_singular(&vma->vma_link)))
2384 break;
2385
2386 i915_gem_evict_vm(&ppgtt->base, true);
2387 } else {
2388 i915_gem_retire_requests(dev);
2389 i915_gem_evict_vm(&ppgtt->base, false);
2390 }
c7c48dfd
BW
2391
2392 ppgtt->base.cleanup(&ppgtt->base);
2393}
b47eb4a2 2394
9797fbfb
CW
2395/* i915_gem_stolen.c */
2396int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2397int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2398void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2399void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2400struct drm_i915_gem_object *
2401i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2402struct drm_i915_gem_object *
2403i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2404 u32 stolen_offset,
2405 u32 gtt_offset,
2406 u32 size);
0104fdbb 2407void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2408
673a394b 2409/* i915_gem_tiling.c */
2c1792a1 2410static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2411{
2412 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2413
2414 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2415 obj->tiling_mode != I915_TILING_NONE;
2416}
2417
673a394b 2418void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2419void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2420void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2421
2422/* i915_gem_debug.c */
23bc5982
CW
2423#if WATCH_LISTS
2424int i915_verify_lists(struct drm_device *dev);
673a394b 2425#else
23bc5982 2426#define i915_verify_lists(dev) 0
673a394b 2427#endif
1da177e4 2428
2017263e 2429/* i915_debugfs.c */
27c202ad
BG
2430int i915_debugfs_init(struct drm_minor *minor);
2431void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2432#ifdef CONFIG_DEBUG_FS
07144428
DL
2433void intel_display_crc_init(struct drm_device *dev);
2434#else
f8c168fa 2435static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2436#endif
84734a04
MK
2437
2438/* i915_gpu_error.c */
edc3d884
MK
2439__printf(2, 3)
2440void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2441int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2442 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2443int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2444 size_t count, loff_t pos);
2445static inline void i915_error_state_buf_release(
2446 struct drm_i915_error_state_buf *eb)
2447{
2448 kfree(eb->buf);
2449}
84734a04
MK
2450void i915_capture_error_state(struct drm_device *dev);
2451void i915_error_state_get(struct drm_device *dev,
2452 struct i915_error_state_file_priv *error_priv);
2453void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2454void i915_destroy_error_state(struct drm_device *dev);
2455
2456void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2457const char *i915_cache_level_str(int type);
2017263e 2458
317c35d1
JB
2459/* i915_suspend.c */
2460extern int i915_save_state(struct drm_device *dev);
2461extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2462
d8157a36
DV
2463/* i915_ums.c */
2464void i915_save_display_reg(struct drm_device *dev);
2465void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2466
0136db58
BW
2467/* i915_sysfs.c */
2468void i915_setup_sysfs(struct drm_device *dev_priv);
2469void i915_teardown_sysfs(struct drm_device *dev_priv);
2470
f899fc64
CW
2471/* intel_i2c.c */
2472extern int intel_setup_gmbus(struct drm_device *dev);
2473extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2474static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2475{
2ed06c93 2476 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2477}
2478
2479extern struct i2c_adapter *intel_gmbus_get_adapter(
2480 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2481extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2482extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2483static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2484{
2485 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2486}
f899fc64
CW
2487extern void intel_i2c_reset(struct drm_device *dev);
2488
3b617967 2489/* intel_opregion.c */
9c4b0a68 2490struct intel_encoder;
44834a67
CW
2491extern int intel_opregion_setup(struct drm_device *dev);
2492#ifdef CONFIG_ACPI
2493extern void intel_opregion_init(struct drm_device *dev);
2494extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2495extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2496extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2497 bool enable);
ecbc5cf3
JN
2498extern int intel_opregion_notify_adapter(struct drm_device *dev,
2499 pci_power_t state);
65e082c9 2500#else
44834a67
CW
2501static inline void intel_opregion_init(struct drm_device *dev) { return; }
2502static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2503static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2504static inline int
2505intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2506{
2507 return 0;
2508}
ecbc5cf3
JN
2509static inline int
2510intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2511{
2512 return 0;
2513}
65e082c9 2514#endif
8ee1c3db 2515
723bfd70
JB
2516/* intel_acpi.c */
2517#ifdef CONFIG_ACPI
2518extern void intel_register_dsm_handler(void);
2519extern void intel_unregister_dsm_handler(void);
2520#else
2521static inline void intel_register_dsm_handler(void) { return; }
2522static inline void intel_unregister_dsm_handler(void) { return; }
2523#endif /* CONFIG_ACPI */
2524
79e53945 2525/* modesetting */
f817586c 2526extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2527extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2528extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2529extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2530extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2531extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2532extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2533 bool force_restore);
44cec740 2534extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2535extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2536extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2537extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2538extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2539extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2540extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2541extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2542extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2543extern void intel_detect_pch(struct drm_device *dev);
2544extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2545extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2546
2911a35b 2547extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2548int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2549 struct drm_file *file);
b6359918
MK
2550int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2551 struct drm_file *file);
575155a9 2552
6ef3d427
CW
2553/* overlay */
2554extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2555extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2556 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2557
2558extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2559extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2560 struct drm_device *dev,
2561 struct intel_display_error_state *error);
6ef3d427 2562
b7287d80
BW
2563/* On SNB platform, before reading ring registers forcewake bit
2564 * must be set to prevent GT core from power down and stale values being
2565 * returned.
2566 */
c8d9a590
D
2567void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2568void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
b7287d80 2569
42c0526c
BW
2570int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2571int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2572
2573/* intel_sideband.c */
64936258
JN
2574u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2575void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2576u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2577u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2578void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2579u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2580void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2581u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2582void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2583u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2584void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2585u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2586void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2587u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2588void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2589u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2590 enum intel_sbi_destination destination);
2591void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2592 enum intel_sbi_destination destination);
e9fe51c6
SK
2593u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2594void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2595
2ec3815f
VS
2596int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2597int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2598
940aece4
D
2599void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2600void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2601
2602#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2603 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2604 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2605 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2606 ((reg) >= 0x2E000 && (reg) < 0x30000))
2607
2608#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2609 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2610 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2611 ((reg) >= 0x30000 && (reg) < 0x40000))
2612
c8d9a590
D
2613#define FORCEWAKE_RENDER (1 << 0)
2614#define FORCEWAKE_MEDIA (1 << 1)
2615#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2616
2617
0b274481
BW
2618#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2619#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2620
2621#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2622#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2623#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2624#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2625
2626#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2627#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2628#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2629#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2630
2631#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2632#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2633
2634#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2635#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2636
55bc60db
VS
2637/* "Broadcast RGB" property */
2638#define INTEL_BROADCAST_RGB_AUTO 0
2639#define INTEL_BROADCAST_RGB_FULL 1
2640#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2641
766aa1c4
VS
2642static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2643{
2644 if (HAS_PCH_SPLIT(dev))
2645 return CPU_VGACNTRL;
2646 else if (IS_VALLEYVIEW(dev))
2647 return VLV_VGACNTRL;
2648 else
2649 return VGACNTRL;
2650}
2651
2bb4629a
VS
2652static inline void __user *to_user_ptr(u64 address)
2653{
2654 return (void __user *)(uintptr_t)address;
2655}
2656
df97729f
ID
2657static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2658{
2659 unsigned long j = msecs_to_jiffies(m);
2660
2661 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2662}
2663
2664static inline unsigned long
2665timespec_to_jiffies_timeout(const struct timespec *value)
2666{
2667 unsigned long j = timespec_to_jiffies(value);
2668
2669 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2670}
2671
dce56b3c
PZ
2672/*
2673 * If you need to wait X milliseconds between events A and B, but event B
2674 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2675 * when event A happened, then just before event B you call this function and
2676 * pass the timestamp as the first argument, and X as the second argument.
2677 */
2678static inline void
2679wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2680{
ec5e0cfb 2681 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2682
2683 /*
2684 * Don't re-read the value of "jiffies" every time since it may change
2685 * behind our back and break the math.
2686 */
2687 tmp_jiffies = jiffies;
2688 target_jiffies = timestamp_jiffies +
2689 msecs_to_jiffies_timeout(to_wait_ms);
2690
2691 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2692 remaining_jiffies = target_jiffies - tmp_jiffies;
2693 while (remaining_jiffies)
2694 remaining_jiffies =
2695 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2696 }
2697}
2698
1da177e4 2699#endif
This page took 0.930119 seconds and 5 git commands to generate.