drm/i915: Add new INSTDONE registers
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
585fb111 43
1da177e4
LT
44/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
673a394b 51#define DRIVER_DATE "20080730"
1da177e4 52
317c35d1
JB
53enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
9db4a9c7
JB
56 PIPE_C,
57 I915_MAX_PIPES
317c35d1 58};
9db4a9c7 59#define pipe_name(p) ((p) + 'A')
317c35d1 60
80824003
JB
61enum plane {
62 PLANE_A = 0,
63 PLANE_B,
9db4a9c7 64 PLANE_C,
80824003 65};
9db4a9c7 66#define plane_name(p) ((p) + 'A')
52440211 67
2b139522
ED
68enum port {
69 PORT_A = 0,
70 PORT_B,
71 PORT_C,
72 PORT_D,
73 PORT_E,
74 I915_MAX_PORTS
75};
76#define port_name(p) ((p) + 'A')
77
62fdfeaf
EA
78#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
79
9db4a9c7
JB
80#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
81
6c2b7c12
DV
82#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
83 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
84 if ((intel_encoder)->base.crtc == (__crtc))
85
ee7b9f93
JB
86struct intel_pch_pll {
87 int refcount; /* count of number of CRTCs sharing this PLL */
88 int active; /* count of number of active CRTCs (i.e. DPMS on) */
89 bool on; /* is the PLL actually active? Disabled during modeset */
90 int pll_reg;
91 int fp0_reg;
92 int fp1_reg;
93};
94#define I915_NUM_PLLS 2
95
1da177e4
LT
96/* Interface history:
97 *
98 * 1.1: Original.
0d6aa60b
DA
99 * 1.2: Add Power Management
100 * 1.3: Add vblank support
de227f5f 101 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 102 * 1.5: Add vblank pipe configuration
2228ed67
MCA
103 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
104 * - Support vertical blank on secondary display pipe
1da177e4
LT
105 */
106#define DRIVER_MAJOR 1
2228ed67 107#define DRIVER_MINOR 6
1da177e4
LT
108#define DRIVER_PATCHLEVEL 0
109
673a394b 110#define WATCH_COHERENCY 0
23bc5982 111#define WATCH_LISTS 0
42d6ab48 112#define WATCH_GTT 0
673a394b 113
71acb5eb
DA
114#define I915_GEM_PHYS_CURSOR_0 1
115#define I915_GEM_PHYS_CURSOR_1 2
116#define I915_GEM_PHYS_OVERLAY_REGS 3
117#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
118
119struct drm_i915_gem_phys_object {
120 int id;
121 struct page **page_list;
122 drm_dma_handle_t *handle;
05394f39 123 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
124};
125
1da177e4
LT
126struct mem_block {
127 struct mem_block *next;
128 struct mem_block *prev;
129 int start;
130 int size;
6c340eac 131 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
132};
133
0a3e67a4
JB
134struct opregion_header;
135struct opregion_acpi;
136struct opregion_swsci;
137struct opregion_asle;
8d715f00 138struct drm_i915_private;
0a3e67a4 139
8ee1c3db 140struct intel_opregion {
5bc4418b
BW
141 struct opregion_header __iomem *header;
142 struct opregion_acpi __iomem *acpi;
143 struct opregion_swsci __iomem *swsci;
144 struct opregion_asle __iomem *asle;
145 void __iomem *vbt;
01fe9dbd 146 u32 __iomem *lid_state;
8ee1c3db 147};
44834a67 148#define OPREGION_SIZE (8*1024)
8ee1c3db 149
6ef3d427
CW
150struct intel_overlay;
151struct intel_overlay_error_state;
152
7c1c2871
DA
153struct drm_i915_master_private {
154 drm_local_map_t *sarea;
155 struct _drm_i915_sarea *sarea_priv;
156};
de151cf6 157#define I915_FENCE_REG_NONE -1
4b9de737
DV
158#define I915_MAX_NUM_FENCES 16
159/* 16 fences + sign bit for FENCE_REG_NONE */
160#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
161
162struct drm_i915_fence_reg {
007cc8ac 163 struct list_head lru_list;
caea7476 164 struct drm_i915_gem_object *obj;
1690e1eb 165 int pin_count;
de151cf6 166};
7c1c2871 167
9b9d172d 168struct sdvo_device_mapping {
e957d772 169 u8 initialized;
9b9d172d 170 u8 dvo_port;
171 u8 slave_addr;
172 u8 dvo_wiring;
e957d772 173 u8 i2c_pin;
b1083333 174 u8 ddc_pin;
9b9d172d 175};
176
c4a1d9e4
CW
177struct intel_display_error_state;
178
63eeaf38 179struct drm_i915_error_state {
742cbee8 180 struct kref ref;
63eeaf38
JB
181 u32 eir;
182 u32 pgtbl_er;
be998e2e 183 u32 ier;
b9a3906b 184 u32 ccid;
9574b3fe 185 bool waiting[I915_NUM_RINGS];
9db4a9c7 186 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
187 u32 tail[I915_NUM_RINGS];
188 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
189 u32 ipeir[I915_NUM_RINGS];
190 u32 ipehr[I915_NUM_RINGS];
191 u32 instdone[I915_NUM_RINGS];
192 u32 acthd[I915_NUM_RINGS];
7e3b8737 193 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 194 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
195 /* our own tracking of ring head and tail */
196 u32 cpu_ring_head[I915_NUM_RINGS];
197 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 198 u32 error; /* gen6+ */
71e172e8 199 u32 err_int; /* gen7 */
c1cd90ed
DV
200 u32 instpm[I915_NUM_RINGS];
201 u32 instps[I915_NUM_RINGS];
63eeaf38 202 u32 instdone1;
d27b1e0e 203 u32 seqno[I915_NUM_RINGS];
9df30794 204 u64 bbaddr;
33f3f518
DV
205 u32 fault_reg[I915_NUM_RINGS];
206 u32 done_reg;
c1cd90ed 207 u32 faddr[I915_NUM_RINGS];
4b9de737 208 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 209 struct timeval time;
52d39a21
CW
210 struct drm_i915_error_ring {
211 struct drm_i915_error_object {
212 int page_count;
213 u32 gtt_offset;
214 u32 *pages[0];
215 } *ringbuffer, *batchbuffer;
216 struct drm_i915_error_request {
217 long jiffies;
218 u32 seqno;
ee4f42b1 219 u32 tail;
52d39a21
CW
220 } *requests;
221 int num_requests;
222 } ring[I915_NUM_RINGS];
9df30794 223 struct drm_i915_error_buffer {
a779e5ab 224 u32 size;
9df30794 225 u32 name;
0201f1ec 226 u32 rseqno, wseqno;
9df30794
CW
227 u32 gtt_offset;
228 u32 read_domains;
229 u32 write_domain;
4b9de737 230 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
231 s32 pinned:2;
232 u32 tiling:2;
233 u32 dirty:1;
234 u32 purgeable:1;
5d1333fc 235 s32 ring:4;
93dfb40c 236 u32 cache_level:2;
c724e8a9
CW
237 } *active_bo, *pinned_bo;
238 u32 active_bo_count, pinned_bo_count;
6ef3d427 239 struct intel_overlay_error_state *overlay;
c4a1d9e4 240 struct intel_display_error_state *display;
63eeaf38
JB
241};
242
e70236a8
JB
243struct drm_i915_display_funcs {
244 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 245 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
246 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
247 void (*disable_fbc)(struct drm_device *dev);
248 int (*get_display_clock_speed)(struct drm_device *dev);
249 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 250 void (*update_wm)(struct drm_device *dev);
b840d907
JB
251 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
252 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
253 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
254 struct drm_display_mode *mode);
f564048e
EA
255 int (*crtc_mode_set)(struct drm_crtc *crtc,
256 struct drm_display_mode *mode,
257 struct drm_display_mode *adjusted_mode,
258 int x, int y,
259 struct drm_framebuffer *old_fb);
ee7b9f93 260 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
261 void (*write_eld)(struct drm_connector *connector,
262 struct drm_crtc *crtc);
674cf967 263 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 264 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 265 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
266 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
267 struct drm_framebuffer *fb,
268 struct drm_i915_gem_object *obj);
17638cd6
JB
269 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
270 int x, int y);
e70236a8
JB
271 /* clock updates for mode set */
272 /* cursor updates */
273 /* render clock increase/decrease */
274 /* display clock increase/decrease */
275 /* pll clock increase/decrease */
e70236a8
JB
276};
277
990bbdad
CW
278struct drm_i915_gt_funcs {
279 void (*force_wake_get)(struct drm_i915_private *dev_priv);
280 void (*force_wake_put)(struct drm_i915_private *dev_priv);
281};
282
c96ea64e
DV
283#define DEV_INFO_FLAGS \
284 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
285 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
286 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
287 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
288 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
289 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
290 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
291 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
292 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
293 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
294 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
295 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
296 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
297 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
298 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
299 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
300 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
301 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
302 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
303 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
304 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
305 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
306 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
307 DEV_INFO_FLAG(has_llc)
308
cfdf1fa2 309struct intel_device_info {
c96c3a8c 310 u8 gen;
0206e353
AJ
311 u8 is_mobile:1;
312 u8 is_i85x:1;
313 u8 is_i915g:1;
314 u8 is_i945gm:1;
315 u8 is_g33:1;
316 u8 need_gfx_hws:1;
317 u8 is_g4x:1;
318 u8 is_pineview:1;
319 u8 is_broadwater:1;
320 u8 is_crestline:1;
321 u8 is_ivybridge:1;
70a3eb7a 322 u8 is_valleyview:1;
b7884eb4 323 u8 has_force_wake:1;
4cae9ae0 324 u8 is_haswell:1;
0206e353
AJ
325 u8 has_fbc:1;
326 u8 has_pipe_cxsr:1;
327 u8 has_hotplug:1;
328 u8 cursor_needs_physical:1;
329 u8 has_overlay:1;
330 u8 overlay_needs_physical:1;
331 u8 supports_tv:1;
332 u8 has_bsd_ring:1;
333 u8 has_blt_ring:1;
3d29b842 334 u8 has_llc:1;
cfdf1fa2
KH
335};
336
1d2a314c
DV
337#define I915_PPGTT_PD_ENTRIES 512
338#define I915_PPGTT_PT_ENTRIES 1024
339struct i915_hw_ppgtt {
340 unsigned num_pd_entries;
341 struct page **pt_pages;
342 uint32_t pd_offset;
343 dma_addr_t *pt_dma_addr;
344 dma_addr_t scratch_page_dma_addr;
345};
346
40521054
BW
347
348/* This must match up with the value previously used for execbuf2.rsvd1. */
349#define DEFAULT_CONTEXT_ID 0
350struct i915_hw_context {
351 int id;
e0556841 352 bool is_initialized;
40521054
BW
353 struct drm_i915_file_private *file_priv;
354 struct intel_ring_buffer *ring;
355 struct drm_i915_gem_object *obj;
356};
357
b5e50c3f 358enum no_fbc_reason {
bed4a673 359 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
360 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
361 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
362 FBC_MODE_TOO_LARGE, /* mode too large for compression */
363 FBC_BAD_PLANE, /* fbc not supported on plane */
364 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 365 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 366 FBC_MODULE_PARAM,
b5e50c3f
JB
367};
368
3bad0781 369enum intel_pch {
f0350830 370 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
371 PCH_IBX, /* Ibexpeak PCH */
372 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 373 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
374};
375
b690e96c 376#define QUIRK_PIPEA_FORCE (1<<0)
435793df 377#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 378#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 379
8be48d92 380struct intel_fbdev;
1630fe75 381struct intel_fbc_work;
38651674 382
c2b9152f
DV
383struct intel_gmbus {
384 struct i2c_adapter adapter;
f6f808c8 385 bool force_bit;
c2b9152f 386 u32 reg0;
36c785f0 387 u32 gpio_reg;
c167a6fc 388 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
389 struct drm_i915_private *dev_priv;
390};
391
1da177e4 392typedef struct drm_i915_private {
673a394b
EA
393 struct drm_device *dev;
394
cfdf1fa2
KH
395 const struct intel_device_info *info;
396
72bfa19c 397 int relative_constants_mode;
ac5c4e76 398
3043c60c 399 void __iomem *regs;
990bbdad
CW
400
401 struct drm_i915_gt_funcs gt;
9f1f46a4
DV
402 /** gt_fifo_count and the subsequent register write are synchronized
403 * with dev->struct_mutex. */
404 unsigned gt_fifo_count;
405 /** forcewake_count is protected by gt_lock */
406 unsigned forcewake_count;
407 /** gt_lock is also taken in irq contexts. */
408 struct spinlock gt_lock;
1da177e4 409
f2c9677b 410 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
f899fc64 411
8a8ed1f5
YS
412 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
413 * controller on different i2c buses. */
414 struct mutex gmbus_mutex;
415
110447fc
DV
416 /**
417 * Base address of the gmbus and gpio block.
418 */
419 uint32_t gpio_mmio_base;
420
ec2a4c3f 421 struct pci_dev *bridge_dev;
1ec14ad3 422 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 423 uint32_t next_seqno;
1da177e4 424
9c8da5eb 425 drm_dma_handle_t *status_page_dmah;
0a3e67a4 426 uint32_t counter;
05394f39
CW
427 struct drm_i915_gem_object *pwrctx;
428 struct drm_i915_gem_object *renderctx;
1da177e4 429
d7658989
JB
430 struct resource mch_res;
431
1da177e4 432 atomic_t irq_received;
1ec14ad3
CW
433
434 /* protects the irq masks */
435 spinlock_t irq_lock;
57f350b6
JB
436
437 /* DPIO indirect register protection */
438 spinlock_t dpio_lock;
439
ed4cb414 440 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 441 u32 pipestat[2];
1ec14ad3
CW
442 u32 irq_mask;
443 u32 gt_irq_mask;
444 u32 pch_irq_mask;
1da177e4 445
5ca58282
JB
446 u32 hotplug_supported_mask;
447 struct work_struct hotplug_work;
448
a3524f1b 449 int num_pipe;
ee7b9f93 450 int num_pch_pll;
a6b54f3f 451
f65d9421 452 /* For hangcheck timer */
576ae4b8 453#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
454 struct timer_list hangcheck_timer;
455 int hangcheck_count;
b4519513 456 uint32_t last_acthd[I915_NUM_RINGS];
cbb465e7
CW
457 uint32_t last_instdone;
458 uint32_t last_instdone1;
f65d9421 459
e5eb3d63
DV
460 unsigned int stop_rings;
461
80824003 462 unsigned long cfb_size;
016b9b61
CW
463 unsigned int cfb_fb;
464 enum plane cfb_plane;
bed4a673 465 int cfb_y;
1630fe75 466 struct intel_fbc_work *fbc_work;
80824003 467
8ee1c3db
MG
468 struct intel_opregion opregion;
469
02e792fb
DV
470 /* overlay */
471 struct intel_overlay *overlay;
b840d907 472 bool sprite_scaling_enabled;
02e792fb 473
79e53945 474 /* LVDS info */
a9573556 475 int backlight_level; /* restore backlight to this value */
47356eb6 476 bool backlight_enabled;
88631706
ML
477 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
478 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
479
480 /* Feature bits from the VBIOS */
95281e35
HE
481 unsigned int int_tv_support:1;
482 unsigned int lvds_dither:1;
483 unsigned int lvds_vbt:1;
484 unsigned int int_crt_support:1;
43565a06 485 unsigned int lvds_use_ssc:1;
abd06860 486 unsigned int display_clock_mode:1;
43565a06 487 int lvds_ssc_freq;
b0354385
TI
488 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
489 unsigned int lvds_val; /* used for checking LVDS channel mode */
5ceb0f9b 490 struct {
9f0e7ff4
JB
491 int rate;
492 int lanes;
493 int preemphasis;
494 int vswing;
495
496 bool initialized;
497 bool support;
498 int bpp;
499 struct edp_power_seq pps;
5ceb0f9b 500 } edp;
89667383 501 bool no_aux_handshake;
79e53945 502
c1c7af60
JB
503 struct notifier_block lid_notifier;
504
f899fc64 505 int crt_ddc_pin;
4b9de737 506 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
507 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
508 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
509
95534263 510 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 511
63eeaf38 512 spinlock_t error_lock;
742cbee8 513 /* Protected by dev->error_lock. */
63eeaf38 514 struct drm_i915_error_state *first_error;
8a905236 515 struct work_struct error_work;
30dbf0c0 516 struct completion error_completion;
9c9fe1f8 517 struct workqueue_struct *wq;
63eeaf38 518
e70236a8
JB
519 /* Display functions */
520 struct drm_i915_display_funcs display;
521
3bad0781
ZW
522 /* PCH chipset type */
523 enum intel_pch pch_type;
524
b690e96c
JB
525 unsigned long quirks;
526
ba8bbcf6 527 /* Register state */
c9354c85 528 bool modeset_on_lid;
ba8bbcf6
JB
529 u8 saveLBB;
530 u32 saveDSPACNTR;
531 u32 saveDSPBCNTR;
e948e994 532 u32 saveDSPARB;
968b503e 533 u32 saveHWS;
ba8bbcf6
JB
534 u32 savePIPEACONF;
535 u32 savePIPEBCONF;
536 u32 savePIPEASRC;
537 u32 savePIPEBSRC;
538 u32 saveFPA0;
539 u32 saveFPA1;
540 u32 saveDPLL_A;
541 u32 saveDPLL_A_MD;
542 u32 saveHTOTAL_A;
543 u32 saveHBLANK_A;
544 u32 saveHSYNC_A;
545 u32 saveVTOTAL_A;
546 u32 saveVBLANK_A;
547 u32 saveVSYNC_A;
548 u32 saveBCLRPAT_A;
5586c8bc 549 u32 saveTRANSACONF;
42048781
ZW
550 u32 saveTRANS_HTOTAL_A;
551 u32 saveTRANS_HBLANK_A;
552 u32 saveTRANS_HSYNC_A;
553 u32 saveTRANS_VTOTAL_A;
554 u32 saveTRANS_VBLANK_A;
555 u32 saveTRANS_VSYNC_A;
0da3ea12 556 u32 savePIPEASTAT;
ba8bbcf6
JB
557 u32 saveDSPASTRIDE;
558 u32 saveDSPASIZE;
559 u32 saveDSPAPOS;
585fb111 560 u32 saveDSPAADDR;
ba8bbcf6
JB
561 u32 saveDSPASURF;
562 u32 saveDSPATILEOFF;
563 u32 savePFIT_PGM_RATIOS;
0eb96d6e 564 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
565 u32 saveBLC_PWM_CTL;
566 u32 saveBLC_PWM_CTL2;
42048781
ZW
567 u32 saveBLC_CPU_PWM_CTL;
568 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
569 u32 saveFPB0;
570 u32 saveFPB1;
571 u32 saveDPLL_B;
572 u32 saveDPLL_B_MD;
573 u32 saveHTOTAL_B;
574 u32 saveHBLANK_B;
575 u32 saveHSYNC_B;
576 u32 saveVTOTAL_B;
577 u32 saveVBLANK_B;
578 u32 saveVSYNC_B;
579 u32 saveBCLRPAT_B;
5586c8bc 580 u32 saveTRANSBCONF;
42048781
ZW
581 u32 saveTRANS_HTOTAL_B;
582 u32 saveTRANS_HBLANK_B;
583 u32 saveTRANS_HSYNC_B;
584 u32 saveTRANS_VTOTAL_B;
585 u32 saveTRANS_VBLANK_B;
586 u32 saveTRANS_VSYNC_B;
0da3ea12 587 u32 savePIPEBSTAT;
ba8bbcf6
JB
588 u32 saveDSPBSTRIDE;
589 u32 saveDSPBSIZE;
590 u32 saveDSPBPOS;
585fb111 591 u32 saveDSPBADDR;
ba8bbcf6
JB
592 u32 saveDSPBSURF;
593 u32 saveDSPBTILEOFF;
585fb111
JB
594 u32 saveVGA0;
595 u32 saveVGA1;
596 u32 saveVGA_PD;
ba8bbcf6
JB
597 u32 saveVGACNTRL;
598 u32 saveADPA;
599 u32 saveLVDS;
585fb111
JB
600 u32 savePP_ON_DELAYS;
601 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
602 u32 saveDVOA;
603 u32 saveDVOB;
604 u32 saveDVOC;
605 u32 savePP_ON;
606 u32 savePP_OFF;
607 u32 savePP_CONTROL;
585fb111 608 u32 savePP_DIVISOR;
ba8bbcf6
JB
609 u32 savePFIT_CONTROL;
610 u32 save_palette_a[256];
611 u32 save_palette_b[256];
06027f91 612 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
613 u32 saveFBC_CFB_BASE;
614 u32 saveFBC_LL_BASE;
615 u32 saveFBC_CONTROL;
616 u32 saveFBC_CONTROL2;
0da3ea12
JB
617 u32 saveIER;
618 u32 saveIIR;
619 u32 saveIMR;
42048781
ZW
620 u32 saveDEIER;
621 u32 saveDEIMR;
622 u32 saveGTIER;
623 u32 saveGTIMR;
624 u32 saveFDI_RXA_IMR;
625 u32 saveFDI_RXB_IMR;
1f84e550 626 u32 saveCACHE_MODE_0;
1f84e550 627 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
628 u32 saveSWF0[16];
629 u32 saveSWF1[16];
630 u32 saveSWF2[3];
631 u8 saveMSR;
632 u8 saveSR[8];
123f794f 633 u8 saveGR[25];
ba8bbcf6 634 u8 saveAR_INDEX;
a59e122a 635 u8 saveAR[21];
ba8bbcf6 636 u8 saveDACMASK;
a59e122a 637 u8 saveCR[37];
4b9de737 638 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
639 u32 saveCURACNTR;
640 u32 saveCURAPOS;
641 u32 saveCURABASE;
642 u32 saveCURBCNTR;
643 u32 saveCURBPOS;
644 u32 saveCURBBASE;
645 u32 saveCURSIZE;
a4fc5ed6
KP
646 u32 saveDP_B;
647 u32 saveDP_C;
648 u32 saveDP_D;
649 u32 savePIPEA_GMCH_DATA_M;
650 u32 savePIPEB_GMCH_DATA_M;
651 u32 savePIPEA_GMCH_DATA_N;
652 u32 savePIPEB_GMCH_DATA_N;
653 u32 savePIPEA_DP_LINK_M;
654 u32 savePIPEB_DP_LINK_M;
655 u32 savePIPEA_DP_LINK_N;
656 u32 savePIPEB_DP_LINK_N;
42048781
ZW
657 u32 saveFDI_RXA_CTL;
658 u32 saveFDI_TXA_CTL;
659 u32 saveFDI_RXB_CTL;
660 u32 saveFDI_TXB_CTL;
661 u32 savePFA_CTL_1;
662 u32 savePFB_CTL_1;
663 u32 savePFA_WIN_SZ;
664 u32 savePFB_WIN_SZ;
665 u32 savePFA_WIN_POS;
666 u32 savePFB_WIN_POS;
5586c8bc
ZW
667 u32 savePCH_DREF_CONTROL;
668 u32 saveDISP_ARB_CTL;
669 u32 savePIPEA_DATA_M1;
670 u32 savePIPEA_DATA_N1;
671 u32 savePIPEA_LINK_M1;
672 u32 savePIPEA_LINK_N1;
673 u32 savePIPEB_DATA_M1;
674 u32 savePIPEB_DATA_N1;
675 u32 savePIPEB_LINK_M1;
676 u32 savePIPEB_LINK_N1;
b5b72e89 677 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 678 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
679
680 struct {
19966754 681 /** Bridge to intel-gtt-ko */
c64f7ba5 682 const struct intel_gtt *gtt;
19966754 683 /** Memory allocator for GTT stolen memory */
fe669bf8 684 struct drm_mm stolen;
19966754 685 /** Memory allocator for GTT */
673a394b 686 struct drm_mm gtt_space;
93a37f20
DV
687 /** List of all objects in gtt_space. Used to restore gtt
688 * mappings on resume */
6c085a72
CW
689 struct list_head bound_list;
690 /**
691 * List of objects which are not bound to the GTT (thus
692 * are idle and not used by the GPU) but still have
693 * (presumably uncached) pages still attached.
694 */
695 struct list_head unbound_list;
bee4a186
CW
696
697 /** Usable portion of the GTT for GEM */
698 unsigned long gtt_start;
a6e0aa42 699 unsigned long gtt_mappable_end;
bee4a186 700 unsigned long gtt_end;
673a394b 701
0839ccb8 702 struct io_mapping *gtt_mapping;
dd2757f8 703 phys_addr_t gtt_base_addr;
ab657db1 704 int gtt_mtrr;
0839ccb8 705
1d2a314c
DV
706 /** PPGTT used for aliasing the PPGTT with the GTT */
707 struct i915_hw_ppgtt *aliasing_ppgtt;
708
b9524a1e
BW
709 u32 *l3_remap_info;
710
17250b71 711 struct shrinker inactive_shrinker;
31169714 712
69dc4987
CW
713 /**
714 * List of objects currently involved in rendering.
715 *
716 * Includes buffers having the contents of their GPU caches
717 * flushed, not necessarily primitives. last_rendering_seqno
718 * represents when the rendering involved will be completed.
719 *
720 * A reference is held on the buffer while on this list.
721 */
722 struct list_head active_list;
723
673a394b
EA
724 /**
725 * LRU list of objects which are not in the ringbuffer and
726 * are ready to unbind, but are still in the GTT.
727 *
ce44b0ea
EA
728 * last_rendering_seqno is 0 while an object is in this list.
729 *
673a394b
EA
730 * A reference is not held on the buffer while on this list,
731 * as merely being GTT-bound shouldn't prevent its being
732 * freed, and we'll pull it off the list in the free path.
733 */
734 struct list_head inactive_list;
735
a09ba7fa
EA
736 /** LRU list of objects with fence regs on them. */
737 struct list_head fence_list;
738
673a394b
EA
739 /**
740 * We leave the user IRQ off as much as possible,
741 * but this means that requests will finish and never
742 * be retired once the system goes idle. Set a timer to
743 * fire periodically while the ring is running. When it
744 * fires, go retire requests.
745 */
746 struct delayed_work retire_work;
747
ce453d81
CW
748 /**
749 * Are we in a non-interruptible section of code like
750 * modesetting?
751 */
752 bool interruptible;
753
673a394b
EA
754 /**
755 * Flag if the X Server, and thus DRM, is not currently in
756 * control of the device.
757 *
758 * This is set between LeaveVT and EnterVT. It needs to be
759 * replaced with a semaphore. It also needs to be
760 * transitioned away from for kernel modesetting.
761 */
762 int suspended;
763
764 /**
765 * Flag if the hardware appears to be wedged.
766 *
767 * This is set when attempts to idle the device timeout.
25985edc 768 * It prevents command submission from occurring and makes
673a394b
EA
769 * every pending request fail
770 */
ba1234d1 771 atomic_t wedged;
673a394b
EA
772
773 /** Bit 6 swizzling required for X tiling */
774 uint32_t bit_6_swizzle_x;
775 /** Bit 6 swizzling required for Y tiling */
776 uint32_t bit_6_swizzle_y;
71acb5eb
DA
777
778 /* storage for physical objects */
779 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 780
73aa808f 781 /* accounting, useful for userland debugging */
73aa808f 782 size_t gtt_total;
6299f992
CW
783 size_t mappable_gtt_total;
784 size_t object_memory;
73aa808f 785 u32 object_count;
673a394b 786 } mm;
8781342d
DV
787
788 /* Old dri1 support infrastructure, beware the dragons ya fools entering
789 * here! */
790 struct {
791 unsigned allow_batchbuffer : 1;
316d3884 792 u32 __iomem *gfx_hws_cpu_addr;
5d985ac8
DV
793
794 unsigned int cpp;
795 int back_offset;
796 int front_offset;
797 int current_page;
798 int page_flipping;
8781342d
DV
799 } dri1;
800
801 /* Kernel Modesetting */
802
9b9d172d 803 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
804 /* indicate whether the LVDS_BORDER should be enabled or not */
805 unsigned int lvds_border_bits;
1d8e1c75
CW
806 /* Panel fitter placement and size for Ironlake+ */
807 u32 pch_pf_pos, pch_pf_size;
652c393a 808
27f8227b
JB
809 struct drm_crtc *plane_to_crtc_mapping[3];
810 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
811 wait_queue_head_t pending_flip_queue;
812
ee7b9f93
JB
813 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
814
652c393a
JB
815 /* Reclocking support */
816 bool render_reclock_avail;
817 bool lvds_downclock_avail;
18f9ed12
ZY
818 /* indicates the reduced downclock for LVDS*/
819 int lvds_downclock;
652c393a 820 u16 orig_clock;
6363ee6f
ZY
821 int child_dev_num;
822 struct child_device_config *child_dev;
a2565377 823 struct drm_connector *int_lvds_connector;
aaa6fd2a 824 struct drm_connector *int_edp_connector;
f97108d1 825
c4804411 826 bool mchbar_need_disable;
f97108d1 827
c6a828d3
DV
828 /* gen6+ rps state */
829 struct {
830 struct work_struct work;
831 u32 pm_iir;
832 /* lock - irqsave spinlock that protectects the work_struct and
833 * pm_iir. */
834 spinlock_t lock;
835
836 /* The below variables an all the rps hw state are protected by
837 * dev->struct mutext. */
838 u8 cur_delay;
839 u8 min_delay;
840 u8 max_delay;
841 } rps;
842
4912d041 843
f97108d1
JB
844 u8 cur_delay;
845 u8 min_delay;
846 u8 max_delay;
7648fa99
JB
847 u8 fmax;
848 u8 fstart;
849
05394f39
CW
850 u64 last_count1;
851 unsigned long last_time1;
4ed0b577 852 unsigned long chipset_power;
05394f39
CW
853 u64 last_count2;
854 struct timespec last_time2;
855 unsigned long gfx_power;
856 int c_m;
857 int r_t;
858 u8 corr;
b5e50c3f
JB
859
860 enum no_fbc_reason no_fbc_reason;
38651674 861
20bf377e
JB
862 struct drm_mm_node *compressed_fb;
863 struct drm_mm_node *compressed_llb;
34dc4d44 864
ae681d96
CW
865 unsigned long last_gpu_reset;
866
8be48d92
DA
867 /* list of fbdev register on this device */
868 struct intel_fbdev *fbdev;
e953fd7b 869
aaa6fd2a
MG
870 struct backlight_device *backlight;
871
e953fd7b 872 struct drm_property *broadcast_rgb_property;
3f43c48d 873 struct drm_property *force_audio_property;
e3689190
BW
874
875 struct work_struct parity_error_work;
254f965c
BW
876 bool hw_contexts_disabled;
877 uint32_t hw_context_size;
1da177e4
LT
878} drm_i915_private_t;
879
b4519513
CW
880/* Iterate over initialised rings */
881#define for_each_ring(ring__, dev_priv__, i__) \
882 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
883 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
884
b1d7e4b4
WF
885enum hdmi_force_audio {
886 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
887 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
888 HDMI_AUDIO_AUTO, /* trust EDID */
889 HDMI_AUDIO_ON, /* force turn on HDMI audio */
890};
891
93dfb40c 892enum i915_cache_level {
e6994aee 893 I915_CACHE_NONE = 0,
93dfb40c 894 I915_CACHE_LLC,
e6994aee 895 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
93dfb40c
CW
896};
897
673a394b 898struct drm_i915_gem_object {
c397b908 899 struct drm_gem_object base;
673a394b
EA
900
901 /** Current space allocated to this object in the GTT, if any. */
902 struct drm_mm_node *gtt_space;
93a37f20 903 struct list_head gtt_list;
673a394b 904
65ce3027 905 /** This object's place on the active/inactive lists */
69dc4987
CW
906 struct list_head ring_list;
907 struct list_head mm_list;
432e58ed
CW
908 /** This object's place in the batchbuffer or on the eviction list */
909 struct list_head exec_list;
673a394b
EA
910
911 /**
65ce3027
CW
912 * This is set if the object is on the active lists (has pending
913 * rendering and so a non-zero seqno), and is not set if it i s on
914 * inactive (ready to be unbound) list.
673a394b 915 */
0206e353 916 unsigned int active:1;
673a394b
EA
917
918 /**
919 * This is set if the object has been written to since last bound
920 * to the GTT
921 */
0206e353 922 unsigned int dirty:1;
778c3544
DV
923
924 /**
925 * Fence register bits (if any) for this object. Will be set
926 * as needed when mapped into the GTT.
927 * Protected by dev->struct_mutex.
778c3544 928 */
4b9de737 929 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 930
778c3544
DV
931 /**
932 * Advice: are the backing pages purgeable?
933 */
0206e353 934 unsigned int madv:2;
778c3544 935
778c3544
DV
936 /**
937 * Current tiling mode for the object.
938 */
0206e353 939 unsigned int tiling_mode:2;
5d82e3e6
CW
940 /**
941 * Whether the tiling parameters for the currently associated fence
942 * register have changed. Note that for the purposes of tracking
943 * tiling changes we also treat the unfenced register, the register
944 * slot that the object occupies whilst it executes a fenced
945 * command (such as BLT on gen2/3), as a "fence".
946 */
947 unsigned int fence_dirty:1;
778c3544
DV
948
949 /** How many users have pinned this object in GTT space. The following
950 * users can each hold at most one reference: pwrite/pread, pin_ioctl
951 * (via user_pin_count), execbuffer (objects are not allowed multiple
952 * times for the same batchbuffer), and the framebuffer code. When
953 * switching/pageflipping, the framebuffer code has at most two buffers
954 * pinned per crtc.
955 *
956 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
957 * bits with absolutely no headroom. So use 4 bits. */
0206e353 958 unsigned int pin_count:4;
778c3544 959#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 960
75e9e915
DV
961 /**
962 * Is the object at the current location in the gtt mappable and
963 * fenceable? Used to avoid costly recalculations.
964 */
0206e353 965 unsigned int map_and_fenceable:1;
75e9e915 966
fb7d516a
DV
967 /**
968 * Whether the current gtt mapping needs to be mappable (and isn't just
969 * mappable by accident). Track pin and fault separate for a more
970 * accurate mappable working set.
971 */
0206e353
AJ
972 unsigned int fault_mappable:1;
973 unsigned int pin_mappable:1;
fb7d516a 974
caea7476
CW
975 /*
976 * Is the GPU currently using a fence to access this buffer,
977 */
978 unsigned int pending_fenced_gpu_access:1;
979 unsigned int fenced_gpu_access:1;
980
93dfb40c
CW
981 unsigned int cache_level:2;
982
7bddb01f 983 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 984 unsigned int has_global_gtt_mapping:1;
7bddb01f 985
856fa198 986 struct page **pages;
673a394b 987
185cbcb3
DV
988 /**
989 * DMAR support
990 */
991 struct scatterlist *sg_list;
992 int num_sg;
993
1286ff73
DV
994 /* prime dma-buf support */
995 struct sg_table *sg_table;
9a70cc2a
DA
996 void *dma_buf_vmapping;
997 int vmapping_count;
998
67731b87
CW
999 /**
1000 * Used for performing relocations during execbuffer insertion.
1001 */
1002 struct hlist_node exec_node;
1003 unsigned long exec_handle;
6fe4f140 1004 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1005
673a394b
EA
1006 /**
1007 * Current offset of the object in GTT space.
1008 *
1009 * This is the same as gtt_space->start
1010 */
1011 uint32_t gtt_offset;
e67b8ce1 1012
caea7476
CW
1013 struct intel_ring_buffer *ring;
1014
1c293ea3 1015 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1016 uint32_t last_read_seqno;
1017 uint32_t last_write_seqno;
caea7476
CW
1018 /** Breadcrumb of last fenced GPU access to the buffer. */
1019 uint32_t last_fenced_seqno;
673a394b 1020
778c3544 1021 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1022 uint32_t stride;
673a394b 1023
280b713b 1024 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1025 unsigned long *bit_17;
280b713b 1026
79e53945
JB
1027 /** User space pin count and filp owning the pin */
1028 uint32_t user_pin_count;
1029 struct drm_file *pin_filp;
71acb5eb
DA
1030
1031 /** for phy allocated objects */
1032 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 1033
6b95a207
KH
1034 /**
1035 * Number of crtcs where this object is currently the fb, but
1036 * will be page flipped away on the next vblank. When it
1037 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1038 */
1039 atomic_t pending_flip;
673a394b
EA
1040};
1041
62b8b215 1042#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1043
673a394b
EA
1044/**
1045 * Request queue structure.
1046 *
1047 * The request queue allows us to note sequence numbers that have been emitted
1048 * and may be associated with active buffers to be retired.
1049 *
1050 * By keeping this list, we can avoid having to do questionable
1051 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1052 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1053 */
1054struct drm_i915_gem_request {
852835f3
ZN
1055 /** On Which ring this request was generated */
1056 struct intel_ring_buffer *ring;
1057
673a394b
EA
1058 /** GEM sequence number associated with this request. */
1059 uint32_t seqno;
1060
a71d8d94
CW
1061 /** Postion in the ringbuffer of the end of the request */
1062 u32 tail;
1063
673a394b
EA
1064 /** Time at which this request was emitted, in jiffies. */
1065 unsigned long emitted_jiffies;
1066
b962442e 1067 /** global list entry for this request */
673a394b 1068 struct list_head list;
b962442e 1069
f787a5f5 1070 struct drm_i915_file_private *file_priv;
b962442e
EA
1071 /** file_priv list entry for this request */
1072 struct list_head client_list;
673a394b
EA
1073};
1074
1075struct drm_i915_file_private {
1076 struct {
1c25595f 1077 struct spinlock lock;
b962442e 1078 struct list_head request_list;
673a394b 1079 } mm;
40521054 1080 struct idr context_idr;
673a394b
EA
1081};
1082
cae5852d
ZN
1083#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1084
1085#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1086#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1087#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1088#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1089#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1090#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1091#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1092#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1093#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1094#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1095#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1096#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1097#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1098#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1099#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1100#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1101#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1102#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1103#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
70a3eb7a 1104#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1105#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d
ZN
1106#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1107
85436696
JB
1108/*
1109 * The genX designation typically refers to the render engine, so render
1110 * capability related checks should use IS_GEN, while display and other checks
1111 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1112 * chips, etc.).
1113 */
cae5852d
ZN
1114#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1115#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1116#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1117#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1118#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1119#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1120
1121#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1122#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1123#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1124#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1125
254f965c 1126#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1127#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1128
05394f39 1129#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1130#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1131
1132/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1133 * rows, which changed the alignment requirements and fence programming.
1134 */
1135#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1136 IS_I915GM(dev)))
1137#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1138#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1139#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1140#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1141#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1142#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1143/* dsparb controlled by hw only */
1144#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1145
1146#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1147#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1148#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1149
eceae481 1150#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
1151
1152#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1153#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1154#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1155#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
45e6e3a1 1156#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1157
b7884eb4
DV
1158#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1159
f27b9265 1160#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1161
05394f39
CW
1162#include "i915_trace.h"
1163
83b7f9ac
ED
1164/**
1165 * RC6 is a special power stage which allows the GPU to enter an very
1166 * low-voltage mode when idle, using down to 0V while at this stage. This
1167 * stage is entered automatically when the GPU is idle when RC6 support is
1168 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1169 *
1170 * There are different RC6 modes available in Intel GPU, which differentiate
1171 * among each other with the latency required to enter and leave RC6 and
1172 * voltage consumed by the GPU in different states.
1173 *
1174 * The combination of the following flags define which states GPU is allowed
1175 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1176 * RC6pp is deepest RC6. Their support by hardware varies according to the
1177 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1178 * which brings the most power savings; deeper states save more power, but
1179 * require higher latency to switch to and wake up.
1180 */
1181#define INTEL_RC6_ENABLE (1<<0)
1182#define INTEL_RC6p_ENABLE (1<<1)
1183#define INTEL_RC6pp_ENABLE (1<<2)
1184
c153f45f 1185extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1186extern int i915_max_ioctl;
a35d9d3c
BW
1187extern unsigned int i915_fbpercrtc __always_unused;
1188extern int i915_panel_ignore_lid __read_mostly;
1189extern unsigned int i915_powersave __read_mostly;
f45b5557 1190extern int i915_semaphores __read_mostly;
a35d9d3c 1191extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1192extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1193extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1194extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1195extern int i915_enable_rc6 __read_mostly;
4415e63b 1196extern int i915_enable_fbc __read_mostly;
a35d9d3c 1197extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1198extern int i915_enable_ppgtt __read_mostly;
b3a83639 1199
6a9ee8af
DA
1200extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1201extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1202extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1203extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1204
1da177e4 1205 /* i915_dma.c */
d05c617e 1206void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1207extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1208extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1209extern int i915_driver_unload(struct drm_device *);
673a394b 1210extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1211extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1212extern void i915_driver_preclose(struct drm_device *dev,
1213 struct drm_file *file_priv);
673a394b
EA
1214extern void i915_driver_postclose(struct drm_device *dev,
1215 struct drm_file *file_priv);
84b1fd10 1216extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1217#ifdef CONFIG_COMPAT
0d6aa60b
DA
1218extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1219 unsigned long arg);
c43b5634 1220#endif
673a394b 1221extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1222 struct drm_clip_rect *box,
1223 int DR1, int DR4);
8e96d9c4 1224extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1225extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1226extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1227extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1228extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1229extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1230
af6061af 1231
1da177e4 1232/* i915_irq.c */
f65d9421 1233void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1234void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1235
f71d4af4 1236extern void intel_irq_init(struct drm_device *dev);
990bbdad 1237extern void intel_gt_init(struct drm_device *dev);
b1f14ad0 1238
742cbee8
DV
1239void i915_error_state_free(struct kref *error_ref);
1240
7c463586
KP
1241void
1242i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1243
1244void
1245i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1246
0206e353 1247void intel_enable_asle(struct drm_device *dev);
01c66889 1248
3bd3c932
CW
1249#ifdef CONFIG_DEBUG_FS
1250extern void i915_destroy_error_state(struct drm_device *dev);
1251#else
1252#define i915_destroy_error_state(x)
1253#endif
1254
7c463586 1255
673a394b
EA
1256/* i915_gem.c */
1257int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1258 struct drm_file *file_priv);
1259int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1260 struct drm_file *file_priv);
1261int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1262 struct drm_file *file_priv);
1263int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1264 struct drm_file *file_priv);
1265int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1266 struct drm_file *file_priv);
de151cf6
JB
1267int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1268 struct drm_file *file_priv);
673a394b
EA
1269int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1270 struct drm_file *file_priv);
1271int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1272 struct drm_file *file_priv);
1273int i915_gem_execbuffer(struct drm_device *dev, void *data,
1274 struct drm_file *file_priv);
76446cac
JB
1275int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1276 struct drm_file *file_priv);
673a394b
EA
1277int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1278 struct drm_file *file_priv);
1279int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1280 struct drm_file *file_priv);
1281int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1282 struct drm_file *file_priv);
e6994aee
CW
1283int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
1284 struct drm_file *file);
1285int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
1286 struct drm_file *file);
673a394b
EA
1287int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1288 struct drm_file *file_priv);
3ef94daa
CW
1289int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1290 struct drm_file *file_priv);
673a394b
EA
1291int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1292 struct drm_file *file_priv);
1293int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1294 struct drm_file *file_priv);
1295int i915_gem_set_tiling(struct drm_device *dev, void *data,
1296 struct drm_file *file_priv);
1297int i915_gem_get_tiling(struct drm_device *dev, void *data,
1298 struct drm_file *file_priv);
5a125c3c
EA
1299int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1300 struct drm_file *file_priv);
23ba4fd0
BW
1301int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1302 struct drm_file *file_priv);
673a394b 1303void i915_gem_load(struct drm_device *dev);
673a394b 1304int i915_gem_init_object(struct drm_gem_object *obj);
0327d6ba 1305void i915_gem_object_init(struct drm_i915_gem_object *obj);
05394f39
CW
1306struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1307 size_t size);
673a394b 1308void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1309int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1310 uint32_t alignment,
86a1ee26
CW
1311 bool map_and_fenceable,
1312 bool nonblocking);
05394f39 1313void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1314int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1315void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1316void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1317
6c085a72 1318int __must_check i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj);
54cf91dc 1319int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1320int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1321 struct intel_ring_buffer *to);
54cf91dc 1322void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1323 struct intel_ring_buffer *ring,
1324 u32 seqno);
54cf91dc 1325
ff72145b
DA
1326int i915_gem_dumb_create(struct drm_file *file_priv,
1327 struct drm_device *dev,
1328 struct drm_mode_create_dumb *args);
1329int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1330 uint32_t handle, uint64_t *offset);
1331int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1332 uint32_t handle);
f787a5f5
CW
1333/**
1334 * Returns true if seq1 is later than seq2.
1335 */
1336static inline bool
1337i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1338{
1339 return (int32_t)(seq1 - seq2) >= 0;
1340}
1341
53d227f2 1342u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
54cf91dc 1343
06d98131 1344int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1345int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1346
9a5a53b3 1347static inline bool
1690e1eb
CW
1348i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1349{
1350 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1351 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1352 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1353 return true;
1354 } else
1355 return false;
1690e1eb
CW
1356}
1357
1358static inline void
1359i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1360{
1361 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1362 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1363 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1364 }
1365}
1366
b09a1fec 1367void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1368void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
d6b2c790
DV
1369int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1370 bool interruptible);
a71d8d94 1371
069efc1d 1372void i915_gem_reset(struct drm_device *dev);
05394f39 1373void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1374int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1375 uint32_t read_domains,
1376 uint32_t write_domain);
a8198eea 1377int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1378int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1379int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1380void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1381void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1382void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1383void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1384int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1385int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1386int i915_add_request(struct intel_ring_buffer *ring,
1387 struct drm_file *file,
1388 struct drm_i915_gem_request *request);
199b2bc2
BW
1389int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1390 uint32_t seqno);
de151cf6 1391int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1392int __must_check
1393i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1394 bool write);
1395int __must_check
dabdfe02
CW
1396i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1397int __must_check
2da3b9b9
CW
1398i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1399 u32 alignment,
2021746e 1400 struct intel_ring_buffer *pipelined);
71acb5eb 1401int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1402 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1403 int id,
1404 int align);
71acb5eb 1405void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1406 struct drm_i915_gem_object *obj);
71acb5eb 1407void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1408void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1409
467cffba 1410uint32_t
e28f8711
CW
1411i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1412 uint32_t size,
1413 int tiling_mode);
467cffba 1414
e4ffd173
CW
1415int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1416 enum i915_cache_level cache_level);
1417
1286ff73
DV
1418struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1419 struct dma_buf *dma_buf);
1420
1421struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1422 struct drm_gem_object *gem_obj, int flags);
1423
254f965c
BW
1424/* i915_gem_context.c */
1425void i915_gem_context_init(struct drm_device *dev);
1426void i915_gem_context_fini(struct drm_device *dev);
254f965c 1427void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1428int i915_switch_context(struct intel_ring_buffer *ring,
1429 struct drm_file *file, int to_id);
84624813
BW
1430int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1431 struct drm_file *file);
1432int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1433 struct drm_file *file);
1286ff73 1434
76aaf220 1435/* i915_gem_gtt.c */
1d2a314c
DV
1436int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1437void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1438void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1439 struct drm_i915_gem_object *obj,
1440 enum i915_cache_level cache_level);
1441void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1442 struct drm_i915_gem_object *obj);
1d2a314c 1443
76aaf220 1444void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1445int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1446void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1447 enum i915_cache_level cache_level);
05394f39 1448void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1449void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1450void i915_gem_init_global_gtt(struct drm_device *dev,
1451 unsigned long start,
1452 unsigned long mappable_end,
1453 unsigned long end);
76aaf220 1454
b47eb4a2 1455/* i915_gem_evict.c */
2021746e 1456int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1457 unsigned alignment,
1458 unsigned cache_level,
86a1ee26
CW
1459 bool mappable,
1460 bool nonblock);
6c085a72 1461int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1462
9797fbfb
CW
1463/* i915_gem_stolen.c */
1464int i915_gem_init_stolen(struct drm_device *dev);
1465void i915_gem_cleanup_stolen(struct drm_device *dev);
1466
673a394b
EA
1467/* i915_gem_tiling.c */
1468void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1469void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1470void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1471
1472/* i915_gem_debug.c */
05394f39 1473void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1474 const char *where, uint32_t mark);
23bc5982
CW
1475#if WATCH_LISTS
1476int i915_verify_lists(struct drm_device *dev);
673a394b 1477#else
23bc5982 1478#define i915_verify_lists(dev) 0
673a394b 1479#endif
05394f39
CW
1480void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1481 int handle);
1482void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1483 const char *where, uint32_t mark);
1da177e4 1484
2017263e 1485/* i915_debugfs.c */
27c202ad
BG
1486int i915_debugfs_init(struct drm_minor *minor);
1487void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1488
317c35d1
JB
1489/* i915_suspend.c */
1490extern int i915_save_state(struct drm_device *dev);
1491extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1492
1493/* i915_suspend.c */
1494extern int i915_save_state(struct drm_device *dev);
1495extern int i915_restore_state(struct drm_device *dev);
317c35d1 1496
0136db58
BW
1497/* i915_sysfs.c */
1498void i915_setup_sysfs(struct drm_device *dev_priv);
1499void i915_teardown_sysfs(struct drm_device *dev_priv);
1500
f899fc64
CW
1501/* intel_i2c.c */
1502extern int intel_setup_gmbus(struct drm_device *dev);
1503extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1504extern inline bool intel_gmbus_is_port_valid(unsigned port)
1505{
2ed06c93 1506 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1507}
1508
1509extern struct i2c_adapter *intel_gmbus_get_adapter(
1510 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1511extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1512extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1513extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1514{
1515 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1516}
f899fc64
CW
1517extern void intel_i2c_reset(struct drm_device *dev);
1518
3b617967 1519/* intel_opregion.c */
44834a67
CW
1520extern int intel_opregion_setup(struct drm_device *dev);
1521#ifdef CONFIG_ACPI
1522extern void intel_opregion_init(struct drm_device *dev);
1523extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1524extern void intel_opregion_asle_intr(struct drm_device *dev);
1525extern void intel_opregion_gse_intr(struct drm_device *dev);
1526extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1527#else
44834a67
CW
1528static inline void intel_opregion_init(struct drm_device *dev) { return; }
1529static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1530static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1531static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1532static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1533#endif
8ee1c3db 1534
723bfd70
JB
1535/* intel_acpi.c */
1536#ifdef CONFIG_ACPI
1537extern void intel_register_dsm_handler(void);
1538extern void intel_unregister_dsm_handler(void);
1539#else
1540static inline void intel_register_dsm_handler(void) { return; }
1541static inline void intel_unregister_dsm_handler(void) { return; }
1542#endif /* CONFIG_ACPI */
1543
79e53945 1544/* modesetting */
f817586c 1545extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1546extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1547extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1548extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1549extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1550extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1551extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1552extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1553extern void ironlake_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1554extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1555extern void intel_detect_pch(struct drm_device *dev);
1556extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1557extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1558
2911a35b 1559extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1560int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1561 struct drm_file *file);
575155a9 1562
6ef3d427 1563/* overlay */
3bd3c932 1564#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1565extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1566extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1567
1568extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1569extern void intel_display_print_error_state(struct seq_file *m,
1570 struct drm_device *dev,
1571 struct intel_display_error_state *error);
3bd3c932 1572#endif
6ef3d427 1573
b7287d80
BW
1574/* On SNB platform, before reading ring registers forcewake bit
1575 * must be set to prevent GT core from power down and stale values being
1576 * returned.
1577 */
fcca7926
BW
1578void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1579void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1580int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1581
5f75377d 1582#define __i915_read(x, y) \
f7000883 1583 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1584
5f75377d
KP
1585__i915_read(8, b)
1586__i915_read(16, w)
1587__i915_read(32, l)
1588__i915_read(64, q)
1589#undef __i915_read
1590
1591#define __i915_write(x, y) \
f7000883
AK
1592 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1593
5f75377d
KP
1594__i915_write(8, b)
1595__i915_write(16, w)
1596__i915_write(32, l)
1597__i915_write(64, q)
1598#undef __i915_write
1599
1600#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1601#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1602
1603#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1604#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1605#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1606#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1607
1608#define I915_READ(reg) i915_read32(dev_priv, (reg))
1609#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1610#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1611#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1612
1613#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1614#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1615
1616#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1617#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1618
ba4f01a3 1619
1da177e4 1620#endif
This page took 0.671996 seconds and 5 git commands to generate.