io-mapping: Always create a struct to hold metadata about the io-mapping
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem_execbuffer.c
CommitLineData
54cf91dc
CW
1/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
ad778f89
CW
29#include <linux/dma_remapping.h>
30#include <linux/reservation.h>
31#include <linux/uaccess.h>
32
760285e7
DH
33#include <drm/drmP.h>
34#include <drm/i915_drm.h>
ad778f89 35
54cf91dc 36#include "i915_drv.h"
ad778f89 37#include "i915_gem_dmabuf.h"
54cf91dc
CW
38#include "i915_trace.h"
39#include "intel_drv.h"
5d723d7a 40#include "intel_frontbuffer.h"
54cf91dc 41
d50415cc
CW
42#define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */
43
9e2793f6
DG
44#define __EXEC_OBJECT_HAS_PIN (1<<31)
45#define __EXEC_OBJECT_HAS_FENCE (1<<30)
46#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
47#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
48#define __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
d23db88c
CW
49
50#define BATCH_OFFSET_BIAS (256*1024)
a415d355 51
5b043f4e
CW
52struct i915_execbuffer_params {
53 struct drm_device *dev;
54 struct drm_file *file;
59bfa124
CW
55 struct i915_vma *batch;
56 u32 dispatch_flags;
57 u32 args_batch_start_offset;
5b043f4e 58 struct intel_engine_cs *engine;
5b043f4e
CW
59 struct i915_gem_context *ctx;
60 struct drm_i915_gem_request *request;
61};
62
27173f1f 63struct eb_vmas {
d50415cc 64 struct drm_i915_private *i915;
27173f1f 65 struct list_head vmas;
67731b87 66 int and;
eef90ccb 67 union {
27173f1f 68 struct i915_vma *lut[0];
eef90ccb
CW
69 struct hlist_head buckets[0];
70 };
67731b87
CW
71};
72
27173f1f 73static struct eb_vmas *
d50415cc
CW
74eb_create(struct drm_i915_private *i915,
75 struct drm_i915_gem_execbuffer2 *args)
67731b87 76{
27173f1f 77 struct eb_vmas *eb = NULL;
eef90ccb
CW
78
79 if (args->flags & I915_EXEC_HANDLE_LUT) {
b205ca57 80 unsigned size = args->buffer_count;
27173f1f
BW
81 size *= sizeof(struct i915_vma *);
82 size += sizeof(struct eb_vmas);
eef90ccb
CW
83 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
84 }
85
86 if (eb == NULL) {
b205ca57
DV
87 unsigned size = args->buffer_count;
88 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
27b7c63a 89 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
eef90ccb
CW
90 while (count > 2*size)
91 count >>= 1;
92 eb = kzalloc(count*sizeof(struct hlist_head) +
27173f1f 93 sizeof(struct eb_vmas),
eef90ccb
CW
94 GFP_TEMPORARY);
95 if (eb == NULL)
96 return eb;
97
98 eb->and = count - 1;
99 } else
100 eb->and = -args->buffer_count;
101
d50415cc 102 eb->i915 = i915;
27173f1f 103 INIT_LIST_HEAD(&eb->vmas);
67731b87
CW
104 return eb;
105}
106
107static void
27173f1f 108eb_reset(struct eb_vmas *eb)
67731b87 109{
eef90ccb
CW
110 if (eb->and >= 0)
111 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
67731b87
CW
112}
113
59bfa124
CW
114static struct i915_vma *
115eb_get_batch(struct eb_vmas *eb)
116{
117 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
118
119 /*
120 * SNA is doing fancy tricks with compressing batch buffers, which leads
121 * to negative relocation deltas. Usually that works out ok since the
122 * relocate address is still positive, except when the batch is placed
123 * very low in the GTT. Ensure this doesn't happen.
124 *
125 * Note that actual hangs have only been observed on gen7, but for
126 * paranoia do it everywhere.
127 */
128 if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
129 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
130
131 return vma;
132}
133
3b96eff4 134static int
27173f1f
BW
135eb_lookup_vmas(struct eb_vmas *eb,
136 struct drm_i915_gem_exec_object2 *exec,
137 const struct drm_i915_gem_execbuffer2 *args,
138 struct i915_address_space *vm,
139 struct drm_file *file)
3b96eff4 140{
27173f1f
BW
141 struct drm_i915_gem_object *obj;
142 struct list_head objects;
9ae9ab52 143 int i, ret;
3b96eff4 144
27173f1f 145 INIT_LIST_HEAD(&objects);
3b96eff4 146 spin_lock(&file->table_lock);
27173f1f
BW
147 /* Grab a reference to the object and release the lock so we can lookup
148 * or create the VMA without using GFP_ATOMIC */
eef90ccb 149 for (i = 0; i < args->buffer_count; i++) {
3b96eff4
CW
150 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
151 if (obj == NULL) {
152 spin_unlock(&file->table_lock);
153 DRM_DEBUG("Invalid object handle %d at index %d\n",
154 exec[i].handle, i);
27173f1f 155 ret = -ENOENT;
9ae9ab52 156 goto err;
3b96eff4
CW
157 }
158
27173f1f 159 if (!list_empty(&obj->obj_exec_link)) {
3b96eff4
CW
160 spin_unlock(&file->table_lock);
161 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
162 obj, exec[i].handle, i);
27173f1f 163 ret = -EINVAL;
9ae9ab52 164 goto err;
3b96eff4
CW
165 }
166
25dc556a 167 i915_gem_object_get(obj);
27173f1f
BW
168 list_add_tail(&obj->obj_exec_link, &objects);
169 }
170 spin_unlock(&file->table_lock);
3b96eff4 171
27173f1f 172 i = 0;
9ae9ab52 173 while (!list_empty(&objects)) {
27173f1f 174 struct i915_vma *vma;
6f65e29a 175
9ae9ab52
CW
176 obj = list_first_entry(&objects,
177 struct drm_i915_gem_object,
178 obj_exec_link);
179
e656a6cb
DV
180 /*
181 * NOTE: We can leak any vmas created here when something fails
182 * later on. But that's no issue since vma_unbind can deal with
183 * vmas which are not actually bound. And since only
184 * lookup_or_create exists as an interface to get at the vma
185 * from the (obj, vm) we don't run the risk of creating
186 * duplicated vmas for the same vm.
187 */
058d88c4
CW
188 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, NULL);
189 if (unlikely(IS_ERR(vma))) {
27173f1f
BW
190 DRM_DEBUG("Failed to lookup VMA\n");
191 ret = PTR_ERR(vma);
9ae9ab52 192 goto err;
27173f1f
BW
193 }
194
9ae9ab52 195 /* Transfer ownership from the objects list to the vmas list. */
27173f1f 196 list_add_tail(&vma->exec_list, &eb->vmas);
9ae9ab52 197 list_del_init(&obj->obj_exec_link);
27173f1f
BW
198
199 vma->exec_entry = &exec[i];
eef90ccb 200 if (eb->and < 0) {
27173f1f 201 eb->lut[i] = vma;
eef90ccb
CW
202 } else {
203 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
27173f1f
BW
204 vma->exec_handle = handle;
205 hlist_add_head(&vma->exec_node,
eef90ccb
CW
206 &eb->buckets[handle & eb->and]);
207 }
27173f1f 208 ++i;
3b96eff4 209 }
3b96eff4 210
9ae9ab52 211 return 0;
27173f1f 212
27173f1f 213
9ae9ab52 214err:
27173f1f
BW
215 while (!list_empty(&objects)) {
216 obj = list_first_entry(&objects,
217 struct drm_i915_gem_object,
218 obj_exec_link);
219 list_del_init(&obj->obj_exec_link);
f8c417cd 220 i915_gem_object_put(obj);
27173f1f 221 }
9ae9ab52
CW
222 /*
223 * Objects already transfered to the vmas list will be unreferenced by
224 * eb_destroy.
225 */
226
27173f1f 227 return ret;
3b96eff4
CW
228}
229
27173f1f 230static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
67731b87 231{
eef90ccb
CW
232 if (eb->and < 0) {
233 if (handle >= -eb->and)
234 return NULL;
235 return eb->lut[handle];
236 } else {
237 struct hlist_head *head;
aa45950b 238 struct i915_vma *vma;
67731b87 239
eef90ccb 240 head = &eb->buckets[handle & eb->and];
aa45950b 241 hlist_for_each_entry(vma, head, exec_node) {
27173f1f
BW
242 if (vma->exec_handle == handle)
243 return vma;
eef90ccb
CW
244 }
245 return NULL;
246 }
67731b87
CW
247}
248
a415d355
CW
249static void
250i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
251{
252 struct drm_i915_gem_exec_object2 *entry;
a415d355
CW
253
254 if (!drm_mm_node_allocated(&vma->node))
255 return;
256
257 entry = vma->exec_entry;
258
259 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
49ef5294 260 i915_vma_unpin_fence(vma);
a415d355
CW
261
262 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
20dfbde4 263 __i915_vma_unpin(vma);
a415d355 264
de4e783a 265 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
a415d355
CW
266}
267
268static void eb_destroy(struct eb_vmas *eb)
269{
27173f1f
BW
270 while (!list_empty(&eb->vmas)) {
271 struct i915_vma *vma;
bcffc3fa 272
27173f1f
BW
273 vma = list_first_entry(&eb->vmas,
274 struct i915_vma,
bcffc3fa 275 exec_list);
27173f1f 276 list_del_init(&vma->exec_list);
a415d355 277 i915_gem_execbuffer_unreserve_vma(vma);
624192cf 278 i915_vma_put(vma);
bcffc3fa 279 }
67731b87
CW
280 kfree(eb);
281}
282
dabdfe02
CW
283static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
284{
9e53d9be
CW
285 if (!i915_gem_object_has_struct_page(obj))
286 return false;
287
d50415cc
CW
288 if (DBG_USE_CPU_RELOC)
289 return DBG_USE_CPU_RELOC > 0;
290
2cc86b82
CW
291 return (HAS_LLC(obj->base.dev) ||
292 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
dabdfe02
CW
293 obj->cache_level != I915_CACHE_NONE);
294}
295
934acce3
MW
296/* Used to convert any address to canonical form.
297 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
298 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
299 * addresses to be in a canonical form:
300 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
301 * canonical form [63:48] == [47]."
302 */
303#define GEN8_HIGH_ADDRESS_BIT 47
304static inline uint64_t gen8_canonical_addr(uint64_t address)
305{
306 return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
307}
308
309static inline uint64_t gen8_noncanonical_addr(uint64_t address)
310{
311 return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
312}
313
314static inline uint64_t
d50415cc 315relocation_target(const struct drm_i915_gem_relocation_entry *reloc,
934acce3
MW
316 uint64_t target_offset)
317{
318 return gen8_canonical_addr((int)reloc->delta + target_offset);
319}
320
31a39207 321struct reloc_cache {
d50415cc
CW
322 struct drm_i915_private *i915;
323 struct drm_mm_node node;
324 unsigned long vaddr;
31a39207 325 unsigned int page;
d50415cc 326 bool use_64bit_reloc;
31a39207
CW
327};
328
d50415cc
CW
329static void reloc_cache_init(struct reloc_cache *cache,
330 struct drm_i915_private *i915)
31a39207
CW
331{
332 cache->page = -1;
d50415cc
CW
333 cache->vaddr = 0;
334 cache->i915 = i915;
335 cache->use_64bit_reloc = INTEL_GEN(cache->i915) >= 8;
e8cb909a 336 cache->node.allocated = false;
d50415cc
CW
337}
338
339static inline void *unmask_page(unsigned long p)
340{
341 return (void *)(uintptr_t)(p & PAGE_MASK);
342}
343
344static inline unsigned int unmask_flags(unsigned long p)
345{
346 return p & ~PAGE_MASK;
31a39207
CW
347}
348
d50415cc
CW
349#define KMAP 0x4 /* after CLFLUSH_FLAGS */
350
31a39207
CW
351static void reloc_cache_fini(struct reloc_cache *cache)
352{
d50415cc
CW
353 void *vaddr;
354
31a39207
CW
355 if (!cache->vaddr)
356 return;
357
d50415cc
CW
358 vaddr = unmask_page(cache->vaddr);
359 if (cache->vaddr & KMAP) {
360 if (cache->vaddr & CLFLUSH_AFTER)
361 mb();
31a39207 362
d50415cc
CW
363 kunmap_atomic(vaddr);
364 i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm);
365 } else {
e8cb909a 366 wmb();
d50415cc 367 io_mapping_unmap_atomic((void __iomem *)vaddr);
e8cb909a
CW
368 if (cache->node.allocated) {
369 struct i915_ggtt *ggtt = &cache->i915->ggtt;
370
371 ggtt->base.clear_range(&ggtt->base,
372 cache->node.start,
373 cache->node.size,
374 true);
375 drm_mm_remove_node(&cache->node);
376 } else {
377 i915_vma_unpin((struct i915_vma *)cache->node.mm);
378 }
31a39207
CW
379 }
380}
381
382static void *reloc_kmap(struct drm_i915_gem_object *obj,
383 struct reloc_cache *cache,
384 int page)
385{
d50415cc
CW
386 void *vaddr;
387
388 if (cache->vaddr) {
389 kunmap_atomic(unmask_page(cache->vaddr));
390 } else {
391 unsigned int flushes;
392 int ret;
31a39207 393
d50415cc
CW
394 ret = i915_gem_obj_prepare_shmem_write(obj, &flushes);
395 if (ret)
396 return ERR_PTR(ret);
397
398 BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS);
399 BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK);
31a39207 400
d50415cc
CW
401 cache->vaddr = flushes | KMAP;
402 cache->node.mm = (void *)obj;
403 if (flushes)
404 mb();
405 }
406
407 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page));
408 cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr;
31a39207 409 cache->page = page;
31a39207 410
d50415cc 411 return vaddr;
31a39207
CW
412}
413
d50415cc
CW
414static void *reloc_iomap(struct drm_i915_gem_object *obj,
415 struct reloc_cache *cache,
416 int page)
5032d871 417{
e8cb909a
CW
418 struct i915_ggtt *ggtt = &cache->i915->ggtt;
419 unsigned long offset;
d50415cc 420 void *vaddr;
5032d871 421
e8cb909a
CW
422 if (cache->node.allocated) {
423 wmb();
424 ggtt->base.insert_page(&ggtt->base,
425 i915_gem_object_get_dma_address(obj, page),
426 cache->node.start, I915_CACHE_NONE, 0);
427 cache->page = page;
428 return unmask_page(cache->vaddr);
429 }
430
d50415cc
CW
431 if (cache->vaddr) {
432 io_mapping_unmap_atomic(unmask_page(cache->vaddr));
433 } else {
434 struct i915_vma *vma;
435 int ret;
5032d871 436
d50415cc
CW
437 if (use_cpu_reloc(obj))
438 return NULL;
3c94ceee 439
d50415cc
CW
440 ret = i915_gem_object_set_to_gtt_domain(obj, true);
441 if (ret)
442 return ERR_PTR(ret);
3c94ceee 443
d50415cc
CW
444 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
445 PIN_MAPPABLE | PIN_NONBLOCK);
e8cb909a
CW
446 if (IS_ERR(vma)) {
447 memset(&cache->node, 0, sizeof(cache->node));
448 ret = drm_mm_insert_node_in_range_generic
449 (&ggtt->base.mm, &cache->node,
450 4096, 0, 0,
451 0, ggtt->mappable_end,
452 DRM_MM_SEARCH_DEFAULT,
453 DRM_MM_CREATE_DEFAULT);
454 if (ret)
455 return ERR_PTR(ret);
456 } else {
49ef5294 457 ret = i915_vma_put_fence(vma);
e8cb909a
CW
458 if (ret) {
459 i915_vma_unpin(vma);
460 return ERR_PTR(ret);
461 }
462
463 cache->node.start = vma->node.start;
464 cache->node.mm = (void *)vma;
d50415cc 465 }
e8cb909a 466 }
31a39207 467
e8cb909a
CW
468 offset = cache->node.start;
469 if (cache->node.allocated) {
470 ggtt->base.insert_page(&ggtt->base,
471 i915_gem_object_get_dma_address(obj, page),
472 offset, I915_CACHE_NONE, 0);
473 } else {
474 offset += page << PAGE_SHIFT;
d50415cc 475 }
31a39207 476
e8cb909a 477 vaddr = io_mapping_map_atomic_wc(cache->i915->ggtt.mappable, offset);
d50415cc
CW
478 cache->page = page;
479 cache->vaddr = (unsigned long)vaddr;
31a39207 480
d50415cc 481 return vaddr;
31a39207
CW
482}
483
d50415cc
CW
484static void *reloc_vaddr(struct drm_i915_gem_object *obj,
485 struct reloc_cache *cache,
486 int page)
5032d871 487{
d50415cc 488 void *vaddr;
5032d871 489
d50415cc
CW
490 if (cache->page == page) {
491 vaddr = unmask_page(cache->vaddr);
492 } else {
493 vaddr = NULL;
494 if ((cache->vaddr & KMAP) == 0)
495 vaddr = reloc_iomap(obj, cache, page);
496 if (!vaddr)
497 vaddr = reloc_kmap(obj, cache, page);
3c94ceee
BW
498 }
499
d50415cc 500 return vaddr;
5032d871
RB
501}
502
d50415cc 503static void clflush_write32(u32 *addr, u32 value, unsigned int flushes)
edf4427b 504{
d50415cc
CW
505 if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) {
506 if (flushes & CLFLUSH_BEFORE) {
507 clflushopt(addr);
508 mb();
509 }
510
511 *addr = value;
512
513 /* Writes to the same cacheline are serialised by the CPU
514 * (including clflush). On the write path, we only require
515 * that it hits memory in an orderly fashion and place
516 * mb barriers at the start and end of the relocation phase
517 * to ensure ordering of clflush wrt to the system.
518 */
519 if (flushes & CLFLUSH_AFTER)
520 clflushopt(addr);
521 } else
522 *addr = value;
edf4427b
CW
523}
524
525static int
d50415cc
CW
526relocate_entry(struct drm_i915_gem_object *obj,
527 const struct drm_i915_gem_relocation_entry *reloc,
528 struct reloc_cache *cache,
529 u64 target_offset)
edf4427b 530{
d50415cc
CW
531 u64 offset = reloc->offset;
532 bool wide = cache->use_64bit_reloc;
533 void *vaddr;
edf4427b 534
d50415cc
CW
535 target_offset = relocation_target(reloc, target_offset);
536repeat:
537 vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT);
538 if (IS_ERR(vaddr))
539 return PTR_ERR(vaddr);
540
541 clflush_write32(vaddr + offset_in_page(offset),
542 lower_32_bits(target_offset),
543 cache->vaddr);
544
545 if (wide) {
546 offset += sizeof(u32);
547 target_offset >>= 32;
548 wide = false;
549 goto repeat;
edf4427b
CW
550 }
551
edf4427b
CW
552 return 0;
553}
554
909d074c
CW
555static bool object_is_idle(struct drm_i915_gem_object *obj)
556{
573adb39 557 unsigned long active = i915_gem_object_get_active(obj);
909d074c
CW
558 int idx;
559
560 for_each_active(active, idx) {
561 if (!i915_gem_active_is_idle(&obj->last_read[idx],
562 &obj->base.dev->struct_mutex))
563 return false;
564 }
565
566 return true;
567}
568
54cf91dc
CW
569static int
570i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
27173f1f 571 struct eb_vmas *eb,
31a39207
CW
572 struct drm_i915_gem_relocation_entry *reloc,
573 struct reloc_cache *cache)
54cf91dc
CW
574{
575 struct drm_device *dev = obj->base.dev;
576 struct drm_gem_object *target_obj;
149c8407 577 struct drm_i915_gem_object *target_i915_obj;
27173f1f 578 struct i915_vma *target_vma;
d9ceb957 579 uint64_t target_offset;
8b78f0e5 580 int ret;
54cf91dc 581
67731b87 582 /* we've already hold a reference to all valid objects */
27173f1f
BW
583 target_vma = eb_get_vma(eb, reloc->target_handle);
584 if (unlikely(target_vma == NULL))
54cf91dc 585 return -ENOENT;
27173f1f
BW
586 target_i915_obj = target_vma->obj;
587 target_obj = &target_vma->obj->base;
54cf91dc 588
934acce3 589 target_offset = gen8_canonical_addr(target_vma->node.start);
54cf91dc 590
e844b990
EA
591 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
592 * pipe_control writes because the gpu doesn't properly redirect them
593 * through the ppgtt for non_secure batchbuffers. */
594 if (unlikely(IS_GEN6(dev) &&
0875546c 595 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
fe14d5f4 596 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
0875546c 597 PIN_GLOBAL);
fe14d5f4
TU
598 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
599 return ret;
600 }
e844b990 601
54cf91dc 602 /* Validate that the target is in a valid r/w GPU domain */
b8f7ab17 603 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
ff240199 604 DRM_DEBUG("reloc with multiple write domains: "
54cf91dc
CW
605 "obj %p target %d offset %d "
606 "read %08x write %08x",
607 obj, reloc->target_handle,
608 (int) reloc->offset,
609 reloc->read_domains,
610 reloc->write_domain);
8b78f0e5 611 return -EINVAL;
54cf91dc 612 }
4ca4a250
DV
613 if (unlikely((reloc->write_domain | reloc->read_domains)
614 & ~I915_GEM_GPU_DOMAINS)) {
ff240199 615 DRM_DEBUG("reloc with read/write non-GPU domains: "
54cf91dc
CW
616 "obj %p target %d offset %d "
617 "read %08x write %08x",
618 obj, reloc->target_handle,
619 (int) reloc->offset,
620 reloc->read_domains,
621 reloc->write_domain);
8b78f0e5 622 return -EINVAL;
54cf91dc 623 }
54cf91dc
CW
624
625 target_obj->pending_read_domains |= reloc->read_domains;
626 target_obj->pending_write_domain |= reloc->write_domain;
627
628 /* If the relocation already has the right value in it, no
629 * more work needs to be done.
630 */
631 if (target_offset == reloc->presumed_offset)
67731b87 632 return 0;
54cf91dc
CW
633
634 /* Check that the relocation address is valid... */
3c94ceee 635 if (unlikely(reloc->offset >
d50415cc 636 obj->base.size - (cache->use_64bit_reloc ? 8 : 4))) {
ff240199 637 DRM_DEBUG("Relocation beyond object bounds: "
54cf91dc
CW
638 "obj %p target %d offset %d size %d.\n",
639 obj, reloc->target_handle,
640 (int) reloc->offset,
641 (int) obj->base.size);
8b78f0e5 642 return -EINVAL;
54cf91dc 643 }
b8f7ab17 644 if (unlikely(reloc->offset & 3)) {
ff240199 645 DRM_DEBUG("Relocation not 4-byte aligned: "
54cf91dc
CW
646 "obj %p target %d offset %d.\n",
647 obj, reloc->target_handle,
648 (int) reloc->offset);
8b78f0e5 649 return -EINVAL;
54cf91dc
CW
650 }
651
dabdfe02 652 /* We can't wait for rendering with pagefaults disabled */
909d074c 653 if (pagefault_disabled() && !object_is_idle(obj))
dabdfe02
CW
654 return -EFAULT;
655
d50415cc 656 ret = relocate_entry(obj, reloc, cache, target_offset);
d4d36014
DV
657 if (ret)
658 return ret;
659
54cf91dc
CW
660 /* and update the user's relocation entry */
661 reloc->presumed_offset = target_offset;
67731b87 662 return 0;
54cf91dc
CW
663}
664
665static int
27173f1f
BW
666i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
667 struct eb_vmas *eb)
54cf91dc 668{
1d83f442
CW
669#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
670 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
54cf91dc 671 struct drm_i915_gem_relocation_entry __user *user_relocs;
27173f1f 672 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
31a39207
CW
673 struct reloc_cache cache;
674 int remain, ret = 0;
54cf91dc 675
3ed605bc 676 user_relocs = u64_to_user_ptr(entry->relocs_ptr);
d50415cc 677 reloc_cache_init(&cache, eb->i915);
54cf91dc 678
1d83f442
CW
679 remain = entry->relocation_count;
680 while (remain) {
681 struct drm_i915_gem_relocation_entry *r = stack_reloc;
682 int count = remain;
683 if (count > ARRAY_SIZE(stack_reloc))
684 count = ARRAY_SIZE(stack_reloc);
685 remain -= count;
686
31a39207
CW
687 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]))) {
688 ret = -EFAULT;
689 goto out;
690 }
54cf91dc 691
1d83f442
CW
692 do {
693 u64 offset = r->presumed_offset;
54cf91dc 694
31a39207 695 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r, &cache);
1d83f442 696 if (ret)
31a39207 697 goto out;
1d83f442
CW
698
699 if (r->presumed_offset != offset &&
31a39207
CW
700 __put_user(r->presumed_offset,
701 &user_relocs->presumed_offset)) {
702 ret = -EFAULT;
703 goto out;
1d83f442
CW
704 }
705
706 user_relocs++;
707 r++;
708 } while (--count);
54cf91dc
CW
709 }
710
31a39207
CW
711out:
712 reloc_cache_fini(&cache);
713 return ret;
1d83f442 714#undef N_RELOC
54cf91dc
CW
715}
716
717static int
27173f1f
BW
718i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
719 struct eb_vmas *eb,
720 struct drm_i915_gem_relocation_entry *relocs)
54cf91dc 721{
27173f1f 722 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
31a39207
CW
723 struct reloc_cache cache;
724 int i, ret = 0;
54cf91dc 725
d50415cc 726 reloc_cache_init(&cache, eb->i915);
54cf91dc 727 for (i = 0; i < entry->relocation_count; i++) {
31a39207 728 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i], &cache);
54cf91dc 729 if (ret)
31a39207 730 break;
54cf91dc 731 }
31a39207 732 reloc_cache_fini(&cache);
54cf91dc 733
31a39207 734 return ret;
54cf91dc
CW
735}
736
737static int
17601cbc 738i915_gem_execbuffer_relocate(struct eb_vmas *eb)
54cf91dc 739{
27173f1f 740 struct i915_vma *vma;
d4aeee77
CW
741 int ret = 0;
742
743 /* This is the fast path and we cannot handle a pagefault whilst
744 * holding the struct mutex lest the user pass in the relocations
745 * contained within a mmaped bo. For in such a case we, the page
746 * fault handler would call i915_gem_fault() and we would try to
747 * acquire the struct mutex again. Obviously this is bad and so
748 * lockdep complains vehemently.
749 */
750 pagefault_disable();
27173f1f
BW
751 list_for_each_entry(vma, &eb->vmas, exec_list) {
752 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
54cf91dc 753 if (ret)
d4aeee77 754 break;
54cf91dc 755 }
d4aeee77 756 pagefault_enable();
54cf91dc 757
d4aeee77 758 return ret;
54cf91dc
CW
759}
760
edf4427b
CW
761static bool only_mappable_for_reloc(unsigned int flags)
762{
763 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
764 __EXEC_OBJECT_NEEDS_MAP;
765}
766
1690e1eb 767static int
27173f1f 768i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
0bc40be8 769 struct intel_engine_cs *engine,
27173f1f 770 bool *need_reloc)
1690e1eb 771{
6f65e29a 772 struct drm_i915_gem_object *obj = vma->obj;
27173f1f 773 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 774 uint64_t flags;
1690e1eb
CW
775 int ret;
776
0875546c 777 flags = PIN_USER;
0229da32
DV
778 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
779 flags |= PIN_GLOBAL;
780
edf4427b 781 if (!drm_mm_node_allocated(&vma->node)) {
101b506a
MT
782 /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
783 * limit address to the first 4GBs for unflagged objects.
784 */
785 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
786 flags |= PIN_ZONE_4G;
edf4427b
CW
787 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
788 flags |= PIN_GLOBAL | PIN_MAPPABLE;
edf4427b
CW
789 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
790 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
506a8e87
CW
791 if (entry->flags & EXEC_OBJECT_PINNED)
792 flags |= entry->offset | PIN_OFFSET_FIXED;
101b506a
MT
793 if ((flags & PIN_MAPPABLE) == 0)
794 flags |= PIN_HIGH;
edf4427b 795 }
1ec9e26d 796
59bfa124
CW
797 ret = i915_vma_pin(vma,
798 entry->pad_to_size,
799 entry->alignment,
800 flags);
801 if ((ret == -ENOSPC || ret == -E2BIG) &&
edf4427b 802 only_mappable_for_reloc(entry->flags))
59bfa124
CW
803 ret = i915_vma_pin(vma,
804 entry->pad_to_size,
805 entry->alignment,
806 flags & ~PIN_MAPPABLE);
1690e1eb
CW
807 if (ret)
808 return ret;
809
7788a765
CW
810 entry->flags |= __EXEC_OBJECT_HAS_PIN;
811
82b6b6d7 812 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
49ef5294 813 ret = i915_vma_get_fence(vma);
82b6b6d7
CW
814 if (ret)
815 return ret;
9a5a53b3 816
49ef5294 817 if (i915_vma_pin_fence(vma))
82b6b6d7 818 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
1690e1eb
CW
819 }
820
27173f1f
BW
821 if (entry->offset != vma->node.start) {
822 entry->offset = vma->node.start;
ed5982e6
DV
823 *need_reloc = true;
824 }
825
826 if (entry->flags & EXEC_OBJECT_WRITE) {
827 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
828 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
829 }
830
1690e1eb 831 return 0;
7788a765 832}
1690e1eb 833
d23db88c 834static bool
e6a84468 835need_reloc_mappable(struct i915_vma *vma)
d23db88c
CW
836{
837 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 838
e6a84468
CW
839 if (entry->relocation_count == 0)
840 return false;
841
3272db53 842 if (!i915_vma_is_ggtt(vma))
e6a84468
CW
843 return false;
844
845 /* See also use_cpu_reloc() */
846 if (HAS_LLC(vma->obj->base.dev))
847 return false;
848
849 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
850 return false;
851
852 return true;
853}
854
855static bool
856eb_vma_misplaced(struct i915_vma *vma)
857{
858 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 859
3272db53
CW
860 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
861 !i915_vma_is_ggtt(vma));
d23db88c
CW
862
863 if (entry->alignment &&
864 vma->node.start & (entry->alignment - 1))
865 return true;
866
91b2db6f
CW
867 if (vma->node.size < entry->pad_to_size)
868 return true;
869
506a8e87
CW
870 if (entry->flags & EXEC_OBJECT_PINNED &&
871 vma->node.start != entry->offset)
872 return true;
873
d23db88c
CW
874 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
875 vma->node.start < BATCH_OFFSET_BIAS)
876 return true;
877
edf4427b 878 /* avoid costly ping-pong once a batch bo ended up non-mappable */
05a20d09
CW
879 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
880 !i915_vma_is_map_and_fenceable(vma))
edf4427b
CW
881 return !only_mappable_for_reloc(entry->flags);
882
101b506a
MT
883 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
884 (vma->node.start + vma->node.size - 1) >> 32)
885 return true;
886
d23db88c
CW
887 return false;
888}
889
54cf91dc 890static int
0bc40be8 891i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
27173f1f 892 struct list_head *vmas,
e2efd130 893 struct i915_gem_context *ctx,
ed5982e6 894 bool *need_relocs)
54cf91dc 895{
432e58ed 896 struct drm_i915_gem_object *obj;
27173f1f 897 struct i915_vma *vma;
68c8c17f 898 struct i915_address_space *vm;
27173f1f 899 struct list_head ordered_vmas;
506a8e87 900 struct list_head pinned_vmas;
c033666a 901 bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
7788a765 902 int retry;
6fe4f140 903
68c8c17f
BW
904 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
905
27173f1f 906 INIT_LIST_HEAD(&ordered_vmas);
506a8e87 907 INIT_LIST_HEAD(&pinned_vmas);
27173f1f 908 while (!list_empty(vmas)) {
6fe4f140
CW
909 struct drm_i915_gem_exec_object2 *entry;
910 bool need_fence, need_mappable;
911
27173f1f
BW
912 vma = list_first_entry(vmas, struct i915_vma, exec_list);
913 obj = vma->obj;
914 entry = vma->exec_entry;
6fe4f140 915
b1b38278
DW
916 if (ctx->flags & CONTEXT_NO_ZEROMAP)
917 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
918
82b6b6d7
CW
919 if (!has_fenced_gpu_access)
920 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
6fe4f140 921 need_fence =
6fe4f140 922 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3e510a8e 923 i915_gem_object_is_tiled(obj);
27173f1f 924 need_mappable = need_fence || need_reloc_mappable(vma);
6fe4f140 925
506a8e87
CW
926 if (entry->flags & EXEC_OBJECT_PINNED)
927 list_move_tail(&vma->exec_list, &pinned_vmas);
928 else if (need_mappable) {
e6a84468 929 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
27173f1f 930 list_move(&vma->exec_list, &ordered_vmas);
e6a84468 931 } else
27173f1f 932 list_move_tail(&vma->exec_list, &ordered_vmas);
595dad76 933
ed5982e6 934 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
595dad76 935 obj->base.pending_write_domain = 0;
6fe4f140 936 }
27173f1f 937 list_splice(&ordered_vmas, vmas);
506a8e87 938 list_splice(&pinned_vmas, vmas);
54cf91dc
CW
939
940 /* Attempt to pin all of the buffers into the GTT.
941 * This is done in 3 phases:
942 *
943 * 1a. Unbind all objects that do not match the GTT constraints for
944 * the execbuffer (fenceable, mappable, alignment etc).
945 * 1b. Increment pin count for already bound objects.
946 * 2. Bind new objects.
947 * 3. Decrement pin count.
948 *
7788a765 949 * This avoid unnecessary unbinding of later objects in order to make
54cf91dc
CW
950 * room for the earlier objects *unless* we need to defragment.
951 */
952 retry = 0;
953 do {
7788a765 954 int ret = 0;
54cf91dc
CW
955
956 /* Unbind any ill-fitting objects or pin. */
27173f1f 957 list_for_each_entry(vma, vmas, exec_list) {
27173f1f 958 if (!drm_mm_node_allocated(&vma->node))
54cf91dc
CW
959 continue;
960
e6a84468 961 if (eb_vma_misplaced(vma))
27173f1f 962 ret = i915_vma_unbind(vma);
54cf91dc 963 else
0bc40be8
TU
964 ret = i915_gem_execbuffer_reserve_vma(vma,
965 engine,
966 need_relocs);
432e58ed 967 if (ret)
54cf91dc 968 goto err;
54cf91dc
CW
969 }
970
971 /* Bind fresh objects */
27173f1f
BW
972 list_for_each_entry(vma, vmas, exec_list) {
973 if (drm_mm_node_allocated(&vma->node))
1690e1eb 974 continue;
54cf91dc 975
0bc40be8
TU
976 ret = i915_gem_execbuffer_reserve_vma(vma, engine,
977 need_relocs);
7788a765
CW
978 if (ret)
979 goto err;
54cf91dc
CW
980 }
981
a415d355 982err:
6c085a72 983 if (ret != -ENOSPC || retry++)
54cf91dc
CW
984 return ret;
985
a415d355
CW
986 /* Decrement pin count for bound objects */
987 list_for_each_entry(vma, vmas, exec_list)
988 i915_gem_execbuffer_unreserve_vma(vma);
989
68c8c17f 990 ret = i915_gem_evict_vm(vm, true);
54cf91dc
CW
991 if (ret)
992 return ret;
54cf91dc
CW
993 } while (1);
994}
995
996static int
997i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
ed5982e6 998 struct drm_i915_gem_execbuffer2 *args,
54cf91dc 999 struct drm_file *file,
0bc40be8 1000 struct intel_engine_cs *engine,
27173f1f 1001 struct eb_vmas *eb,
b1b38278 1002 struct drm_i915_gem_exec_object2 *exec,
e2efd130 1003 struct i915_gem_context *ctx)
54cf91dc
CW
1004{
1005 struct drm_i915_gem_relocation_entry *reloc;
27173f1f
BW
1006 struct i915_address_space *vm;
1007 struct i915_vma *vma;
ed5982e6 1008 bool need_relocs;
dd6864a4 1009 int *reloc_offset;
54cf91dc 1010 int i, total, ret;
b205ca57 1011 unsigned count = args->buffer_count;
54cf91dc 1012
27173f1f
BW
1013 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
1014
67731b87 1015 /* We may process another execbuffer during the unlock... */
27173f1f
BW
1016 while (!list_empty(&eb->vmas)) {
1017 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
1018 list_del_init(&vma->exec_list);
a415d355 1019 i915_gem_execbuffer_unreserve_vma(vma);
624192cf 1020 i915_vma_put(vma);
67731b87
CW
1021 }
1022
54cf91dc
CW
1023 mutex_unlock(&dev->struct_mutex);
1024
1025 total = 0;
1026 for (i = 0; i < count; i++)
432e58ed 1027 total += exec[i].relocation_count;
54cf91dc 1028
dd6864a4 1029 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
54cf91dc 1030 reloc = drm_malloc_ab(total, sizeof(*reloc));
dd6864a4
CW
1031 if (reloc == NULL || reloc_offset == NULL) {
1032 drm_free_large(reloc);
1033 drm_free_large(reloc_offset);
54cf91dc
CW
1034 mutex_lock(&dev->struct_mutex);
1035 return -ENOMEM;
1036 }
1037
1038 total = 0;
1039 for (i = 0; i < count; i++) {
1040 struct drm_i915_gem_relocation_entry __user *user_relocs;
262b6d36
CW
1041 u64 invalid_offset = (u64)-1;
1042 int j;
54cf91dc 1043
3ed605bc 1044 user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
1045
1046 if (copy_from_user(reloc+total, user_relocs,
432e58ed 1047 exec[i].relocation_count * sizeof(*reloc))) {
54cf91dc
CW
1048 ret = -EFAULT;
1049 mutex_lock(&dev->struct_mutex);
1050 goto err;
1051 }
1052
262b6d36
CW
1053 /* As we do not update the known relocation offsets after
1054 * relocating (due to the complexities in lock handling),
1055 * we need to mark them as invalid now so that we force the
1056 * relocation processing next time. Just in case the target
1057 * object is evicted and then rebound into its old
1058 * presumed_offset before the next execbuffer - if that
1059 * happened we would make the mistake of assuming that the
1060 * relocations were valid.
1061 */
1062 for (j = 0; j < exec[i].relocation_count; j++) {
9aab8bff
CW
1063 if (__copy_to_user(&user_relocs[j].presumed_offset,
1064 &invalid_offset,
1065 sizeof(invalid_offset))) {
262b6d36
CW
1066 ret = -EFAULT;
1067 mutex_lock(&dev->struct_mutex);
1068 goto err;
1069 }
1070 }
1071
dd6864a4 1072 reloc_offset[i] = total;
432e58ed 1073 total += exec[i].relocation_count;
54cf91dc
CW
1074 }
1075
1076 ret = i915_mutex_lock_interruptible(dev);
1077 if (ret) {
1078 mutex_lock(&dev->struct_mutex);
1079 goto err;
1080 }
1081
67731b87 1082 /* reacquire the objects */
67731b87 1083 eb_reset(eb);
27173f1f 1084 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
1085 if (ret)
1086 goto err;
67731b87 1087
ed5982e6 1088 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
0bc40be8
TU
1089 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1090 &need_relocs);
54cf91dc
CW
1091 if (ret)
1092 goto err;
1093
27173f1f
BW
1094 list_for_each_entry(vma, &eb->vmas, exec_list) {
1095 int offset = vma->exec_entry - exec;
1096 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
1097 reloc + reloc_offset[offset]);
54cf91dc
CW
1098 if (ret)
1099 goto err;
54cf91dc
CW
1100 }
1101
1102 /* Leave the user relocations as are, this is the painfully slow path,
1103 * and we want to avoid the complication of dropping the lock whilst
1104 * having buffers reserved in the aperture and so causing spurious
1105 * ENOSPC for random operations.
1106 */
1107
1108err:
1109 drm_free_large(reloc);
dd6864a4 1110 drm_free_large(reloc_offset);
54cf91dc
CW
1111 return ret;
1112}
1113
573adb39
CW
1114static unsigned int eb_other_engines(struct drm_i915_gem_request *req)
1115{
1116 unsigned int mask;
1117
1118 mask = ~intel_engine_flag(req->engine) & I915_BO_ACTIVE_MASK;
1119 mask <<= I915_BO_ACTIVE_SHIFT;
1120
1121 return mask;
1122}
1123
54cf91dc 1124static int
535fbe82 1125i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
27173f1f 1126 struct list_head *vmas)
54cf91dc 1127{
573adb39 1128 const unsigned int other_rings = eb_other_engines(req);
27173f1f 1129 struct i915_vma *vma;
432e58ed 1130 int ret;
54cf91dc 1131
27173f1f
BW
1132 list_for_each_entry(vma, vmas, exec_list) {
1133 struct drm_i915_gem_object *obj = vma->obj;
03ade511 1134
573adb39 1135 if (obj->flags & other_rings) {
8e637178 1136 ret = i915_gem_object_sync(obj, req);
03ade511
CW
1137 if (ret)
1138 return ret;
1139 }
6ac42f41
DV
1140
1141 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
600f4368 1142 i915_gem_clflush_object(obj, false);
c59a333f
CW
1143 }
1144
600f4368
CW
1145 /* Unconditionally flush any chipset caches (for streaming writes). */
1146 i915_gem_chipset_flush(req->engine->i915);
6ac42f41 1147
c7fe7d25 1148 /* Unconditionally invalidate GPU caches and TLBs. */
7c9cf4e3 1149 return req->engine->emit_flush(req, EMIT_INVALIDATE);
54cf91dc
CW
1150}
1151
432e58ed
CW
1152static bool
1153i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
54cf91dc 1154{
ed5982e6
DV
1155 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
1156 return false;
1157
2f5945bc
CW
1158 /* Kernel clipping was a DRI1 misfeature */
1159 if (exec->num_cliprects || exec->cliprects_ptr)
1160 return false;
1161
1162 if (exec->DR4 == 0xffffffff) {
1163 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1164 exec->DR4 = 0;
1165 }
1166 if (exec->DR1 || exec->DR4)
1167 return false;
1168
1169 if ((exec->batch_start_offset | exec->batch_len) & 0x7)
1170 return false;
1171
1172 return true;
54cf91dc
CW
1173}
1174
1175static int
ad19f10b
CW
1176validate_exec_list(struct drm_device *dev,
1177 struct drm_i915_gem_exec_object2 *exec,
54cf91dc
CW
1178 int count)
1179{
b205ca57
DV
1180 unsigned relocs_total = 0;
1181 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
ad19f10b
CW
1182 unsigned invalid_flags;
1183 int i;
1184
9e2793f6
DG
1185 /* INTERNAL flags must not overlap with external ones */
1186 BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);
1187
ad19f10b
CW
1188 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
1189 if (USES_FULL_PPGTT(dev))
1190 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
54cf91dc
CW
1191
1192 for (i = 0; i < count; i++) {
3ed605bc 1193 char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
1194 int length; /* limited by fault_in_pages_readable() */
1195
ad19f10b 1196 if (exec[i].flags & invalid_flags)
ed5982e6
DV
1197 return -EINVAL;
1198
934acce3
MW
1199 /* Offset can be used as input (EXEC_OBJECT_PINNED), reject
1200 * any non-page-aligned or non-canonical addresses.
1201 */
1202 if (exec[i].flags & EXEC_OBJECT_PINNED) {
1203 if (exec[i].offset !=
1204 gen8_canonical_addr(exec[i].offset & PAGE_MASK))
1205 return -EINVAL;
1206
1207 /* From drm_mm perspective address space is continuous,
1208 * so from this point we're always using non-canonical
1209 * form internally.
1210 */
1211 exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
1212 }
1213
55a9785d
CW
1214 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
1215 return -EINVAL;
1216
91b2db6f
CW
1217 /* pad_to_size was once a reserved field, so sanitize it */
1218 if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) {
1219 if (offset_in_page(exec[i].pad_to_size))
1220 return -EINVAL;
1221 } else {
1222 exec[i].pad_to_size = 0;
1223 }
1224
3118a4f6
KC
1225 /* First check for malicious input causing overflow in
1226 * the worst case where we need to allocate the entire
1227 * relocation tree as a single array.
1228 */
1229 if (exec[i].relocation_count > relocs_max - relocs_total)
54cf91dc 1230 return -EINVAL;
3118a4f6 1231 relocs_total += exec[i].relocation_count;
54cf91dc
CW
1232
1233 length = exec[i].relocation_count *
1234 sizeof(struct drm_i915_gem_relocation_entry);
30587535
KC
1235 /*
1236 * We must check that the entire relocation array is safe
1237 * to read, but since we may need to update the presumed
1238 * offsets during execution, check for full write access.
1239 */
54cf91dc
CW
1240 if (!access_ok(VERIFY_WRITE, ptr, length))
1241 return -EFAULT;
1242
d330a953 1243 if (likely(!i915.prefault_disable)) {
0b74b508
XZ
1244 if (fault_in_multipages_readable(ptr, length))
1245 return -EFAULT;
1246 }
54cf91dc
CW
1247 }
1248
1249 return 0;
1250}
1251
e2efd130 1252static struct i915_gem_context *
d299cce7 1253i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
0bc40be8 1254 struct intel_engine_cs *engine, const u32 ctx_id)
d299cce7 1255{
e2efd130 1256 struct i915_gem_context *ctx = NULL;
d299cce7
MK
1257 struct i915_ctx_hang_stats *hs;
1258
0bc40be8 1259 if (engine->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
7c9c4b8f
DV
1260 return ERR_PTR(-EINVAL);
1261
ca585b5d 1262 ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
72ad5c45 1263 if (IS_ERR(ctx))
41bde553 1264 return ctx;
d299cce7 1265
41bde553 1266 hs = &ctx->hang_stats;
d299cce7
MK
1267 if (hs->banned) {
1268 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
41bde553 1269 return ERR_PTR(-EIO);
d299cce7
MK
1270 }
1271
41bde553 1272 return ctx;
d299cce7
MK
1273}
1274
5cf3d280
CW
1275void i915_vma_move_to_active(struct i915_vma *vma,
1276 struct drm_i915_gem_request *req,
1277 unsigned int flags)
1278{
1279 struct drm_i915_gem_object *obj = vma->obj;
1280 const unsigned int idx = req->engine->id;
1281
1282 GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));
1283
1284 obj->dirty = 1; /* be paranoid */
1285
b0decaf7
CW
1286 /* Add a reference if we're newly entering the active list.
1287 * The order in which we add operations to the retirement queue is
1288 * vital here: mark_active adds to the start of the callback list,
1289 * such that subsequent callbacks are called first. Therefore we
1290 * add the active reference first and queue for it to be dropped
1291 * *last*.
1292 */
573adb39 1293 if (!i915_gem_object_is_active(obj))
5cf3d280 1294 i915_gem_object_get(obj);
573adb39 1295 i915_gem_object_set_active(obj, idx);
5cf3d280
CW
1296 i915_gem_active_set(&obj->last_read[idx], req);
1297
1298 if (flags & EXEC_OBJECT_WRITE) {
1299 i915_gem_active_set(&obj->last_write, req);
1300
1301 intel_fb_obj_invalidate(obj, ORIGIN_CS);
1302
1303 /* update for the implicit flush after a batch */
1304 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1305 }
1306
49ef5294
CW
1307 if (flags & EXEC_OBJECT_NEEDS_FENCE)
1308 i915_gem_active_set(&vma->last_fence, req);
5cf3d280 1309
b0decaf7
CW
1310 i915_vma_set_active(vma, idx);
1311 i915_gem_active_set(&vma->last_read[idx], req);
5cf3d280
CW
1312 list_move_tail(&vma->vm_link, &vma->vm->active_list);
1313}
1314
ad778f89
CW
1315static void eb_export_fence(struct drm_i915_gem_object *obj,
1316 struct drm_i915_gem_request *req,
1317 unsigned int flags)
1318{
1319 struct reservation_object *resv;
1320
1321 resv = i915_gem_object_get_dmabuf_resv(obj);
1322 if (!resv)
1323 return;
1324
1325 /* Ignore errors from failing to allocate the new fence, we can't
1326 * handle an error right now. Worst case should be missed
1327 * synchronisation leading to rendering corruption.
1328 */
1329 ww_mutex_lock(&resv->lock, NULL);
1330 if (flags & EXEC_OBJECT_WRITE)
1331 reservation_object_add_excl_fence(resv, &req->fence);
1332 else if (reservation_object_reserve_shared(resv) == 0)
1333 reservation_object_add_shared_fence(resv, &req->fence);
1334 ww_mutex_unlock(&resv->lock);
1335}
1336
5b043f4e 1337static void
27173f1f 1338i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 1339 struct drm_i915_gem_request *req)
432e58ed 1340{
27173f1f 1341 struct i915_vma *vma;
432e58ed 1342
27173f1f
BW
1343 list_for_each_entry(vma, vmas, exec_list) {
1344 struct drm_i915_gem_object *obj = vma->obj;
69c2fc89
CW
1345 u32 old_read = obj->base.read_domains;
1346 u32 old_write = obj->base.write_domain;
db53a302 1347
432e58ed 1348 obj->base.write_domain = obj->base.pending_write_domain;
5cf3d280
CW
1349 if (obj->base.write_domain)
1350 vma->exec_entry->flags |= EXEC_OBJECT_WRITE;
1351 else
ed5982e6
DV
1352 obj->base.pending_read_domains |= obj->base.read_domains;
1353 obj->base.read_domains = obj->base.pending_read_domains;
432e58ed 1354
5cf3d280 1355 i915_vma_move_to_active(vma, req, vma->exec_entry->flags);
ad778f89 1356 eb_export_fence(obj, req, vma->exec_entry->flags);
db53a302 1357 trace_i915_gem_object_change_domain(obj, old_read, old_write);
432e58ed
CW
1358 }
1359}
1360
ae662d31 1361static int
b5321f30 1362i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
ae662d31 1363{
7e37f889 1364 struct intel_ring *ring = req->ring;
ae662d31
EA
1365 int ret, i;
1366
b5321f30 1367 if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
9d662da8
DV
1368 DRM_DEBUG("sol reset is gen7/rcs only\n");
1369 return -EINVAL;
1370 }
ae662d31 1371
5fb9de1a 1372 ret = intel_ring_begin(req, 4 * 3);
ae662d31
EA
1373 if (ret)
1374 return ret;
1375
1376 for (i = 0; i < 4; i++) {
b5321f30
CW
1377 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1378 intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i));
1379 intel_ring_emit(ring, 0);
ae662d31
EA
1380 }
1381
b5321f30 1382 intel_ring_advance(ring);
ae662d31
EA
1383
1384 return 0;
1385}
1386
058d88c4 1387static struct i915_vma *
0bc40be8 1388i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
71745376 1389 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
71745376 1390 struct drm_i915_gem_object *batch_obj,
59bfa124 1391 struct eb_vmas *eb,
71745376
BV
1392 u32 batch_start_offset,
1393 u32 batch_len,
17cabf57 1394 bool is_master)
71745376 1395{
71745376 1396 struct drm_i915_gem_object *shadow_batch_obj;
17cabf57 1397 struct i915_vma *vma;
71745376
BV
1398 int ret;
1399
0bc40be8 1400 shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
17cabf57 1401 PAGE_ALIGN(batch_len));
71745376 1402 if (IS_ERR(shadow_batch_obj))
59bfa124 1403 return ERR_CAST(shadow_batch_obj);
71745376 1404
33a051a5
CW
1405 ret = intel_engine_cmd_parser(engine,
1406 batch_obj,
1407 shadow_batch_obj,
1408 batch_start_offset,
1409 batch_len,
1410 is_master);
058d88c4
CW
1411 if (ret) {
1412 if (ret == -EACCES) /* unhandled chained batch */
1413 vma = NULL;
1414 else
1415 vma = ERR_PTR(ret);
1416 goto out;
1417 }
71745376 1418
058d88c4
CW
1419 vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0);
1420 if (IS_ERR(vma))
1421 goto out;
de4e783a 1422
17cabf57 1423 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
71745376 1424
17cabf57 1425 vma->exec_entry = shadow_exec_entry;
de4e783a 1426 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
25dc556a 1427 i915_gem_object_get(shadow_batch_obj);
17cabf57 1428 list_add_tail(&vma->exec_list, &eb->vmas);
71745376 1429
058d88c4 1430out:
de4e783a 1431 i915_gem_object_unpin_pages(shadow_batch_obj);
058d88c4 1432 return vma;
71745376 1433}
5c6c6003 1434
5b043f4e
CW
1435static int
1436execbuf_submit(struct i915_execbuffer_params *params,
1437 struct drm_i915_gem_execbuffer2 *args,
1438 struct list_head *vmas)
78382593 1439{
b5321f30 1440 struct drm_i915_private *dev_priv = params->request->i915;
5f19e2bf 1441 u64 exec_start, exec_len;
78382593
OM
1442 int instp_mode;
1443 u32 instp_mask;
2f5945bc 1444 int ret;
78382593 1445
535fbe82 1446 ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
78382593 1447 if (ret)
2f5945bc 1448 return ret;
78382593 1449
ba01cc93 1450 ret = i915_switch_context(params->request);
78382593 1451 if (ret)
2f5945bc 1452 return ret;
78382593
OM
1453
1454 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1455 instp_mask = I915_EXEC_CONSTANTS_MASK;
1456 switch (instp_mode) {
1457 case I915_EXEC_CONSTANTS_REL_GENERAL:
1458 case I915_EXEC_CONSTANTS_ABSOLUTE:
1459 case I915_EXEC_CONSTANTS_REL_SURFACE:
b5321f30 1460 if (instp_mode != 0 && params->engine->id != RCS) {
78382593 1461 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
2f5945bc 1462 return -EINVAL;
78382593
OM
1463 }
1464
1465 if (instp_mode != dev_priv->relative_constants_mode) {
b5321f30 1466 if (INTEL_INFO(dev_priv)->gen < 4) {
78382593 1467 DRM_DEBUG("no rel constants on pre-gen4\n");
2f5945bc 1468 return -EINVAL;
78382593
OM
1469 }
1470
b5321f30 1471 if (INTEL_INFO(dev_priv)->gen > 5 &&
78382593
OM
1472 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1473 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
2f5945bc 1474 return -EINVAL;
78382593
OM
1475 }
1476
1477 /* The HW changed the meaning on this bit on gen6 */
b5321f30 1478 if (INTEL_INFO(dev_priv)->gen >= 6)
78382593
OM
1479 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1480 }
1481 break;
1482 default:
1483 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
2f5945bc 1484 return -EINVAL;
78382593
OM
1485 }
1486
b5321f30 1487 if (params->engine->id == RCS &&
2f5945bc 1488 instp_mode != dev_priv->relative_constants_mode) {
7e37f889 1489 struct intel_ring *ring = params->request->ring;
b5321f30 1490
5fb9de1a 1491 ret = intel_ring_begin(params->request, 4);
78382593 1492 if (ret)
2f5945bc 1493 return ret;
78382593 1494
b5321f30
CW
1495 intel_ring_emit(ring, MI_NOOP);
1496 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1497 intel_ring_emit_reg(ring, INSTPM);
1498 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1499 intel_ring_advance(ring);
78382593
OM
1500
1501 dev_priv->relative_constants_mode = instp_mode;
1502 }
1503
1504 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
b5321f30 1505 ret = i915_reset_gen7_sol_offsets(params->request);
78382593 1506 if (ret)
2f5945bc 1507 return ret;
78382593
OM
1508 }
1509
5f19e2bf 1510 exec_len = args->batch_len;
59bfa124 1511 exec_start = params->batch->node.start +
5f19e2bf
JH
1512 params->args_batch_start_offset;
1513
9d611c03 1514 if (exec_len == 0)
0b537272 1515 exec_len = params->batch->size - params->args_batch_start_offset;
9d611c03 1516
803688ba
CW
1517 ret = params->engine->emit_bb_start(params->request,
1518 exec_start, exec_len,
1519 params->dispatch_flags);
2f5945bc
CW
1520 if (ret)
1521 return ret;
78382593 1522
95c24161 1523 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
78382593 1524
8a8edb59 1525 i915_gem_execbuffer_move_to_active(vmas, params->request);
78382593 1526
2f5945bc 1527 return 0;
78382593
OM
1528}
1529
a8ebba75
ZY
1530/**
1531 * Find one BSD ring to dispatch the corresponding BSD command.
c80ff16e 1532 * The engine index is returned.
a8ebba75 1533 */
de1add36 1534static unsigned int
c80ff16e
CW
1535gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
1536 struct drm_file *file)
a8ebba75 1537{
a8ebba75
ZY
1538 struct drm_i915_file_private *file_priv = file->driver_priv;
1539
de1add36 1540 /* Check whether the file_priv has already selected one ring. */
c80ff16e 1541 if ((int)file_priv->bsd_engine < 0) {
de1add36 1542 /* If not, use the ping-pong mechanism to select one. */
91c8a326 1543 mutex_lock(&dev_priv->drm.struct_mutex);
c80ff16e
CW
1544 file_priv->bsd_engine = dev_priv->mm.bsd_engine_dispatch_index;
1545 dev_priv->mm.bsd_engine_dispatch_index ^= 1;
91c8a326 1546 mutex_unlock(&dev_priv->drm.struct_mutex);
a8ebba75 1547 }
de1add36 1548
c80ff16e 1549 return file_priv->bsd_engine;
a8ebba75
ZY
1550}
1551
de1add36
TU
1552#define I915_USER_RINGS (4)
1553
117897f4 1554static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
de1add36
TU
1555 [I915_EXEC_DEFAULT] = RCS,
1556 [I915_EXEC_RENDER] = RCS,
1557 [I915_EXEC_BLT] = BCS,
1558 [I915_EXEC_BSD] = VCS,
1559 [I915_EXEC_VEBOX] = VECS
1560};
1561
f8ca0c07
DG
1562static struct intel_engine_cs *
1563eb_select_engine(struct drm_i915_private *dev_priv,
1564 struct drm_file *file,
1565 struct drm_i915_gem_execbuffer2 *args)
de1add36
TU
1566{
1567 unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
f8ca0c07 1568 struct intel_engine_cs *engine;
de1add36
TU
1569
1570 if (user_ring_id > I915_USER_RINGS) {
1571 DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
f8ca0c07 1572 return NULL;
de1add36
TU
1573 }
1574
1575 if ((user_ring_id != I915_EXEC_BSD) &&
1576 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1577 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1578 "bsd dispatch flags: %d\n", (int)(args->flags));
f8ca0c07 1579 return NULL;
de1add36
TU
1580 }
1581
1582 if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
1583 unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;
1584
1585 if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
c80ff16e 1586 bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
de1add36
TU
1587 } else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
1588 bsd_idx <= I915_EXEC_BSD_RING2) {
d9da6aa0 1589 bsd_idx >>= I915_EXEC_BSD_SHIFT;
de1add36
TU
1590 bsd_idx--;
1591 } else {
1592 DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
1593 bsd_idx);
f8ca0c07 1594 return NULL;
de1add36
TU
1595 }
1596
f8ca0c07 1597 engine = &dev_priv->engine[_VCS(bsd_idx)];
de1add36 1598 } else {
f8ca0c07 1599 engine = &dev_priv->engine[user_ring_map[user_ring_id]];
de1add36
TU
1600 }
1601
f8ca0c07 1602 if (!intel_engine_initialized(engine)) {
de1add36 1603 DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
f8ca0c07 1604 return NULL;
de1add36
TU
1605 }
1606
f8ca0c07 1607 return engine;
de1add36
TU
1608}
1609
54cf91dc
CW
1610static int
1611i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1612 struct drm_file *file,
1613 struct drm_i915_gem_execbuffer2 *args,
41bde553 1614 struct drm_i915_gem_exec_object2 *exec)
54cf91dc 1615{
72e96d64
JL
1616 struct drm_i915_private *dev_priv = to_i915(dev);
1617 struct i915_ggtt *ggtt = &dev_priv->ggtt;
27173f1f 1618 struct eb_vmas *eb;
78a42377 1619 struct drm_i915_gem_exec_object2 shadow_exec_entry;
e2f80391 1620 struct intel_engine_cs *engine;
e2efd130 1621 struct i915_gem_context *ctx;
41bde553 1622 struct i915_address_space *vm;
5f19e2bf
JH
1623 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1624 struct i915_execbuffer_params *params = &params_master;
d299cce7 1625 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
8e004efc 1626 u32 dispatch_flags;
78382593 1627 int ret;
ed5982e6 1628 bool need_relocs;
54cf91dc 1629
ed5982e6 1630 if (!i915_gem_check_execbuffer(args))
432e58ed 1631 return -EINVAL;
432e58ed 1632
ad19f10b 1633 ret = validate_exec_list(dev, exec, args->buffer_count);
54cf91dc
CW
1634 if (ret)
1635 return ret;
1636
8e004efc 1637 dispatch_flags = 0;
d7d4eedd 1638 if (args->flags & I915_EXEC_SECURE) {
b3ac9f25 1639 if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
d7d4eedd
CW
1640 return -EPERM;
1641
8e004efc 1642 dispatch_flags |= I915_DISPATCH_SECURE;
d7d4eedd 1643 }
b45305fc 1644 if (args->flags & I915_EXEC_IS_PINNED)
8e004efc 1645 dispatch_flags |= I915_DISPATCH_PINNED;
d7d4eedd 1646
f8ca0c07
DG
1647 engine = eb_select_engine(dev_priv, file, args);
1648 if (!engine)
1649 return -EINVAL;
54cf91dc
CW
1650
1651 if (args->buffer_count < 1) {
ff240199 1652 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1653 return -EINVAL;
1654 }
54cf91dc 1655
a9ed33ca
AJ
1656 if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
1657 if (!HAS_RESOURCE_STREAMER(dev)) {
1658 DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
1659 return -EINVAL;
1660 }
e2f80391 1661 if (engine->id != RCS) {
a9ed33ca 1662 DRM_DEBUG("RS is not available on %s\n",
e2f80391 1663 engine->name);
a9ed33ca
AJ
1664 return -EINVAL;
1665 }
1666
1667 dispatch_flags |= I915_DISPATCH_RS;
1668 }
1669
67d97da3
CW
1670 /* Take a local wakeref for preparing to dispatch the execbuf as
1671 * we expect to access the hardware fairly frequently in the
1672 * process. Upon first dispatch, we acquire another prolonged
1673 * wakeref that we hold until the GPU has been idle for at least
1674 * 100ms.
1675 */
f65c9168
PZ
1676 intel_runtime_pm_get(dev_priv);
1677
54cf91dc
CW
1678 ret = i915_mutex_lock_interruptible(dev);
1679 if (ret)
1680 goto pre_mutex_err;
1681
e2f80391 1682 ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
72ad5c45 1683 if (IS_ERR(ctx)) {
d299cce7 1684 mutex_unlock(&dev->struct_mutex);
41bde553 1685 ret = PTR_ERR(ctx);
d299cce7 1686 goto pre_mutex_err;
935f38d6 1687 }
41bde553 1688
9a6feaf0 1689 i915_gem_context_get(ctx);
41bde553 1690
ae6c4806
DV
1691 if (ctx->ppgtt)
1692 vm = &ctx->ppgtt->base;
1693 else
72e96d64 1694 vm = &ggtt->base;
d299cce7 1695
5f19e2bf
JH
1696 memset(&params_master, 0x00, sizeof(params_master));
1697
d50415cc 1698 eb = eb_create(dev_priv, args);
67731b87 1699 if (eb == NULL) {
9a6feaf0 1700 i915_gem_context_put(ctx);
67731b87
CW
1701 mutex_unlock(&dev->struct_mutex);
1702 ret = -ENOMEM;
1703 goto pre_mutex_err;
1704 }
1705
54cf91dc 1706 /* Look up object handles */
27173f1f 1707 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
1708 if (ret)
1709 goto err;
54cf91dc 1710
6fe4f140 1711 /* take note of the batch buffer before we might reorder the lists */
59bfa124 1712 params->batch = eb_get_batch(eb);
6fe4f140 1713
54cf91dc 1714 /* Move the objects en-masse into the GTT, evicting if necessary. */
ed5982e6 1715 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
e2f80391
TU
1716 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1717 &need_relocs);
54cf91dc
CW
1718 if (ret)
1719 goto err;
1720
1721 /* The objects are in their final locations, apply the relocations. */
ed5982e6 1722 if (need_relocs)
17601cbc 1723 ret = i915_gem_execbuffer_relocate(eb);
54cf91dc
CW
1724 if (ret) {
1725 if (ret == -EFAULT) {
e2f80391
TU
1726 ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
1727 engine,
b1b38278 1728 eb, exec, ctx);
54cf91dc
CW
1729 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1730 }
1731 if (ret)
1732 goto err;
1733 }
1734
1735 /* Set the pending read domains for the batch buffer to COMMAND */
59bfa124 1736 if (params->batch->obj->base.pending_write_domain) {
ff240199 1737 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
54cf91dc
CW
1738 ret = -EINVAL;
1739 goto err;
1740 }
0b537272
CW
1741 if (args->batch_start_offset > params->batch->size ||
1742 args->batch_len > params->batch->size - args->batch_start_offset) {
1743 DRM_DEBUG("Attempting to use out-of-bounds batch\n");
1744 ret = -EINVAL;
1745 goto err;
1746 }
54cf91dc 1747
5f19e2bf 1748 params->args_batch_start_offset = args->batch_start_offset;
33a051a5 1749 if (intel_engine_needs_cmd_parser(engine) && args->batch_len) {
59bfa124
CW
1750 struct i915_vma *vma;
1751
1752 vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry,
1753 params->batch->obj,
1754 eb,
1755 args->batch_start_offset,
1756 args->batch_len,
1757 drm_is_current_master(file));
1758 if (IS_ERR(vma)) {
1759 ret = PTR_ERR(vma);
78a42377
BV
1760 goto err;
1761 }
17cabf57 1762
59bfa124 1763 if (vma) {
c7c7372e
RP
1764 /*
1765 * Batch parsed and accepted:
1766 *
1767 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1768 * bit from MI_BATCH_BUFFER_START commands issued in
1769 * the dispatch_execbuffer implementations. We
1770 * specifically don't want that set on batches the
1771 * command parser has accepted.
1772 */
1773 dispatch_flags |= I915_DISPATCH_SECURE;
5f19e2bf 1774 params->args_batch_start_offset = 0;
59bfa124 1775 params->batch = vma;
c7c7372e 1776 }
351e3db2
BV
1777 }
1778
59bfa124 1779 params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
78a42377 1780
d7d4eedd
CW
1781 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1782 * batch" bit. Hence we need to pin secure batches into the global gtt.
28cf5415 1783 * hsw should have this fixed, but bdw mucks it up again. */
8e004efc 1784 if (dispatch_flags & I915_DISPATCH_SECURE) {
59bfa124 1785 struct drm_i915_gem_object *obj = params->batch->obj;
058d88c4 1786 struct i915_vma *vma;
59bfa124 1787
da51a1e7
DV
1788 /*
1789 * So on first glance it looks freaky that we pin the batch here
1790 * outside of the reservation loop. But:
1791 * - The batch is already pinned into the relevant ppgtt, so we
1792 * already have the backing storage fully allocated.
1793 * - No other BO uses the global gtt (well contexts, but meh),
fd0753cf 1794 * so we don't really have issues with multiple objects not
da51a1e7
DV
1795 * fitting due to fragmentation.
1796 * So this is actually safe.
1797 */
058d88c4
CW
1798 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
1799 if (IS_ERR(vma)) {
1800 ret = PTR_ERR(vma);
da51a1e7 1801 goto err;
058d88c4 1802 }
d7d4eedd 1803
058d88c4 1804 params->batch = vma;
59bfa124 1805 }
d7d4eedd 1806
0c8dac88 1807 /* Allocate a request for this batch buffer nice and early. */
8e637178
CW
1808 params->request = i915_gem_request_alloc(engine, ctx);
1809 if (IS_ERR(params->request)) {
1810 ret = PTR_ERR(params->request);
0c8dac88 1811 goto err_batch_unpin;
26827088 1812 }
0c8dac88 1813
17f298cf
CW
1814 /* Whilst this request exists, batch_obj will be on the
1815 * active_list, and so will hold the active reference. Only when this
1816 * request is retired will the the batch_obj be moved onto the
1817 * inactive_list and lose its active reference. Hence we do not need
1818 * to explicitly hold another reference here.
1819 */
058d88c4 1820 params->request->batch = params->batch;
17f298cf 1821
8e637178 1822 ret = i915_gem_request_add_to_client(params->request, file);
fcfa423c 1823 if (ret)
aa9b7810 1824 goto err_request;
fcfa423c 1825
5f19e2bf
JH
1826 /*
1827 * Save assorted stuff away to pass through to *_submission().
1828 * NB: This data should be 'persistent' and not local as it will
1829 * kept around beyond the duration of the IOCTL once the GPU
1830 * scheduler arrives.
1831 */
1832 params->dev = dev;
1833 params->file = file;
4a570db5 1834 params->engine = engine;
5f19e2bf 1835 params->dispatch_flags = dispatch_flags;
5f19e2bf
JH
1836 params->ctx = ctx;
1837
5b043f4e 1838 ret = execbuf_submit(params, args, &eb->vmas);
aa9b7810 1839err_request:
17f298cf 1840 __i915_add_request(params->request, ret == 0);
54cf91dc 1841
0c8dac88 1842err_batch_unpin:
da51a1e7
DV
1843 /*
1844 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1845 * batch vma for correctness. For less ugly and less fragility this
1846 * needs to be adjusted to also track the ggtt batch vma properly as
1847 * active.
1848 */
8e004efc 1849 if (dispatch_flags & I915_DISPATCH_SECURE)
59bfa124 1850 i915_vma_unpin(params->batch);
54cf91dc 1851err:
41bde553 1852 /* the request owns the ref now */
9a6feaf0 1853 i915_gem_context_put(ctx);
67731b87 1854 eb_destroy(eb);
54cf91dc
CW
1855
1856 mutex_unlock(&dev->struct_mutex);
1857
1858pre_mutex_err:
f65c9168
PZ
1859 /* intel_gpu_busy should also get a ref, so it will free when the device
1860 * is really idle. */
1861 intel_runtime_pm_put(dev_priv);
54cf91dc
CW
1862 return ret;
1863}
1864
1865/*
1866 * Legacy execbuffer just creates an exec2 list from the original exec object
1867 * list array and passes it to the real function.
1868 */
1869int
1870i915_gem_execbuffer(struct drm_device *dev, void *data,
1871 struct drm_file *file)
1872{
1873 struct drm_i915_gem_execbuffer *args = data;
1874 struct drm_i915_gem_execbuffer2 exec2;
1875 struct drm_i915_gem_exec_object *exec_list = NULL;
1876 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1877 int ret, i;
1878
54cf91dc 1879 if (args->buffer_count < 1) {
ff240199 1880 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1881 return -EINVAL;
1882 }
1883
1884 /* Copy in the exec list from userland */
1885 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1886 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1887 if (exec_list == NULL || exec2_list == NULL) {
ff240199 1888 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1889 args->buffer_count);
1890 drm_free_large(exec_list);
1891 drm_free_large(exec2_list);
1892 return -ENOMEM;
1893 }
1894 ret = copy_from_user(exec_list,
3ed605bc 1895 u64_to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1896 sizeof(*exec_list) * args->buffer_count);
1897 if (ret != 0) {
ff240199 1898 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1899 args->buffer_count, ret);
1900 drm_free_large(exec_list);
1901 drm_free_large(exec2_list);
1902 return -EFAULT;
1903 }
1904
1905 for (i = 0; i < args->buffer_count; i++) {
1906 exec2_list[i].handle = exec_list[i].handle;
1907 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1908 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1909 exec2_list[i].alignment = exec_list[i].alignment;
1910 exec2_list[i].offset = exec_list[i].offset;
1911 if (INTEL_INFO(dev)->gen < 4)
1912 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1913 else
1914 exec2_list[i].flags = 0;
1915 }
1916
1917 exec2.buffers_ptr = args->buffers_ptr;
1918 exec2.buffer_count = args->buffer_count;
1919 exec2.batch_start_offset = args->batch_start_offset;
1920 exec2.batch_len = args->batch_len;
1921 exec2.DR1 = args->DR1;
1922 exec2.DR4 = args->DR4;
1923 exec2.num_cliprects = args->num_cliprects;
1924 exec2.cliprects_ptr = args->cliprects_ptr;
1925 exec2.flags = I915_EXEC_RENDER;
6e0a69db 1926 i915_execbuffer2_set_context_id(exec2, 0);
54cf91dc 1927
41bde553 1928 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
54cf91dc 1929 if (!ret) {
9aab8bff 1930 struct drm_i915_gem_exec_object __user *user_exec_list =
3ed605bc 1931 u64_to_user_ptr(args->buffers_ptr);
9aab8bff 1932
54cf91dc 1933 /* Copy the new buffer offsets back to the user's exec list. */
9aab8bff 1934 for (i = 0; i < args->buffer_count; i++) {
934acce3
MW
1935 exec2_list[i].offset =
1936 gen8_canonical_addr(exec2_list[i].offset);
9aab8bff
CW
1937 ret = __copy_to_user(&user_exec_list[i].offset,
1938 &exec2_list[i].offset,
1939 sizeof(user_exec_list[i].offset));
1940 if (ret) {
1941 ret = -EFAULT;
1942 DRM_DEBUG("failed to copy %d exec entries "
1943 "back to user (%d)\n",
1944 args->buffer_count, ret);
1945 break;
1946 }
54cf91dc
CW
1947 }
1948 }
1949
1950 drm_free_large(exec_list);
1951 drm_free_large(exec2_list);
1952 return ret;
1953}
1954
1955int
1956i915_gem_execbuffer2(struct drm_device *dev, void *data,
1957 struct drm_file *file)
1958{
1959 struct drm_i915_gem_execbuffer2 *args = data;
1960 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1961 int ret;
1962
ed8cd3b2
XW
1963 if (args->buffer_count < 1 ||
1964 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
ff240199 1965 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
54cf91dc
CW
1966 return -EINVAL;
1967 }
1968
9cb34664
DV
1969 if (args->rsvd2 != 0) {
1970 DRM_DEBUG("dirty rvsd2 field\n");
1971 return -EINVAL;
1972 }
1973
f2a85e19
CW
1974 exec2_list = drm_malloc_gfp(args->buffer_count,
1975 sizeof(*exec2_list),
1976 GFP_TEMPORARY);
54cf91dc 1977 if (exec2_list == NULL) {
ff240199 1978 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1979 args->buffer_count);
1980 return -ENOMEM;
1981 }
1982 ret = copy_from_user(exec2_list,
3ed605bc 1983 u64_to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1984 sizeof(*exec2_list) * args->buffer_count);
1985 if (ret != 0) {
ff240199 1986 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1987 args->buffer_count, ret);
1988 drm_free_large(exec2_list);
1989 return -EFAULT;
1990 }
1991
41bde553 1992 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
54cf91dc
CW
1993 if (!ret) {
1994 /* Copy the new buffer offsets back to the user's exec list. */
d593d992 1995 struct drm_i915_gem_exec_object2 __user *user_exec_list =
3ed605bc 1996 u64_to_user_ptr(args->buffers_ptr);
9aab8bff
CW
1997 int i;
1998
1999 for (i = 0; i < args->buffer_count; i++) {
934acce3
MW
2000 exec2_list[i].offset =
2001 gen8_canonical_addr(exec2_list[i].offset);
9aab8bff
CW
2002 ret = __copy_to_user(&user_exec_list[i].offset,
2003 &exec2_list[i].offset,
2004 sizeof(user_exec_list[i].offset));
2005 if (ret) {
2006 ret = -EFAULT;
2007 DRM_DEBUG("failed to copy %d exec entries "
2008 "back to user\n",
2009 args->buffer_count);
2010 break;
2011 }
54cf91dc
CW
2012 }
2013 }
2014
2015 drm_free_large(exec2_list);
2016 return ret;
2017}
This page took 0.505653 seconds and 5 git commands to generate.