drm/i915: Introduce i915_vm_to_ggtt()
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem_gtt.h
CommitLineData
0260c420
BW
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Please try to maintain the following order within this file unless it makes
24 * sense to do otherwise. From top to bottom:
25 * 1. typedefs
26 * 2. #defines, and macros
27 * 3. structure definitions
28 * 4. function prototypes
29 *
30 * Within each section, please try to order by generation in ascending order,
31 * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
32 */
33
34#ifndef __I915_GEM_GTT_H__
35#define __I915_GEM_GTT_H__
36
4d884705
DV
37struct drm_i915_file_private;
38
07749ef3
MT
39typedef uint32_t gen6_pte_t;
40typedef uint64_t gen8_pte_t;
41typedef uint64_t gen8_pde_t;
762d9936
MT
42typedef uint64_t gen8_ppgtt_pdpe_t;
43typedef uint64_t gen8_ppgtt_pml4e_t;
0260c420 44
72e96d64 45#define ggtt_total_entries(ggtt) ((ggtt)->base.total >> PAGE_SHIFT)
0260c420 46
0260c420
BW
47/* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
48#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
49#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
50#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
51#define GEN6_PTE_CACHE_LLC (2 << 1)
52#define GEN6_PTE_UNCACHED (1 << 1)
53#define GEN6_PTE_VALID (1 << 0)
54
07749ef3
MT
55#define I915_PTES(pte_len) (PAGE_SIZE / (pte_len))
56#define I915_PTE_MASK(pte_len) (I915_PTES(pte_len) - 1)
57#define I915_PDES 512
58#define I915_PDE_MASK (I915_PDES - 1)
678d96fb 59#define NUM_PTE(pde_shift) (1 << (pde_shift - PAGE_SHIFT))
07749ef3
MT
60
61#define GEN6_PTES I915_PTES(sizeof(gen6_pte_t))
62#define GEN6_PD_SIZE (I915_PDES * PAGE_SIZE)
0260c420 63#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
678d96fb 64#define GEN6_PDE_SHIFT 22
0260c420
BW
65#define GEN6_PDE_VALID (1 << 0)
66
67#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
68
69#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
70#define BYT_PTE_WRITEABLE (1 << 1)
71
72/* Cacheability Control is a 4-bit value. The low three bits are stored in bits
73 * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
74 */
75#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
76 (((bits) & 0x8) << (11 - 3)))
77#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
78#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
79#define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8)
80#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
81#define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7)
82#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
83#define HSW_PTE_UNCACHED (0)
84#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
85#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
86
87/* GEN8 legacy style address is defined as a 3 level page table:
88 * 31:30 | 29:21 | 20:12 | 11:0
89 * PDPE | PDE | PTE | offset
90 * The difference as compared to normal x86 3 level page table is the PDPEs are
91 * programmed via register.
81ba8aef
MT
92 *
93 * GEN8 48b legacy style address is defined as a 4 level page table:
94 * 47:39 | 38:30 | 29:21 | 20:12 | 11:0
95 * PML4E | PDPE | PDE | PTE | offset
0260c420 96 */
81ba8aef
MT
97#define GEN8_PML4ES_PER_PML4 512
98#define GEN8_PML4E_SHIFT 39
762d9936 99#define GEN8_PML4E_MASK (GEN8_PML4ES_PER_PML4 - 1)
0260c420 100#define GEN8_PDPE_SHIFT 30
81ba8aef
MT
101/* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
102 * tables */
103#define GEN8_PDPE_MASK 0x1ff
0260c420
BW
104#define GEN8_PDE_SHIFT 21
105#define GEN8_PDE_MASK 0x1ff
106#define GEN8_PTE_SHIFT 12
107#define GEN8_PTE_MASK 0x1ff
76643600 108#define GEN8_LEGACY_PDPES 4
07749ef3 109#define GEN8_PTES I915_PTES(sizeof(gen8_pte_t))
0260c420 110
81ba8aef
MT
111#define I915_PDPES_PER_PDP(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
112 GEN8_PML4ES_PER_PML4 : GEN8_LEGACY_PDPES)
6ac18502 113
0260c420
BW
114#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
115#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
116#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
117#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
118
ee0ce478 119#define CHV_PPAT_SNOOP (1<<6)
0260c420
BW
120#define GEN8_PPAT_AGE(x) (x<<4)
121#define GEN8_PPAT_LLCeLLC (3<<2)
122#define GEN8_PPAT_LLCELLC (2<<2)
123#define GEN8_PPAT_LLC (1<<2)
124#define GEN8_PPAT_WB (3<<0)
125#define GEN8_PPAT_WT (2<<0)
126#define GEN8_PPAT_WC (1<<0)
127#define GEN8_PPAT_UC (0<<0)
128#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
129#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
130
fe14d5f4
TU
131enum i915_ggtt_view_type {
132 I915_GGTT_VIEW_NORMAL = 0,
8bd7ef16
JL
133 I915_GGTT_VIEW_ROTATED,
134 I915_GGTT_VIEW_PARTIAL,
50470bb0
TU
135};
136
137struct intel_rotation_info {
89e3e142 138 unsigned int uv_offset;
50470bb0 139 uint32_t pixel_format;
dedf278c 140 unsigned int uv_start_page;
1663b9d6
VS
141 struct {
142 /* tiles */
143 unsigned int width, height;
144 } plane[2];
fe14d5f4
TU
145};
146
147struct i915_ggtt_view {
148 enum i915_ggtt_view_type type;
149
8bd7ef16
JL
150 union {
151 struct {
088e0df4 152 u64 offset;
8bd7ef16
JL
153 unsigned int size;
154 } partial;
7723f47d 155 struct intel_rotation_info rotated;
8bd7ef16
JL
156 } params;
157
fe14d5f4
TU
158 struct sg_table *pages;
159};
160
161extern const struct i915_ggtt_view i915_ggtt_view_normal;
9abc4648 162extern const struct i915_ggtt_view i915_ggtt_view_rotated;
fe14d5f4 163
0260c420 164enum i915_cache_level;
fe14d5f4 165
0260c420
BW
166/**
167 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
168 * VMA's presence cannot be guaranteed before binding, or after unbinding the
169 * object into/from the address space.
170 *
171 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
172 * will always be <= an objects lifetime. So object refcounting should cover us.
173 */
174struct i915_vma {
175 struct drm_mm_node node;
176 struct drm_i915_gem_object *obj;
177 struct i915_address_space *vm;
178
aff43766
TU
179 /** Flags and address space this VMA is bound to */
180#define GLOBAL_BIND (1<<0)
181#define LOCAL_BIND (1<<1)
aff43766 182 unsigned int bound : 4;
596c5923 183 bool is_ggtt : 1;
aff43766 184
fe14d5f4
TU
185 /**
186 * Support different GGTT views into the same object.
187 * This means there can be multiple VMA mappings per object and per VM.
188 * i915_ggtt_view_type is used to distinguish between those entries.
189 * The default one of zero (I915_GGTT_VIEW_NORMAL) is default and also
190 * assumed in GEM functions which take no ggtt view parameter.
191 */
192 struct i915_ggtt_view ggtt_view;
193
0260c420 194 /** This object's place on the active/inactive lists */
1c7f4bca 195 struct list_head vm_link;
0260c420 196
1c7f4bca 197 struct list_head obj_link; /* Link in the object's VMA list */
0260c420
BW
198
199 /** This vma's place in the batchbuffer or on the eviction list */
200 struct list_head exec_list;
201
202 /**
203 * Used for performing relocations during execbuffer insertion.
204 */
205 struct hlist_node exec_node;
206 unsigned long exec_handle;
207 struct drm_i915_gem_exec_object2 *exec_entry;
208
209 /**
210 * How many users have pinned this object in GTT space. The following
4feb7659
DV
211 * users can each hold at most one reference: pwrite/pread, execbuffer
212 * (objects are not allowed multiple times for the same batchbuffer),
213 * and the framebuffer code. When switching/pageflipping, the
214 * framebuffer code has at most two buffers pinned per crtc.
0260c420
BW
215 *
216 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
217 * bits with absolutely no headroom. So use 4 bits. */
218 unsigned int pin_count:4;
219#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
0260c420
BW
220};
221
44159ddb 222struct i915_page_dma {
d7b3de91 223 struct page *page;
44159ddb
MK
224 union {
225 dma_addr_t daddr;
226
227 /* For gen6/gen7 only. This is the offset in the GGTT
228 * where the page directory entries for PPGTT begin
229 */
230 uint32_t ggtt_offset;
231 };
232};
233
567047be
MK
234#define px_base(px) (&(px)->base)
235#define px_page(px) (px_base(px)->page)
236#define px_dma(px) (px_base(px)->daddr)
237
c114f76a
MK
238struct i915_page_scratch {
239 struct i915_page_dma base;
240};
241
44159ddb
MK
242struct i915_page_table {
243 struct i915_page_dma base;
678d96fb
BW
244
245 unsigned long *used_ptes;
d7b3de91
BW
246};
247
ec565b3c 248struct i915_page_directory {
44159ddb 249 struct i915_page_dma base;
7324cc04 250
33c8819f 251 unsigned long *used_pdes;
ec565b3c 252 struct i915_page_table *page_table[I915_PDES]; /* PDEs */
d7b3de91
BW
253};
254
ec565b3c 255struct i915_page_directory_pointer {
6ac18502
MT
256 struct i915_page_dma base;
257
258 unsigned long *used_pdpes;
259 struct i915_page_directory **page_directory;
d7b3de91
BW
260};
261
81ba8aef
MT
262struct i915_pml4 {
263 struct i915_page_dma base;
264
265 DECLARE_BITMAP(used_pml4es, GEN8_PML4ES_PER_PML4);
266 struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
267};
268
0260c420
BW
269struct i915_address_space {
270 struct drm_mm mm;
271 struct drm_device *dev;
272 struct list_head global_link;
c44ef60e
MK
273 u64 start; /* Start offset always 0 for dri2 */
274 u64 total; /* size addr space maps (ex. 2GB for ggtt) */
0260c420 275
596c5923
CW
276 bool is_ggtt;
277
c114f76a 278 struct i915_page_scratch *scratch_page;
79ab9370
MK
279 struct i915_page_table *scratch_pt;
280 struct i915_page_directory *scratch_pd;
69ab76fd 281 struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
0260c420
BW
282
283 /**
284 * List of objects currently involved in rendering.
285 *
286 * Includes buffers having the contents of their GPU caches
97b2a6a1 287 * flushed, not necessarily primitives. last_read_req
0260c420
BW
288 * represents when the rendering involved will be completed.
289 *
290 * A reference is held on the buffer while on this list.
291 */
292 struct list_head active_list;
293
294 /**
295 * LRU list of objects which are not in the ringbuffer and
296 * are ready to unbind, but are still in the GTT.
297 *
97b2a6a1 298 * last_read_req is NULL while an object is in this list.
0260c420
BW
299 *
300 * A reference is not held on the buffer while on this list,
301 * as merely being GTT-bound shouldn't prevent its being
302 * freed, and we'll pull it off the list in the free path.
303 */
304 struct list_head inactive_list;
305
306 /* FIXME: Need a more generic return type */
07749ef3
MT
307 gen6_pte_t (*pte_encode)(dma_addr_t addr,
308 enum i915_cache_level level,
309 bool valid, u32 flags); /* Create a valid PTE */
f329f5f6
DV
310 /* flags for pte_encode */
311#define PTE_READ_ONLY (1<<0)
678d96fb
BW
312 int (*allocate_va_range)(struct i915_address_space *vm,
313 uint64_t start,
314 uint64_t length);
0260c420
BW
315 void (*clear_range)(struct i915_address_space *vm,
316 uint64_t start,
317 uint64_t length,
318 bool use_scratch);
319 void (*insert_entries)(struct i915_address_space *vm,
320 struct sg_table *st,
321 uint64_t start,
24f3a8cf 322 enum i915_cache_level cache_level, u32 flags);
0260c420 323 void (*cleanup)(struct i915_address_space *vm);
777dc5bb
DV
324 /** Unmap an object from an address space. This usually consists of
325 * setting the valid PTE entries to a reserved scratch page. */
326 void (*unbind_vma)(struct i915_vma *vma);
327 /* Map an object into an address space with the given cache flags. */
70b9f6f8
DV
328 int (*bind_vma)(struct i915_vma *vma,
329 enum i915_cache_level cache_level,
330 u32 flags);
0260c420
BW
331};
332
596c5923
CW
333#define i915_is_ggtt(V) ((V)->is_ggtt)
334
0260c420
BW
335/* The Graphics Translation Table is the way in which GEN hardware translates a
336 * Graphics Virtual Address into a Physical Address. In addition to the normal
337 * collateral associated with any va->pa translations GEN hardware also has a
338 * portion of the GTT which can be mapped by the CPU and remain both coherent
339 * and correct (in cases like swizzling). That region is referred to as GMADR in
340 * the spec.
341 */
62106b4f 342struct i915_ggtt {
0260c420 343 struct i915_address_space base;
0260c420 344
c44ef60e 345 size_t stolen_size; /* Total size of stolen memory */
a9da512b 346 size_t stolen_usable_size; /* Total size minus BIOS reserved */
274008e8
SAK
347 size_t stolen_reserved_base;
348 size_t stolen_reserved_size;
d507d735 349 size_t size; /* Total size of Global GTT */
c44ef60e 350 u64 mappable_end; /* End offset that we can CPU map */
0260c420
BW
351 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
352 phys_addr_t mappable_base; /* PA of our GMADR */
353
354 /** "Graphics Stolen Memory" holds the global PTEs */
355 void __iomem *gsm;
356
357 bool do_idle_maps;
358
359 int mtrr;
360
d507d735 361 int (*probe)(struct i915_ggtt *ggtt);
0260c420
BW
362};
363
364struct i915_hw_ppgtt {
365 struct i915_address_space base;
366 struct kref ref;
367 struct drm_mm_node node;
563222a7 368 unsigned long pd_dirty_rings;
d7b3de91 369 union {
81ba8aef
MT
370 struct i915_pml4 pml4; /* GEN8+ & 48b PPGTT */
371 struct i915_page_directory_pointer pdp; /* GEN8+ */
372 struct i915_page_directory pd; /* GEN6-7 */
d7b3de91 373 };
0260c420 374
4d884705 375 struct drm_i915_file_private *file_priv;
0260c420 376
678d96fb
BW
377 gen6_pte_t __iomem *pd_addr;
378
0260c420
BW
379 int (*enable)(struct i915_hw_ppgtt *ppgtt);
380 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
e85b26dc 381 struct drm_i915_gem_request *req);
0260c420
BW
382 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
383};
384
678d96fb
BW
385/* For each pde iterates over every pde between from start until start + length.
386 * If start, and start+length are not perfectly divisible, the macro will round
387 * down, and up as needed. The macro modifies pde, start, and length. Dev is
388 * only used to differentiate shift values. Temp is temp. On gen6/7, start = 0,
389 * and length = 2G effectively iterates over every PDE in the system.
390 *
391 * XXX: temp is not actually needed, but it saves doing the ALIGN operation.
392 */
393#define gen6_for_each_pde(pt, pd, start, length, temp, iter) \
fdc454c1 394 for (iter = gen6_pde_index(start); \
24dfd073
MT
395 length > 0 && iter < I915_PDES ? \
396 (pt = (pd)->page_table[iter]), 1 : 0; \
fdc454c1 397 iter++, \
678d96fb
BW
398 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT) - start, \
399 temp = min_t(unsigned, temp, length), \
400 start += temp, length -= temp)
401
09942c65
MT
402#define gen6_for_all_pdes(pt, ppgtt, iter) \
403 for (iter = 0; \
404 pt = ppgtt->pd.page_table[iter], iter < I915_PDES; \
405 iter++)
406
678d96fb
BW
407static inline uint32_t i915_pte_index(uint64_t address, uint32_t pde_shift)
408{
409 const uint32_t mask = NUM_PTE(pde_shift) - 1;
410
411 return (address >> PAGE_SHIFT) & mask;
412}
413
414/* Helper to counts the number of PTEs within the given length. This count
415 * does not cross a page table boundary, so the max value would be
416 * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
417*/
418static inline uint32_t i915_pte_count(uint64_t addr, size_t length,
419 uint32_t pde_shift)
420{
69603dbb 421 const uint64_t mask = ~((1ULL << pde_shift) - 1);
678d96fb
BW
422 uint64_t end;
423
424 WARN_ON(length == 0);
425 WARN_ON(offset_in_page(addr|length));
426
427 end = addr + length;
428
429 if ((addr & mask) != (end & mask))
430 return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);
431
432 return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
433}
434
435static inline uint32_t i915_pde_index(uint64_t addr, uint32_t shift)
436{
437 return (addr >> shift) & I915_PDE_MASK;
438}
439
440static inline uint32_t gen6_pte_index(uint32_t addr)
441{
442 return i915_pte_index(addr, GEN6_PDE_SHIFT);
443}
444
445static inline size_t gen6_pte_count(uint32_t addr, uint32_t length)
446{
447 return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
448}
449
450static inline uint32_t gen6_pde_index(uint32_t addr)
451{
452 return i915_pde_index(addr, GEN6_PDE_SHIFT);
453}
454
9271d959
MT
455/* Equivalent to the gen6 version, For each pde iterates over every pde
456 * between from start until start + length. On gen8+ it simply iterates
457 * over every page directory entry in a page directory.
458 */
e8ebd8e2
DG
459#define gen8_for_each_pde(pt, pd, start, length, iter) \
460 for (iter = gen8_pde_index(start); \
461 length > 0 && iter < I915_PDES && \
462 (pt = (pd)->page_table[iter], true); \
463 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT); \
464 temp = min(temp - start, length); \
465 start += temp, length -= temp; }), ++iter)
466
467#define gen8_for_each_pdpe(pd, pdp, start, length, iter) \
468 for (iter = gen8_pdpe_index(start); \
469 length > 0 && iter < I915_PDPES_PER_PDP(dev) && \
470 (pd = (pdp)->page_directory[iter], true); \
471 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT); \
472 temp = min(temp - start, length); \
473 start += temp, length -= temp; }), ++iter)
474
475#define gen8_for_each_pml4e(pdp, pml4, start, length, iter) \
476 for (iter = gen8_pml4e_index(start); \
477 length > 0 && iter < GEN8_PML4ES_PER_PML4 && \
478 (pdp = (pml4)->pdps[iter], true); \
479 ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT); \
480 temp = min(temp - start, length); \
481 start += temp, length -= temp; }), ++iter)
762d9936 482
9271d959
MT
483static inline uint32_t gen8_pte_index(uint64_t address)
484{
485 return i915_pte_index(address, GEN8_PDE_SHIFT);
486}
487
488static inline uint32_t gen8_pde_index(uint64_t address)
489{
490 return i915_pde_index(address, GEN8_PDE_SHIFT);
491}
492
493static inline uint32_t gen8_pdpe_index(uint64_t address)
494{
495 return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
496}
497
498static inline uint32_t gen8_pml4e_index(uint64_t address)
499{
762d9936 500 return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
9271d959
MT
501}
502
33c8819f
MT
503static inline size_t gen8_pte_count(uint64_t address, uint64_t length)
504{
505 return i915_pte_count(address, length, GEN8_PDE_SHIFT);
506}
507
d852c7bf
MK
508static inline dma_addr_t
509i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
510{
511 return test_bit(n, ppgtt->pdp.used_pdpes) ?
567047be 512 px_dma(ppgtt->pdp.page_directory[n]) :
79ab9370 513 px_dma(ppgtt->base.scratch_pd);
d852c7bf
MK
514}
515
d85489d3
JL
516int i915_ggtt_init_hw(struct drm_device *dev);
517void i915_gem_init_ggtt(struct drm_device *dev);
518void i915_ggtt_cleanup_hw(struct drm_device *dev);
ee960be7
DV
519
520int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
82460d97 521int i915_ppgtt_init_hw(struct drm_device *dev);
b3dd6b96 522int i915_ppgtt_init_ring(struct drm_i915_gem_request *req);
ee960be7 523void i915_ppgtt_release(struct kref *kref);
4d884705
DV
524struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_device *dev,
525 struct drm_i915_file_private *fpriv);
ee960be7
DV
526static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt)
527{
528 if (ppgtt)
529 kref_get(&ppgtt->ref);
530}
531static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt)
532{
533 if (ppgtt)
534 kref_put(&ppgtt->ref, i915_ppgtt_release);
535}
0260c420
BW
536
537void i915_check_and_clear_faults(struct drm_device *dev);
538void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
539void i915_gem_restore_gtt_mappings(struct drm_device *dev);
540
541int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
542void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
543
9abc4648
JL
544static inline bool
545i915_ggtt_view_equal(const struct i915_ggtt_view *a,
546 const struct i915_ggtt_view *b)
547{
548 if (WARN_ON(!a || !b))
549 return false;
550
8bd7ef16
JL
551 if (a->type != b->type)
552 return false;
ce7f1728 553 if (a->type != I915_GGTT_VIEW_NORMAL)
8bd7ef16
JL
554 return !memcmp(&a->params, &b->params, sizeof(a->params));
555 return true;
9abc4648
JL
556}
557
91e6711e
JL
558size_t
559i915_ggtt_view_size(struct drm_i915_gem_object *obj,
560 const struct i915_ggtt_view *view);
561
0260c420 562#endif
This page took 0.17688 seconds and 5 git commands to generate.