drm/i915: Remove '& 0xffff' from the mask given to WA_REG()
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
70d21f0e 29#define _PLANE(plane, a, b) _PIPE(plane, a, b)
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
2b139522 34
98533251
DL
35#define _MASKED_FIELD(mask, value) ({ \
36 if (__builtin_constant_p(mask)) \
37 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
38 if (__builtin_constant_p(value)) \
39 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
40 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & ~(mask), \
42 "Incorrect value for mask"); \
43 (mask) << 16 | (value); })
44#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
45#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
46
47
6b26c86d 48
585fb111
JB
49/* PCI config space */
50
51#define HPLLCC 0xc0 /* 855 only */
652c393a 52#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
53#define GC_CLOCK_133_200 (0 << 0)
54#define GC_CLOCK_100_200 (1 << 0)
55#define GC_CLOCK_100_133 (2 << 0)
56#define GC_CLOCK_166_250 (3 << 0)
f97108d1 57#define GCFGC2 0xda
585fb111
JB
58#define GCFGC 0xf0 /* 915+ only */
59#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
60#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
61#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
62#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
63#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
64#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
65#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
66#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
67#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 68#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
69#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
70#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
71#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
72#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
73#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
74#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
75#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
76#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
77#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
78#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
79#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
80#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
81#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
82#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
83#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
84#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
85#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
86#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
87#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb
DV
88#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
89
eeccdcac
KG
90
91/* Graphics reset regs */
59ea9054 92#define I915_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
93#define GRDOM_FULL (0<<2)
94#define GRDOM_RENDER (1<<2)
95#define GRDOM_MEDIA (3<<2)
8a5c2ae7 96#define GRDOM_MASK (3<<2)
73bbf6bd 97#define GRDOM_RESET_STATUS (1<<1)
5ccce180 98#define GRDOM_RESET_ENABLE (1<<0)
585fb111 99
b3a3f03d
VS
100#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
101#define ILK_GRDOM_FULL (0<<1)
102#define ILK_GRDOM_RENDER (1<<1)
103#define ILK_GRDOM_MEDIA (3<<1)
104#define ILK_GRDOM_MASK (3<<1)
105#define ILK_GRDOM_RESET_ENABLE (1<<0)
106
07b7ddd9
JB
107#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
108#define GEN6_MBC_SNPCR_SHIFT 21
109#define GEN6_MBC_SNPCR_MASK (3<<21)
110#define GEN6_MBC_SNPCR_MAX (0<<21)
111#define GEN6_MBC_SNPCR_MED (1<<21)
112#define GEN6_MBC_SNPCR_LOW (2<<21)
113#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
114
9e72b46c
ID
115#define VLV_G3DCTL 0x9024
116#define VLV_GSCKGCTL 0x9028
117
5eb719cd
DV
118#define GEN6_MBCTL 0x0907c
119#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
120#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
121#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
122#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
123#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
124
cff458c2
EA
125#define GEN6_GDRST 0x941c
126#define GEN6_GRDOM_FULL (1 << 0)
127#define GEN6_GRDOM_RENDER (1 << 1)
128#define GEN6_GRDOM_MEDIA (1 << 2)
129#define GEN6_GRDOM_BLT (1 << 3)
130
5eb719cd
DV
131#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
132#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
133#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
134#define PP_DIR_DCLV_2G 0xffffffff
135
94e409c1
BW
136#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
137#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
138
5eb719cd
DV
139#define GAM_ECOCHK 0x4090
140#define ECOCHK_SNB_BIT (1<<10)
e3dff585 141#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
142#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
143#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
144#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
145#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
146#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
147#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
148#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 149
48ecfa10 150#define GAC_ECO_BITS 0x14090
3b9d7888 151#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
152#define ECOBITS_PPGTT_CACHE64B (3<<8)
153#define ECOBITS_PPGTT_CACHE4B (0<<8)
154
be901a5a
DV
155#define GAB_CTL 0x24000
156#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
157
40bae736
DV
158#define GEN7_BIOS_RESERVED 0x1082C0
159#define GEN7_BIOS_RESERVED_1M (0 << 5)
160#define GEN7_BIOS_RESERVED_256K (1 << 5)
161#define GEN8_BIOS_RESERVED_SHIFT 7
162#define GEN7_BIOS_RESERVED_MASK 0x1
163#define GEN8_BIOS_RESERVED_MASK 0x3
164
165
585fb111
JB
166/* VGA stuff */
167
168#define VGA_ST01_MDA 0x3ba
169#define VGA_ST01_CGA 0x3da
170
171#define VGA_MSR_WRITE 0x3c2
172#define VGA_MSR_READ 0x3cc
173#define VGA_MSR_MEM_EN (1<<1)
174#define VGA_MSR_CGA_MODE (1<<0)
175
5434fd92 176#define VGA_SR_INDEX 0x3c4
f930ddd0 177#define SR01 1
5434fd92 178#define VGA_SR_DATA 0x3c5
585fb111
JB
179
180#define VGA_AR_INDEX 0x3c0
181#define VGA_AR_VID_EN (1<<5)
182#define VGA_AR_DATA_WRITE 0x3c0
183#define VGA_AR_DATA_READ 0x3c1
184
185#define VGA_GR_INDEX 0x3ce
186#define VGA_GR_DATA 0x3cf
187/* GR05 */
188#define VGA_GR_MEM_READ_MODE_SHIFT 3
189#define VGA_GR_MEM_READ_MODE_PLANE 1
190/* GR06 */
191#define VGA_GR_MEM_MODE_MASK 0xc
192#define VGA_GR_MEM_MODE_SHIFT 2
193#define VGA_GR_MEM_A0000_AFFFF 0
194#define VGA_GR_MEM_A0000_BFFFF 1
195#define VGA_GR_MEM_B0000_B7FFF 2
196#define VGA_GR_MEM_B0000_BFFFF 3
197
198#define VGA_DACMASK 0x3c6
199#define VGA_DACRX 0x3c7
200#define VGA_DACWX 0x3c8
201#define VGA_DACDATA 0x3c9
202
203#define VGA_CR_INDEX_MDA 0x3b4
204#define VGA_CR_DATA_MDA 0x3b5
205#define VGA_CR_INDEX_CGA 0x3d4
206#define VGA_CR_DATA_CGA 0x3d5
207
351e3db2
BV
208/*
209 * Instruction field definitions used by the command parser
210 */
211#define INSTR_CLIENT_SHIFT 29
212#define INSTR_CLIENT_MASK 0xE0000000
213#define INSTR_MI_CLIENT 0x0
214#define INSTR_BC_CLIENT 0x2
215#define INSTR_RC_CLIENT 0x3
216#define INSTR_SUBCLIENT_SHIFT 27
217#define INSTR_SUBCLIENT_MASK 0x18000000
218#define INSTR_MEDIA_SUBCLIENT 0x2
219
585fb111
JB
220/*
221 * Memory interface instructions used by the kernel
222 */
223#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
224/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
225#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
226
227#define MI_NOOP MI_INSTR(0, 0)
228#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
229#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 230#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
231#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
232#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
233#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
234#define MI_FLUSH MI_INSTR(0x04, 0)
235#define MI_READ_FLUSH (1 << 0)
236#define MI_EXE_FLUSH (1 << 1)
237#define MI_NO_WRITE_FLUSH (1 << 2)
238#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
239#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 240#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
241#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
242#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
243#define MI_ARB_ENABLE (1<<0)
244#define MI_ARB_DISABLE (0<<0)
585fb111 245#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
246#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
247#define MI_SUSPEND_FLUSH_EN (1<<0)
0206e353 248#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
249#define MI_OVERLAY_CONTINUE (0x0<<21)
250#define MI_OVERLAY_ON (0x1<<21)
251#define MI_OVERLAY_OFF (0x2<<21)
585fb111 252#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 253#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 254#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 255#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
256/* IVB has funny definitions for which plane to flip. */
257#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
258#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
259#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
260#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
261#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
262#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
263/* SKL ones */
264#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
265#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
266#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
267#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
268#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
269#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
270#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
271#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
272#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 273#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
274#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
275#define MI_SEMAPHORE_UPDATE (1<<21)
276#define MI_SEMAPHORE_COMPARE (1<<20)
277#define MI_SEMAPHORE_REGISTER (1<<18)
278#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
279#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
280#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
281#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
282#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
283#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
284#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
285#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
286#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
287#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
288#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
289#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
290#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
291#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
292#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
293#define MI_MM_SPACE_GTT (1<<8)
294#define MI_MM_SPACE_PHYSICAL (0<<8)
295#define MI_SAVE_EXT_STATE_EN (1<<3)
296#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 297#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 298#define MI_RESTORE_INHIBIT (1<<0)
3e78998a
BW
299#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
300#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
301#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
302#define MI_SEMAPHORE_POLL (1<<15)
303#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 304#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
4da46e1e 305#define MI_STORE_DWORD_IMM_GEN8 MI_INSTR(0x20, 2)
585fb111
JB
306#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
307#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
308#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
309/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
310 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
311 * simply ignores the register load under certain conditions.
312 * - One can actually load arbitrary many arbitrary registers: Simply issue x
313 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
314 */
7ec55f46 315#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 316#define MI_LRI_FORCE_POSTED (1<<12)
7ec55f46 317#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 318#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 319#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 320#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
321#define MI_FLUSH_DW_STORE_INDEX (1<<21)
322#define MI_INVALIDATE_TLB (1<<18)
323#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 324#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 325#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
326#define MI_INVALIDATE_BSD (1<<7)
327#define MI_FLUSH_DW_USE_GTT (1<<2)
328#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 329#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
330#define MI_BATCH_NON_SECURE (1)
331/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 332#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 333#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 334#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 335#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 336#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 337#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 338
f1f55cc0
NR
339#define MI_PREDICATE_SRC0 (0x2400)
340#define MI_PREDICATE_SRC1 (0x2408)
9435373e
RV
341
342#define MI_PREDICATE_RESULT_2 (0x2214)
343#define LOWER_SLICE_ENABLED (1<<0)
344#define LOWER_SLICE_DISABLED (0<<0)
345
585fb111
JB
346/*
347 * 3D instructions used by the kernel
348 */
349#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
350
351#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
352#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
353#define SC_UPDATE_SCISSOR (0x1<<1)
354#define SC_ENABLE_MASK (0x1<<0)
355#define SC_ENABLE (0x1<<0)
356#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
357#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
358#define SCI_YMIN_MASK (0xffff<<16)
359#define SCI_XMIN_MASK (0xffff<<0)
360#define SCI_YMAX_MASK (0xffff<<16)
361#define SCI_XMAX_MASK (0xffff<<0)
362#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
363#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
364#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
365#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
366#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
367#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
368#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
369#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
370#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
371
372#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
373#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
374#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
375#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
376#define BLT_WRITE_A (2<<20)
377#define BLT_WRITE_RGB (1<<20)
378#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
379#define BLT_DEPTH_8 (0<<24)
380#define BLT_DEPTH_16_565 (1<<24)
381#define BLT_DEPTH_16_1555 (2<<24)
382#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
383#define BLT_ROP_SRC_COPY (0xcc<<16)
384#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
385#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
386#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
387#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
388#define ASYNC_FLIP (1<<22)
389#define DISPLAY_PLANE_A (0<<20)
390#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 391#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 392#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 393#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 394#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 395#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 396#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37 397#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 398#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
399#define PIPE_CONTROL_DEPTH_STALL (1<<13)
400#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 401#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
402#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
403#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
404#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
405#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 406#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
8d315287
JB
407#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
408#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
409#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 410#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 411#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 412#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 413
3a6fa984
BV
414/*
415 * Commands used only by the command parser
416 */
417#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
418#define MI_ARB_CHECK MI_INSTR(0x05, 0)
419#define MI_RS_CONTROL MI_INSTR(0x06, 0)
420#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
421#define MI_PREDICATE MI_INSTR(0x0C, 0)
422#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
423#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 424#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
425#define MI_URB_CLEAR MI_INSTR(0x19, 0)
426#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
427#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
428#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
429#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
430#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
431#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
432#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
433#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
434#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
435#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
436
437#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
438#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
439#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
440#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
441#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
442#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
443#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
444 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
445#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
446 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
447#define GFX_OP_3DSTATE_SO_DECL_LIST \
448 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
449
450#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
451 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
452#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
453 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
454#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
455 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
456#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
457 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
458#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
459 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
460
461#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
462
463#define COLOR_BLT ((0x2<<29)|(0x40<<22))
464#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 465
5947de9b
BV
466/*
467 * Registers used only by the command parser
468 */
469#define BCS_SWCTRL 0x22200
470
471#define HS_INVOCATION_COUNT 0x2300
472#define DS_INVOCATION_COUNT 0x2308
473#define IA_VERTICES_COUNT 0x2310
474#define IA_PRIMITIVES_COUNT 0x2318
475#define VS_INVOCATION_COUNT 0x2320
476#define GS_INVOCATION_COUNT 0x2328
477#define GS_PRIMITIVES_COUNT 0x2330
478#define CL_INVOCATION_COUNT 0x2338
479#define CL_PRIMITIVES_COUNT 0x2340
480#define PS_INVOCATION_COUNT 0x2348
481#define PS_DEPTH_COUNT 0x2350
482
483/* There are the 4 64-bit counter registers, one for each stream output */
484#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
485
113a0476
BV
486#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
487
488#define GEN7_3DPRIM_END_OFFSET 0x2420
489#define GEN7_3DPRIM_START_VERTEX 0x2430
490#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
491#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
492#define GEN7_3DPRIM_START_INSTANCE 0x243C
493#define GEN7_3DPRIM_BASE_VERTEX 0x2440
494
180b813c
KG
495#define OACONTROL 0x2360
496
220375aa
BV
497#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
498#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
499#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
500 _GEN7_PIPEA_DE_LOAD_SL, \
501 _GEN7_PIPEB_DE_LOAD_SL)
502
dc96e9b8
CW
503/*
504 * Reset registers
505 */
506#define DEBUG_RESET_I830 0x6070
507#define DEBUG_RESET_FULL (1<<7)
508#define DEBUG_RESET_RENDER (1<<8)
509#define DEBUG_RESET_DISPLAY (1<<9)
510
57f350b6 511/*
5a09ae9f
JN
512 * IOSF sideband
513 */
514#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
515#define IOSF_DEVFN_SHIFT 24
516#define IOSF_OPCODE_SHIFT 16
517#define IOSF_PORT_SHIFT 8
518#define IOSF_BYTE_ENABLES_SHIFT 4
519#define IOSF_BAR_SHIFT 1
520#define IOSF_SB_BUSY (1<<0)
f3419158 521#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
522#define IOSF_PORT_PUNIT 0x4
523#define IOSF_PORT_NC 0x11
524#define IOSF_PORT_DPIO 0x12
a09caddd 525#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
526#define IOSF_PORT_GPIO_NC 0x13
527#define IOSF_PORT_CCK 0x14
528#define IOSF_PORT_CCU 0xA9
529#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 530#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
531#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
532#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
533
30a970c6
JB
534/* See configdb bunit SB addr map */
535#define BUNIT_REG_BISOC 0x11
536
30a970c6 537#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
538#define DSPFREQSTAT_SHIFT_CHV 24
539#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
540#define DSPFREQGUAR_SHIFT_CHV 8
541#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
542#define DSPFREQSTAT_SHIFT 30
543#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
544#define DSPFREQGUAR_SHIFT 14
545#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
26972b0a
VS
546#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
547#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
548#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
549#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
550#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
551#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
552#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
553#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
554#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
555#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
556#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
557#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
558
559/* See the PUNIT HAS v0.8 for the below bits */
560enum punit_power_well {
561 PUNIT_POWER_WELL_RENDER = 0,
562 PUNIT_POWER_WELL_MEDIA = 1,
563 PUNIT_POWER_WELL_DISP2D = 3,
564 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
565 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
566 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
567 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
568 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
569 PUNIT_POWER_WELL_DPIO_RX0 = 10,
570 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 571 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
2ce147f3
VS
572 /* FIXME: guesswork below */
573 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
574 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
575 PUNIT_POWER_WELL_DPIO_RX2 = 15,
a30180a5
ID
576
577 PUNIT_POWER_WELL_NUM,
578};
579
02f4c9e0
CML
580#define PUNIT_REG_PWRGT_CTRL 0x60
581#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
582#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
583#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
584#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
585#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
586#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 587
5a09ae9f
JN
588#define PUNIT_REG_GPU_LFM 0xd3
589#define PUNIT_REG_GPU_FREQ_REQ 0xd4
590#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 591#define GPLLENABLE (1<<4)
e8474409 592#define GENFREQSTATUS (1<<0)
5a09ae9f 593#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 594#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
595
596#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
597#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
598
2b6b3a09
D
599#define PUNIT_GPU_STATUS_REG 0xdb
600#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
601#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
602#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
603#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
604
605#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
606#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
607#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
608
5a09ae9f
JN
609#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
610#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
611#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
612#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
613#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
614#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
615#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
616#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
617#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
618#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
619
31685c25
D
620#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
621#define VLV_RP_UP_EI_THRESHOLD 90
622#define VLV_RP_DOWN_EI_THRESHOLD 70
623#define VLV_INT_COUNT_FOR_DOWN_EI 5
624
be4fc046 625/* vlv2 north clock has */
24eb2d59
CML
626#define CCK_FUSE_REG 0x8
627#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 628#define CCK_REG_DSI_PLL_FUSE 0x44
629#define CCK_REG_DSI_PLL_CONTROL 0x48
630#define DSI_PLL_VCO_EN (1 << 31)
631#define DSI_PLL_LDO_GATE (1 << 30)
632#define DSI_PLL_P1_POST_DIV_SHIFT 17
633#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
634#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
635#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
636#define DSI_PLL_MUX_MASK (3 << 9)
637#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
638#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
639#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
640#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
641#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
642#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
643#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
644#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
645#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
646#define DSI_PLL_LOCK (1 << 0)
647#define CCK_REG_DSI_PLL_DIVIDER 0x4c
648#define DSI_PLL_LFSR (1 << 31)
649#define DSI_PLL_FRACTION_EN (1 << 30)
650#define DSI_PLL_FRAC_COUNTER_SHIFT 27
651#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
652#define DSI_PLL_USYNC_CNT_SHIFT 18
653#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
654#define DSI_PLL_N1_DIV_SHIFT 16
655#define DSI_PLL_N1_DIV_MASK (3 << 16)
656#define DSI_PLL_M1_DIV_SHIFT 0
657#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 658#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
9cf33db5
VS
659#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
660#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
661#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
662#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
663#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
be4fc046 664
0e767189
VS
665/**
666 * DOC: DPIO
667 *
668 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
669 * ports. DPIO is the name given to such a display PHY. These PHYs
670 * don't follow the standard programming model using direct MMIO
671 * registers, and instead their registers must be accessed trough IOSF
672 * sideband. VLV has one such PHY for driving ports B and C, and CHV
673 * adds another PHY for driving port D. Each PHY responds to specific
674 * IOSF-SB port.
675 *
676 * Each display PHY is made up of one or two channels. Each channel
677 * houses a common lane part which contains the PLL and other common
678 * logic. CH0 common lane also contains the IOSF-SB logic for the
679 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
680 * must be running when any DPIO registers are accessed.
681 *
682 * In addition to having their own registers, the PHYs are also
683 * controlled through some dedicated signals from the display
684 * controller. These include PLL reference clock enable, PLL enable,
685 * and CRI clock selection, for example.
686 *
687 * Eeach channel also has two splines (also called data lanes), and
688 * each spline is made up of one Physical Access Coding Sub-Layer
689 * (PCS) block and two TX lanes. So each channel has two PCS blocks
690 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
691 * data/clock pairs depending on the output type.
692 *
693 * Additionally the PHY also contains an AUX lane with AUX blocks
694 * for each channel. This is used for DP AUX communication, but
695 * this fact isn't really relevant for the driver since AUX is
696 * controlled from the display controller side. No DPIO registers
697 * need to be accessed during AUX communication,
698 *
699 * Generally the common lane corresponds to the pipe and
32197aab 700 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
701 *
702 * For dual channel PHY (VLV/CHV):
703 *
704 * pipe A == CMN/PLL/REF CH0
54d9d493 705 *
0e767189
VS
706 * pipe B == CMN/PLL/REF CH1
707 *
708 * port B == PCS/TX CH0
709 *
710 * port C == PCS/TX CH1
711 *
712 * This is especially important when we cross the streams
713 * ie. drive port B with pipe B, or port C with pipe A.
714 *
715 * For single channel PHY (CHV):
716 *
717 * pipe C == CMN/PLL/REF CH0
718 *
719 * port D == PCS/TX CH0
720 *
721 * Note: digital port B is DDI0, digital port C is DDI1,
722 * digital port D is DDI2
723 */
724/*
725 * Dual channel PHY (VLV/CHV)
726 * ---------------------------------
727 * | CH0 | CH1 |
728 * | CMN/PLL/REF | CMN/PLL/REF |
729 * |---------------|---------------| Display PHY
730 * | PCS01 | PCS23 | PCS01 | PCS23 |
731 * |-------|-------|-------|-------|
732 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
733 * ---------------------------------
734 * | DDI0 | DDI1 | DP/HDMI ports
735 * ---------------------------------
598fac6b 736 *
0e767189
VS
737 * Single channel PHY (CHV)
738 * -----------------
739 * | CH0 |
740 * | CMN/PLL/REF |
741 * |---------------| Display PHY
742 * | PCS01 | PCS23 |
743 * |-------|-------|
744 * |TX0|TX1|TX2|TX3|
745 * -----------------
746 * | DDI2 | DP/HDMI port
747 * -----------------
57f350b6 748 */
5a09ae9f 749#define DPIO_DEVFN 0
5a09ae9f 750
54d9d493 751#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
752#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
753#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
754#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 755#define DPIO_CMNRST (1<<0)
57f350b6 756
e4607fcf
CML
757#define DPIO_PHY(pipe) ((pipe) >> 1)
758#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
759
598fac6b
DV
760/*
761 * Per pipe/PLL DPIO regs
762 */
ab3c759a 763#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 764#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
765#define DPIO_POST_DIV_DAC 0
766#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
767#define DPIO_POST_DIV_LVDS1 2
768#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
769#define DPIO_K_SHIFT (24) /* 4 bits */
770#define DPIO_P1_SHIFT (21) /* 3 bits */
771#define DPIO_P2_SHIFT (16) /* 5 bits */
772#define DPIO_N_SHIFT (12) /* 4 bits */
773#define DPIO_ENABLE_CALIBRATION (1<<11)
774#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
775#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
776#define _VLV_PLL_DW3_CH1 0x802c
777#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 778
ab3c759a 779#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
780#define DPIO_REFSEL_OVERRIDE 27
781#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
782#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
783#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 784#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
785#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
786#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
787#define _VLV_PLL_DW5_CH1 0x8034
788#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 789
ab3c759a
CML
790#define _VLV_PLL_DW7_CH0 0x801c
791#define _VLV_PLL_DW7_CH1 0x803c
792#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 793
ab3c759a
CML
794#define _VLV_PLL_DW8_CH0 0x8040
795#define _VLV_PLL_DW8_CH1 0x8060
796#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 797
ab3c759a
CML
798#define VLV_PLL_DW9_BCAST 0xc044
799#define _VLV_PLL_DW9_CH0 0x8044
800#define _VLV_PLL_DW9_CH1 0x8064
801#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 802
ab3c759a
CML
803#define _VLV_PLL_DW10_CH0 0x8048
804#define _VLV_PLL_DW10_CH1 0x8068
805#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 806
ab3c759a
CML
807#define _VLV_PLL_DW11_CH0 0x804c
808#define _VLV_PLL_DW11_CH1 0x806c
809#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 810
ab3c759a
CML
811/* Spec for ref block start counts at DW10 */
812#define VLV_REF_DW13 0x80ac
598fac6b 813
ab3c759a 814#define VLV_CMN_DW0 0x8100
dc96e9b8 815
598fac6b
DV
816/*
817 * Per DDI channel DPIO regs
818 */
819
ab3c759a
CML
820#define _VLV_PCS_DW0_CH0 0x8200
821#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
822#define DPIO_PCS_TX_LANE2_RESET (1<<16)
823#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
824#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
825#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 826#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 827
97fd4d5c
VS
828#define _VLV_PCS01_DW0_CH0 0x200
829#define _VLV_PCS23_DW0_CH0 0x400
830#define _VLV_PCS01_DW0_CH1 0x2600
831#define _VLV_PCS23_DW0_CH1 0x2800
832#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
833#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
834
ab3c759a
CML
835#define _VLV_PCS_DW1_CH0 0x8204
836#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 837#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
838#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
839#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
840#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
841#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
842#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
843
97fd4d5c
VS
844#define _VLV_PCS01_DW1_CH0 0x204
845#define _VLV_PCS23_DW1_CH0 0x404
846#define _VLV_PCS01_DW1_CH1 0x2604
847#define _VLV_PCS23_DW1_CH1 0x2804
848#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
849#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
850
ab3c759a
CML
851#define _VLV_PCS_DW8_CH0 0x8220
852#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
853#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
854#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
855#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
856
857#define _VLV_PCS01_DW8_CH0 0x0220
858#define _VLV_PCS23_DW8_CH0 0x0420
859#define _VLV_PCS01_DW8_CH1 0x2620
860#define _VLV_PCS23_DW8_CH1 0x2820
861#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
862#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
863
864#define _VLV_PCS_DW9_CH0 0x8224
865#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
866#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
867#define DPIO_PCS_TX2MARGIN_000 (0<<13)
868#define DPIO_PCS_TX2MARGIN_101 (1<<13)
869#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
870#define DPIO_PCS_TX1MARGIN_000 (0<<10)
871#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
872#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
873
a02ef3c7
VS
874#define _VLV_PCS01_DW9_CH0 0x224
875#define _VLV_PCS23_DW9_CH0 0x424
876#define _VLV_PCS01_DW9_CH1 0x2624
877#define _VLV_PCS23_DW9_CH1 0x2824
878#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
879#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
880
9d556c99
CML
881#define _CHV_PCS_DW10_CH0 0x8228
882#define _CHV_PCS_DW10_CH1 0x8428
883#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
884#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
885#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
886#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
887#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
888#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
889#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
890#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
891#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
892
1966e59e
VS
893#define _VLV_PCS01_DW10_CH0 0x0228
894#define _VLV_PCS23_DW10_CH0 0x0428
895#define _VLV_PCS01_DW10_CH1 0x2628
896#define _VLV_PCS23_DW10_CH1 0x2828
897#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
898#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
899
ab3c759a
CML
900#define _VLV_PCS_DW11_CH0 0x822c
901#define _VLV_PCS_DW11_CH1 0x842c
570e2a74
VS
902#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
903#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
904#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
905#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
906
570e2a74
VS
907#define _VLV_PCS01_DW11_CH0 0x022c
908#define _VLV_PCS23_DW11_CH0 0x042c
909#define _VLV_PCS01_DW11_CH1 0x262c
910#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
911#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
912#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 913
ab3c759a
CML
914#define _VLV_PCS_DW12_CH0 0x8230
915#define _VLV_PCS_DW12_CH1 0x8430
916#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
917
918#define _VLV_PCS_DW14_CH0 0x8238
919#define _VLV_PCS_DW14_CH1 0x8438
920#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
921
922#define _VLV_PCS_DW23_CH0 0x825c
923#define _VLV_PCS_DW23_CH1 0x845c
924#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
925
926#define _VLV_TX_DW2_CH0 0x8288
927#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
928#define DPIO_SWING_MARGIN000_SHIFT 16
929#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 930#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
931#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
932
933#define _VLV_TX_DW3_CH0 0x828c
934#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
935/* The following bit for CHV phy */
936#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
937#define DPIO_SWING_MARGIN101_SHIFT 16
938#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
939#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
940
941#define _VLV_TX_DW4_CH0 0x8290
942#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
943#define DPIO_SWING_DEEMPH9P5_SHIFT 24
944#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
945#define DPIO_SWING_DEEMPH6P0_SHIFT 16
946#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
947#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
948
949#define _VLV_TX3_DW4_CH0 0x690
950#define _VLV_TX3_DW4_CH1 0x2a90
951#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
952
953#define _VLV_TX_DW5_CH0 0x8294
954#define _VLV_TX_DW5_CH1 0x8494
598fac6b 955#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
956#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
957
958#define _VLV_TX_DW11_CH0 0x82ac
959#define _VLV_TX_DW11_CH1 0x84ac
960#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
961
962#define _VLV_TX_DW14_CH0 0x82b8
963#define _VLV_TX_DW14_CH1 0x84b8
964#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 965
9d556c99
CML
966/* CHV dpPhy registers */
967#define _CHV_PLL_DW0_CH0 0x8000
968#define _CHV_PLL_DW0_CH1 0x8180
969#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
970
971#define _CHV_PLL_DW1_CH0 0x8004
972#define _CHV_PLL_DW1_CH1 0x8184
973#define DPIO_CHV_N_DIV_SHIFT 8
974#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
975#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
976
977#define _CHV_PLL_DW2_CH0 0x8008
978#define _CHV_PLL_DW2_CH1 0x8188
979#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
980
981#define _CHV_PLL_DW3_CH0 0x800c
982#define _CHV_PLL_DW3_CH1 0x818c
983#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
984#define DPIO_CHV_FIRST_MOD (0 << 8)
985#define DPIO_CHV_SECOND_MOD (1 << 8)
986#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
987#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
988
989#define _CHV_PLL_DW6_CH0 0x8018
990#define _CHV_PLL_DW6_CH1 0x8198
991#define DPIO_CHV_GAIN_CTRL_SHIFT 16
992#define DPIO_CHV_INT_COEFF_SHIFT 8
993#define DPIO_CHV_PROP_COEFF_SHIFT 0
994#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
995
b9e5ac3c
VS
996#define _CHV_CMN_DW5_CH0 0x8114
997#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
998#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
999#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1000#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1001#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1002#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1003#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1004#define CHV_BUFLEFTENA1_MASK (3 << 22)
1005
9d556c99
CML
1006#define _CHV_CMN_DW13_CH0 0x8134
1007#define _CHV_CMN_DW0_CH1 0x8080
1008#define DPIO_CHV_S1_DIV_SHIFT 21
1009#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1010#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1011#define DPIO_CHV_K_DIV_SHIFT 4
1012#define DPIO_PLL_FREQLOCK (1 << 1)
1013#define DPIO_PLL_LOCK (1 << 0)
1014#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1015
1016#define _CHV_CMN_DW14_CH0 0x8138
1017#define _CHV_CMN_DW1_CH1 0x8084
1018#define DPIO_AFC_RECAL (1 << 14)
1019#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1020#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1021#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1022#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1023#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1024#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1025#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1026#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1027#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1028#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1029
9197c88b
VS
1030#define _CHV_CMN_DW19_CH0 0x814c
1031#define _CHV_CMN_DW6_CH1 0x8098
1032#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1033#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1034
9d556c99
CML
1035#define CHV_CMN_DW30 0x8178
1036#define DPIO_LRC_BYPASS (1 << 3)
1037
1038#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1039 (lane) * 0x200 + (offset))
1040
f72df8db
VS
1041#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1042#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1043#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1044#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1045#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1046#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1047#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1048#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1049#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1050#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1051#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1052#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1053#define DPIO_FRC_LATENCY_SHFIT 8
1054#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1055#define DPIO_UPAR_SHIFT 30
585fb111 1056/*
de151cf6 1057 * Fence registers
585fb111 1058 */
de151cf6 1059#define FENCE_REG_830_0 0x2000
dc529a4f 1060#define FENCE_REG_945_8 0x3000
de151cf6
JB
1061#define I830_FENCE_START_MASK 0x07f80000
1062#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1063#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1064#define I830_FENCE_PITCH_SHIFT 4
1065#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1066#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1067#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1068#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1069
1070#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1071#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1072
de151cf6
JB
1073#define FENCE_REG_965_0 0x03000
1074#define I965_FENCE_PITCH_SHIFT 2
1075#define I965_FENCE_TILING_Y_SHIFT 1
1076#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1077#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1078
4e901fdc
EA
1079#define FENCE_REG_SANDYBRIDGE_0 0x100000
1080#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 1081#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1082
2b6b3a09 1083
f691e2f4
DV
1084/* control register for cpu gtt access */
1085#define TILECTL 0x101000
1086#define TILECTL_SWZCTL (1 << 0)
1087#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1088#define TILECTL_BACKSNOOP_DIS (1 << 3)
1089
de151cf6
JB
1090/*
1091 * Instruction and interrupt control regs
1092 */
f1e1c212
VS
1093#define PGTBL_CTL 0x02020
1094#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1095#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
63eeaf38 1096#define PGTBL_ER 0x02024
81e7f200
VS
1097#define PRB0_BASE (0x2030-0x30)
1098#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1099#define PRB2_BASE (0x2050-0x30) /* gen3 */
1100#define SRB0_BASE (0x2100-0x30) /* gen2 */
1101#define SRB1_BASE (0x2110-0x30) /* gen2 */
1102#define SRB2_BASE (0x2120-0x30) /* 830 */
1103#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1104#define RENDER_RING_BASE 0x02000
1105#define BSD_RING_BASE 0x04000
1106#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1107#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1108#define VEBOX_RING_BASE 0x1a000
549f7365 1109#define BLT_RING_BASE 0x22000
3d281d8c
DV
1110#define RING_TAIL(base) ((base)+0x30)
1111#define RING_HEAD(base) ((base)+0x34)
1112#define RING_START(base) ((base)+0x38)
1113#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1114#define RING_SYNC_0(base) ((base)+0x40)
1115#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1116#define RING_SYNC_2(base) ((base)+0x48)
1117#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1118#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1119#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1120#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1121#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1122#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1123#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1124#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1125#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1126#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1127#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1128#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1129#define GEN6_NOSYNC 0
8fd26859 1130#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1131#define RING_HWS_PGA(base) ((base)+0x80)
1132#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c
ID
1133
1134#define GEN7_WR_WATERMARK 0x4028
1135#define GEN7_GFX_PRIO_CTRL 0x402C
1136#define ARB_MODE 0x4030
f691e2f4
DV
1137#define ARB_MODE_SWIZZLE_SNB (1<<4)
1138#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1139#define GEN7_GFX_PEND_TLB0 0x4034
1140#define GEN7_GFX_PEND_TLB1 0x4038
1141/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1142#define GEN7_LRA_LIMITS_BASE 0x403C
1143#define GEN7_LRA_LIMITS_REG_NUM 13
1144#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1145#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1146
31a5336e 1147#define GAMTARBMODE 0x04a08
4afe8d33 1148#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1149#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1150#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1151#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1152#define RING_FAULT_GTTSEL_MASK (1<<11)
1153#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1154#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1155#define RING_FAULT_VALID (1<<0)
33f3f518 1156#define DONE_REG 0x40b0
fbe5d36e 1157#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1158#define BSD_HWS_PGA_GEN7 (0x04180)
1159#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1160#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1161#define RING_ACTHD(base) ((base)+0x74)
50877445 1162#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1163#define RING_NOPID(base) ((base)+0x94)
0f46832f 1164#define RING_IMR(base) ((base)+0xa8)
73d477f6 1165#define RING_HWSTAM(base) ((base)+0x98)
c0c7babc 1166#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1167#define TAIL_ADDR 0x001FFFF8
1168#define HEAD_WRAP_COUNT 0xFFE00000
1169#define HEAD_WRAP_ONE 0x00200000
1170#define HEAD_ADDR 0x001FFFFC
1171#define RING_NR_PAGES 0x001FF000
1172#define RING_REPORT_MASK 0x00000006
1173#define RING_REPORT_64K 0x00000002
1174#define RING_REPORT_128K 0x00000004
1175#define RING_NO_REPORT 0x00000000
1176#define RING_VALID_MASK 0x00000001
1177#define RING_VALID 0x00000001
1178#define RING_INVALID 0x00000000
4b60e5cb
CW
1179#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1180#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1181#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1182
1183#define GEN7_TLB_RD_ADDR 0x4700
1184
8168bd48
CW
1185#if 0
1186#define PRB0_TAIL 0x02030
1187#define PRB0_HEAD 0x02034
1188#define PRB0_START 0x02038
1189#define PRB0_CTL 0x0203c
585fb111
JB
1190#define PRB1_TAIL 0x02040 /* 915+ only */
1191#define PRB1_HEAD 0x02044 /* 915+ only */
1192#define PRB1_START 0x02048 /* 915+ only */
1193#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1194#endif
63eeaf38
JB
1195#define IPEIR_I965 0x02064
1196#define IPEHR_I965 0x02068
1197#define INSTDONE_I965 0x0206c
d53bd484
BW
1198#define GEN7_INSTDONE_1 0x0206c
1199#define GEN7_SC_INSTDONE 0x07100
1200#define GEN7_SAMPLER_INSTDONE 0x0e160
1201#define GEN7_ROW_INSTDONE 0x0e164
1202#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1203#define RING_IPEIR(base) ((base)+0x64)
1204#define RING_IPEHR(base) ((base)+0x68)
1205#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1206#define RING_INSTPS(base) ((base)+0x70)
1207#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1208#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1209#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1210#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1211#define INSTPS 0x02070 /* 965+ only */
1212#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1213#define ACTHD_I965 0x02074
1214#define HWS_PGA 0x02080
1215#define HWS_ADDRESS_MASK 0xfffff000
1216#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1217#define PWRCTXA 0x2088 /* 965GM+ only */
1218#define PWRCTX_EN (1<<0)
585fb111 1219#define IPEIR 0x02088
63eeaf38
JB
1220#define IPEHR 0x0208c
1221#define INSTDONE 0x02090
585fb111
JB
1222#define NOPID 0x02094
1223#define HWSTAM 0x02098
9d2f41fa 1224#define DMA_FADD_I8XX 0x020d0
94e39e28 1225#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1226#define RING_BBADDR(base) ((base)+0x140)
1227#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1228
f406839f 1229#define ERROR_GEN6 0x040a0
71e172e8 1230#define GEN7_ERR_INT 0x44040
de032bf4 1231#define ERR_INT_POISON (1<<31)
8664281b 1232#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1233#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1234#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1235#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1236#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1237#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1238#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1239#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1240#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1241
3f1e109a
PZ
1242#define FPGA_DBG 0x42300
1243#define FPGA_DBG_RM_NOCLAIM (1<<31)
1244
0f3b6849 1245#define DERRMR 0x44050
4e0bbc31 1246/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1247#define DERRMR_PIPEA_SCANLINE (1<<0)
1248#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1249#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1250#define DERRMR_PIPEA_VBLANK (1<<3)
1251#define DERRMR_PIPEA_HBLANK (1<<5)
1252#define DERRMR_PIPEB_SCANLINE (1<<8)
1253#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1254#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1255#define DERRMR_PIPEB_VBLANK (1<<11)
1256#define DERRMR_PIPEB_HBLANK (1<<13)
1257/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1258#define DERRMR_PIPEC_SCANLINE (1<<14)
1259#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1260#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1261#define DERRMR_PIPEC_VBLANK (1<<21)
1262#define DERRMR_PIPEC_HBLANK (1<<22)
1263
0f3b6849 1264
de6e2eaf
EA
1265/* GM45+ chicken bits -- debug workaround bits that may be required
1266 * for various sorts of correct behavior. The top 16 bits of each are
1267 * the enables for writing to the corresponding low bit.
1268 */
1269#define _3D_CHICKEN 0x02084
4283908e 1270#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1271#define _3D_CHICKEN2 0x0208c
1272/* Disables pipelining of read flushes past the SF-WIZ interface.
1273 * Required on all Ironlake steppings according to the B-Spec, but the
1274 * particular danger of not doing so is not specified.
1275 */
1276# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1277#define _3D_CHICKEN3 0x02090
87f8020e 1278#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1279#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1280#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1281#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1282
71cf39b1
EA
1283#define MI_MODE 0x0209c
1284# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1285# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1286# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1287# define MODE_IDLE (1 << 9)
9991ae78 1288# define STOP_RING (1 << 8)
71cf39b1 1289
f8f2ac9a 1290#define GEN6_GT_MODE 0x20d0
a607c1a4 1291#define GEN7_GT_MODE 0x7008
8d85d272
VS
1292#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1293#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1294#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1295#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1296#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1297#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 1298
1ec14ad3 1299#define GFX_MODE 0x02520
b095cd0a 1300#define GFX_MODE_GEN7 0x0229c
5eb719cd 1301#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1302#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1303#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1304#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1305#define GFX_REPLAY_MODE (1<<11)
1306#define GFX_PSMI_GRANULARITY (1<<10)
1307#define GFX_PPGTT_ENABLE (1<<9)
1308
a7e806de 1309#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1310#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1311
9e72b46c
ID
1312#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1313#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1314#define SCPD0 0x0209c /* 915+ only */
1315#define IER 0x020a0
1316#define IIR 0x020a4
1317#define IMR 0x020a8
1318#define ISR 0x020ac
07ec7ec5 1319#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1320#define GINT_DIS (1<<22)
2d809570 1321#define GCFG_DIS (1<<8)
9e72b46c 1322#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1323#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1324#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1325#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1326#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1327#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1328#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1329#define VLV_PCBR_ADDR_SHIFT 12
1330
90a72f87 1331#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1332#define EIR 0x020b0
1333#define EMR 0x020b4
1334#define ESR 0x020b8
63eeaf38
JB
1335#define GM45_ERROR_PAGE_TABLE (1<<5)
1336#define GM45_ERROR_MEM_PRIV (1<<4)
1337#define I915_ERROR_PAGE_TABLE (1<<4)
1338#define GM45_ERROR_CP_PRIV (1<<3)
1339#define I915_ERROR_MEMORY_REFRESH (1<<1)
1340#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1341#define INSTPM 0x020c0
ee980b80 1342#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1343#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1344 will not assert AGPBUSY# and will only
1345 be delivered when out of C3. */
84f9f938 1346#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1347#define INSTPM_TLB_INVALIDATE (1<<9)
1348#define INSTPM_SYNC_FLUSH (1<<5)
585fb111 1349#define ACTHD 0x020c8
1038392b
VS
1350#define MEM_MODE 0x020cc
1351#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1352#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1353#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
585fb111 1354#define FW_BLC 0x020d8
8692d00e 1355#define FW_BLC2 0x020dc
585fb111 1356#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1357#define FW_BLC_SELF_EN_MASK (1<<31)
1358#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1359#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1360#define MM_BURST_LENGTH 0x00700000
1361#define MM_FIFO_WATERMARK 0x0001F000
1362#define LM_BURST_LENGTH 0x00000700
1363#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1364#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1365
1366/* Make render/texture TLB fetches lower priorty than associated data
1367 * fetches. This is not turned on by default
1368 */
1369#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1370
1371/* Isoch request wait on GTT enable (Display A/B/C streams).
1372 * Make isoch requests stall on the TLB update. May cause
1373 * display underruns (test mode only)
1374 */
1375#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1376
1377/* Block grant count for isoch requests when block count is
1378 * set to a finite value.
1379 */
1380#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1381#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1382#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1383#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1384#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1385
1386/* Enable render writes to complete in C2/C3/C4 power states.
1387 * If this isn't enabled, render writes are prevented in low
1388 * power states. That seems bad to me.
1389 */
1390#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1391
1392/* This acknowledges an async flip immediately instead
1393 * of waiting for 2TLB fetches.
1394 */
1395#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1396
1397/* Enables non-sequential data reads through arbiter
1398 */
0206e353 1399#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1400
1401/* Disable FSB snooping of cacheable write cycles from binner/render
1402 * command stream
1403 */
1404#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1405
1406/* Arbiter time slice for non-isoch streams */
1407#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1408#define MI_ARB_TIME_SLICE_1 (0 << 5)
1409#define MI_ARB_TIME_SLICE_2 (1 << 5)
1410#define MI_ARB_TIME_SLICE_4 (2 << 5)
1411#define MI_ARB_TIME_SLICE_6 (3 << 5)
1412#define MI_ARB_TIME_SLICE_8 (4 << 5)
1413#define MI_ARB_TIME_SLICE_10 (5 << 5)
1414#define MI_ARB_TIME_SLICE_14 (6 << 5)
1415#define MI_ARB_TIME_SLICE_16 (7 << 5)
1416
1417/* Low priority grace period page size */
1418#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1419#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1420
1421/* Disable display A/B trickle feed */
1422#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1423
1424/* Set display plane priority */
1425#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1426#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1427
54e472ae
VS
1428#define MI_STATE 0x020e4 /* gen2 only */
1429#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1430#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1431
585fb111 1432#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1433#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1434#define CM0_IZ_OPT_DISABLE (1<<6)
1435#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1436#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1437#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1438#define CM0_COLOR_EVICT_DISABLE (1<<3)
1439#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1440#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1441#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1442#define GFX_FLSH_CNTL_GEN6 0x101008
1443#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1444#define ECOSKPD 0x021d0
1445#define ECO_GATING_CX_ONLY (1<<3)
1446#define ECO_FLIP_DONE (1<<0)
585fb111 1447
fe27c606 1448#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1449#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1450#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1451#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1452#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1453#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
fb046853 1454
4efe0708
JB
1455#define GEN6_BLITTER_ECOSKPD 0x221d0
1456#define GEN6_BLITTER_LOCK_SHIFT 16
1457#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1458
295e8bb7
VS
1459#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1460#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1461#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1462
881f47b6 1463#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1464#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1465#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1466#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1467#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1468
cc609d5d
BW
1469/* On modern GEN architectures interrupt control consists of two sets
1470 * of registers. The first set pertains to the ring generating the
1471 * interrupt. The second control is for the functional block generating the
1472 * interrupt. These are PM, GT, DE, etc.
1473 *
1474 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1475 * GT interrupt bits, so we don't need to duplicate the defines.
1476 *
1477 * These defines should cover us well from SNB->HSW with minor exceptions
1478 * it can also work on ILK.
1479 */
1480#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1481#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1482#define GT_BLT_USER_INTERRUPT (1 << 22)
1483#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1484#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1485#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 1486#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1487#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1488#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1489#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1490#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1491#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1492#define GT_RENDER_USER_INTERRUPT (1 << 0)
1493
12638c57
BW
1494#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1495#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1496
35a85ac6
BW
1497#define GT_PARITY_ERROR(dev) \
1498 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1499 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1500
cc609d5d
BW
1501/* These are all the "old" interrupts */
1502#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1503
1504#define I915_PM_INTERRUPT (1<<31)
1505#define I915_ISP_INTERRUPT (1<<22)
1506#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1507#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1508#define I915_MIPIB_INTERRUPT (1<<19)
1509#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1510#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1511#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1512#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1513#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1514#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1515#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1516#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1517#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1518#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1519#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1520#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1521#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1522#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1523#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1524#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1525#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1526#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1527#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1528#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1529#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1530#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1531#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1532#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1533#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1534#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1535#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1536#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1537#define I915_USER_INTERRUPT (1<<1)
1538#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1539#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1540
1541#define GEN6_BSD_RNCID 0x12198
1542
a1e969e0
BW
1543#define GEN7_FF_THREAD_MODE 0x20a0
1544#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1545#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1546#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1547#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1548#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1549#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1550#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1551#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1552#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1553#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1554#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1555#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1556#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1557#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1558#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1559
585fb111
JB
1560/*
1561 * Framebuffer compression (915+ only)
1562 */
1563
1564#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1565#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1566#define FBC_CONTROL 0x03208
1567#define FBC_CTL_EN (1<<31)
1568#define FBC_CTL_PERIODIC (1<<30)
1569#define FBC_CTL_INTERVAL_SHIFT (16)
1570#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1571#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1572#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1573#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1574#define FBC_COMMAND 0x0320c
1575#define FBC_CMD_COMPRESS (1<<0)
1576#define FBC_STATUS 0x03210
1577#define FBC_STAT_COMPRESSING (1<<31)
1578#define FBC_STAT_COMPRESSED (1<<30)
1579#define FBC_STAT_MODIFIED (1<<29)
82f34496 1580#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1581#define FBC_CONTROL2 0x03214
1582#define FBC_CTL_FENCE_DBL (0<<4)
1583#define FBC_CTL_IDLE_IMM (0<<2)
1584#define FBC_CTL_IDLE_FULL (1<<2)
1585#define FBC_CTL_IDLE_LINE (2<<2)
1586#define FBC_CTL_IDLE_DEBUG (3<<2)
1587#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1588#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1589#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1590#define FBC_TAG 0x03300
585fb111
JB
1591
1592#define FBC_LL_SIZE (1536)
1593
74dff282
JB
1594/* Framebuffer compression for GM45+ */
1595#define DPFC_CB_BASE 0x3200
1596#define DPFC_CONTROL 0x3208
1597#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1598#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1599#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1600#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1601#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1602#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1603#define DPFC_SR_EN (1<<10)
1604#define DPFC_CTL_LIMIT_1X (0<<6)
1605#define DPFC_CTL_LIMIT_2X (1<<6)
1606#define DPFC_CTL_LIMIT_4X (2<<6)
1607#define DPFC_RECOMP_CTL 0x320c
1608#define DPFC_RECOMP_STALL_EN (1<<27)
1609#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1610#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1611#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1612#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1613#define DPFC_STATUS 0x3210
1614#define DPFC_INVAL_SEG_SHIFT (16)
1615#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1616#define DPFC_COMP_SEG_SHIFT (0)
1617#define DPFC_COMP_SEG_MASK (0x000003ff)
1618#define DPFC_STATUS2 0x3214
1619#define DPFC_FENCE_YOFF 0x3218
1620#define DPFC_CHICKEN 0x3224
1621#define DPFC_HT_MODIFY (1<<31)
1622
b52eb4dc
ZY
1623/* Framebuffer compression for Ironlake */
1624#define ILK_DPFC_CB_BASE 0x43200
1625#define ILK_DPFC_CONTROL 0x43208
da46f936 1626#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
1627/* The bit 28-8 is reserved */
1628#define DPFC_RESERVED (0x1FFFFF00)
1629#define ILK_DPFC_RECOMP_CTL 0x4320c
1630#define ILK_DPFC_STATUS 0x43210
1631#define ILK_DPFC_FENCE_YOFF 0x43218
1632#define ILK_DPFC_CHICKEN 0x43224
1633#define ILK_FBC_RT_BASE 0x2128
1634#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1635#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1636
1637#define ILK_DISPLAY_CHICKEN1 0x42000
1638#define ILK_FBCQ_DIS (1<<22)
0206e353 1639#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1640
b52eb4dc 1641
9c04f015
YL
1642/*
1643 * Framebuffer compression for Sandybridge
1644 *
1645 * The following two registers are of type GTTMMADR
1646 */
1647#define SNB_DPFC_CTL_SA 0x100100
1648#define SNB_CPU_FENCE_ENABLE (1<<29)
1649#define DPFC_CPU_FENCE_OFFSET 0x100104
1650
abe959c7
RV
1651/* Framebuffer compression for Ivybridge */
1652#define IVB_FBC_RT_BASE 0x7020
1653
42db64ef
PZ
1654#define IPS_CTL 0x43408
1655#define IPS_ENABLE (1 << 31)
9c04f015 1656
fd3da6c9
RV
1657#define MSG_FBC_REND_STATE 0x50380
1658#define FBC_REND_NUKE (1<<2)
1659#define FBC_REND_CACHE_CLEAN (1<<1)
1660
585fb111
JB
1661/*
1662 * GPIO regs
1663 */
1664#define GPIOA 0x5010
1665#define GPIOB 0x5014
1666#define GPIOC 0x5018
1667#define GPIOD 0x501c
1668#define GPIOE 0x5020
1669#define GPIOF 0x5024
1670#define GPIOG 0x5028
1671#define GPIOH 0x502c
1672# define GPIO_CLOCK_DIR_MASK (1 << 0)
1673# define GPIO_CLOCK_DIR_IN (0 << 1)
1674# define GPIO_CLOCK_DIR_OUT (1 << 1)
1675# define GPIO_CLOCK_VAL_MASK (1 << 2)
1676# define GPIO_CLOCK_VAL_OUT (1 << 3)
1677# define GPIO_CLOCK_VAL_IN (1 << 4)
1678# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1679# define GPIO_DATA_DIR_MASK (1 << 8)
1680# define GPIO_DATA_DIR_IN (0 << 9)
1681# define GPIO_DATA_DIR_OUT (1 << 9)
1682# define GPIO_DATA_VAL_MASK (1 << 10)
1683# define GPIO_DATA_VAL_OUT (1 << 11)
1684# define GPIO_DATA_VAL_IN (1 << 12)
1685# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1686
f899fc64
CW
1687#define GMBUS0 0x5100 /* clock/port select */
1688#define GMBUS_RATE_100KHZ (0<<8)
1689#define GMBUS_RATE_50KHZ (1<<8)
1690#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1691#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1692#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1693#define GMBUS_PORT_DISABLED 0
1694#define GMBUS_PORT_SSC 1
1695#define GMBUS_PORT_VGADDC 2
1696#define GMBUS_PORT_PANEL 3
c0c35329 1697#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
f899fc64
CW
1698#define GMBUS_PORT_DPC 4 /* HDMIC */
1699#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1700#define GMBUS_PORT_DPD 6 /* HDMID */
1701#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1702#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1703#define GMBUS1 0x5104 /* command/status */
1704#define GMBUS_SW_CLR_INT (1<<31)
1705#define GMBUS_SW_RDY (1<<30)
1706#define GMBUS_ENT (1<<29) /* enable timeout */
1707#define GMBUS_CYCLE_NONE (0<<25)
1708#define GMBUS_CYCLE_WAIT (1<<25)
1709#define GMBUS_CYCLE_INDEX (2<<25)
1710#define GMBUS_CYCLE_STOP (4<<25)
1711#define GMBUS_BYTE_COUNT_SHIFT 16
1712#define GMBUS_SLAVE_INDEX_SHIFT 8
1713#define GMBUS_SLAVE_ADDR_SHIFT 1
1714#define GMBUS_SLAVE_READ (1<<0)
1715#define GMBUS_SLAVE_WRITE (0<<0)
1716#define GMBUS2 0x5108 /* status */
1717#define GMBUS_INUSE (1<<15)
1718#define GMBUS_HW_WAIT_PHASE (1<<14)
1719#define GMBUS_STALL_TIMEOUT (1<<13)
1720#define GMBUS_INT (1<<12)
1721#define GMBUS_HW_RDY (1<<11)
1722#define GMBUS_SATOER (1<<10)
1723#define GMBUS_ACTIVE (1<<9)
1724#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1725#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1726#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1727#define GMBUS_NAK_EN (1<<3)
1728#define GMBUS_IDLE_EN (1<<2)
1729#define GMBUS_HW_WAIT_EN (1<<1)
1730#define GMBUS_HW_RDY_EN (1<<0)
1731#define GMBUS5 0x5120 /* byte index */
1732#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1733
585fb111
JB
1734/*
1735 * Clock control & power management
1736 */
2d401b17
VS
1737#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1738#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1739#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1740#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
1741
1742#define VGA0 0x6000
1743#define VGA1 0x6004
1744#define VGA_PD 0x6010
1745#define VGA0_PD_P2_DIV_4 (1 << 7)
1746#define VGA0_PD_P1_DIV_2 (1 << 5)
1747#define VGA0_PD_P1_SHIFT 0
1748#define VGA0_PD_P1_MASK (0x1f << 0)
1749#define VGA1_PD_P2_DIV_4 (1 << 15)
1750#define VGA1_PD_P1_DIV_2 (1 << 13)
1751#define VGA1_PD_P1_SHIFT 8
1752#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1753#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1754#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1755#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1756#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1757#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1758#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1759#define DPLL_VGA_MODE_DIS (1 << 28)
1760#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1761#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1762#define DPLL_MODE_MASK (3 << 26)
1763#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1764#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1765#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1766#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1767#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1768#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1769#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1770#define DPLL_LOCK_VLV (1<<15)
598fac6b 1771#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1772#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 1773#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
1774#define DPLL_PORTC_READY_MASK (0xf << 4)
1775#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1776
585fb111 1777#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1778
1779/* Additional CHV pll/phy registers */
1780#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1781#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2 1782#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
efd814b7 1783#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
076ed3b2 1784#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
efd814b7 1785#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
076ed3b2 1786
585fb111
JB
1787/*
1788 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1789 * this field (only one bit may be set).
1790 */
1791#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1792#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1793#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1794/* i830, required in DVO non-gang */
1795#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1796#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1797#define PLL_REF_INPUT_DREFCLK (0 << 13)
1798#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1799#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1800#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1801#define PLL_REF_INPUT_MASK (3 << 13)
1802#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1803/* Ironlake */
b9055052
ZW
1804# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1805# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1806# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1807# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1808# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1809
585fb111
JB
1810/*
1811 * Parallel to Serial Load Pulse phase selection.
1812 * Selects the phase for the 10X DPLL clock for the PCIe
1813 * digital display port. The range is 4 to 13; 10 or more
1814 * is just a flip delay. The default is 6
1815 */
1816#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1817#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1818/*
1819 * SDVO multiplier for 945G/GM. Not used on 965.
1820 */
1821#define SDVO_MULTIPLIER_MASK 0x000000ff
1822#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1823#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 1824
2d401b17
VS
1825#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1826#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1827#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1828#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 1829
585fb111
JB
1830/*
1831 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1832 *
1833 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1834 */
1835#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1836#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1837/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1838#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1839#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1840/*
1841 * SDVO/UDI pixel multiplier.
1842 *
1843 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1844 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1845 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1846 * dummy bytes in the datastream at an increased clock rate, with both sides of
1847 * the link knowing how many bytes are fill.
1848 *
1849 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1850 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1851 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1852 * through an SDVO command.
1853 *
1854 * This register field has values of multiplication factor minus 1, with
1855 * a maximum multiplier of 5 for SDVO.
1856 */
1857#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1858#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1859/*
1860 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1861 * This best be set to the default value (3) or the CRT won't work. No,
1862 * I don't entirely understand what this does...
1863 */
1864#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1865#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1866
9db4a9c7
JB
1867#define _FPA0 0x06040
1868#define _FPA1 0x06044
1869#define _FPB0 0x06048
1870#define _FPB1 0x0604c
1871#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1872#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1873#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1874#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1875#define FP_N_DIV_SHIFT 16
1876#define FP_M1_DIV_MASK 0x00003f00
1877#define FP_M1_DIV_SHIFT 8
1878#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1879#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1880#define FP_M2_DIV_SHIFT 0
1881#define DPLL_TEST 0x606c
1882#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1883#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1884#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1885#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1886#define DPLLB_TEST_N_BYPASS (1 << 19)
1887#define DPLLB_TEST_M_BYPASS (1 << 18)
1888#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1889#define DPLLA_TEST_N_BYPASS (1 << 3)
1890#define DPLLA_TEST_M_BYPASS (1 << 2)
1891#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1892#define D_STATE 0x6104
dc96e9b8 1893#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1894#define DSTATE_PLL_D3_OFF (1<<3)
1895#define DSTATE_GFX_CLOCK_GATING (1<<1)
1896#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1897#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1898# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1899# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1900# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1901# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1902# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1903# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1904# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1905# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1906# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1907# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1908# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1909# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1910# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1911# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1912# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1913# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1914# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1915# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1916# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1917# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1918# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1919# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1920# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1921# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1922# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1923# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1924# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1925# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 1926/*
652c393a
JB
1927 * This bit must be set on the 830 to prevent hangs when turning off the
1928 * overlay scaler.
1929 */
1930# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1931# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1932# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1933# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1934# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1935
1936#define RENCLK_GATE_D1 0x6204
1937# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1938# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1939# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1940# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1941# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1942# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1943# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1944# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1945# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 1946/* This bit must be unset on 855,865 */
652c393a
JB
1947# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1948# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1949# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1950# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 1951/* This bit must be set on 855,865. */
652c393a
JB
1952# define SV_CLOCK_GATE_DISABLE (1 << 0)
1953# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1954# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1955# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1956# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1957# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1958# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1959# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1960# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1961# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1962# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1963# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1964# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1965# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1966# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1967# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1968# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1969# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1970
1971# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 1972/* This bit must always be set on 965G/965GM */
652c393a
JB
1973# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1974# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1975# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1976# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1977# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1978# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 1979/* This bit must always be set on 965G */
652c393a
JB
1980# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1981# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1982# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1983# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1984# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1985# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1986# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1987# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1988# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1989# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1990# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1991# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1992# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1993# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1994# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1995# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1996# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1997# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1998# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1999
2000#define RENCLK_GATE_D2 0x6208
2001#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2002#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2003#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
2004
2005#define VDECCLK_GATE_D 0x620C /* g4x only */
2006#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2007
652c393a
JB
2008#define RAMCLK_GATE_D 0x6210 /* CRL only */
2009#define DEUC 0x6214 /* CRL only */
585fb111 2010
d88b2270 2011#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2012#define FW_CSPWRDWNEN (1<<15)
2013
e0d8d59b
VS
2014#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2015
24eb2d59
CML
2016#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2017#define CDCLK_FREQ_SHIFT 4
2018#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2019#define CZCLK_FREQ_MASK 0xf
2020#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2021
585fb111
JB
2022/*
2023 * Palette regs
2024 */
a57c774a
AK
2025#define PALETTE_A_OFFSET 0xa000
2026#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2027#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
2028#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2029 dev_priv->info.display_mmio_offset)
585fb111 2030
673a394b
EA
2031/* MCH MMIO space */
2032
2033/*
2034 * MCHBAR mirror.
2035 *
2036 * This mirrors the MCHBAR MMIO space whose location is determined by
2037 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2038 * every way. It is not accessible from the CP register read instructions.
2039 *
515b2392
PZ
2040 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2041 * just read.
673a394b
EA
2042 */
2043#define MCHBAR_MIRROR_BASE 0x10000
2044
1398261a
YL
2045#define MCHBAR_MIRROR_BASE_SNB 0x140000
2046
3ebecd07 2047/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 2048#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2049
646b4269 2050/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
2051#define DCC 0x10200
2052#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2053#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2054#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2055#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2056#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2057#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
656bfa3a
DV
2058#define DCC2 0x10204
2059#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2060
646b4269 2061/* Pineview MCH register contains DDR3 setting */
95534263
LP
2062#define CSHRDDR3CTL 0x101a8
2063#define CSHRDDR3CTL_DDR3 (1 << 2)
2064
646b4269 2065/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
2066#define C0DRB3 0x10206
2067#define C1DRB3 0x10606
2068
646b4269 2069/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
2070#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2071#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2072#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2073#define MAD_DIMM_ECC_MASK (0x3 << 24)
2074#define MAD_DIMM_ECC_OFF (0x0 << 24)
2075#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2076#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2077#define MAD_DIMM_ECC_ON (0x3 << 24)
2078#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2079#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2080#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2081#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2082#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2083#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2084#define MAD_DIMM_A_SELECT (0x1 << 16)
2085/* DIMM sizes are in multiples of 256mb. */
2086#define MAD_DIMM_B_SIZE_SHIFT 8
2087#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2088#define MAD_DIMM_A_SIZE_SHIFT 0
2089#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2090
646b4269 2091/* snb MCH registers for priority tuning */
1d7aaa0c
DV
2092#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2093#define MCH_SSKPD_WM0_MASK 0x3f
2094#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2095
ec013e7f
JB
2096#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2097
b11248df
KP
2098/* Clocking configuration register */
2099#define CLKCFG 0x10c00
7662c8bd 2100#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2101#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2102#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2103#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2104#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2105#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2106/* Note, below two are guess */
b11248df 2107#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2108#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2109#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2110#define CLKCFG_MEM_533 (1 << 4)
2111#define CLKCFG_MEM_667 (2 << 4)
2112#define CLKCFG_MEM_800 (3 << 4)
2113#define CLKCFG_MEM_MASK (7 << 4)
2114
ea056c14
JB
2115#define TSC1 0x11001
2116#define TSE (1<<0)
7648fa99
JB
2117#define TR1 0x11006
2118#define TSFS 0x11020
2119#define TSFS_SLOPE_MASK 0x0000ff00
2120#define TSFS_SLOPE_SHIFT 8
2121#define TSFS_INTR_MASK 0x000000ff
2122
f97108d1
JB
2123#define CRSTANDVID 0x11100
2124#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2125#define PXVFREQ_PX_MASK 0x7f000000
2126#define PXVFREQ_PX_SHIFT 24
2127#define VIDFREQ_BASE 0x11110
2128#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2129#define VIDFREQ2 0x11114
2130#define VIDFREQ3 0x11118
2131#define VIDFREQ4 0x1111c
2132#define VIDFREQ_P0_MASK 0x1f000000
2133#define VIDFREQ_P0_SHIFT 24
2134#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2135#define VIDFREQ_P0_CSCLK_SHIFT 20
2136#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2137#define VIDFREQ_P0_CRCLK_SHIFT 16
2138#define VIDFREQ_P1_MASK 0x00001f00
2139#define VIDFREQ_P1_SHIFT 8
2140#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2141#define VIDFREQ_P1_CSCLK_SHIFT 4
2142#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2143#define INTTOEXT_BASE_ILK 0x11300
2144#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2145#define INTTOEXT_MAP3_SHIFT 24
2146#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2147#define INTTOEXT_MAP2_SHIFT 16
2148#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2149#define INTTOEXT_MAP1_SHIFT 8
2150#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2151#define INTTOEXT_MAP0_SHIFT 0
2152#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2153#define MEMSWCTL 0x11170 /* Ironlake only */
2154#define MEMCTL_CMD_MASK 0xe000
2155#define MEMCTL_CMD_SHIFT 13
2156#define MEMCTL_CMD_RCLK_OFF 0
2157#define MEMCTL_CMD_RCLK_ON 1
2158#define MEMCTL_CMD_CHFREQ 2
2159#define MEMCTL_CMD_CHVID 3
2160#define MEMCTL_CMD_VMMOFF 4
2161#define MEMCTL_CMD_VMMON 5
2162#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2163 when command complete */
2164#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2165#define MEMCTL_FREQ_SHIFT 8
2166#define MEMCTL_SFCAVM (1<<7)
2167#define MEMCTL_TGT_VID_MASK 0x007f
2168#define MEMIHYST 0x1117c
2169#define MEMINTREN 0x11180 /* 16 bits */
2170#define MEMINT_RSEXIT_EN (1<<8)
2171#define MEMINT_CX_SUPR_EN (1<<7)
2172#define MEMINT_CONT_BUSY_EN (1<<6)
2173#define MEMINT_AVG_BUSY_EN (1<<5)
2174#define MEMINT_EVAL_CHG_EN (1<<4)
2175#define MEMINT_MON_IDLE_EN (1<<3)
2176#define MEMINT_UP_EVAL_EN (1<<2)
2177#define MEMINT_DOWN_EVAL_EN (1<<1)
2178#define MEMINT_SW_CMD_EN (1<<0)
2179#define MEMINTRSTR 0x11182 /* 16 bits */
2180#define MEM_RSEXIT_MASK 0xc000
2181#define MEM_RSEXIT_SHIFT 14
2182#define MEM_CONT_BUSY_MASK 0x3000
2183#define MEM_CONT_BUSY_SHIFT 12
2184#define MEM_AVG_BUSY_MASK 0x0c00
2185#define MEM_AVG_BUSY_SHIFT 10
2186#define MEM_EVAL_CHG_MASK 0x0300
2187#define MEM_EVAL_BUSY_SHIFT 8
2188#define MEM_MON_IDLE_MASK 0x00c0
2189#define MEM_MON_IDLE_SHIFT 6
2190#define MEM_UP_EVAL_MASK 0x0030
2191#define MEM_UP_EVAL_SHIFT 4
2192#define MEM_DOWN_EVAL_MASK 0x000c
2193#define MEM_DOWN_EVAL_SHIFT 2
2194#define MEM_SW_CMD_MASK 0x0003
2195#define MEM_INT_STEER_GFX 0
2196#define MEM_INT_STEER_CMR 1
2197#define MEM_INT_STEER_SMI 2
2198#define MEM_INT_STEER_SCI 3
2199#define MEMINTRSTS 0x11184
2200#define MEMINT_RSEXIT (1<<7)
2201#define MEMINT_CONT_BUSY (1<<6)
2202#define MEMINT_AVG_BUSY (1<<5)
2203#define MEMINT_EVAL_CHG (1<<4)
2204#define MEMINT_MON_IDLE (1<<3)
2205#define MEMINT_UP_EVAL (1<<2)
2206#define MEMINT_DOWN_EVAL (1<<1)
2207#define MEMINT_SW_CMD (1<<0)
2208#define MEMMODECTL 0x11190
2209#define MEMMODE_BOOST_EN (1<<31)
2210#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2211#define MEMMODE_BOOST_FREQ_SHIFT 24
2212#define MEMMODE_IDLE_MODE_MASK 0x00030000
2213#define MEMMODE_IDLE_MODE_SHIFT 16
2214#define MEMMODE_IDLE_MODE_EVAL 0
2215#define MEMMODE_IDLE_MODE_CONT 1
2216#define MEMMODE_HWIDLE_EN (1<<15)
2217#define MEMMODE_SWMODE_EN (1<<14)
2218#define MEMMODE_RCLK_GATE (1<<13)
2219#define MEMMODE_HW_UPDATE (1<<12)
2220#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2221#define MEMMODE_FSTART_SHIFT 8
2222#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2223#define MEMMODE_FMAX_SHIFT 4
2224#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2225#define RCBMAXAVG 0x1119c
2226#define MEMSWCTL2 0x1119e /* Cantiga only */
2227#define SWMEMCMD_RENDER_OFF (0 << 13)
2228#define SWMEMCMD_RENDER_ON (1 << 13)
2229#define SWMEMCMD_SWFREQ (2 << 13)
2230#define SWMEMCMD_TARVID (3 << 13)
2231#define SWMEMCMD_VRM_OFF (4 << 13)
2232#define SWMEMCMD_VRM_ON (5 << 13)
2233#define CMDSTS (1<<12)
2234#define SFCAVM (1<<11)
2235#define SWFREQ_MASK 0x0380 /* P0-7 */
2236#define SWFREQ_SHIFT 7
2237#define TARVID_MASK 0x001f
2238#define MEMSTAT_CTG 0x111a0
2239#define RCBMINAVG 0x111a0
2240#define RCUPEI 0x111b0
2241#define RCDNEI 0x111b4
88271da3
JB
2242#define RSTDBYCTL 0x111b8
2243#define RS1EN (1<<31)
2244#define RS2EN (1<<30)
2245#define RS3EN (1<<29)
2246#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2247#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2248#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2249#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2250#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2251#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2252#define RSX_STATUS_MASK (7<<20)
2253#define RSX_STATUS_ON (0<<20)
2254#define RSX_STATUS_RC1 (1<<20)
2255#define RSX_STATUS_RC1E (2<<20)
2256#define RSX_STATUS_RS1 (3<<20)
2257#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2258#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2259#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2260#define RSX_STATUS_RSVD2 (7<<20)
2261#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2262#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2263#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2264#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2265#define RS1CONTSAV_MASK (3<<14)
2266#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2267#define RS1CONTSAV_RSVD (1<<14)
2268#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2269#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2270#define NORMSLEXLAT_MASK (3<<12)
2271#define SLOW_RS123 (0<<12)
2272#define SLOW_RS23 (1<<12)
2273#define SLOW_RS3 (2<<12)
2274#define NORMAL_RS123 (3<<12)
2275#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2276#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2277#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2278#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2279#define RS_CSTATE_MASK (3<<4)
2280#define RS_CSTATE_C367_RS1 (0<<4)
2281#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2282#define RS_CSTATE_RSVD (2<<4)
2283#define RS_CSTATE_C367_RS2 (3<<4)
2284#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2285#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2286#define VIDCTL 0x111c0
2287#define VIDSTS 0x111c8
2288#define VIDSTART 0x111cc /* 8 bits */
2289#define MEMSTAT_ILK 0x111f8
2290#define MEMSTAT_VID_MASK 0x7f00
2291#define MEMSTAT_VID_SHIFT 8
2292#define MEMSTAT_PSTATE_MASK 0x00f8
2293#define MEMSTAT_PSTATE_SHIFT 3
2294#define MEMSTAT_MON_ACTV (1<<2)
2295#define MEMSTAT_SRC_CTL_MASK 0x0003
2296#define MEMSTAT_SRC_CTL_CORE 0
2297#define MEMSTAT_SRC_CTL_TRB 1
2298#define MEMSTAT_SRC_CTL_THM 2
2299#define MEMSTAT_SRC_CTL_STDBY 3
2300#define RCPREVBSYTUPAVG 0x113b8
2301#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2302#define PMMISC 0x11214
2303#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2304#define SDEW 0x1124c
2305#define CSIEW0 0x11250
2306#define CSIEW1 0x11254
2307#define CSIEW2 0x11258
2308#define PEW 0x1125c
2309#define DEW 0x11270
2310#define MCHAFE 0x112c0
2311#define CSIEC 0x112e0
2312#define DMIEC 0x112e4
2313#define DDREC 0x112e8
2314#define PEG0EC 0x112ec
2315#define PEG1EC 0x112f0
2316#define GFXEC 0x112f4
2317#define RPPREVBSYTUPAVG 0x113b8
2318#define RPPREVBSYTDNAVG 0x113bc
2319#define ECR 0x11600
2320#define ECR_GPFE (1<<31)
2321#define ECR_IMONE (1<<30)
2322#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2323#define OGW0 0x11608
2324#define OGW1 0x1160c
2325#define EG0 0x11610
2326#define EG1 0x11614
2327#define EG2 0x11618
2328#define EG3 0x1161c
2329#define EG4 0x11620
2330#define EG5 0x11624
2331#define EG6 0x11628
2332#define EG7 0x1162c
2333#define PXW 0x11664
2334#define PXWL 0x11680
2335#define LCFUSE02 0x116c0
2336#define LCFUSE_HIV_MASK 0x000000ff
2337#define CSIPLL0 0x12c10
2338#define DDRMPLL1 0X12c20
7d57382e
EA
2339#define PEG_BAND_GAP_DATA 0x14d68
2340
c4de7b0f
CW
2341#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2342#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2343
153b4b95
BW
2344#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2345#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2346#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2347
aa40d6bb
ZN
2348/*
2349 * Logical Context regs
2350 */
2351#define CCID 0x2180
2352#define CCID_EN (1<<0)
e8016055
VS
2353/*
2354 * Notes on SNB/IVB/VLV context size:
2355 * - Power context is saved elsewhere (LLC or stolen)
2356 * - Ring/execlist context is saved on SNB, not on IVB
2357 * - Extended context size already includes render context size
2358 * - We always need to follow the extended context size.
2359 * SNB BSpec has comments indicating that we should use the
2360 * render context size instead if execlists are disabled, but
2361 * based on empirical testing that's just nonsense.
2362 * - Pipelined/VF state is saved on SNB/IVB respectively
2363 * - GT1 size just indicates how much of render context
2364 * doesn't need saving on GT1
2365 */
fe1cc68f
BW
2366#define CXT_SIZE 0x21a0
2367#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2368#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2369#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2370#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2371#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2372#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2373 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2374 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2375#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2376#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2377#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2378#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2379#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2380#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2381#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2382#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2383 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2384/* Haswell does have the CXT_SIZE register however it does not appear to be
2385 * valid. Now, docs explain in dwords what is in the context object. The full
2386 * size is 70720 bytes, however, the power context and execlist context will
2387 * never be saved (power context is stored elsewhere, and execlists don't work
2388 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2389 */
2390#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2391/* Same as Haswell, but 72064 bytes now. */
2392#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2393
542a6b20 2394#define CHV_CLK_CTL1 0x101100
e454a05d
JB
2395#define VLV_CLK_CTL2 0x101104
2396#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2397
585fb111
JB
2398/*
2399 * Overlay regs
2400 */
2401
2402#define OVADD 0x30000
2403#define DOVSTA 0x30008
2404#define OC_BUF (0x3<<20)
2405#define OGAMC5 0x30010
2406#define OGAMC4 0x30014
2407#define OGAMC3 0x30018
2408#define OGAMC2 0x3001c
2409#define OGAMC1 0x30020
2410#define OGAMC0 0x30024
2411
2412/*
2413 * Display engine regs
2414 */
2415
8bf1e9f1 2416/* Pipe A CRC regs */
a57c774a 2417#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2418#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2419/* ivb+ source selection */
8bf1e9f1
SH
2420#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2421#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2422#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2423/* ilk+ source selection */
5a6b5c84
DV
2424#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2425#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2426#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2427/* embedded DP port on the north display block, reserved on ivb */
2428#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2429#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2430/* vlv source selection */
2431#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2432#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2433#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2434/* with DP port the pipe source is invalid */
2435#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2436#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2437#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2438/* gen3+ source selection */
2439#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2440#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2441#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2442/* with DP/TV port the pipe source is invalid */
2443#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2444#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2445#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2446#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2447#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2448/* gen2 doesn't have source selection bits */
52f843f6 2449#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2450
5a6b5c84
DV
2451#define _PIPE_CRC_RES_1_A_IVB 0x60064
2452#define _PIPE_CRC_RES_2_A_IVB 0x60068
2453#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2454#define _PIPE_CRC_RES_4_A_IVB 0x60070
2455#define _PIPE_CRC_RES_5_A_IVB 0x60074
2456
a57c774a
AK
2457#define _PIPE_CRC_RES_RED_A 0x60060
2458#define _PIPE_CRC_RES_GREEN_A 0x60064
2459#define _PIPE_CRC_RES_BLUE_A 0x60068
2460#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2461#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2462
2463/* Pipe B CRC regs */
5a6b5c84
DV
2464#define _PIPE_CRC_RES_1_B_IVB 0x61064
2465#define _PIPE_CRC_RES_2_B_IVB 0x61068
2466#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2467#define _PIPE_CRC_RES_4_B_IVB 0x61070
2468#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2469
a57c774a 2470#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2471#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2472 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2473#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2474 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2475#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2476 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2477#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2478 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2479#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2480 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2481
0b5c5ed0 2482#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2483 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2484#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2485 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2486#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2487 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2488#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2489 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2490#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2491 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2492
585fb111 2493/* Pipe A timing regs */
a57c774a
AK
2494#define _HTOTAL_A 0x60000
2495#define _HBLANK_A 0x60004
2496#define _HSYNC_A 0x60008
2497#define _VTOTAL_A 0x6000c
2498#define _VBLANK_A 0x60010
2499#define _VSYNC_A 0x60014
2500#define _PIPEASRC 0x6001c
2501#define _BCLRPAT_A 0x60020
2502#define _VSYNCSHIFT_A 0x60028
ebb69c95 2503#define _PIPE_MULT_A 0x6002c
585fb111
JB
2504
2505/* Pipe B timing regs */
a57c774a
AK
2506#define _HTOTAL_B 0x61000
2507#define _HBLANK_B 0x61004
2508#define _HSYNC_B 0x61008
2509#define _VTOTAL_B 0x6100c
2510#define _VBLANK_B 0x61010
2511#define _VSYNC_B 0x61014
2512#define _PIPEBSRC 0x6101c
2513#define _BCLRPAT_B 0x61020
2514#define _VSYNCSHIFT_B 0x61028
ebb69c95 2515#define _PIPE_MULT_B 0x6102c
a57c774a
AK
2516
2517#define TRANSCODER_A_OFFSET 0x60000
2518#define TRANSCODER_B_OFFSET 0x61000
2519#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2520#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2521#define TRANSCODER_EDP_OFFSET 0x6f000
2522
5c969aa7
DL
2523#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2524 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2525 dev_priv->info.display_mmio_offset)
a57c774a
AK
2526
2527#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2528#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2529#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2530#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2531#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2532#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2533#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2534#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2535#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
ebb69c95 2536#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
5eddb70b 2537
ed8546ac
BW
2538/* HSW+ eDP PSR registers */
2539#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2540#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 2541#define EDP_PSR_ENABLE (1<<31)
82c56254 2542#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
2543#define EDP_PSR_LINK_DISABLE (0<<27)
2544#define EDP_PSR_LINK_STANDBY (1<<27)
2545#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2546#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2547#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2548#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2549#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2550#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2551#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2552#define EDP_PSR_TP1_TP2_SEL (0<<11)
2553#define EDP_PSR_TP1_TP3_SEL (1<<11)
2554#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2555#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2556#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2557#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2558#define EDP_PSR_TP1_TIME_500us (0<<4)
2559#define EDP_PSR_TP1_TIME_100us (1<<4)
2560#define EDP_PSR_TP1_TIME_2500us (2<<4)
2561#define EDP_PSR_TP1_TIME_0us (3<<4)
2562#define EDP_PSR_IDLE_FRAME_SHIFT 0
2563
18b5992c
BW
2564#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2565#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
18b5992c 2566#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
18b5992c
BW
2567#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2568#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2569#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2570
18b5992c 2571#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2572#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2573#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2574#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2575#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2576#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2577#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2578#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2579#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2580#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2581#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2582#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2583#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2584#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2585#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2586#define EDP_PSR_STATUS_COUNT_SHIFT 16
2587#define EDP_PSR_STATUS_COUNT_MASK 0xf
2588#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2589#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2590#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2591#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2592#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2593#define EDP_PSR_STATUS_IDLE_MASK 0xf
2594
18b5992c 2595#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2596#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2597
18b5992c 2598#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2599#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2600#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2601#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2602
585fb111
JB
2603/* VGA port control */
2604#define ADPA 0x61100
ebc0fd88 2605#define PCH_ADPA 0xe1100
540a8950 2606#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2607
585fb111
JB
2608#define ADPA_DAC_ENABLE (1<<31)
2609#define ADPA_DAC_DISABLE 0
2610#define ADPA_PIPE_SELECT_MASK (1<<30)
2611#define ADPA_PIPE_A_SELECT 0
2612#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2613#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2614/* CPT uses bits 29:30 for pch transcoder select */
2615#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2616#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2617#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2618#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2619#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2620#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2621#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2622#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2623#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2624#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2625#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2626#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2627#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2628#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2629#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2630#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2631#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2632#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2633#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2634#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2635#define ADPA_SETS_HVPOLARITY 0
60222c0c 2636#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2637#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2638#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2639#define ADPA_HSYNC_CNTL_ENABLE 0
2640#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2641#define ADPA_VSYNC_ACTIVE_LOW 0
2642#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2643#define ADPA_HSYNC_ACTIVE_LOW 0
2644#define ADPA_DPMS_MASK (~(3<<10))
2645#define ADPA_DPMS_ON (0<<10)
2646#define ADPA_DPMS_SUSPEND (1<<10)
2647#define ADPA_DPMS_STANDBY (2<<10)
2648#define ADPA_DPMS_OFF (3<<10)
2649
939fe4d7 2650
585fb111 2651/* Hotplug control (945+ only) */
5c969aa7 2652#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2653#define PORTB_HOTPLUG_INT_EN (1 << 29)
2654#define PORTC_HOTPLUG_INT_EN (1 << 28)
2655#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2656#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2657#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2658#define TV_HOTPLUG_INT_EN (1 << 18)
2659#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2660#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2661 PORTC_HOTPLUG_INT_EN | \
2662 PORTD_HOTPLUG_INT_EN | \
2663 SDVOC_HOTPLUG_INT_EN | \
2664 SDVOB_HOTPLUG_INT_EN | \
2665 CRT_HOTPLUG_INT_EN)
585fb111 2666#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2667#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2668/* must use period 64 on GM45 according to docs */
2669#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2670#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2671#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2672#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2673#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2674#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2675#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2676#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2677#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2678#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2679#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2680#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2681
5c969aa7 2682#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2683/*
2684 * HDMI/DP bits are gen4+
2685 *
2686 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2687 * Please check the detailed lore in the commit message for for experimental
2688 * evidence.
2689 */
232a6ee9
TP
2690#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2691#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2692#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2693/* VLV DP/HDMI bits again match Bspec */
2694#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2695#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2696#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 2697#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
2698#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2699#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 2700#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
2701#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2702#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 2703#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
2704#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2705#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 2706/* CRT/TV common between gen3+ */
585fb111
JB
2707#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2708#define TV_HOTPLUG_INT_STATUS (1 << 10)
2709#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2710#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2711#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2712#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2713#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2714#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2715#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2716#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2717
084b612e
CW
2718/* SDVO is different across gen3/4 */
2719#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2720#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2721/*
2722 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2723 * since reality corrobates that they're the same as on gen3. But keep these
2724 * bits here (and the comment!) to help any other lost wanderers back onto the
2725 * right tracks.
2726 */
084b612e
CW
2727#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2728#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2729#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2730#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2731#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2732 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2733 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2734 PORTB_HOTPLUG_INT_STATUS | \
2735 PORTC_HOTPLUG_INT_STATUS | \
2736 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2737
2738#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2739 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2740 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2741 PORTB_HOTPLUG_INT_STATUS | \
2742 PORTC_HOTPLUG_INT_STATUS | \
2743 PORTD_HOTPLUG_INT_STATUS)
585fb111 2744
c20cd312
PZ
2745/* SDVO and HDMI port control.
2746 * The same register may be used for SDVO or HDMI */
2747#define GEN3_SDVOB 0x61140
2748#define GEN3_SDVOC 0x61160
2749#define GEN4_HDMIB GEN3_SDVOB
2750#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 2751#define CHV_HDMID 0x6116C
c20cd312
PZ
2752#define PCH_SDVOB 0xe1140
2753#define PCH_HDMIB PCH_SDVOB
2754#define PCH_HDMIC 0xe1150
2755#define PCH_HDMID 0xe1160
2756
84093603
DV
2757#define PORT_DFT_I9XX 0x61150
2758#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 2759#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603
DV
2760#define DC_BALANCE_RESET_VLV (1 << 31)
2761#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2762#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2763#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2764
c20cd312
PZ
2765/* Gen 3 SDVO bits: */
2766#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2767#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2768#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2769#define SDVO_PIPE_B_SELECT (1 << 30)
2770#define SDVO_STALL_SELECT (1 << 29)
2771#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 2772/*
585fb111 2773 * 915G/GM SDVO pixel multiplier.
585fb111 2774 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2775 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2776 */
c20cd312 2777#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2778#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2779#define SDVO_PHASE_SELECT_MASK (15 << 19)
2780#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2781#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2782#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2783#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2784#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2785#define SDVO_DETECTED (1 << 2)
585fb111 2786/* Bits to be preserved when writing */
c20cd312
PZ
2787#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2788 SDVO_INTERRUPT_ENABLE)
2789#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2790
2791/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2792#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2793#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2794#define SDVO_ENCODING_SDVO (0 << 10)
2795#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2796#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2797#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2798#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2799#define SDVO_AUDIO_ENABLE (1 << 6)
2800/* VSYNC/HSYNC bits new with 965, default is to be set */
2801#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2802#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2803
2804/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2805#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2806#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2807
2808/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2809#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2810#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2811
44f37d1f
CML
2812/* CHV SDVO/HDMI bits: */
2813#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2814#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2815
585fb111
JB
2816
2817/* DVO port control */
2818#define DVOA 0x61120
2819#define DVOB 0x61140
2820#define DVOC 0x61160
2821#define DVO_ENABLE (1 << 31)
2822#define DVO_PIPE_B_SELECT (1 << 30)
2823#define DVO_PIPE_STALL_UNUSED (0 << 28)
2824#define DVO_PIPE_STALL (1 << 28)
2825#define DVO_PIPE_STALL_TV (2 << 28)
2826#define DVO_PIPE_STALL_MASK (3 << 28)
2827#define DVO_USE_VGA_SYNC (1 << 15)
2828#define DVO_DATA_ORDER_I740 (0 << 14)
2829#define DVO_DATA_ORDER_FP (1 << 14)
2830#define DVO_VSYNC_DISABLE (1 << 11)
2831#define DVO_HSYNC_DISABLE (1 << 10)
2832#define DVO_VSYNC_TRISTATE (1 << 9)
2833#define DVO_HSYNC_TRISTATE (1 << 8)
2834#define DVO_BORDER_ENABLE (1 << 7)
2835#define DVO_DATA_ORDER_GBRG (1 << 6)
2836#define DVO_DATA_ORDER_RGGB (0 << 6)
2837#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2838#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2839#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2840#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2841#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2842#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2843#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2844#define DVO_PRESERVE_MASK (0x7<<24)
2845#define DVOA_SRCDIM 0x61124
2846#define DVOB_SRCDIM 0x61144
2847#define DVOC_SRCDIM 0x61164
2848#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2849#define DVO_SRCDIM_VERTICAL_SHIFT 0
2850
2851/* LVDS port control */
2852#define LVDS 0x61180
2853/*
2854 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2855 * the DPLL semantics change when the LVDS is assigned to that pipe.
2856 */
2857#define LVDS_PORT_EN (1 << 31)
2858/* Selects pipe B for LVDS data. Must be set on pre-965. */
2859#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2860#define LVDS_PIPE_MASK (1 << 30)
1519b995 2861#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2862/* LVDS dithering flag on 965/g4x platform */
2863#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2864/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2865#define LVDS_VSYNC_POLARITY (1 << 21)
2866#define LVDS_HSYNC_POLARITY (1 << 20)
2867
a3e17eb8
ZY
2868/* Enable border for unscaled (or aspect-scaled) display */
2869#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2870/*
2871 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2872 * pixel.
2873 */
2874#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2875#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2876#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2877/*
2878 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2879 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2880 * on.
2881 */
2882#define LVDS_A3_POWER_MASK (3 << 6)
2883#define LVDS_A3_POWER_DOWN (0 << 6)
2884#define LVDS_A3_POWER_UP (3 << 6)
2885/*
2886 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2887 * is set.
2888 */
2889#define LVDS_CLKB_POWER_MASK (3 << 4)
2890#define LVDS_CLKB_POWER_DOWN (0 << 4)
2891#define LVDS_CLKB_POWER_UP (3 << 4)
2892/*
2893 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2894 * setting for whether we are in dual-channel mode. The B3 pair will
2895 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2896 */
2897#define LVDS_B0B3_POWER_MASK (3 << 2)
2898#define LVDS_B0B3_POWER_DOWN (0 << 2)
2899#define LVDS_B0B3_POWER_UP (3 << 2)
2900
3c17fe4b
DH
2901/* Video Data Island Packet control */
2902#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2903/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2904 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2905 * of the infoframe structure specified by CEA-861. */
2906#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2907#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2908#define VIDEO_DIP_CTL 0x61170
2da8af54 2909/* Pre HSW: */
3c17fe4b 2910#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2911#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2912#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2913#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2914#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2915#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2916#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2917#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2918#define VIDEO_DIP_SELECT_AVI (0 << 19)
2919#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2920#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2921#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2922#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2923#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2924#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2925#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2926/* HSW and later: */
0dd87d20
PZ
2927#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2928#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2929#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2930#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2931#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2932#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2933
585fb111
JB
2934/* Panel power sequencing */
2935#define PP_STATUS 0x61200
2936#define PP_ON (1 << 31)
2937/*
2938 * Indicates that all dependencies of the panel are on:
2939 *
2940 * - PLL enabled
2941 * - pipe enabled
2942 * - LVDS/DVOB/DVOC on
2943 */
2944#define PP_READY (1 << 30)
2945#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2946#define PP_SEQUENCE_POWER_UP (1 << 28)
2947#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2948#define PP_SEQUENCE_MASK (3 << 28)
2949#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2950#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2951#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2952#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2953#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2954#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2955#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2956#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2957#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2958#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2959#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2960#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2961#define PP_CONTROL 0x61204
2962#define POWER_TARGET_ON (1 << 0)
2963#define PP_ON_DELAYS 0x61208
2964#define PP_OFF_DELAYS 0x6120c
2965#define PP_DIVISOR 0x61210
2966
2967/* Panel fitting */
5c969aa7 2968#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
2969#define PFIT_ENABLE (1 << 31)
2970#define PFIT_PIPE_MASK (3 << 29)
2971#define PFIT_PIPE_SHIFT 29
2972#define VERT_INTERP_DISABLE (0 << 10)
2973#define VERT_INTERP_BILINEAR (1 << 10)
2974#define VERT_INTERP_MASK (3 << 10)
2975#define VERT_AUTO_SCALE (1 << 9)
2976#define HORIZ_INTERP_DISABLE (0 << 6)
2977#define HORIZ_INTERP_BILINEAR (1 << 6)
2978#define HORIZ_INTERP_MASK (3 << 6)
2979#define HORIZ_AUTO_SCALE (1 << 5)
2980#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2981#define PFIT_FILTER_FUZZY (0 << 24)
2982#define PFIT_SCALING_AUTO (0 << 26)
2983#define PFIT_SCALING_PROGRAMMED (1 << 26)
2984#define PFIT_SCALING_PILLAR (2 << 26)
2985#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 2986#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
2987/* Pre-965 */
2988#define PFIT_VERT_SCALE_SHIFT 20
2989#define PFIT_VERT_SCALE_MASK 0xfff00000
2990#define PFIT_HORIZ_SCALE_SHIFT 4
2991#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2992/* 965+ */
2993#define PFIT_VERT_SCALE_SHIFT_965 16
2994#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2995#define PFIT_HORIZ_SCALE_SHIFT_965 0
2996#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2997
5c969aa7 2998#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 2999
5c969aa7
DL
3000#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3001#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
3002#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3003 _VLV_BLC_PWM_CTL2_B)
3004
5c969aa7
DL
3005#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3006#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
3007#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3008 _VLV_BLC_PWM_CTL_B)
3009
5c969aa7
DL
3010#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3011#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
3012#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3013 _VLV_BLC_HIST_CTL_B)
3014
585fb111 3015/* Backlight control */
5c969aa7 3016#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3017#define BLM_PWM_ENABLE (1 << 31)
3018#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3019#define BLM_PIPE_SELECT (1 << 29)
3020#define BLM_PIPE_SELECT_IVB (3 << 29)
3021#define BLM_PIPE_A (0 << 29)
3022#define BLM_PIPE_B (1 << 29)
3023#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3024#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3025#define BLM_TRANSCODER_B BLM_PIPE_B
3026#define BLM_TRANSCODER_C BLM_PIPE_C
3027#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3028#define BLM_PIPE(pipe) ((pipe) << 29)
3029#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3030#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3031#define BLM_PHASE_IN_ENABLE (1 << 25)
3032#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3033#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3034#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3035#define BLM_PHASE_IN_COUNT_SHIFT (8)
3036#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3037#define BLM_PHASE_IN_INCR_SHIFT (0)
3038#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 3039#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3040/*
3041 * This is the most significant 15 bits of the number of backlight cycles in a
3042 * complete cycle of the modulated backlight control.
3043 *
3044 * The actual value is this field multiplied by two.
3045 */
7cf41601
DV
3046#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3047#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3048#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3049/*
3050 * This is the number of cycles out of the backlight modulation cycle for which
3051 * the backlight is on.
3052 *
3053 * This field must be no greater than the number of cycles in the complete
3054 * backlight modulation cycle.
3055 */
3056#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3057#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3058#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3059#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3060
5c969aa7 3061#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 3062
7cf41601
DV
3063/* New registers for PCH-split platforms. Safe where new bits show up, the
3064 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3065#define BLC_PWM_CPU_CTL2 0x48250
3066#define BLC_PWM_CPU_CTL 0x48254
3067
be256dc7
PZ
3068#define HSW_BLC_PWM2_CTL 0x48350
3069
7cf41601
DV
3070/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3071 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3072#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 3073#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3074#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3075#define BLM_PCH_POLARITY (1 << 29)
3076#define BLC_PWM_PCH_CTL2 0xc8254
3077
be256dc7
PZ
3078#define UTIL_PIN_CTL 0x48400
3079#define UTIL_PIN_ENABLE (1 << 31)
3080
3081#define PCH_GTC_CTL 0xe7000
3082#define PCH_GTC_ENABLE (1 << 31)
3083
585fb111
JB
3084/* TV port control */
3085#define TV_CTL 0x68000
646b4269 3086/* Enables the TV encoder */
585fb111 3087# define TV_ENC_ENABLE (1 << 31)
646b4269 3088/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3089# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3090/* Outputs composite video (DAC A only) */
585fb111 3091# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3092/* Outputs SVideo video (DAC B/C) */
585fb111 3093# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3094/* Outputs Component video (DAC A/B/C) */
585fb111 3095# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3096/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3097# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3098# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3099/* Enables slow sync generation (945GM only) */
585fb111 3100# define TV_SLOW_SYNC (1 << 20)
646b4269 3101/* Selects 4x oversampling for 480i and 576p */
585fb111 3102# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3103/* Selects 2x oversampling for 720p and 1080i */
585fb111 3104# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3105/* Selects no oversampling for 1080p */
585fb111 3106# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3107/* Selects 8x oversampling */
585fb111 3108# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3109/* Selects progressive mode rather than interlaced */
585fb111 3110# define TV_PROGRESSIVE (1 << 17)
646b4269 3111/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3112# define TV_PAL_BURST (1 << 16)
646b4269 3113/* Field for setting delay of Y compared to C */
585fb111 3114# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3115/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3116# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3117/*
585fb111
JB
3118 * Enables a fix for the 915GM only.
3119 *
3120 * Not sure what it does.
3121 */
3122# define TV_ENC_C0_FIX (1 << 10)
646b4269 3123/* Bits that must be preserved by software */
d2d9f232 3124# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3125# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3126/* Read-only state that reports all features enabled */
585fb111 3127# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3128/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3129# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3130/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3131# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3132/* Normal operation */
585fb111 3133# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3134/* Encoder test pattern 1 - combo pattern */
585fb111 3135# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3136/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3137# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3138/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3139# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3140/* Encoder test pattern 4 - random noise */
585fb111 3141# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3142/* Encoder test pattern 5 - linear color ramps */
585fb111 3143# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3144/*
585fb111
JB
3145 * This test mode forces the DACs to 50% of full output.
3146 *
3147 * This is used for load detection in combination with TVDAC_SENSE_MASK
3148 */
3149# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3150# define TV_TEST_MODE_MASK (7 << 0)
3151
3152#define TV_DAC 0x68004
b8ed2a4f 3153# define TV_DAC_SAVE 0x00ffff00
646b4269 3154/*
585fb111
JB
3155 * Reports that DAC state change logic has reported change (RO).
3156 *
3157 * This gets cleared when TV_DAC_STATE_EN is cleared
3158*/
3159# define TVDAC_STATE_CHG (1 << 31)
3160# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3161/* Reports that DAC A voltage is above the detect threshold */
585fb111 3162# define TVDAC_A_SENSE (1 << 30)
646b4269 3163/* Reports that DAC B voltage is above the detect threshold */
585fb111 3164# define TVDAC_B_SENSE (1 << 29)
646b4269 3165/* Reports that DAC C voltage is above the detect threshold */
585fb111 3166# define TVDAC_C_SENSE (1 << 28)
646b4269 3167/*
585fb111
JB
3168 * Enables DAC state detection logic, for load-based TV detection.
3169 *
3170 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3171 * to off, for load detection to work.
3172 */
3173# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3174/* Sets the DAC A sense value to high */
585fb111 3175# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3176/* Sets the DAC B sense value to high */
585fb111 3177# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3178/* Sets the DAC C sense value to high */
585fb111 3179# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3180/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3181# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3182/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3183# define ENC_TVDAC_SLEW_FAST (1 << 6)
3184# define DAC_A_1_3_V (0 << 4)
3185# define DAC_A_1_1_V (1 << 4)
3186# define DAC_A_0_7_V (2 << 4)
cb66c692 3187# define DAC_A_MASK (3 << 4)
585fb111
JB
3188# define DAC_B_1_3_V (0 << 2)
3189# define DAC_B_1_1_V (1 << 2)
3190# define DAC_B_0_7_V (2 << 2)
cb66c692 3191# define DAC_B_MASK (3 << 2)
585fb111
JB
3192# define DAC_C_1_3_V (0 << 0)
3193# define DAC_C_1_1_V (1 << 0)
3194# define DAC_C_0_7_V (2 << 0)
cb66c692 3195# define DAC_C_MASK (3 << 0)
585fb111 3196
646b4269 3197/*
585fb111
JB
3198 * CSC coefficients are stored in a floating point format with 9 bits of
3199 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3200 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3201 * -1 (0x3) being the only legal negative value.
3202 */
3203#define TV_CSC_Y 0x68010
3204# define TV_RY_MASK 0x07ff0000
3205# define TV_RY_SHIFT 16
3206# define TV_GY_MASK 0x00000fff
3207# define TV_GY_SHIFT 0
3208
3209#define TV_CSC_Y2 0x68014
3210# define TV_BY_MASK 0x07ff0000
3211# define TV_BY_SHIFT 16
646b4269 3212/*
585fb111
JB
3213 * Y attenuation for component video.
3214 *
3215 * Stored in 1.9 fixed point.
3216 */
3217# define TV_AY_MASK 0x000003ff
3218# define TV_AY_SHIFT 0
3219
3220#define TV_CSC_U 0x68018
3221# define TV_RU_MASK 0x07ff0000
3222# define TV_RU_SHIFT 16
3223# define TV_GU_MASK 0x000007ff
3224# define TV_GU_SHIFT 0
3225
3226#define TV_CSC_U2 0x6801c
3227# define TV_BU_MASK 0x07ff0000
3228# define TV_BU_SHIFT 16
646b4269 3229/*
585fb111
JB
3230 * U attenuation for component video.
3231 *
3232 * Stored in 1.9 fixed point.
3233 */
3234# define TV_AU_MASK 0x000003ff
3235# define TV_AU_SHIFT 0
3236
3237#define TV_CSC_V 0x68020
3238# define TV_RV_MASK 0x0fff0000
3239# define TV_RV_SHIFT 16
3240# define TV_GV_MASK 0x000007ff
3241# define TV_GV_SHIFT 0
3242
3243#define TV_CSC_V2 0x68024
3244# define TV_BV_MASK 0x07ff0000
3245# define TV_BV_SHIFT 16
646b4269 3246/*
585fb111
JB
3247 * V attenuation for component video.
3248 *
3249 * Stored in 1.9 fixed point.
3250 */
3251# define TV_AV_MASK 0x000007ff
3252# define TV_AV_SHIFT 0
3253
3254#define TV_CLR_KNOBS 0x68028
646b4269 3255/* 2s-complement brightness adjustment */
585fb111
JB
3256# define TV_BRIGHTNESS_MASK 0xff000000
3257# define TV_BRIGHTNESS_SHIFT 24
646b4269 3258/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3259# define TV_CONTRAST_MASK 0x00ff0000
3260# define TV_CONTRAST_SHIFT 16
646b4269 3261/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3262# define TV_SATURATION_MASK 0x0000ff00
3263# define TV_SATURATION_SHIFT 8
646b4269 3264/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3265# define TV_HUE_MASK 0x000000ff
3266# define TV_HUE_SHIFT 0
3267
3268#define TV_CLR_LEVEL 0x6802c
646b4269 3269/* Controls the DAC level for black */
585fb111
JB
3270# define TV_BLACK_LEVEL_MASK 0x01ff0000
3271# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3272/* Controls the DAC level for blanking */
585fb111
JB
3273# define TV_BLANK_LEVEL_MASK 0x000001ff
3274# define TV_BLANK_LEVEL_SHIFT 0
3275
3276#define TV_H_CTL_1 0x68030
646b4269 3277/* Number of pixels in the hsync. */
585fb111
JB
3278# define TV_HSYNC_END_MASK 0x1fff0000
3279# define TV_HSYNC_END_SHIFT 16
646b4269 3280/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3281# define TV_HTOTAL_MASK 0x00001fff
3282# define TV_HTOTAL_SHIFT 0
3283
3284#define TV_H_CTL_2 0x68034
646b4269 3285/* Enables the colorburst (needed for non-component color) */
585fb111 3286# define TV_BURST_ENA (1 << 31)
646b4269 3287/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3288# define TV_HBURST_START_SHIFT 16
3289# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3290/* Length of the colorburst */
585fb111
JB
3291# define TV_HBURST_LEN_SHIFT 0
3292# define TV_HBURST_LEN_MASK 0x0001fff
3293
3294#define TV_H_CTL_3 0x68038
646b4269 3295/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3296# define TV_HBLANK_END_SHIFT 16
3297# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3298/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3299# define TV_HBLANK_START_SHIFT 0
3300# define TV_HBLANK_START_MASK 0x0001fff
3301
3302#define TV_V_CTL_1 0x6803c
646b4269 3303/* XXX */
585fb111
JB
3304# define TV_NBR_END_SHIFT 16
3305# define TV_NBR_END_MASK 0x07ff0000
646b4269 3306/* XXX */
585fb111
JB
3307# define TV_VI_END_F1_SHIFT 8
3308# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3309/* XXX */
585fb111
JB
3310# define TV_VI_END_F2_SHIFT 0
3311# define TV_VI_END_F2_MASK 0x0000003f
3312
3313#define TV_V_CTL_2 0x68040
646b4269 3314/* Length of vsync, in half lines */
585fb111
JB
3315# define TV_VSYNC_LEN_MASK 0x07ff0000
3316# define TV_VSYNC_LEN_SHIFT 16
646b4269 3317/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3318 * number of half lines.
3319 */
3320# define TV_VSYNC_START_F1_MASK 0x00007f00
3321# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3322/*
585fb111
JB
3323 * Offset of the start of vsync in field 2, measured in one less than the
3324 * number of half lines.
3325 */
3326# define TV_VSYNC_START_F2_MASK 0x0000007f
3327# define TV_VSYNC_START_F2_SHIFT 0
3328
3329#define TV_V_CTL_3 0x68044
646b4269 3330/* Enables generation of the equalization signal */
585fb111 3331# define TV_EQUAL_ENA (1 << 31)
646b4269 3332/* Length of vsync, in half lines */
585fb111
JB
3333# define TV_VEQ_LEN_MASK 0x007f0000
3334# define TV_VEQ_LEN_SHIFT 16
646b4269 3335/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3336 * the number of half lines.
3337 */
3338# define TV_VEQ_START_F1_MASK 0x0007f00
3339# define TV_VEQ_START_F1_SHIFT 8
646b4269 3340/*
585fb111
JB
3341 * Offset of the start of equalization in field 2, measured in one less than
3342 * the number of half lines.
3343 */
3344# define TV_VEQ_START_F2_MASK 0x000007f
3345# define TV_VEQ_START_F2_SHIFT 0
3346
3347#define TV_V_CTL_4 0x68048
646b4269 3348/*
585fb111
JB
3349 * Offset to start of vertical colorburst, measured in one less than the
3350 * number of lines from vertical start.
3351 */
3352# define TV_VBURST_START_F1_MASK 0x003f0000
3353# define TV_VBURST_START_F1_SHIFT 16
646b4269 3354/*
585fb111
JB
3355 * Offset to the end of vertical colorburst, measured in one less than the
3356 * number of lines from the start of NBR.
3357 */
3358# define TV_VBURST_END_F1_MASK 0x000000ff
3359# define TV_VBURST_END_F1_SHIFT 0
3360
3361#define TV_V_CTL_5 0x6804c
646b4269 3362/*
585fb111
JB
3363 * Offset to start of vertical colorburst, measured in one less than the
3364 * number of lines from vertical start.
3365 */
3366# define TV_VBURST_START_F2_MASK 0x003f0000
3367# define TV_VBURST_START_F2_SHIFT 16
646b4269 3368/*
585fb111
JB
3369 * Offset to the end of vertical colorburst, measured in one less than the
3370 * number of lines from the start of NBR.
3371 */
3372# define TV_VBURST_END_F2_MASK 0x000000ff
3373# define TV_VBURST_END_F2_SHIFT 0
3374
3375#define TV_V_CTL_6 0x68050
646b4269 3376/*
585fb111
JB
3377 * Offset to start of vertical colorburst, measured in one less than the
3378 * number of lines from vertical start.
3379 */
3380# define TV_VBURST_START_F3_MASK 0x003f0000
3381# define TV_VBURST_START_F3_SHIFT 16
646b4269 3382/*
585fb111
JB
3383 * Offset to the end of vertical colorburst, measured in one less than the
3384 * number of lines from the start of NBR.
3385 */
3386# define TV_VBURST_END_F3_MASK 0x000000ff
3387# define TV_VBURST_END_F3_SHIFT 0
3388
3389#define TV_V_CTL_7 0x68054
646b4269 3390/*
585fb111
JB
3391 * Offset to start of vertical colorburst, measured in one less than the
3392 * number of lines from vertical start.
3393 */
3394# define TV_VBURST_START_F4_MASK 0x003f0000
3395# define TV_VBURST_START_F4_SHIFT 16
646b4269 3396/*
585fb111
JB
3397 * Offset to the end of vertical colorburst, measured in one less than the
3398 * number of lines from the start of NBR.
3399 */
3400# define TV_VBURST_END_F4_MASK 0x000000ff
3401# define TV_VBURST_END_F4_SHIFT 0
3402
3403#define TV_SC_CTL_1 0x68060
646b4269 3404/* Turns on the first subcarrier phase generation DDA */
585fb111 3405# define TV_SC_DDA1_EN (1 << 31)
646b4269 3406/* Turns on the first subcarrier phase generation DDA */
585fb111 3407# define TV_SC_DDA2_EN (1 << 30)
646b4269 3408/* Turns on the first subcarrier phase generation DDA */
585fb111 3409# define TV_SC_DDA3_EN (1 << 29)
646b4269 3410/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3411# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3412/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3413# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3414/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3415# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3416/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3417# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3418/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3419# define TV_BURST_LEVEL_MASK 0x00ff0000
3420# define TV_BURST_LEVEL_SHIFT 16
646b4269 3421/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3422# define TV_SCDDA1_INC_MASK 0x00000fff
3423# define TV_SCDDA1_INC_SHIFT 0
3424
3425#define TV_SC_CTL_2 0x68064
646b4269 3426/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3427# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3428# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3429/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3430# define TV_SCDDA2_INC_MASK 0x00007fff
3431# define TV_SCDDA2_INC_SHIFT 0
3432
3433#define TV_SC_CTL_3 0x68068
646b4269 3434/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3435# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3436# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3437/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3438# define TV_SCDDA3_INC_MASK 0x00007fff
3439# define TV_SCDDA3_INC_SHIFT 0
3440
3441#define TV_WIN_POS 0x68070
646b4269 3442/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3443# define TV_XPOS_MASK 0x1fff0000
3444# define TV_XPOS_SHIFT 16
646b4269 3445/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3446# define TV_YPOS_MASK 0x00000fff
3447# define TV_YPOS_SHIFT 0
3448
3449#define TV_WIN_SIZE 0x68074
646b4269 3450/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3451# define TV_XSIZE_MASK 0x1fff0000
3452# define TV_XSIZE_SHIFT 16
646b4269 3453/*
585fb111
JB
3454 * Vertical size of the display window, measured in pixels.
3455 *
3456 * Must be even for interlaced modes.
3457 */
3458# define TV_YSIZE_MASK 0x00000fff
3459# define TV_YSIZE_SHIFT 0
3460
3461#define TV_FILTER_CTL_1 0x68080
646b4269 3462/*
585fb111
JB
3463 * Enables automatic scaling calculation.
3464 *
3465 * If set, the rest of the registers are ignored, and the calculated values can
3466 * be read back from the register.
3467 */
3468# define TV_AUTO_SCALE (1 << 31)
646b4269 3469/*
585fb111
JB
3470 * Disables the vertical filter.
3471 *
3472 * This is required on modes more than 1024 pixels wide */
3473# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3474/* Enables adaptive vertical filtering */
585fb111
JB
3475# define TV_VADAPT (1 << 28)
3476# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3477/* Selects the least adaptive vertical filtering mode */
585fb111 3478# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3479/* Selects the moderately adaptive vertical filtering mode */
585fb111 3480# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3481/* Selects the most adaptive vertical filtering mode */
585fb111 3482# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3483/*
585fb111
JB
3484 * Sets the horizontal scaling factor.
3485 *
3486 * This should be the fractional part of the horizontal scaling factor divided
3487 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3488 *
3489 * (src width - 1) / ((oversample * dest width) - 1)
3490 */
3491# define TV_HSCALE_FRAC_MASK 0x00003fff
3492# define TV_HSCALE_FRAC_SHIFT 0
3493
3494#define TV_FILTER_CTL_2 0x68084
646b4269 3495/*
585fb111
JB
3496 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3497 *
3498 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3499 */
3500# define TV_VSCALE_INT_MASK 0x00038000
3501# define TV_VSCALE_INT_SHIFT 15
646b4269 3502/*
585fb111
JB
3503 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3504 *
3505 * \sa TV_VSCALE_INT_MASK
3506 */
3507# define TV_VSCALE_FRAC_MASK 0x00007fff
3508# define TV_VSCALE_FRAC_SHIFT 0
3509
3510#define TV_FILTER_CTL_3 0x68088
646b4269 3511/*
585fb111
JB
3512 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3513 *
3514 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3515 *
3516 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3517 */
3518# define TV_VSCALE_IP_INT_MASK 0x00038000
3519# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 3520/*
585fb111
JB
3521 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3522 *
3523 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3524 *
3525 * \sa TV_VSCALE_IP_INT_MASK
3526 */
3527# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3528# define TV_VSCALE_IP_FRAC_SHIFT 0
3529
3530#define TV_CC_CONTROL 0x68090
3531# define TV_CC_ENABLE (1 << 31)
646b4269 3532/*
585fb111
JB
3533 * Specifies which field to send the CC data in.
3534 *
3535 * CC data is usually sent in field 0.
3536 */
3537# define TV_CC_FID_MASK (1 << 27)
3538# define TV_CC_FID_SHIFT 27
646b4269 3539/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
3540# define TV_CC_HOFF_MASK 0x03ff0000
3541# define TV_CC_HOFF_SHIFT 16
646b4269 3542/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
3543# define TV_CC_LINE_MASK 0x0000003f
3544# define TV_CC_LINE_SHIFT 0
3545
3546#define TV_CC_DATA 0x68094
3547# define TV_CC_RDY (1 << 31)
646b4269 3548/* Second word of CC data to be transmitted. */
585fb111
JB
3549# define TV_CC_DATA_2_MASK 0x007f0000
3550# define TV_CC_DATA_2_SHIFT 16
646b4269 3551/* First word of CC data to be transmitted. */
585fb111
JB
3552# define TV_CC_DATA_1_MASK 0x0000007f
3553# define TV_CC_DATA_1_SHIFT 0
3554
3555#define TV_H_LUMA_0 0x68100
3556#define TV_H_LUMA_59 0x681ec
3557#define TV_H_CHROMA_0 0x68200
3558#define TV_H_CHROMA_59 0x682ec
3559#define TV_V_LUMA_0 0x68300
3560#define TV_V_LUMA_42 0x683a8
3561#define TV_V_CHROMA_0 0x68400
3562#define TV_V_CHROMA_42 0x684a8
3563
040d87f1 3564/* Display Port */
32f9d658 3565#define DP_A 0x64000 /* eDP */
040d87f1
KP
3566#define DP_B 0x64100
3567#define DP_C 0x64200
3568#define DP_D 0x64300
3569
3570#define DP_PORT_EN (1 << 31)
3571#define DP_PIPEB_SELECT (1 << 30)
47a05eca 3572#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
3573#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3574#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 3575
040d87f1
KP
3576/* Link training mode - select a suitable mode for each stage */
3577#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3578#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3579#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3580#define DP_LINK_TRAIN_OFF (3 << 28)
3581#define DP_LINK_TRAIN_MASK (3 << 28)
3582#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
3583#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3584#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 3585
8db9d77b
ZW
3586/* CPT Link training mode */
3587#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3588#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3589#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3590#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3591#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3592#define DP_LINK_TRAIN_SHIFT_CPT 8
3593
040d87f1
KP
3594/* Signal voltages. These are mostly controlled by the other end */
3595#define DP_VOLTAGE_0_4 (0 << 25)
3596#define DP_VOLTAGE_0_6 (1 << 25)
3597#define DP_VOLTAGE_0_8 (2 << 25)
3598#define DP_VOLTAGE_1_2 (3 << 25)
3599#define DP_VOLTAGE_MASK (7 << 25)
3600#define DP_VOLTAGE_SHIFT 25
3601
3602/* Signal pre-emphasis levels, like voltages, the other end tells us what
3603 * they want
3604 */
3605#define DP_PRE_EMPHASIS_0 (0 << 22)
3606#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3607#define DP_PRE_EMPHASIS_6 (2 << 22)
3608#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3609#define DP_PRE_EMPHASIS_MASK (7 << 22)
3610#define DP_PRE_EMPHASIS_SHIFT 22
3611
3612/* How many wires to use. I guess 3 was too hard */
17aa6be9 3613#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3614#define DP_PORT_WIDTH_MASK (7 << 19)
3615
3616/* Mystic DPCD version 1.1 special mode */
3617#define DP_ENHANCED_FRAMING (1 << 18)
3618
32f9d658
ZW
3619/* eDP */
3620#define DP_PLL_FREQ_270MHZ (0 << 16)
3621#define DP_PLL_FREQ_160MHZ (1 << 16)
3622#define DP_PLL_FREQ_MASK (3 << 16)
3623
646b4269 3624/* locked once port is enabled */
040d87f1
KP
3625#define DP_PORT_REVERSAL (1 << 15)
3626
32f9d658
ZW
3627/* eDP */
3628#define DP_PLL_ENABLE (1 << 14)
3629
646b4269 3630/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
3631#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3632
3633#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3634#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 3635
646b4269 3636/* limit RGB values to avoid confusing TVs */
040d87f1
KP
3637#define DP_COLOR_RANGE_16_235 (1 << 8)
3638
646b4269 3639/* Turn on the audio link */
040d87f1
KP
3640#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3641
646b4269 3642/* vs and hs sync polarity */
040d87f1
KP
3643#define DP_SYNC_VS_HIGH (1 << 4)
3644#define DP_SYNC_HS_HIGH (1 << 3)
3645
646b4269 3646/* A fantasy */
040d87f1
KP
3647#define DP_DETECTED (1 << 2)
3648
646b4269 3649/* The aux channel provides a way to talk to the
040d87f1
KP
3650 * signal sink for DDC etc. Max packet size supported
3651 * is 20 bytes in each direction, hence the 5 fixed
3652 * data registers
3653 */
32f9d658
ZW
3654#define DPA_AUX_CH_CTL 0x64010
3655#define DPA_AUX_CH_DATA1 0x64014
3656#define DPA_AUX_CH_DATA2 0x64018
3657#define DPA_AUX_CH_DATA3 0x6401c
3658#define DPA_AUX_CH_DATA4 0x64020
3659#define DPA_AUX_CH_DATA5 0x64024
3660
040d87f1
KP
3661#define DPB_AUX_CH_CTL 0x64110
3662#define DPB_AUX_CH_DATA1 0x64114
3663#define DPB_AUX_CH_DATA2 0x64118
3664#define DPB_AUX_CH_DATA3 0x6411c
3665#define DPB_AUX_CH_DATA4 0x64120
3666#define DPB_AUX_CH_DATA5 0x64124
3667
3668#define DPC_AUX_CH_CTL 0x64210
3669#define DPC_AUX_CH_DATA1 0x64214
3670#define DPC_AUX_CH_DATA2 0x64218
3671#define DPC_AUX_CH_DATA3 0x6421c
3672#define DPC_AUX_CH_DATA4 0x64220
3673#define DPC_AUX_CH_DATA5 0x64224
3674
3675#define DPD_AUX_CH_CTL 0x64310
3676#define DPD_AUX_CH_DATA1 0x64314
3677#define DPD_AUX_CH_DATA2 0x64318
3678#define DPD_AUX_CH_DATA3 0x6431c
3679#define DPD_AUX_CH_DATA4 0x64320
3680#define DPD_AUX_CH_DATA5 0x64324
3681
3682#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3683#define DP_AUX_CH_CTL_DONE (1 << 30)
3684#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3685#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3686#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3687#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3688#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3689#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3690#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3691#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3692#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3693#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3694#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3695#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3696#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3697#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3698#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3699#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3700#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3701#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3702#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
b9ca5fad 3703#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
3704
3705/*
3706 * Computing GMCH M and N values for the Display Port link
3707 *
3708 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3709 *
3710 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3711 *
3712 * The GMCH value is used internally
3713 *
3714 * bytes_per_pixel is the number of bytes coming out of the plane,
3715 * which is after the LUTs, so we want the bytes for our color format.
3716 * For our current usage, this is always 3, one byte for R, G and B.
3717 */
e3b95f1e
DV
3718#define _PIPEA_DATA_M_G4X 0x70050
3719#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3720
3721/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3722#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3723#define TU_SIZE_SHIFT 25
a65851af 3724#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3725
a65851af
VS
3726#define DATA_LINK_M_N_MASK (0xffffff)
3727#define DATA_LINK_N_MAX (0x800000)
040d87f1 3728
e3b95f1e
DV
3729#define _PIPEA_DATA_N_G4X 0x70054
3730#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3731#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3732
3733/*
3734 * Computing Link M and N values for the Display Port link
3735 *
3736 * Link M / N = pixel_clock / ls_clk
3737 *
3738 * (the DP spec calls pixel_clock the 'strm_clk')
3739 *
3740 * The Link value is transmitted in the Main Stream
3741 * Attributes and VB-ID.
3742 */
3743
e3b95f1e
DV
3744#define _PIPEA_LINK_M_G4X 0x70060
3745#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3746#define PIPEA_DP_LINK_M_MASK (0xffffff)
3747
e3b95f1e
DV
3748#define _PIPEA_LINK_N_G4X 0x70064
3749#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3750#define PIPEA_DP_LINK_N_MASK (0xffffff)
3751
e3b95f1e
DV
3752#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3753#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3754#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3755#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3756
585fb111
JB
3757/* Display & cursor control */
3758
3759/* Pipe A */
a57c774a 3760#define _PIPEADSL 0x70000
837ba00f
PZ
3761#define DSL_LINEMASK_GEN2 0x00000fff
3762#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3763#define _PIPEACONF 0x70008
5eddb70b
CW
3764#define PIPECONF_ENABLE (1<<31)
3765#define PIPECONF_DISABLE 0
3766#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3767#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3768#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3769#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3770#define PIPECONF_SINGLE_WIDE 0
3771#define PIPECONF_PIPE_UNLOCKED 0
3772#define PIPECONF_PIPE_LOCKED (1<<25)
3773#define PIPECONF_PALETTE 0
3774#define PIPECONF_GAMMA (1<<24)
585fb111 3775#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3776#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3777#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3778/* Note that pre-gen3 does not support interlaced display directly. Panel
3779 * fitting must be disabled on pre-ilk for interlaced. */
3780#define PIPECONF_PROGRESSIVE (0 << 21)
3781#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3782#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3783#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3784#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3785/* Ironlake and later have a complete new set of values for interlaced. PFIT
3786 * means panel fitter required, PF means progressive fetch, DBL means power
3787 * saving pixel doubling. */
3788#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3789#define PIPECONF_INTERLACED_ILK (3 << 21)
3790#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3791#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3792#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 3793#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 3794#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3795#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3796#define PIPECONF_BPC_MASK (0x7 << 5)
3797#define PIPECONF_8BPC (0<<5)
3798#define PIPECONF_10BPC (1<<5)
3799#define PIPECONF_6BPC (2<<5)
3800#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3801#define PIPECONF_DITHER_EN (1<<4)
3802#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3803#define PIPECONF_DITHER_TYPE_SP (0<<2)
3804#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3805#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3806#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3807#define _PIPEASTAT 0x70024
585fb111 3808#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3809#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3810#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3811#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 3812#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 3813#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3814#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3815#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3816#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3817#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3818#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3819#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3820#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3821#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3822#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3823#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 3824#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
3825#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3826#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 3827#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 3828#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3829#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3830#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3831#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3832#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3833#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3834#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 3835#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 3836#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3837#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3838#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3839#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3840#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3841#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 3842#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 3843#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
3844#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3845#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3846#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 3847#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
3848#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3849#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 3850#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 3851#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 3852#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
3853#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3854
755e9019
ID
3855#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3856#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3857
84fd4f4e
RB
3858#define PIPE_A_OFFSET 0x70000
3859#define PIPE_B_OFFSET 0x71000
3860#define PIPE_C_OFFSET 0x72000
3861#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
3862/*
3863 * There's actually no pipe EDP. Some pipe registers have
3864 * simply shifted from the pipe to the transcoder, while
3865 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3866 * to access such registers in transcoder EDP.
3867 */
3868#define PIPE_EDP_OFFSET 0x7f000
3869
5c969aa7
DL
3870#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3871 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3872 dev_priv->info.display_mmio_offset)
a57c774a
AK
3873
3874#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3875#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3876#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3877#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3878#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3879
756f85cf
PZ
3880#define _PIPE_MISC_A 0x70030
3881#define _PIPE_MISC_B 0x71030
3882#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3883#define PIPEMISC_DITHER_8_BPC (0<<5)
3884#define PIPEMISC_DITHER_10_BPC (1<<5)
3885#define PIPEMISC_DITHER_6_BPC (2<<5)
3886#define PIPEMISC_DITHER_12_BPC (3<<5)
3887#define PIPEMISC_DITHER_ENABLE (1<<4)
3888#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3889#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3890#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 3891
b41fbda1 3892#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3893#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3894#define PIPEB_HLINE_INT_EN (1<<28)
3895#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
3896#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3897#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3898#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 3899#define PIPE_PSR_INT_EN (1<<22)
7983117f 3900#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3901#define PIPEA_HLINE_INT_EN (1<<20)
3902#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
3903#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3904#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 3905#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
3906#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3907#define PIPEC_HLINE_INT_EN (1<<12)
3908#define PIPEC_VBLANK_INT_EN (1<<11)
3909#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3910#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3911#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 3912
bf67a6fd
VS
3913#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3914#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3915#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3916#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3917#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
3918#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3919#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3920#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3921#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3922#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3923#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3924#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3925#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3926#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
3927#define DPINVGTT_EN_MASK_CHV 0xfff0000
3928#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3929#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3930#define PLANEC_INVALID_GTT_STATUS (1<<9)
3931#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
3932#define CURSORB_INVALID_GTT_STATUS (1<<7)
3933#define CURSORA_INVALID_GTT_STATUS (1<<6)
3934#define SPRITED_INVALID_GTT_STATUS (1<<5)
3935#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3936#define PLANEB_INVALID_GTT_STATUS (1<<3)
3937#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3938#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3939#define PLANEA_INVALID_GTT_STATUS (1<<0)
3940#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 3941#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 3942
585fb111
JB
3943#define DSPARB 0x70030
3944#define DSPARB_CSTART_MASK (0x7f << 7)
3945#define DSPARB_CSTART_SHIFT 7
3946#define DSPARB_BSTART_MASK (0x7f)
3947#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3948#define DSPARB_BEND_SHIFT 9 /* on 855 */
3949#define DSPARB_AEND_SHIFT 0
3950
0a560674 3951/* pnv/gen4/g4x/vlv/chv */
5c969aa7 3952#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
3953#define DSPFW_SR_SHIFT 23
3954#define DSPFW_SR_MASK (0x1ff<<23)
3955#define DSPFW_CURSORB_SHIFT 16
3956#define DSPFW_CURSORB_MASK (0x3f<<16)
3957#define DSPFW_PLANEB_SHIFT 8
3958#define DSPFW_PLANEB_MASK (0x7f<<8)
3959#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
3960#define DSPFW_PLANEA_SHIFT 0
3961#define DSPFW_PLANEA_MASK (0x7f<<0)
3962#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 3963#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
3964#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
3965#define DSPFW_FBC_SR_SHIFT 28
3966#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
3967#define DSPFW_FBC_HPLL_SR_SHIFT 24
3968#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
3969#define DSPFW_SPRITEB_SHIFT (16)
3970#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
3971#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
3972#define DSPFW_CURSORA_SHIFT 8
3973#define DSPFW_CURSORA_MASK (0x3f<<8)
3974#define DSPFW_PLANEC_SHIFT_OLD 0
3975#define DSPFW_PLANEC_MASK_OLD (0x7f<<0) /* pre-gen4 sprite C */
3976#define DSPFW_SPRITEA_SHIFT 0
3977#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
3978#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 3979#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 3980#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 3981#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 3982#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
3983#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3984#define DSPFW_HPLL_CURSOR_SHIFT 16
3985#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
3986#define DSPFW_HPLL_SR_SHIFT 0
3987#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
3988
3989/* vlv/chv */
3990#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
3991#define DSPFW_SPRITEB_WM1_SHIFT 16
3992#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
3993#define DSPFW_CURSORA_WM1_SHIFT 8
3994#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
3995#define DSPFW_SPRITEA_WM1_SHIFT 0
3996#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
3997#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
3998#define DSPFW_PLANEB_WM1_SHIFT 24
3999#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4000#define DSPFW_PLANEA_WM1_SHIFT 16
4001#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4002#define DSPFW_CURSORB_WM1_SHIFT 8
4003#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4004#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4005#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4006#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4007#define DSPFW_SR_WM1_SHIFT 0
4008#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4009#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4010#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4011#define DSPFW_SPRITED_WM1_SHIFT 24
4012#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4013#define DSPFW_SPRITED_SHIFT 16
4014#define DSPFW_SPRITED_MASK (0xff<<16)
4015#define DSPFW_SPRITEC_WM1_SHIFT 8
4016#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4017#define DSPFW_SPRITEC_SHIFT 0
4018#define DSPFW_SPRITEC_MASK (0xff<<0)
4019#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4020#define DSPFW_SPRITEF_WM1_SHIFT 24
4021#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4022#define DSPFW_SPRITEF_SHIFT 16
4023#define DSPFW_SPRITEF_MASK (0xff<<16)
4024#define DSPFW_SPRITEE_WM1_SHIFT 8
4025#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4026#define DSPFW_SPRITEE_SHIFT 0
4027#define DSPFW_SPRITEE_MASK (0xff<<0)
4028#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4029#define DSPFW_PLANEC_WM1_SHIFT 24
4030#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4031#define DSPFW_PLANEC_SHIFT 16
4032#define DSPFW_PLANEC_MASK (0xff<<16)
4033#define DSPFW_CURSORC_WM1_SHIFT 8
4034#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4035#define DSPFW_CURSORC_SHIFT 0
4036#define DSPFW_CURSORC_MASK (0x3f<<0)
4037
4038/* vlv/chv high order bits */
4039#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4040#define DSPFW_SR_HI_SHIFT 24
4041#define DSPFW_SR_HI_MASK (1<<24)
4042#define DSPFW_SPRITEF_HI_SHIFT 23
4043#define DSPFW_SPRITEF_HI_MASK (1<<23)
4044#define DSPFW_SPRITEE_HI_SHIFT 22
4045#define DSPFW_SPRITEE_HI_MASK (1<<22)
4046#define DSPFW_PLANEC_HI_SHIFT 21
4047#define DSPFW_PLANEC_HI_MASK (1<<21)
4048#define DSPFW_SPRITED_HI_SHIFT 20
4049#define DSPFW_SPRITED_HI_MASK (1<<20)
4050#define DSPFW_SPRITEC_HI_SHIFT 16
4051#define DSPFW_SPRITEC_HI_MASK (1<<16)
4052#define DSPFW_PLANEB_HI_SHIFT 12
4053#define DSPFW_PLANEB_HI_MASK (1<<12)
4054#define DSPFW_SPRITEB_HI_SHIFT 8
4055#define DSPFW_SPRITEB_HI_MASK (1<<8)
4056#define DSPFW_SPRITEA_HI_SHIFT 4
4057#define DSPFW_SPRITEA_HI_MASK (1<<4)
4058#define DSPFW_PLANEA_HI_SHIFT 0
4059#define DSPFW_PLANEA_HI_MASK (1<<0)
4060#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4061#define DSPFW_SR_WM1_HI_SHIFT 24
4062#define DSPFW_SR_WM1_HI_MASK (1<<24)
4063#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4064#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4065#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4066#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4067#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4068#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4069#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4070#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4071#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4072#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4073#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4074#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4075#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4076#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4077#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4078#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4079#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4080#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4081
12a3c055 4082/* drain latency register values*/
5e56ba45 4083#define DRAIN_LATENCY_PRECISION_16 16
12a3c055 4084#define DRAIN_LATENCY_PRECISION_32 32
22c5aee3 4085#define DRAIN_LATENCY_PRECISION_64 64
1abc4dc7 4086#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
5e56ba45
RV
4087#define DDL_CURSOR_PRECISION_HIGH (1<<31)
4088#define DDL_CURSOR_PRECISION_LOW (0<<31)
1abc4dc7 4089#define DDL_CURSOR_SHIFT 24
5e56ba45
RV
4090#define DDL_SPRITE_PRECISION_HIGH(sprite) (1<<(15+8*(sprite)))
4091#define DDL_SPRITE_PRECISION_LOW(sprite) (0<<(15+8*(sprite)))
01e184cc 4092#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
5e56ba45
RV
4093#define DDL_PLANE_PRECISION_HIGH (1<<7)
4094#define DDL_PLANE_PRECISION_LOW (0<<7)
1abc4dc7 4095#define DDL_PLANE_SHIFT 0
0948c265 4096#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4097
7662c8bd 4098/* FIFO watermark sizes etc */
0e442c60 4099#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4100#define I915_FIFO_LINE_SIZE 64
4101#define I830_FIFO_LINE_SIZE 32
0e442c60 4102
ceb04246 4103#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4104#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4105#define I965_FIFO_SIZE 512
4106#define I945_FIFO_SIZE 127
7662c8bd 4107#define I915_FIFO_SIZE 95
dff33cfc 4108#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4109#define I830_FIFO_SIZE 95
0e442c60 4110
ceb04246 4111#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4112#define G4X_MAX_WM 0x3f
7662c8bd
SL
4113#define I915_MAX_WM 0x3f
4114
f2b115e6
AJ
4115#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4116#define PINEVIEW_FIFO_LINE_SIZE 64
4117#define PINEVIEW_MAX_WM 0x1ff
4118#define PINEVIEW_DFT_WM 0x3f
4119#define PINEVIEW_DFT_HPLLOFF_WM 0
4120#define PINEVIEW_GUARD_WM 10
4121#define PINEVIEW_CURSOR_FIFO 64
4122#define PINEVIEW_CURSOR_MAX_WM 0x3f
4123#define PINEVIEW_CURSOR_DFT_WM 0
4124#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4125
ceb04246 4126#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4127#define I965_CURSOR_FIFO 64
4128#define I965_CURSOR_MAX_WM 32
4129#define I965_CURSOR_DFT_WM 8
7f8a8569 4130
fae1267d
PB
4131/* Watermark register definitions for SKL */
4132#define CUR_WM_A_0 0x70140
4133#define CUR_WM_B_0 0x71140
4134#define PLANE_WM_1_A_0 0x70240
4135#define PLANE_WM_1_B_0 0x71240
4136#define PLANE_WM_2_A_0 0x70340
4137#define PLANE_WM_2_B_0 0x71340
4138#define PLANE_WM_TRANS_1_A_0 0x70268
4139#define PLANE_WM_TRANS_1_B_0 0x71268
4140#define PLANE_WM_TRANS_2_A_0 0x70368
4141#define PLANE_WM_TRANS_2_B_0 0x71368
4142#define CUR_WM_TRANS_A_0 0x70168
4143#define CUR_WM_TRANS_B_0 0x71168
4144#define PLANE_WM_EN (1 << 31)
4145#define PLANE_WM_LINES_SHIFT 14
4146#define PLANE_WM_LINES_MASK 0x1f
4147#define PLANE_WM_BLOCKS_MASK 0x3ff
4148
4149#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4150#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4151#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4152
4153#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4154#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4155#define _PLANE_WM_BASE(pipe, plane) \
4156 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4157#define PLANE_WM(pipe, plane, level) \
4158 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4159#define _PLANE_WM_TRANS_1(pipe) \
4160 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4161#define _PLANE_WM_TRANS_2(pipe) \
4162 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4163#define PLANE_WM_TRANS(pipe, plane) \
4164 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4165
7f8a8569
ZW
4166/* define the Watermark register on Ironlake */
4167#define WM0_PIPEA_ILK 0x45100
1996d624 4168#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4169#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4170#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4171#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4172#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
4173
4174#define WM0_PIPEB_ILK 0x45104
d6c892df 4175#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
4176#define WM1_LP_ILK 0x45108
4177#define WM1_LP_SR_EN (1<<31)
4178#define WM1_LP_LATENCY_SHIFT 24
4179#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4180#define WM1_LP_FBC_MASK (0xf<<20)
4181#define WM1_LP_FBC_SHIFT 20
416f4727 4182#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4183#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4184#define WM1_LP_SR_SHIFT 8
1996d624 4185#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
4186#define WM2_LP_ILK 0x4510c
4187#define WM2_LP_EN (1<<31)
4188#define WM3_LP_ILK 0x45110
4189#define WM3_LP_EN (1<<31)
4190#define WM1S_LP_ILK 0x45120
b840d907
JB
4191#define WM2S_LP_IVB 0x45124
4192#define WM3S_LP_IVB 0x45128
dd8849c8 4193#define WM1S_LP_EN (1<<31)
7f8a8569 4194
cca32e9a
PZ
4195#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4196 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4197 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4198
7f8a8569
ZW
4199/* Memory latency timer register */
4200#define MLTR_ILK 0x11222
b79d4990
JB
4201#define MLTR_WM1_SHIFT 0
4202#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4203/* the unit of memory self-refresh latency time is 0.5us */
4204#define ILK_SRLT_MASK 0x3f
4205
1398261a
YL
4206
4207/* the address where we get all kinds of latency value */
4208#define SSKPD 0x5d10
4209#define SSKPD_WM_MASK 0x3f
4210#define SSKPD_WM0_SHIFT 0
4211#define SSKPD_WM1_SHIFT 8
4212#define SSKPD_WM2_SHIFT 16
4213#define SSKPD_WM3_SHIFT 24
4214
585fb111
JB
4215/*
4216 * The two pipe frame counter registers are not synchronized, so
4217 * reading a stable value is somewhat tricky. The following code
4218 * should work:
4219 *
4220 * do {
4221 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4222 * PIPE_FRAME_HIGH_SHIFT;
4223 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4224 * PIPE_FRAME_LOW_SHIFT);
4225 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4226 * PIPE_FRAME_HIGH_SHIFT);
4227 * } while (high1 != high2);
4228 * frame = (high1 << 8) | low1;
4229 */
25a2e2d0 4230#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4231#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4232#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4233#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4234#define PIPE_FRAME_LOW_MASK 0xff000000
4235#define PIPE_FRAME_LOW_SHIFT 24
4236#define PIPE_PIXEL_MASK 0x00ffffff
4237#define PIPE_PIXEL_SHIFT 0
9880b7a5 4238/* GM45+ just has to be different */
eb6008ad
RB
4239#define _PIPEA_FRMCOUNT_GM45 0x70040
4240#define _PIPEA_FLIPCOUNT_GM45 0x70044
4241#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4242#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4243
4244/* Cursor A & B regs */
5efb3e28 4245#define _CURACNTR 0x70080
14b60391
JB
4246/* Old style CUR*CNTR flags (desktop 8xx) */
4247#define CURSOR_ENABLE 0x80000000
4248#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
4249#define CURSOR_STRIDE_SHIFT 28
4250#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 4251#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4252#define CURSOR_FORMAT_SHIFT 24
4253#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4254#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4255#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4256#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4257#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4258#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4259/* New style CUR*CNTR flags */
4260#define CURSOR_MODE 0x27
585fb111 4261#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4262#define CURSOR_MODE_128_32B_AX 0x02
4263#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4264#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4265#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4266#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4267#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4268#define MCURSOR_PIPE_SELECT (1 << 28)
4269#define MCURSOR_PIPE_A 0x00
4270#define MCURSOR_PIPE_B (1 << 28)
585fb111 4271#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 4272#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 4273#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4274#define _CURABASE 0x70084
4275#define _CURAPOS 0x70088
585fb111
JB
4276#define CURSOR_POS_MASK 0x007FF
4277#define CURSOR_POS_SIGN 0x8000
4278#define CURSOR_X_SHIFT 0
4279#define CURSOR_Y_SHIFT 16
14b60391 4280#define CURSIZE 0x700a0
5efb3e28
VS
4281#define _CURBCNTR 0x700c0
4282#define _CURBBASE 0x700c4
4283#define _CURBPOS 0x700c8
585fb111 4284
65a21cd6
JB
4285#define _CURBCNTR_IVB 0x71080
4286#define _CURBBASE_IVB 0x71084
4287#define _CURBPOS_IVB 0x71088
4288
5efb3e28
VS
4289#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4290 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4291 dev_priv->info.display_mmio_offset)
4292
4293#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4294#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4295#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4296
5efb3e28
VS
4297#define CURSOR_A_OFFSET 0x70080
4298#define CURSOR_B_OFFSET 0x700c0
4299#define CHV_CURSOR_C_OFFSET 0x700e0
4300#define IVB_CURSOR_B_OFFSET 0x71080
4301#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4302
585fb111 4303/* Display A control */
a57c774a 4304#define _DSPACNTR 0x70180
585fb111
JB
4305#define DISPLAY_PLANE_ENABLE (1<<31)
4306#define DISPLAY_PLANE_DISABLE 0
4307#define DISPPLANE_GAMMA_ENABLE (1<<30)
4308#define DISPPLANE_GAMMA_DISABLE 0
4309#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4310#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4311#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4312#define DISPPLANE_BGRA555 (0x3<<26)
4313#define DISPPLANE_BGRX555 (0x4<<26)
4314#define DISPPLANE_BGRX565 (0x5<<26)
4315#define DISPPLANE_BGRX888 (0x6<<26)
4316#define DISPPLANE_BGRA888 (0x7<<26)
4317#define DISPPLANE_RGBX101010 (0x8<<26)
4318#define DISPPLANE_RGBA101010 (0x9<<26)
4319#define DISPPLANE_BGRX101010 (0xa<<26)
4320#define DISPPLANE_RGBX161616 (0xc<<26)
4321#define DISPPLANE_RGBX888 (0xe<<26)
4322#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4323#define DISPPLANE_STEREO_ENABLE (1<<25)
4324#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4325#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4326#define DISPPLANE_SEL_PIPE_SHIFT 24
4327#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4328#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4329#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4330#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4331#define DISPPLANE_SRC_KEY_DISABLE 0
4332#define DISPPLANE_LINE_DOUBLE (1<<20)
4333#define DISPPLANE_NO_LINE_DOUBLE 0
4334#define DISPPLANE_STEREO_POLARITY_FIRST 0
4335#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
4336#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4337#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 4338#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4339#define DISPPLANE_TILED (1<<10)
c14b0485 4340#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
4341#define _DSPAADDR 0x70184
4342#define _DSPASTRIDE 0x70188
4343#define _DSPAPOS 0x7018C /* reserved */
4344#define _DSPASIZE 0x70190
4345#define _DSPASURF 0x7019C /* 965+ only */
4346#define _DSPATILEOFF 0x701A4 /* 965+ only */
4347#define _DSPAOFFSET 0x701A4 /* HSW */
4348#define _DSPASURFLIVE 0x701AC
4349
4350#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4351#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4352#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4353#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4354#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4355#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4356#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4357#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4358#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4359#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4360
c14b0485
VS
4361/* CHV pipe B blender and primary plane */
4362#define _CHV_BLEND_A 0x60a00
4363#define CHV_BLEND_LEGACY (0<<30)
4364#define CHV_BLEND_ANDROID (1<<30)
4365#define CHV_BLEND_MPO (2<<30)
4366#define CHV_BLEND_MASK (3<<30)
4367#define _CHV_CANVAS_A 0x60a04
4368#define _PRIMPOS_A 0x60a08
4369#define _PRIMSIZE_A 0x60a0c
4370#define _PRIMCNSTALPHA_A 0x60a10
4371#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4372
4373#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4374#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4375#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4376#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4377#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4378
446f2545
AR
4379/* Display/Sprite base address macros */
4380#define DISP_BASEADDR_MASK (0xfffff000)
4381#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4382#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4383
585fb111 4384/* VBIOS flags */
5c969aa7
DL
4385#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4386#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4387#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4388#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4389#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4390#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4391#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4392#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4393#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4394#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4395#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4396#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4397#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4398
4399/* Pipe B */
5c969aa7
DL
4400#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4401#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4402#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4403#define _PIPEBFRAMEHIGH 0x71040
4404#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4405#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4406#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4407
585fb111
JB
4408
4409/* Display B control */
5c969aa7 4410#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4411#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4412#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4413#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4414#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4415#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4416#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4417#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4418#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4419#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4420#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4421#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4422#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4423
b840d907
JB
4424/* Sprite A control */
4425#define _DVSACNTR 0x72180
4426#define DVS_ENABLE (1<<31)
4427#define DVS_GAMMA_ENABLE (1<<30)
4428#define DVS_PIXFORMAT_MASK (3<<25)
4429#define DVS_FORMAT_YUV422 (0<<25)
4430#define DVS_FORMAT_RGBX101010 (1<<25)
4431#define DVS_FORMAT_RGBX888 (2<<25)
4432#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4433#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4434#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4435#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4436#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4437#define DVS_YUV_ORDER_YUYV (0<<16)
4438#define DVS_YUV_ORDER_UYVY (1<<16)
4439#define DVS_YUV_ORDER_YVYU (2<<16)
4440#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 4441#define DVS_ROTATE_180 (1<<15)
b840d907
JB
4442#define DVS_DEST_KEY (1<<2)
4443#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4444#define DVS_TILED (1<<10)
4445#define _DVSALINOFF 0x72184
4446#define _DVSASTRIDE 0x72188
4447#define _DVSAPOS 0x7218c
4448#define _DVSASIZE 0x72190
4449#define _DVSAKEYVAL 0x72194
4450#define _DVSAKEYMSK 0x72198
4451#define _DVSASURF 0x7219c
4452#define _DVSAKEYMAXVAL 0x721a0
4453#define _DVSATILEOFF 0x721a4
4454#define _DVSASURFLIVE 0x721ac
4455#define _DVSASCALE 0x72204
4456#define DVS_SCALE_ENABLE (1<<31)
4457#define DVS_FILTER_MASK (3<<29)
4458#define DVS_FILTER_MEDIUM (0<<29)
4459#define DVS_FILTER_ENHANCING (1<<29)
4460#define DVS_FILTER_SOFTENING (2<<29)
4461#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4462#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4463#define _DVSAGAMC 0x72300
4464
4465#define _DVSBCNTR 0x73180
4466#define _DVSBLINOFF 0x73184
4467#define _DVSBSTRIDE 0x73188
4468#define _DVSBPOS 0x7318c
4469#define _DVSBSIZE 0x73190
4470#define _DVSBKEYVAL 0x73194
4471#define _DVSBKEYMSK 0x73198
4472#define _DVSBSURF 0x7319c
4473#define _DVSBKEYMAXVAL 0x731a0
4474#define _DVSBTILEOFF 0x731a4
4475#define _DVSBSURFLIVE 0x731ac
4476#define _DVSBSCALE 0x73204
4477#define _DVSBGAMC 0x73300
4478
4479#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4480#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4481#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4482#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4483#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4484#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4485#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4486#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4487#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4488#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4489#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4490#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4491
4492#define _SPRA_CTL 0x70280
4493#define SPRITE_ENABLE (1<<31)
4494#define SPRITE_GAMMA_ENABLE (1<<30)
4495#define SPRITE_PIXFORMAT_MASK (7<<25)
4496#define SPRITE_FORMAT_YUV422 (0<<25)
4497#define SPRITE_FORMAT_RGBX101010 (1<<25)
4498#define SPRITE_FORMAT_RGBX888 (2<<25)
4499#define SPRITE_FORMAT_RGBX161616 (3<<25)
4500#define SPRITE_FORMAT_YUV444 (4<<25)
4501#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4502#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4503#define SPRITE_SOURCE_KEY (1<<22)
4504#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4505#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4506#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4507#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4508#define SPRITE_YUV_ORDER_YUYV (0<<16)
4509#define SPRITE_YUV_ORDER_UYVY (1<<16)
4510#define SPRITE_YUV_ORDER_YVYU (2<<16)
4511#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 4512#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
4513#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4514#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4515#define SPRITE_TILED (1<<10)
4516#define SPRITE_DEST_KEY (1<<2)
4517#define _SPRA_LINOFF 0x70284
4518#define _SPRA_STRIDE 0x70288
4519#define _SPRA_POS 0x7028c
4520#define _SPRA_SIZE 0x70290
4521#define _SPRA_KEYVAL 0x70294
4522#define _SPRA_KEYMSK 0x70298
4523#define _SPRA_SURF 0x7029c
4524#define _SPRA_KEYMAX 0x702a0
4525#define _SPRA_TILEOFF 0x702a4
c54173a8 4526#define _SPRA_OFFSET 0x702a4
32ae46bf 4527#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4528#define _SPRA_SCALE 0x70304
4529#define SPRITE_SCALE_ENABLE (1<<31)
4530#define SPRITE_FILTER_MASK (3<<29)
4531#define SPRITE_FILTER_MEDIUM (0<<29)
4532#define SPRITE_FILTER_ENHANCING (1<<29)
4533#define SPRITE_FILTER_SOFTENING (2<<29)
4534#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4535#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4536#define _SPRA_GAMC 0x70400
4537
4538#define _SPRB_CTL 0x71280
4539#define _SPRB_LINOFF 0x71284
4540#define _SPRB_STRIDE 0x71288
4541#define _SPRB_POS 0x7128c
4542#define _SPRB_SIZE 0x71290
4543#define _SPRB_KEYVAL 0x71294
4544#define _SPRB_KEYMSK 0x71298
4545#define _SPRB_SURF 0x7129c
4546#define _SPRB_KEYMAX 0x712a0
4547#define _SPRB_TILEOFF 0x712a4
c54173a8 4548#define _SPRB_OFFSET 0x712a4
32ae46bf 4549#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
4550#define _SPRB_SCALE 0x71304
4551#define _SPRB_GAMC 0x71400
4552
4553#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4554#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4555#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4556#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4557#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4558#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4559#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4560#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4561#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4562#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 4563#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
4564#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4565#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 4566#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 4567
921c3b67 4568#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 4569#define SP_ENABLE (1<<31)
4ea67bc7 4570#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
4571#define SP_PIXFORMAT_MASK (0xf<<26)
4572#define SP_FORMAT_YUV422 (0<<26)
4573#define SP_FORMAT_BGR565 (5<<26)
4574#define SP_FORMAT_BGRX8888 (6<<26)
4575#define SP_FORMAT_BGRA8888 (7<<26)
4576#define SP_FORMAT_RGBX1010102 (8<<26)
4577#define SP_FORMAT_RGBA1010102 (9<<26)
4578#define SP_FORMAT_RGBX8888 (0xe<<26)
4579#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 4580#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
4581#define SP_SOURCE_KEY (1<<22)
4582#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4583#define SP_YUV_ORDER_YUYV (0<<16)
4584#define SP_YUV_ORDER_UYVY (1<<16)
4585#define SP_YUV_ORDER_YVYU (2<<16)
4586#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 4587#define SP_ROTATE_180 (1<<15)
7f1f3851 4588#define SP_TILED (1<<10)
c14b0485 4589#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
4590#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4591#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4592#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4593#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4594#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4595#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4596#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4597#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4598#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4599#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 4600#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
4601#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4602
4603#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4604#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4605#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4606#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4607#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4608#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4609#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4610#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4611#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4612#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4613#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4614#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
4615
4616#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4617#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4618#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4619#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4620#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4621#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4622#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4623#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4624#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4625#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4626#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4627#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4628
6ca2aeb2
VS
4629/*
4630 * CHV pipe B sprite CSC
4631 *
4632 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
4633 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
4634 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
4635 */
4636#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
4637#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
4638#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
4639#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
4640#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
4641
4642#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
4643#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
4644#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
4645#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
4646#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
4647#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
4648#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
4649
4650#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
4651#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
4652#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
4653#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
4654#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
4655
4656#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
4657#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
4658#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
4659#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
4660#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
4661
70d21f0e
DL
4662/* Skylake plane registers */
4663
4664#define _PLANE_CTL_1_A 0x70180
4665#define _PLANE_CTL_2_A 0x70280
4666#define _PLANE_CTL_3_A 0x70380
4667#define PLANE_CTL_ENABLE (1 << 31)
4668#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
4669#define PLANE_CTL_FORMAT_MASK (0xf << 24)
4670#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
4671#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
4672#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
4673#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
4674#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
4675#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
4676#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
4677#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
4678#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
4679#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
4680#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
4681#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
4682#define PLANE_CTL_ORDER_BGRX (0 << 20)
4683#define PLANE_CTL_ORDER_RGBX (1 << 20)
4684#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
4685#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
4686#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
4687#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
4688#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
4689#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
4690#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4691#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
4692#define PLANE_CTL_TILED_MASK (0x7 << 10)
4693#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
4694#define PLANE_CTL_TILED_X ( 1 << 10)
4695#define PLANE_CTL_TILED_Y ( 4 << 10)
4696#define PLANE_CTL_TILED_YF ( 5 << 10)
4697#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
4698#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
4699#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
4700#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
4701#define PLANE_CTL_ROTATE_MASK 0x3
4702#define PLANE_CTL_ROTATE_0 0x0
4703#define PLANE_CTL_ROTATE_180 0x2
70d21f0e
DL
4704#define _PLANE_STRIDE_1_A 0x70188
4705#define _PLANE_STRIDE_2_A 0x70288
4706#define _PLANE_STRIDE_3_A 0x70388
4707#define _PLANE_POS_1_A 0x7018c
4708#define _PLANE_POS_2_A 0x7028c
4709#define _PLANE_POS_3_A 0x7038c
4710#define _PLANE_SIZE_1_A 0x70190
4711#define _PLANE_SIZE_2_A 0x70290
4712#define _PLANE_SIZE_3_A 0x70390
4713#define _PLANE_SURF_1_A 0x7019c
4714#define _PLANE_SURF_2_A 0x7029c
4715#define _PLANE_SURF_3_A 0x7039c
4716#define _PLANE_OFFSET_1_A 0x701a4
4717#define _PLANE_OFFSET_2_A 0x702a4
4718#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
4719#define _PLANE_KEYVAL_1_A 0x70194
4720#define _PLANE_KEYVAL_2_A 0x70294
4721#define _PLANE_KEYMSK_1_A 0x70198
4722#define _PLANE_KEYMSK_2_A 0x70298
4723#define _PLANE_KEYMAX_1_A 0x701a0
4724#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
4725#define _PLANE_BUF_CFG_1_A 0x7027c
4726#define _PLANE_BUF_CFG_2_A 0x7037c
70d21f0e
DL
4727
4728#define _PLANE_CTL_1_B 0x71180
4729#define _PLANE_CTL_2_B 0x71280
4730#define _PLANE_CTL_3_B 0x71380
4731#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
4732#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
4733#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
4734#define PLANE_CTL(pipe, plane) \
4735 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
4736
4737#define _PLANE_STRIDE_1_B 0x71188
4738#define _PLANE_STRIDE_2_B 0x71288
4739#define _PLANE_STRIDE_3_B 0x71388
4740#define _PLANE_STRIDE_1(pipe) \
4741 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
4742#define _PLANE_STRIDE_2(pipe) \
4743 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
4744#define _PLANE_STRIDE_3(pipe) \
4745 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
4746#define PLANE_STRIDE(pipe, plane) \
4747 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
4748
4749#define _PLANE_POS_1_B 0x7118c
4750#define _PLANE_POS_2_B 0x7128c
4751#define _PLANE_POS_3_B 0x7138c
4752#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
4753#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
4754#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
4755#define PLANE_POS(pipe, plane) \
4756 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
4757
4758#define _PLANE_SIZE_1_B 0x71190
4759#define _PLANE_SIZE_2_B 0x71290
4760#define _PLANE_SIZE_3_B 0x71390
4761#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
4762#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
4763#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
4764#define PLANE_SIZE(pipe, plane) \
4765 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
4766
4767#define _PLANE_SURF_1_B 0x7119c
4768#define _PLANE_SURF_2_B 0x7129c
4769#define _PLANE_SURF_3_B 0x7139c
4770#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
4771#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
4772#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
4773#define PLANE_SURF(pipe, plane) \
4774 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
4775
4776#define _PLANE_OFFSET_1_B 0x711a4
4777#define _PLANE_OFFSET_2_B 0x712a4
4778#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
4779#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
4780#define PLANE_OFFSET(pipe, plane) \
4781 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
4782
dc2a41b4
DL
4783#define _PLANE_KEYVAL_1_B 0x71194
4784#define _PLANE_KEYVAL_2_B 0x71294
4785#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
4786#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
4787#define PLANE_KEYVAL(pipe, plane) \
4788 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
4789
4790#define _PLANE_KEYMSK_1_B 0x71198
4791#define _PLANE_KEYMSK_2_B 0x71298
4792#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
4793#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
4794#define PLANE_KEYMSK(pipe, plane) \
4795 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
4796
4797#define _PLANE_KEYMAX_1_B 0x711a0
4798#define _PLANE_KEYMAX_2_B 0x712a0
4799#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
4800#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
4801#define PLANE_KEYMAX(pipe, plane) \
4802 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
4803
8211bd5b
DL
4804#define _PLANE_BUF_CFG_1_B 0x7127c
4805#define _PLANE_BUF_CFG_2_B 0x7137c
4806#define _PLANE_BUF_CFG_1(pipe) \
4807 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
4808#define _PLANE_BUF_CFG_2(pipe) \
4809 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
4810#define PLANE_BUF_CFG(pipe, plane) \
4811 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
4812
4813/* SKL new cursor registers */
4814#define _CUR_BUF_CFG_A 0x7017c
4815#define _CUR_BUF_CFG_B 0x7117c
4816#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
4817
585fb111
JB
4818/* VBIOS regs */
4819#define VGACNTRL 0x71400
4820# define VGA_DISP_DISABLE (1 << 31)
4821# define VGA_2X_MODE (1 << 30)
4822# define VGA_PIPE_B_SELECT (1 << 29)
4823
766aa1c4
VS
4824#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4825
f2b115e6 4826/* Ironlake */
b9055052
ZW
4827
4828#define CPU_VGACNTRL 0x41000
4829
4830#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4831#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4832#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4833#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4834#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4835#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4836#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4837#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4838#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4839
4840/* refresh rate hardware control */
4841#define RR_HW_CTL 0x45300
4842#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4843#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4844
4845#define FDI_PLL_BIOS_0 0x46000
021357ac 4846#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
4847#define FDI_PLL_BIOS_1 0x46004
4848#define FDI_PLL_BIOS_2 0x46008
4849#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4850#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4851#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4852
8956c8bb
EA
4853#define PCH_3DCGDIS0 0x46020
4854# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4855# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4856
06f37751
EA
4857#define PCH_3DCGDIS1 0x46024
4858# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4859
b9055052
ZW
4860#define FDI_PLL_FREQ_CTL 0x46030
4861#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4862#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4863#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4864
4865
a57c774a 4866#define _PIPEA_DATA_M1 0x60030
5eddb70b 4867#define PIPE_DATA_M1_OFFSET 0
a57c774a 4868#define _PIPEA_DATA_N1 0x60034
5eddb70b 4869#define PIPE_DATA_N1_OFFSET 0
b9055052 4870
a57c774a 4871#define _PIPEA_DATA_M2 0x60038
5eddb70b 4872#define PIPE_DATA_M2_OFFSET 0
a57c774a 4873#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4874#define PIPE_DATA_N2_OFFSET 0
b9055052 4875
a57c774a 4876#define _PIPEA_LINK_M1 0x60040
5eddb70b 4877#define PIPE_LINK_M1_OFFSET 0
a57c774a 4878#define _PIPEA_LINK_N1 0x60044
5eddb70b 4879#define PIPE_LINK_N1_OFFSET 0
b9055052 4880
a57c774a 4881#define _PIPEA_LINK_M2 0x60048
5eddb70b 4882#define PIPE_LINK_M2_OFFSET 0
a57c774a 4883#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4884#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4885
4886/* PIPEB timing regs are same start from 0x61000 */
4887
a57c774a
AK
4888#define _PIPEB_DATA_M1 0x61030
4889#define _PIPEB_DATA_N1 0x61034
4890#define _PIPEB_DATA_M2 0x61038
4891#define _PIPEB_DATA_N2 0x6103c
4892#define _PIPEB_LINK_M1 0x61040
4893#define _PIPEB_LINK_N1 0x61044
4894#define _PIPEB_LINK_M2 0x61048
4895#define _PIPEB_LINK_N2 0x6104c
4896
4897#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4898#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4899#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4900#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4901#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4902#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4903#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4904#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4905
4906/* CPU panel fitter */
9db4a9c7
JB
4907/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4908#define _PFA_CTL_1 0x68080
4909#define _PFB_CTL_1 0x68880
b9055052 4910#define PF_ENABLE (1<<31)
13888d78
PZ
4911#define PF_PIPE_SEL_MASK_IVB (3<<29)
4912#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
4913#define PF_FILTER_MASK (3<<23)
4914#define PF_FILTER_PROGRAMMED (0<<23)
4915#define PF_FILTER_MED_3x3 (1<<23)
4916#define PF_FILTER_EDGE_ENHANCE (2<<23)
4917#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
4918#define _PFA_WIN_SZ 0x68074
4919#define _PFB_WIN_SZ 0x68874
4920#define _PFA_WIN_POS 0x68070
4921#define _PFB_WIN_POS 0x68870
4922#define _PFA_VSCALE 0x68084
4923#define _PFB_VSCALE 0x68884
4924#define _PFA_HSCALE 0x68090
4925#define _PFB_HSCALE 0x68890
4926
4927#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4928#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4929#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4930#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4931#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 4932
bd2e244f
JB
4933#define _PSA_CTL 0x68180
4934#define _PSB_CTL 0x68980
4935#define PS_ENABLE (1<<31)
4936#define _PSA_WIN_SZ 0x68174
4937#define _PSB_WIN_SZ 0x68974
4938#define _PSA_WIN_POS 0x68170
4939#define _PSB_WIN_POS 0x68970
4940
4941#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
4942#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
4943#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
4944
b9055052 4945/* legacy palette */
9db4a9c7
JB
4946#define _LGC_PALETTE_A 0x4a000
4947#define _LGC_PALETTE_B 0x4a800
4948#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 4949
42db64ef
PZ
4950#define _GAMMA_MODE_A 0x4a480
4951#define _GAMMA_MODE_B 0x4ac80
4952#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4953#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
4954#define GAMMA_MODE_MODE_8BIT (0 << 0)
4955#define GAMMA_MODE_MODE_10BIT (1 << 0)
4956#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
4957#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4958
b9055052
ZW
4959/* interrupts */
4960#define DE_MASTER_IRQ_CONTROL (1 << 31)
4961#define DE_SPRITEB_FLIP_DONE (1 << 29)
4962#define DE_SPRITEA_FLIP_DONE (1 << 28)
4963#define DE_PLANEB_FLIP_DONE (1 << 27)
4964#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4965#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4966#define DE_PCU_EVENT (1 << 25)
4967#define DE_GTT_FAULT (1 << 24)
4968#define DE_POISON (1 << 23)
4969#define DE_PERFORM_COUNTER (1 << 22)
4970#define DE_PCH_EVENT (1 << 21)
4971#define DE_AUX_CHANNEL_A (1 << 20)
4972#define DE_DP_A_HOTPLUG (1 << 19)
4973#define DE_GSE (1 << 18)
4974#define DE_PIPEB_VBLANK (1 << 15)
4975#define DE_PIPEB_EVEN_FIELD (1 << 14)
4976#define DE_PIPEB_ODD_FIELD (1 << 13)
4977#define DE_PIPEB_LINE_COMPARE (1 << 12)
4978#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4979#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4980#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4981#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 4982#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
4983#define DE_PIPEA_EVEN_FIELD (1 << 6)
4984#define DE_PIPEA_ODD_FIELD (1 << 5)
4985#define DE_PIPEA_LINE_COMPARE (1 << 4)
4986#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4987#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 4988#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 4989#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 4990#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 4991
b1f14ad0 4992/* More Ivybridge lolz */
8664281b 4993#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
4994#define DE_GSE_IVB (1<<29)
4995#define DE_PCH_EVENT_IVB (1<<28)
4996#define DE_DP_A_HOTPLUG_IVB (1<<27)
4997#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
4998#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4999#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5000#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5001#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5002#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5003#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5004#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5005#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5006#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5007#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
5008#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5009
7eea1ddf
JB
5010#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5011#define MASTER_INTERRUPT_ENABLE (1<<31)
5012
b9055052
ZW
5013#define DEISR 0x44000
5014#define DEIMR 0x44004
5015#define DEIIR 0x44008
5016#define DEIER 0x4400c
5017
b9055052
ZW
5018#define GTISR 0x44010
5019#define GTIMR 0x44014
5020#define GTIIR 0x44018
5021#define GTIER 0x4401c
5022
abd58f01
BW
5023#define GEN8_MASTER_IRQ 0x44200
5024#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5025#define GEN8_PCU_IRQ (1<<30)
5026#define GEN8_DE_PCH_IRQ (1<<23)
5027#define GEN8_DE_MISC_IRQ (1<<22)
5028#define GEN8_DE_PORT_IRQ (1<<20)
5029#define GEN8_DE_PIPE_C_IRQ (1<<18)
5030#define GEN8_DE_PIPE_B_IRQ (1<<17)
5031#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 5032#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 5033#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5034#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5035#define GEN8_GT_VCS2_IRQ (1<<3)
5036#define GEN8_GT_VCS1_IRQ (1<<2)
5037#define GEN8_GT_BCS_IRQ (1<<1)
5038#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
5039
5040#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5041#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5042#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5043#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5044
5045#define GEN8_BCS_IRQ_SHIFT 16
5046#define GEN8_RCS_IRQ_SHIFT 0
5047#define GEN8_VCS2_IRQ_SHIFT 16
5048#define GEN8_VCS1_IRQ_SHIFT 0
5049#define GEN8_VECS_IRQ_SHIFT 0
5050
5051#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5052#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5053#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5054#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 5055#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5056#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5057#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5058#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5059#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5060#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5061#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5062#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5063#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5064#define GEN8_PIPE_VSYNC (1 << 1)
5065#define GEN8_PIPE_VBLANK (1 << 0)
770de83d
DL
5066#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
5067#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5068#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5069#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
5070#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5071#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5072#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5073#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
30100f2b
DV
5074#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5075 (GEN8_PIPE_CURSOR_FAULT | \
5076 GEN8_PIPE_SPRITE_FAULT | \
5077 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
5078#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5079 (GEN9_PIPE_CURSOR_FAULT | \
5080 GEN9_PIPE_PLANE3_FAULT | \
5081 GEN9_PIPE_PLANE2_FAULT | \
5082 GEN9_PIPE_PLANE1_FAULT)
abd58f01
BW
5083
5084#define GEN8_DE_PORT_ISR 0x44440
5085#define GEN8_DE_PORT_IMR 0x44444
5086#define GEN8_DE_PORT_IIR 0x44448
5087#define GEN8_DE_PORT_IER 0x4444c
6d766f02 5088#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
88e04703
JB
5089#define GEN9_AUX_CHANNEL_D (1 << 27)
5090#define GEN9_AUX_CHANNEL_C (1 << 26)
5091#define GEN9_AUX_CHANNEL_B (1 << 25)
6d766f02 5092#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
5093
5094#define GEN8_DE_MISC_ISR 0x44460
5095#define GEN8_DE_MISC_IMR 0x44464
5096#define GEN8_DE_MISC_IIR 0x44468
5097#define GEN8_DE_MISC_IER 0x4446c
5098#define GEN8_DE_MISC_GSE (1 << 27)
5099
5100#define GEN8_PCU_ISR 0x444e0
5101#define GEN8_PCU_IMR 0x444e4
5102#define GEN8_PCU_IIR 0x444e8
5103#define GEN8_PCU_IER 0x444ec
5104
7f8a8569 5105#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
5106/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5107#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
5108#define ILK_DPARB_GATE (1<<22)
5109#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
5110#define FUSE_STRAP 0x42014
5111#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5112#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5113#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5114#define ILK_HDCP_DISABLE (1 << 25)
5115#define ILK_eDP_A_DISABLE (1 << 24)
5116#define HSW_CDCLK_LIMIT (1 << 24)
5117#define ILK_DESKTOP (1 << 23)
231e54f6
DL
5118
5119#define ILK_DSPCLK_GATE_D 0x42020
5120#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5121#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5122#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5123#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5124#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 5125
116ac8d2
EA
5126#define IVB_CHICKEN3 0x4200c
5127# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5128# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5129
90a88643 5130#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 5131#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
5132#define FORCE_ARB_IDLE_PLANES (1 << 14)
5133
fe4ab3ce
BW
5134#define _CHICKEN_PIPESL_1_A 0x420b0
5135#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
5136#define HSW_FBCQ_DIS (1 << 22)
5137#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
5138#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5139
553bd149
ZW
5140#define DISP_ARB_CTL 0x45000
5141#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 5142#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
5143#define DISP_ARB_CTL2 0x45004
5144#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
5145#define GEN7_MSG_CTL 0x45010
5146#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5147#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
5148#define HSW_NDE_RSTWRN_OPT 0x46408
5149#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 5150
e4e0c058 5151/* GEN7 chicken */
d71de14d
KG
5152#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5153# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
5154#define COMMON_SLICE_CHICKEN2 0x7014
5155# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 5156
031994ee
VS
5157#define GEN7_L3SQCREG1 0xB010
5158#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5159
e4e0c058 5160#define GEN7_L3CNTLREG1 0xB01C
1af8452f 5161#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 5162#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
5163#define GEN7_L3CNTLREG2 0xB020
5164#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
5165
5166#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5167#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5168
61939d97
JB
5169#define GEN7_L3SQCREG4 0xb034
5170#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5171
63801f21
BW
5172/* GEN8 chicken */
5173#define HDC_CHICKEN0 0x7300
5174#define HDC_FORCE_NON_COHERENT (1<<4)
95289009 5175#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
da09654d 5176#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
63801f21 5177
db099c8f
ED
5178/* WaCatErrorRejectionIssue */
5179#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5180#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5181
f3fc4884
FJ
5182#define HSW_SCRATCH1 0xb038
5183#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5184
b9055052
ZW
5185/* PCH */
5186
23e81d69 5187/* south display engine interrupt: IBX */
776ad806
JB
5188#define SDE_AUDIO_POWER_D (1 << 27)
5189#define SDE_AUDIO_POWER_C (1 << 26)
5190#define SDE_AUDIO_POWER_B (1 << 25)
5191#define SDE_AUDIO_POWER_SHIFT (25)
5192#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5193#define SDE_GMBUS (1 << 24)
5194#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5195#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5196#define SDE_AUDIO_HDCP_MASK (3 << 22)
5197#define SDE_AUDIO_TRANSB (1 << 21)
5198#define SDE_AUDIO_TRANSA (1 << 20)
5199#define SDE_AUDIO_TRANS_MASK (3 << 20)
5200#define SDE_POISON (1 << 19)
5201/* 18 reserved */
5202#define SDE_FDI_RXB (1 << 17)
5203#define SDE_FDI_RXA (1 << 16)
5204#define SDE_FDI_MASK (3 << 16)
5205#define SDE_AUXD (1 << 15)
5206#define SDE_AUXC (1 << 14)
5207#define SDE_AUXB (1 << 13)
5208#define SDE_AUX_MASK (7 << 13)
5209/* 12 reserved */
b9055052
ZW
5210#define SDE_CRT_HOTPLUG (1 << 11)
5211#define SDE_PORTD_HOTPLUG (1 << 10)
5212#define SDE_PORTC_HOTPLUG (1 << 9)
5213#define SDE_PORTB_HOTPLUG (1 << 8)
5214#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
5215#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5216 SDE_SDVOB_HOTPLUG | \
5217 SDE_PORTB_HOTPLUG | \
5218 SDE_PORTC_HOTPLUG | \
5219 SDE_PORTD_HOTPLUG)
776ad806
JB
5220#define SDE_TRANSB_CRC_DONE (1 << 5)
5221#define SDE_TRANSB_CRC_ERR (1 << 4)
5222#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5223#define SDE_TRANSA_CRC_DONE (1 << 2)
5224#define SDE_TRANSA_CRC_ERR (1 << 1)
5225#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5226#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
5227
5228/* south display engine interrupt: CPT/PPT */
5229#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5230#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5231#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5232#define SDE_AUDIO_POWER_SHIFT_CPT 29
5233#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5234#define SDE_AUXD_CPT (1 << 27)
5235#define SDE_AUXC_CPT (1 << 26)
5236#define SDE_AUXB_CPT (1 << 25)
5237#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
5238#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5239#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5240#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 5241#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 5242#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 5243#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 5244 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
5245 SDE_PORTD_HOTPLUG_CPT | \
5246 SDE_PORTC_HOTPLUG_CPT | \
5247 SDE_PORTB_HOTPLUG_CPT)
23e81d69 5248#define SDE_GMBUS_CPT (1 << 17)
8664281b 5249#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
5250#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5251#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5252#define SDE_FDI_RXC_CPT (1 << 8)
5253#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5254#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5255#define SDE_FDI_RXB_CPT (1 << 4)
5256#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5257#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5258#define SDE_FDI_RXA_CPT (1 << 0)
5259#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5260 SDE_AUDIO_CP_REQ_B_CPT | \
5261 SDE_AUDIO_CP_REQ_A_CPT)
5262#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5263 SDE_AUDIO_CP_CHG_B_CPT | \
5264 SDE_AUDIO_CP_CHG_A_CPT)
5265#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5266 SDE_FDI_RXB_CPT | \
5267 SDE_FDI_RXA_CPT)
b9055052
ZW
5268
5269#define SDEISR 0xc4000
5270#define SDEIMR 0xc4004
5271#define SDEIIR 0xc4008
5272#define SDEIER 0xc400c
5273
8664281b 5274#define SERR_INT 0xc4040
de032bf4 5275#define SERR_INT_POISON (1<<31)
8664281b
PZ
5276#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5277#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5278#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 5279#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 5280
b9055052 5281/* digital port hotplug */
7fe0b973 5282#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
5283#define PORTD_HOTPLUG_ENABLE (1 << 20)
5284#define PORTD_PULSE_DURATION_2ms (0)
5285#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5286#define PORTD_PULSE_DURATION_6ms (2 << 18)
5287#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 5288#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
5289#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5290#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5291#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5292#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
5293#define PORTC_HOTPLUG_ENABLE (1 << 12)
5294#define PORTC_PULSE_DURATION_2ms (0)
5295#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5296#define PORTC_PULSE_DURATION_6ms (2 << 10)
5297#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 5298#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
5299#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5300#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5301#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5302#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
5303#define PORTB_HOTPLUG_ENABLE (1 << 4)
5304#define PORTB_PULSE_DURATION_2ms (0)
5305#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5306#define PORTB_PULSE_DURATION_6ms (2 << 2)
5307#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 5308#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
5309#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5310#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5311#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5312#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
5313
5314#define PCH_GPIOA 0xc5010
5315#define PCH_GPIOB 0xc5014
5316#define PCH_GPIOC 0xc5018
5317#define PCH_GPIOD 0xc501c
5318#define PCH_GPIOE 0xc5020
5319#define PCH_GPIOF 0xc5024
5320
f0217c42
EA
5321#define PCH_GMBUS0 0xc5100
5322#define PCH_GMBUS1 0xc5104
5323#define PCH_GMBUS2 0xc5108
5324#define PCH_GMBUS3 0xc510c
5325#define PCH_GMBUS4 0xc5110
5326#define PCH_GMBUS5 0xc5120
5327
9db4a9c7
JB
5328#define _PCH_DPLL_A 0xc6014
5329#define _PCH_DPLL_B 0xc6018
e9a632a5 5330#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 5331
9db4a9c7 5332#define _PCH_FPA0 0xc6040
c1858123 5333#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
5334#define _PCH_FPA1 0xc6044
5335#define _PCH_FPB0 0xc6048
5336#define _PCH_FPB1 0xc604c
e9a632a5
DV
5337#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5338#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
5339
5340#define PCH_DPLL_TEST 0xc606c
5341
5342#define PCH_DREF_CONTROL 0xC6200
5343#define DREF_CONTROL_MASK 0x7fc3
5344#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5345#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5346#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5347#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5348#define DREF_SSC_SOURCE_DISABLE (0<<11)
5349#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 5350#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
5351#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5352#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5353#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 5354#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
5355#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5356#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 5357#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
5358#define DREF_SSC4_DOWNSPREAD (0<<6)
5359#define DREF_SSC4_CENTERSPREAD (1<<6)
5360#define DREF_SSC1_DISABLE (0<<1)
5361#define DREF_SSC1_ENABLE (1<<1)
5362#define DREF_SSC4_DISABLE (0)
5363#define DREF_SSC4_ENABLE (1)
5364
5365#define PCH_RAWCLK_FREQ 0xc6204
5366#define FDL_TP1_TIMER_SHIFT 12
5367#define FDL_TP1_TIMER_MASK (3<<12)
5368#define FDL_TP2_TIMER_SHIFT 10
5369#define FDL_TP2_TIMER_MASK (3<<10)
5370#define RAWCLK_FREQ_MASK 0x3ff
5371
5372#define PCH_DPLL_TMR_CFG 0xc6208
5373
5374#define PCH_SSC4_PARMS 0xc6210
5375#define PCH_SSC4_AUX_PARMS 0xc6214
5376
8db9d77b 5377#define PCH_DPLL_SEL 0xc7000
11887397
DV
5378#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5379#define TRANS_DPLLA_SEL(pipe) 0
5380#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 5381
b9055052
ZW
5382/* transcoder */
5383
275f01b2
DV
5384#define _PCH_TRANS_HTOTAL_A 0xe0000
5385#define TRANS_HTOTAL_SHIFT 16
5386#define TRANS_HACTIVE_SHIFT 0
5387#define _PCH_TRANS_HBLANK_A 0xe0004
5388#define TRANS_HBLANK_END_SHIFT 16
5389#define TRANS_HBLANK_START_SHIFT 0
5390#define _PCH_TRANS_HSYNC_A 0xe0008
5391#define TRANS_HSYNC_END_SHIFT 16
5392#define TRANS_HSYNC_START_SHIFT 0
5393#define _PCH_TRANS_VTOTAL_A 0xe000c
5394#define TRANS_VTOTAL_SHIFT 16
5395#define TRANS_VACTIVE_SHIFT 0
5396#define _PCH_TRANS_VBLANK_A 0xe0010
5397#define TRANS_VBLANK_END_SHIFT 16
5398#define TRANS_VBLANK_START_SHIFT 0
5399#define _PCH_TRANS_VSYNC_A 0xe0014
5400#define TRANS_VSYNC_END_SHIFT 16
5401#define TRANS_VSYNC_START_SHIFT 0
5402#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 5403
e3b95f1e
DV
5404#define _PCH_TRANSA_DATA_M1 0xe0030
5405#define _PCH_TRANSA_DATA_N1 0xe0034
5406#define _PCH_TRANSA_DATA_M2 0xe0038
5407#define _PCH_TRANSA_DATA_N2 0xe003c
5408#define _PCH_TRANSA_LINK_M1 0xe0040
5409#define _PCH_TRANSA_LINK_N1 0xe0044
5410#define _PCH_TRANSA_LINK_M2 0xe0048
5411#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 5412
2dcbc34d 5413/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
5414#define _VIDEO_DIP_CTL_A 0xe0200
5415#define _VIDEO_DIP_DATA_A 0xe0208
5416#define _VIDEO_DIP_GCP_A 0xe0210
5417
5418#define _VIDEO_DIP_CTL_B 0xe1200
5419#define _VIDEO_DIP_DATA_B 0xe1208
5420#define _VIDEO_DIP_GCP_B 0xe1210
5421
5422#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5423#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5424#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5425
2dcbc34d 5426/* Per-transcoder DIP controls (VLV) */
b906487c
VS
5427#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5428#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5429#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 5430
b906487c
VS
5431#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5432#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5433#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 5434
2dcbc34d
VS
5435#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5436#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5437#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5438
90b107c8 5439#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
5440 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5441 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 5442#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
5443 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5444 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 5445#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
5446 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5447 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 5448
8c5f5f7c
ED
5449/* Haswell DIP controls */
5450#define HSW_VIDEO_DIP_CTL_A 0x60200
5451#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5452#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5453#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5454#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5455#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5456#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5457#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5458#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5459#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5460#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5461#define HSW_VIDEO_DIP_GCP_A 0x60210
5462
5463#define HSW_VIDEO_DIP_CTL_B 0x61200
5464#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5465#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5466#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5467#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5468#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5469#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5470#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5471#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5472#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5473#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5474#define HSW_VIDEO_DIP_GCP_B 0x61210
5475
7d9bcebe 5476#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 5477 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 5478#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 5479 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 5480#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 5481 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 5482#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 5483 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 5484#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 5485 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 5486#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 5487 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 5488
3f51e471
RV
5489#define HSW_STEREO_3D_CTL_A 0x70020
5490#define S3D_ENABLE (1<<31)
5491#define HSW_STEREO_3D_CTL_B 0x71020
5492
5493#define HSW_STEREO_3D_CTL(trans) \
a57c774a 5494 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 5495
275f01b2
DV
5496#define _PCH_TRANS_HTOTAL_B 0xe1000
5497#define _PCH_TRANS_HBLANK_B 0xe1004
5498#define _PCH_TRANS_HSYNC_B 0xe1008
5499#define _PCH_TRANS_VTOTAL_B 0xe100c
5500#define _PCH_TRANS_VBLANK_B 0xe1010
5501#define _PCH_TRANS_VSYNC_B 0xe1014
5502#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
5503
5504#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5505#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5506#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5507#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5508#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5509#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5510#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5511 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 5512
e3b95f1e
DV
5513#define _PCH_TRANSB_DATA_M1 0xe1030
5514#define _PCH_TRANSB_DATA_N1 0xe1034
5515#define _PCH_TRANSB_DATA_M2 0xe1038
5516#define _PCH_TRANSB_DATA_N2 0xe103c
5517#define _PCH_TRANSB_LINK_M1 0xe1040
5518#define _PCH_TRANSB_LINK_N1 0xe1044
5519#define _PCH_TRANSB_LINK_M2 0xe1048
5520#define _PCH_TRANSB_LINK_N2 0xe104c
5521
5522#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5523#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5524#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5525#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5526#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5527#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5528#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5529#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 5530
ab9412ba
DV
5531#define _PCH_TRANSACONF 0xf0008
5532#define _PCH_TRANSBCONF 0xf1008
5533#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5534#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
5535#define TRANS_DISABLE (0<<31)
5536#define TRANS_ENABLE (1<<31)
5537#define TRANS_STATE_MASK (1<<30)
5538#define TRANS_STATE_DISABLE (0<<30)
5539#define TRANS_STATE_ENABLE (1<<30)
5540#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5541#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5542#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5543#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 5544#define TRANS_INTERLACE_MASK (7<<21)
b9055052 5545#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 5546#define TRANS_INTERLACED (3<<21)
7c26e5c6 5547#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
5548#define TRANS_8BPC (0<<5)
5549#define TRANS_10BPC (1<<5)
5550#define TRANS_6BPC (2<<5)
5551#define TRANS_12BPC (3<<5)
5552
ce40141f
DV
5553#define _TRANSA_CHICKEN1 0xf0060
5554#define _TRANSB_CHICKEN1 0xf1060
5555#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5556#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
5557#define _TRANSA_CHICKEN2 0xf0064
5558#define _TRANSB_CHICKEN2 0xf1064
5559#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
5560#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5561#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5562#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5563#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5564#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 5565
291427f5
JB
5566#define SOUTH_CHICKEN1 0xc2000
5567#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5568#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
5569#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5570#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5571#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 5572#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
5573#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5574#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5575#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 5576
9db4a9c7
JB
5577#define _FDI_RXA_CHICKEN 0xc200c
5578#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
5579#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5580#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 5581#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 5582
382b0936 5583#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 5584#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 5585#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 5586#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 5587#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 5588
b9055052 5589/* CPU: FDI_TX */
9db4a9c7
JB
5590#define _FDI_TXA_CTL 0x60100
5591#define _FDI_TXB_CTL 0x61100
5592#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
5593#define FDI_TX_DISABLE (0<<31)
5594#define FDI_TX_ENABLE (1<<31)
5595#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5596#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5597#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5598#define FDI_LINK_TRAIN_NONE (3<<28)
5599#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5600#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5601#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5602#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5603#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5604#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5605#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5606#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
5607/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5608 SNB has different settings. */
5609/* SNB A-stepping */
5610#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5611#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5612#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5613#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5614/* SNB B-stepping */
5615#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5616#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5617#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5618#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5619#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
5620#define FDI_DP_PORT_WIDTH_SHIFT 19
5621#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5622#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 5623#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 5624/* Ironlake: hardwired to 1 */
b9055052 5625#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
5626
5627/* Ivybridge has different bits for lolz */
5628#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5629#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5630#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5631#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5632
b9055052 5633/* both Tx and Rx */
c4f9c4c2 5634#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 5635#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
5636#define FDI_SCRAMBLING_ENABLE (0<<7)
5637#define FDI_SCRAMBLING_DISABLE (1<<7)
5638
5639/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
5640#define _FDI_RXA_CTL 0xf000c
5641#define _FDI_RXB_CTL 0xf100c
5642#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 5643#define FDI_RX_ENABLE (1<<31)
b9055052 5644/* train, dp width same as FDI_TX */
357555c0
JB
5645#define FDI_FS_ERRC_ENABLE (1<<27)
5646#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 5647#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
5648#define FDI_8BPC (0<<16)
5649#define FDI_10BPC (1<<16)
5650#define FDI_6BPC (2<<16)
5651#define FDI_12BPC (3<<16)
3e68320e 5652#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
5653#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5654#define FDI_RX_PLL_ENABLE (1<<13)
5655#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5656#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5657#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5658#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5659#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 5660#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
5661/* CPT */
5662#define FDI_AUTO_TRAINING (1<<10)
5663#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5664#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5665#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5666#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5667#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 5668
04945641
PZ
5669#define _FDI_RXA_MISC 0xf0010
5670#define _FDI_RXB_MISC 0xf1010
5671#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5672#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5673#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5674#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5675#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5676#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5677#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5678#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5679
9db4a9c7
JB
5680#define _FDI_RXA_TUSIZE1 0xf0030
5681#define _FDI_RXA_TUSIZE2 0xf0038
5682#define _FDI_RXB_TUSIZE1 0xf1030
5683#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
5684#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5685#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
5686
5687/* FDI_RX interrupt register format */
5688#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5689#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5690#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5691#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5692#define FDI_RX_FS_CODE_ERR (1<<6)
5693#define FDI_RX_FE_CODE_ERR (1<<5)
5694#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5695#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5696#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5697#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5698#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5699
9db4a9c7
JB
5700#define _FDI_RXA_IIR 0xf0014
5701#define _FDI_RXA_IMR 0xf0018
5702#define _FDI_RXB_IIR 0xf1014
5703#define _FDI_RXB_IMR 0xf1018
5704#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5705#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
5706
5707#define FDI_PLL_CTL_1 0xfe000
5708#define FDI_PLL_CTL_2 0xfe004
5709
b9055052
ZW
5710#define PCH_LVDS 0xe1180
5711#define LVDS_DETECTED (1 << 1)
5712
98364379 5713/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
5714#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5715#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5716#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 5717#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f12c47b2
VS
5718#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5719#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5720
5721#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5722#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5723#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5724#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5725#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 5726
453c5420
JB
5727#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5728#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5729#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5730 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5731#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5732 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5733#define VLV_PIPE_PP_DIVISOR(pipe) \
5734 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5735
b9055052
ZW
5736#define PCH_PP_STATUS 0xc7200
5737#define PCH_PP_CONTROL 0xc7204
4a655f04 5738#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 5739#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
5740#define EDP_FORCE_VDD (1 << 3)
5741#define EDP_BLC_ENABLE (1 << 2)
5742#define PANEL_POWER_RESET (1 << 1)
5743#define PANEL_POWER_OFF (0 << 0)
5744#define PANEL_POWER_ON (1 << 0)
5745#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
5746#define PANEL_PORT_SELECT_MASK (3 << 30)
5747#define PANEL_PORT_SELECT_LVDS (0 << 30)
5748#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
5749#define PANEL_PORT_SELECT_DPC (2 << 30)
5750#define PANEL_PORT_SELECT_DPD (3 << 30)
5751#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5752#define PANEL_POWER_UP_DELAY_SHIFT 16
5753#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5754#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5755
b9055052 5756#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
5757#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5758#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5759#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5760#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5761
b9055052 5762#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
5763#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5764#define PP_REFERENCE_DIVIDER_SHIFT 8
5765#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5766#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 5767
5eb08b69
ZW
5768#define PCH_DP_B 0xe4100
5769#define PCH_DPB_AUX_CH_CTL 0xe4110
5770#define PCH_DPB_AUX_CH_DATA1 0xe4114
5771#define PCH_DPB_AUX_CH_DATA2 0xe4118
5772#define PCH_DPB_AUX_CH_DATA3 0xe411c
5773#define PCH_DPB_AUX_CH_DATA4 0xe4120
5774#define PCH_DPB_AUX_CH_DATA5 0xe4124
5775
5776#define PCH_DP_C 0xe4200
5777#define PCH_DPC_AUX_CH_CTL 0xe4210
5778#define PCH_DPC_AUX_CH_DATA1 0xe4214
5779#define PCH_DPC_AUX_CH_DATA2 0xe4218
5780#define PCH_DPC_AUX_CH_DATA3 0xe421c
5781#define PCH_DPC_AUX_CH_DATA4 0xe4220
5782#define PCH_DPC_AUX_CH_DATA5 0xe4224
5783
5784#define PCH_DP_D 0xe4300
5785#define PCH_DPD_AUX_CH_CTL 0xe4310
5786#define PCH_DPD_AUX_CH_DATA1 0xe4314
5787#define PCH_DPD_AUX_CH_DATA2 0xe4318
5788#define PCH_DPD_AUX_CH_DATA3 0xe431c
5789#define PCH_DPD_AUX_CH_DATA4 0xe4320
5790#define PCH_DPD_AUX_CH_DATA5 0xe4324
5791
8db9d77b
ZW
5792/* CPT */
5793#define PORT_TRANS_A_SEL_CPT 0
5794#define PORT_TRANS_B_SEL_CPT (1<<29)
5795#define PORT_TRANS_C_SEL_CPT (2<<29)
5796#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 5797#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
5798#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5799#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
5800#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5801#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
5802
5803#define TRANS_DP_CTL_A 0xe0300
5804#define TRANS_DP_CTL_B 0xe1300
5805#define TRANS_DP_CTL_C 0xe2300
23670b32 5806#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
5807#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5808#define TRANS_DP_PORT_SEL_B (0<<29)
5809#define TRANS_DP_PORT_SEL_C (1<<29)
5810#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 5811#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
5812#define TRANS_DP_PORT_SEL_MASK (3<<29)
5813#define TRANS_DP_AUDIO_ONLY (1<<26)
5814#define TRANS_DP_ENH_FRAMING (1<<18)
5815#define TRANS_DP_8BPC (0<<9)
5816#define TRANS_DP_10BPC (1<<9)
5817#define TRANS_DP_6BPC (2<<9)
5818#define TRANS_DP_12BPC (3<<9)
220cad3c 5819#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
5820#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5821#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5822#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5823#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 5824#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
5825
5826/* SNB eDP training params */
5827/* SNB A-stepping */
5828#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5829#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5830#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5831#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5832/* SNB B-stepping */
3c5a62b5
YL
5833#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5834#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5835#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5836#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5837#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
5838#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5839
1a2eb460
KP
5840/* IVB */
5841#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5842#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5843#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5844#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5845#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5846#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 5847#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
5848
5849/* legacy values */
5850#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5851#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5852#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5853#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5854#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5855
5856#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5857
9e72b46c
ID
5858#define VLV_PMWGICZ 0x1300a4
5859
cae5852d 5860#define FORCEWAKE 0xA18C
575155a9
JB
5861#define FORCEWAKE_VLV 0x1300b0
5862#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
5863#define FORCEWAKE_MEDIA_VLV 0x1300b8
5864#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 5865#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 5866#define FORCEWAKE_ACK 0x130090
d62b4892 5867#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
5868#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5869#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5870#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5871
d62b4892 5872#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
5873#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5874#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5875#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5876#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 5877#define FORCEWAKE_MT 0xa188 /* multi-threaded */
38cff0b1
ZW
5878#define FORCEWAKE_MEDIA_GEN9 0xa270
5879#define FORCEWAKE_RENDER_GEN9 0xa278
5880#define FORCEWAKE_BLITTER_GEN9 0xa188
5881#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
5882#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
5883#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
c5836c27
CW
5884#define FORCEWAKE_KERNEL 0x1
5885#define FORCEWAKE_USER 0x2
8d715f00
KP
5886#define FORCEWAKE_MT_ACK 0x130040
5887#define ECOBUS 0xa180
5888#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 5889#define VLV_SPAREG2H 0xA194
8fd26859 5890
dd202c6d 5891#define GTFIFODBG 0x120000
90f256b5
VS
5892#define GT_FIFO_SBDROPERR (1<<6)
5893#define GT_FIFO_BLOBDROPERR (1<<5)
5894#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5895#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
5896#define GT_FIFO_OVFERR (1<<2)
5897#define GT_FIFO_IAWRERR (1<<1)
5898#define GT_FIFO_IARDERR (1<<0)
5899
46520e2b
VS
5900#define GTFIFOCTL 0x120008
5901#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 5902#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 5903
05e21cc4
BW
5904#define HSW_IDICR 0x9008
5905#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5906#define HSW_EDRAM_PRESENT 0x120010
5907
80e829fa 5908#define GEN6_UCGCTL1 0x9400
e4443e45 5909# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 5910# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 5911# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 5912
406478dc 5913#define GEN6_UCGCTL2 0x9404
0f846f81 5914# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 5915# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 5916# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 5917# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 5918# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 5919
9e72b46c
ID
5920#define GEN6_UCGCTL3 0x9408
5921
e3f33d46
JB
5922#define GEN7_UCGCTL4 0x940c
5923#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5924
9e72b46c
ID
5925#define GEN6_RCGCTL1 0x9410
5926#define GEN6_RCGCTL2 0x9414
5927#define GEN6_RSTCTL 0x9420
5928
4f1ca9e9
VS
5929#define GEN8_UCGCTL6 0x9430
5930#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5931
9e72b46c 5932#define GEN6_GFXPAUSE 0xA000
3b8d8d91 5933#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
5934#define GEN6_TURBO_DISABLE (1<<31)
5935#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 5936#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
5937#define GEN6_OFFSET(x) ((x)<<19)
5938#define GEN6_AGGRESSIVE_TURBO (0<<15)
5939#define GEN6_RC_VIDEO_FREQ 0xA00C
5940#define GEN6_RC_CONTROL 0xA090
5941#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5942#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5943#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5944#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5945#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 5946#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 5947#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
5948#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5949#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5950#define GEN6_RP_DOWN_TIMEOUT 0xA010
5951#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 5952#define GEN6_RPSTAT1 0xA01C
ccab5c82 5953#define GEN6_CAGF_SHIFT 8
f82855d3 5954#define HSW_CAGF_SHIFT 7
ccab5c82 5955#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 5956#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
5957#define GEN6_RP_CONTROL 0xA024
5958#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
5959#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5960#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5961#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5962#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5963#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
5964#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5965#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
5966#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5967#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5968#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 5969#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 5970#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
5971#define GEN6_RP_UP_THRESHOLD 0xA02C
5972#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
5973#define GEN6_RP_CUR_UP_EI 0xA050
5974#define GEN6_CURICONT_MASK 0xffffff
5975#define GEN6_RP_CUR_UP 0xA054
5976#define GEN6_CURBSYTAVG_MASK 0xffffff
5977#define GEN6_RP_PREV_UP 0xA058
5978#define GEN6_RP_CUR_DOWN_EI 0xA05C
5979#define GEN6_CURIAVG_MASK 0xffffff
5980#define GEN6_RP_CUR_DOWN 0xA060
5981#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
5982#define GEN6_RP_UP_EI 0xA068
5983#define GEN6_RP_DOWN_EI 0xA06C
5984#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
5985#define GEN6_RPDEUHWTC 0xA080
5986#define GEN6_RPDEUC 0xA084
5987#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
5988#define GEN6_RC_STATE 0xA094
5989#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5990#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5991#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5992#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5993#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5994#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 5995#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
5996#define GEN6_RC1e_THRESHOLD 0xA0B4
5997#define GEN6_RC6_THRESHOLD 0xA0B8
5998#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 5999#define VLV_RCEDATA 0xA0BC
8fd26859 6000#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 6001#define GEN6_PMINTRMSK 0xA168
baccd458 6002#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 6003#define VLV_PWRDWNUPCTL 0xA294
8fd26859
CW
6004
6005#define GEN6_PMISR 0x44020
4912d041 6006#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
6007#define GEN6_PMIIR 0x44028
6008#define GEN6_PMIER 0x4402C
6009#define GEN6_PM_MBOX_EVENT (1<<25)
6010#define GEN6_PM_THERMAL_EVENT (1<<24)
6011#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6012#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6013#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6014#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6015#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 6016#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
6017 GEN6_PM_RP_DOWN_THRESHOLD | \
6018 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 6019
9e72b46c
ID
6020#define GEN7_GT_SCRATCH_BASE 0x4F100
6021#define GEN7_GT_SCRATCH_REG_NUM 8
6022
76c3552f
D
6023#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6024#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6025#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6026
cce66a28 6027#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
6028#define VLV_COUNTER_CONTROL 0x138104
6029#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
6030#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6031#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
6032#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6033#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 6034#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
6035#define VLV_GT_RENDER_RC6 0x138108
6036#define VLV_GT_MEDIA_RC6 0x13810C
6037
cce66a28
BW
6038#define GEN6_GT_GFX_RC6p 0x13810C
6039#define GEN6_GT_GFX_RC6pp 0x138110
31685c25
D
6040#define VLV_RENDER_C0_COUNT_REG 0x138118
6041#define VLV_MEDIA_C0_COUNT_REG 0x13811C
cce66a28 6042
8fd26859
CW
6043#define GEN6_PCODE_MAILBOX 0x138124
6044#define GEN6_PCODE_READY (1<<31)
a6044e23 6045#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
6046#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6047#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
6048#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6049#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
6050#define GEN6_PCODE_READ_D_COMP 0x10
6051#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
6052#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6053#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 6054#define DISPLAY_IPS_CONTROL 0x19
93ee2920 6055#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
8fd26859 6056#define GEN6_PCODE_DATA 0x138128
23b2f8bb 6057#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 6058#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
dddab346 6059#define GEN6_PCODE_DATA1 0x13812C
8fd26859 6060
2af30a5c
PB
6061#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6062#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6063#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6064#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6065#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
6066
4d85529d
BW
6067#define GEN6_GT_CORE_STATUS 0x138060
6068#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6069#define GEN6_RCn_MASK 7
6070#define GEN6_RC0 0
6071#define GEN6_RC3 2
6072#define GEN6_RC6 3
6073#define GEN6_RC7 4
6074
e3689190
BW
6075#define GEN7_MISCCPCTL (0x9424)
6076#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6077
6078/* IVYBRIDGE DPF */
6079#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 6080#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
6081#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6082#define GEN7_PARITY_ERROR_VALID (1<<13)
6083#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6084#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6085#define GEN7_PARITY_ERROR_ROW(reg) \
6086 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6087#define GEN7_PARITY_ERROR_BANK(reg) \
6088 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6089#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6090 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6091#define GEN7_L3CDERRST1_ENABLE (1<<7)
6092
b9524a1e 6093#define GEN7_L3LOG_BASE 0xB070
35a85ac6 6094#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
6095#define GEN7_L3LOG_SIZE 0x80
6096
12f3382b
JB
6097#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6098#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6099#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 6100#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
6101#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6102
3ca5da43
DL
6103#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6104#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
6105
c8966e10
KG
6106#define GEN8_ROW_CHICKEN 0xe4f0
6107#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 6108#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 6109
8ab43976
JB
6110#define GEN7_ROW_CHICKEN2 0xe4f4
6111#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6112#define DOP_CLOCK_GATING_DISABLE (1<<0)
6113
f3fc4884
FJ
6114#define HSW_ROW_CHICKEN3 0xe49c
6115#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6116
fd392b60
BW
6117#define HALF_SLICE_CHICKEN3 0xe184
6118#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
bf66347c 6119#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 6120
c46f111f 6121/* Audio */
5c969aa7 6122#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
6123#define INTEL_AUDIO_DEVCL 0x808629FB
6124#define INTEL_AUDIO_DEVBLC 0x80862801
6125#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e
WF
6126
6127#define G4X_AUD_CNTL_ST 0x620B4
c46f111f
JN
6128#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6129#define G4X_ELDV_DEVCTG (1 << 14)
6130#define G4X_ELD_ADDR_MASK (0xf << 5)
6131#define G4X_ELD_ACK (1 << 4)
e0dac65e
WF
6132#define G4X_HDMIW_HDMIEDID 0x6210C
6133
c46f111f
JN
6134#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6135#define _IBX_HDMIW_HDMIEDID_B 0xE2150
9b138a83 6136#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6137 _IBX_HDMIW_HDMIEDID_A, \
6138 _IBX_HDMIW_HDMIEDID_B)
6139#define _IBX_AUD_CNTL_ST_A 0xE20B4
6140#define _IBX_AUD_CNTL_ST_B 0xE21B4
9b138a83 6141#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6142 _IBX_AUD_CNTL_ST_A, \
6143 _IBX_AUD_CNTL_ST_B)
6144#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6145#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6146#define IBX_ELD_ACK (1 << 4)
1202b4c6 6147#define IBX_AUD_CNTL_ST2 0xE20C0
82910ac6
JN
6148#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6149#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 6150
c46f111f
JN
6151#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6152#define _CPT_HDMIW_HDMIEDID_B 0xE5150
9b138a83 6153#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6154 _CPT_HDMIW_HDMIEDID_A, \
6155 _CPT_HDMIW_HDMIEDID_B)
6156#define _CPT_AUD_CNTL_ST_A 0xE50B4
6157#define _CPT_AUD_CNTL_ST_B 0xE51B4
9b138a83 6158#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6159 _CPT_AUD_CNTL_ST_A, \
6160 _CPT_AUD_CNTL_ST_B)
1202b4c6 6161#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 6162
c46f111f
JN
6163#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6164#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9ca2fe73 6165#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6166 _VLV_HDMIW_HDMIEDID_A, \
6167 _VLV_HDMIW_HDMIEDID_B)
6168#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6169#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9ca2fe73 6170#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6171 _VLV_AUD_CNTL_ST_A, \
6172 _VLV_AUD_CNTL_ST_B)
9ca2fe73
ML
6173#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6174
ae662d31
EA
6175/* These are the 4 32-bit write offset registers for each stream
6176 * output buffer. It determines the offset from the
6177 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6178 */
6179#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6180
c46f111f
JN
6181#define _IBX_AUD_CONFIG_A 0xe2000
6182#define _IBX_AUD_CONFIG_B 0xe2100
9b138a83 6183#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6184 _IBX_AUD_CONFIG_A, \
6185 _IBX_AUD_CONFIG_B)
6186#define _CPT_AUD_CONFIG_A 0xe5000
6187#define _CPT_AUD_CONFIG_B 0xe5100
9b138a83 6188#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6189 _CPT_AUD_CONFIG_A, \
6190 _CPT_AUD_CONFIG_B)
6191#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6192#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9ca2fe73 6193#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6194 _VLV_AUD_CONFIG_A, \
6195 _VLV_AUD_CONFIG_B)
9ca2fe73 6196
b6daa025
WF
6197#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6198#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6199#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 6200#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 6201#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 6202#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 6203#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
6204#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6205#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6206#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6207#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6208#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6209#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6210#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6211#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6212#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6213#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6214#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
6215#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6216
9a78b6cc 6217/* HSW Audio */
c46f111f
JN
6218#define _HSW_AUD_CONFIG_A 0x65000
6219#define _HSW_AUD_CONFIG_B 0x65100
6220#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6221 _HSW_AUD_CONFIG_A, \
6222 _HSW_AUD_CONFIG_B)
6223
6224#define _HSW_AUD_MISC_CTRL_A 0x65010
6225#define _HSW_AUD_MISC_CTRL_B 0x65110
6226#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6227 _HSW_AUD_MISC_CTRL_A, \
6228 _HSW_AUD_MISC_CTRL_B)
6229
6230#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6231#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6232#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6233 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6234 _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
6235
6236/* Audio Digital Converter */
c46f111f
JN
6237#define _HSW_AUD_DIG_CNVT_1 0x65080
6238#define _HSW_AUD_DIG_CNVT_2 0x65180
6239#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6240 _HSW_AUD_DIG_CNVT_1, \
6241 _HSW_AUD_DIG_CNVT_2)
6242#define DIP_PORT_SEL_MASK 0x3
6243
6244#define _HSW_AUD_EDID_DATA_A 0x65050
6245#define _HSW_AUD_EDID_DATA_B 0x65150
6246#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6247 _HSW_AUD_EDID_DATA_A, \
6248 _HSW_AUD_EDID_DATA_B)
6249
6250#define HSW_AUD_PIPE_CONV_CFG 0x6507c
6251#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
82910ac6
JN
6252#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6253#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6254#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6255#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 6256
9eb3a752 6257/* HSW Power Wells */
fa42e23c
PZ
6258#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6259#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6260#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6261#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
6262#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6263#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 6264#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
6265#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6266#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
6267#define HSW_PWR_WELL_FORCE_ON (1<<19)
6268#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 6269
e7e104c3 6270/* Per-pipe DDI Function Control */
ad80a810
PZ
6271#define TRANS_DDI_FUNC_CTL_A 0x60400
6272#define TRANS_DDI_FUNC_CTL_B 0x61400
6273#define TRANS_DDI_FUNC_CTL_C 0x62400
6274#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
6275#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6276
ad80a810 6277#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 6278/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 6279#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 6280#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
6281#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6282#define TRANS_DDI_PORT_NONE (0<<28)
6283#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6284#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6285#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
6286#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
6287#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
6288#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
6289#define TRANS_DDI_BPC_MASK (7<<20)
6290#define TRANS_DDI_BPC_8 (0<<20)
6291#define TRANS_DDI_BPC_10 (1<<20)
6292#define TRANS_DDI_BPC_6 (2<<20)
6293#define TRANS_DDI_BPC_12 (3<<20)
6294#define TRANS_DDI_PVSYNC (1<<17)
6295#define TRANS_DDI_PHSYNC (1<<16)
6296#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
6297#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
6298#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
6299#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
6300#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 6301#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 6302#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 6303
0e87f667
ED
6304/* DisplayPort Transport Control */
6305#define DP_TP_CTL_A 0x64040
6306#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
6307#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6308#define DP_TP_CTL_ENABLE (1<<31)
6309#define DP_TP_CTL_MODE_SST (0<<27)
6310#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 6311#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 6312#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 6313#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
6314#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
6315#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
6316#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
6317#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
6318#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 6319#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 6320#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 6321
e411b2c1
ED
6322/* DisplayPort Transport Status */
6323#define DP_TP_STATUS_A 0x64044
6324#define DP_TP_STATUS_B 0x64144
5e49cea6 6325#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
01b887c3
DA
6326#define DP_TP_STATUS_IDLE_DONE (1<<25)
6327#define DP_TP_STATUS_ACT_SENT (1<<24)
6328#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
6329#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
6330#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
6331#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
6332#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 6333
03f896a1
ED
6334/* DDI Buffer Control */
6335#define DDI_BUF_CTL_A 0x64000
6336#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
6337#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6338#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 6339#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 6340#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 6341#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 6342#define DDI_BUF_IS_IDLE (1<<7)
79935fca 6343#define DDI_A_4_LANES (1<<4)
17aa6be9 6344#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
6345#define DDI_INIT_DISPLAY_DETECTED (1<<0)
6346
bb879a44
ED
6347/* DDI Buffer Translations */
6348#define DDI_BUF_TRANS_A 0x64E00
6349#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 6350#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 6351
7501a4d8
ED
6352/* Sideband Interface (SBI) is programmed indirectly, via
6353 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6354 * which contains the payload */
5e49cea6
PZ
6355#define SBI_ADDR 0xC6000
6356#define SBI_DATA 0xC6004
7501a4d8 6357#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
6358#define SBI_CTL_DEST_ICLK (0x0<<16)
6359#define SBI_CTL_DEST_MPHY (0x1<<16)
6360#define SBI_CTL_OP_IORD (0x2<<8)
6361#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
6362#define SBI_CTL_OP_CRRD (0x6<<8)
6363#define SBI_CTL_OP_CRWR (0x7<<8)
6364#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
6365#define SBI_RESPONSE_SUCCESS (0x0<<1)
6366#define SBI_BUSY (0x1<<0)
6367#define SBI_READY (0x0<<0)
52f025ef 6368
ccf1c867 6369/* SBI offsets */
5e49cea6 6370#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
6371#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6372#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6373#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6374#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 6375#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 6376#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 6377#define SBI_SSCCTL 0x020c
ccf1c867 6378#define SBI_SSCCTL6 0x060C
dde86e2d 6379#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 6380#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
6381#define SBI_SSCAUXDIV6 0x0610
6382#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 6383#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
6384#define SBI_GEN0 0x1f00
6385#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 6386
52f025ef 6387/* LPT PIXCLK_GATE */
5e49cea6 6388#define PIXCLK_GATE 0xC6020
745ca3be
PZ
6389#define PIXCLK_GATE_UNGATE (1<<0)
6390#define PIXCLK_GATE_GATE (0<<0)
52f025ef 6391
e93ea06a 6392/* SPLL */
5e49cea6 6393#define SPLL_CTL 0x46020
e93ea06a 6394#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
6395#define SPLL_PLL_SSC (1<<28)
6396#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
6397#define SPLL_PLL_LCPLL (3<<28)
6398#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
6399#define SPLL_PLL_FREQ_810MHz (0<<26)
6400#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
6401#define SPLL_PLL_FREQ_2700MHz (2<<26)
6402#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 6403
4dffc404 6404/* WRPLL */
5e49cea6
PZ
6405#define WRPLL_CTL1 0x46040
6406#define WRPLL_CTL2 0x46060
d452c5b6 6407#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
5e49cea6 6408#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
6409#define WRPLL_PLL_SSC (1<<28)
6410#define WRPLL_PLL_NON_SSC (2<<28)
6411#define WRPLL_PLL_LCPLL (3<<28)
6412#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 6413/* WRPLL divider programming */
5e49cea6 6414#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 6415#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 6416#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
6417#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6418#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 6419#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
6420#define WRPLL_DIVIDER_FB_SHIFT 16
6421#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 6422
fec9181c
ED
6423/* Port clock selection */
6424#define PORT_CLK_SEL_A 0x46100
6425#define PORT_CLK_SEL_B 0x46104
5e49cea6 6426#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
6427#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6428#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6429#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 6430#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 6431#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
6432#define PORT_CLK_SEL_WRPLL1 (4<<29)
6433#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 6434#define PORT_CLK_SEL_NONE (7<<29)
11578553 6435#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 6436
bb523fc0
PZ
6437/* Transcoder clock selection */
6438#define TRANS_CLK_SEL_A 0x46140
6439#define TRANS_CLK_SEL_B 0x46144
6440#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6441/* For each transcoder, we need to select the corresponding port clock */
6442#define TRANS_CLK_SEL_DISABLED (0x0<<29)
6443#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 6444
a57c774a
AK
6445#define TRANSA_MSA_MISC 0x60410
6446#define TRANSB_MSA_MISC 0x61410
6447#define TRANSC_MSA_MISC 0x62410
6448#define TRANS_EDP_MSA_MISC 0x6f410
6449#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6450
c9809791
PZ
6451#define TRANS_MSA_SYNC_CLK (1<<0)
6452#define TRANS_MSA_6_BPC (0<<5)
6453#define TRANS_MSA_8_BPC (1<<5)
6454#define TRANS_MSA_10_BPC (2<<5)
6455#define TRANS_MSA_12_BPC (3<<5)
6456#define TRANS_MSA_16_BPC (4<<5)
dae84799 6457
90e8d31c 6458/* LCPLL Control */
5e49cea6 6459#define LCPLL_CTL 0x130040
90e8d31c
ED
6460#define LCPLL_PLL_DISABLE (1<<31)
6461#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
6462#define LCPLL_CLK_FREQ_MASK (3<<26)
6463#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
6464#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6465#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6466#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 6467#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 6468#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 6469#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 6470#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
6471#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6472
326ac39b
S
6473/*
6474 * SKL Clocks
6475 */
6476
6477/* CDCLK_CTL */
6478#define CDCLK_CTL 0x46000
6479#define CDCLK_FREQ_SEL_MASK (3<<26)
6480#define CDCLK_FREQ_450_432 (0<<26)
6481#define CDCLK_FREQ_540 (1<<26)
6482#define CDCLK_FREQ_337_308 (2<<26)
6483#define CDCLK_FREQ_675_617 (3<<26)
6484#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
6485
6486/* LCPLL_CTL */
6487#define LCPLL1_CTL 0x46010
6488#define LCPLL2_CTL 0x46014
6489#define LCPLL_PLL_ENABLE (1<<31)
6490
6491/* DPLL control1 */
6492#define DPLL_CTRL1 0x6C058
6493#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
6494#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
6495#define DPLL_CRTL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
540e732c 6496#define DPLL_CRTL1_LINK_RATE_SHIFT(id) ((id)*6+1)
326ac39b
S
6497#define DPLL_CRTL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
6498#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
6499#define DPLL_CRTL1_LINK_RATE_2700 0
6500#define DPLL_CRTL1_LINK_RATE_1350 1
6501#define DPLL_CRTL1_LINK_RATE_810 2
6502#define DPLL_CRTL1_LINK_RATE_1620 3
6503#define DPLL_CRTL1_LINK_RATE_1080 4
6504#define DPLL_CRTL1_LINK_RATE_2160 5
6505
6506/* DPLL control2 */
6507#define DPLL_CTRL2 0x6C05C
6508#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
6509#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 6510#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
326ac39b
S
6511#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
6512#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
6513
6514/* DPLL Status */
6515#define DPLL_STATUS 0x6C060
6516#define DPLL_LOCK(id) (1<<((id)*8))
6517
6518/* DPLL cfg */
6519#define DPLL1_CFGCR1 0x6C040
6520#define DPLL2_CFGCR1 0x6C048
6521#define DPLL3_CFGCR1 0x6C050
6522#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
6523#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
6524#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
6525#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
6526
6527#define DPLL1_CFGCR2 0x6C044
6528#define DPLL2_CFGCR2 0x6C04C
6529#define DPLL3_CFGCR2 0x6C054
6530#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
6531#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
6532#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
6533#define DPLL_CFGCR2_KDIV_MASK (3<<5)
6534#define DPLL_CFGCR2_KDIV(x) (x<<5)
6535#define DPLL_CFGCR2_KDIV_5 (0<<5)
6536#define DPLL_CFGCR2_KDIV_2 (1<<5)
6537#define DPLL_CFGCR2_KDIV_3 (2<<5)
6538#define DPLL_CFGCR2_KDIV_1 (3<<5)
6539#define DPLL_CFGCR2_PDIV_MASK (7<<2)
6540#define DPLL_CFGCR2_PDIV(x) (x<<2)
6541#define DPLL_CFGCR2_PDIV_1 (0<<2)
6542#define DPLL_CFGCR2_PDIV_2 (1<<2)
6543#define DPLL_CFGCR2_PDIV_3 (2<<2)
6544#define DPLL_CFGCR2_PDIV_7 (4<<2)
6545#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
6546
540e732c
S
6547#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
6548#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
6549
9ccd5aeb
PZ
6550/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6551 * since on HSW we can't write to it using I915_WRITE. */
6552#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6553#define D_COMP_BDW 0x138144
be256dc7
PZ
6554#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6555#define D_COMP_COMP_FORCE (1<<8)
6556#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 6557
69e94b7e
ED
6558/* Pipe WM_LINETIME - watermark line time */
6559#define PIPE_WM_LINETIME_A 0x45270
6560#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
6561#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6562 PIPE_WM_LINETIME_B)
6563#define PIPE_WM_LINETIME_MASK (0x1ff)
6564#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 6565#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 6566#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
6567
6568/* SFUSE_STRAP */
5e49cea6 6569#define SFUSE_STRAP 0xc2014
658ac4c6
DL
6570#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6571#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
6572#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6573#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6574#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6575
801bcfff
PZ
6576#define WM_MISC 0x45260
6577#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6578
1544d9d5
ED
6579#define WM_DBG 0x45280
6580#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6581#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6582#define WM_DBG_DISALLOW_SPRITE (1<<2)
6583
86d3efce
VS
6584/* pipe CSC */
6585#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6586#define _PIPE_A_CSC_COEFF_BY 0x49014
6587#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6588#define _PIPE_A_CSC_COEFF_BU 0x4901c
6589#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6590#define _PIPE_A_CSC_COEFF_BV 0x49024
6591#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
6592#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6593#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6594#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
6595#define _PIPE_A_CSC_PREOFF_HI 0x49030
6596#define _PIPE_A_CSC_PREOFF_ME 0x49034
6597#define _PIPE_A_CSC_PREOFF_LO 0x49038
6598#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6599#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6600#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6601
6602#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6603#define _PIPE_B_CSC_COEFF_BY 0x49114
6604#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6605#define _PIPE_B_CSC_COEFF_BU 0x4911c
6606#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6607#define _PIPE_B_CSC_COEFF_BV 0x49124
6608#define _PIPE_B_CSC_MODE 0x49128
6609#define _PIPE_B_CSC_PREOFF_HI 0x49130
6610#define _PIPE_B_CSC_PREOFF_ME 0x49134
6611#define _PIPE_B_CSC_PREOFF_LO 0x49138
6612#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6613#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6614#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6615
86d3efce
VS
6616#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6617#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6618#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6619#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6620#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6621#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6622#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6623#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6624#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6625#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6626#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6627#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6628#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6629
3230bf14
JN
6630/* VLV MIPI registers */
6631
6632#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6633#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
a2560a66
SS
6634#define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \
6635 _MIPIB_PORT_CTRL)
3230bf14
JN
6636#define DPI_ENABLE (1 << 31) /* A + B */
6637#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6638#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6639#define DUAL_LINK_MODE_MASK (1 << 26)
6640#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6641#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6642#define DITHERING_ENABLE (1 << 25) /* A + B */
6643#define FLOPPED_HSTX (1 << 23)
6644#define DE_INVERT (1 << 19) /* XXX */
6645#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6646#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6647#define AFE_LATCHOUT (1 << 17)
6648#define LP_OUTPUT_HOLD (1 << 16)
6649#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6650#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6651#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6652#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6653#define CSB_SHIFT 9
6654#define CSB_MASK (3 << 9)
6655#define CSB_20MHZ (0 << 9)
6656#define CSB_10MHZ (1 << 9)
6657#define CSB_40MHZ (2 << 9)
6658#define BANDGAP_MASK (1 << 8)
6659#define BANDGAP_PNW_CIRCUIT (0 << 8)
6660#define BANDGAP_LNC_CIRCUIT (1 << 8)
6661#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6662#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6663#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6664#define TEARING_EFFECT_SHIFT 2 /* A + B */
6665#define TEARING_EFFECT_MASK (3 << 2)
6666#define TEARING_EFFECT_OFF (0 << 2)
6667#define TEARING_EFFECT_DSI (1 << 2)
6668#define TEARING_EFFECT_GPIO (2 << 2)
6669#define LANE_CONFIGURATION_SHIFT 0
6670#define LANE_CONFIGURATION_MASK (3 << 0)
6671#define LANE_CONFIGURATION_4LANE (0 << 0)
6672#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6673#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6674
6675#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6676#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
a2560a66
SS
6677#define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \
6678 _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
3230bf14
JN
6679#define TEARING_EFFECT_DELAY_SHIFT 0
6680#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6681
6682/* XXX: all bits reserved */
4ad83e94 6683#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
6684
6685/* MIPI DSI Controller and D-PHY registers */
6686
4ad83e94
SS
6687#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6688#define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
a2560a66
SS
6689#define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \
6690 _MIPIB_DEVICE_READY)
3230bf14
JN
6691#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6692#define ULPS_STATE_MASK (3 << 1)
6693#define ULPS_STATE_ENTER (2 << 1)
6694#define ULPS_STATE_EXIT (1 << 1)
6695#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6696#define DEVICE_READY (1 << 0)
6697
4ad83e94
SS
6698#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6699#define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
a2560a66
SS
6700#define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \
6701 _MIPIB_INTR_STAT)
4ad83e94
SS
6702#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6703#define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
a2560a66
SS
6704#define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \
6705 _MIPIB_INTR_EN)
3230bf14
JN
6706#define TEARING_EFFECT (1 << 31)
6707#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6708#define GEN_READ_DATA_AVAIL (1 << 29)
6709#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6710#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6711#define RX_PROT_VIOLATION (1 << 26)
6712#define RX_INVALID_TX_LENGTH (1 << 25)
6713#define ACK_WITH_NO_ERROR (1 << 24)
6714#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6715#define LP_RX_TIMEOUT (1 << 22)
6716#define HS_TX_TIMEOUT (1 << 21)
6717#define DPI_FIFO_UNDERRUN (1 << 20)
6718#define LOW_CONTENTION (1 << 19)
6719#define HIGH_CONTENTION (1 << 18)
6720#define TXDSI_VC_ID_INVALID (1 << 17)
6721#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6722#define TXCHECKSUM_ERROR (1 << 15)
6723#define TXECC_MULTIBIT_ERROR (1 << 14)
6724#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6725#define TXFALSE_CONTROL_ERROR (1 << 12)
6726#define RXDSI_VC_ID_INVALID (1 << 11)
6727#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6728#define RXCHECKSUM_ERROR (1 << 9)
6729#define RXECC_MULTIBIT_ERROR (1 << 8)
6730#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6731#define RXFALSE_CONTROL_ERROR (1 << 6)
6732#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6733#define RX_LP_TX_SYNC_ERROR (1 << 4)
6734#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6735#define RXEOT_SYNC_ERROR (1 << 2)
6736#define RXSOT_SYNC_ERROR (1 << 1)
6737#define RXSOT_ERROR (1 << 0)
6738
4ad83e94
SS
6739#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6740#define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
a2560a66
SS
6741#define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
6742 _MIPIB_DSI_FUNC_PRG)
3230bf14
JN
6743#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6744#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6745#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6746#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6747#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6748#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6749#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6750#define VID_MODE_FORMAT_MASK (0xf << 7)
6751#define VID_MODE_NOT_SUPPORTED (0 << 7)
6752#define VID_MODE_FORMAT_RGB565 (1 << 7)
6753#define VID_MODE_FORMAT_RGB666 (2 << 7)
6754#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6755#define VID_MODE_FORMAT_RGB888 (4 << 7)
6756#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6757#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6758#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6759#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6760#define DATA_LANES_PRG_REG_SHIFT 0
6761#define DATA_LANES_PRG_REG_MASK (7 << 0)
6762
4ad83e94
SS
6763#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
6764#define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
a2560a66
SS
6765#define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
6766 _MIPIB_HS_TX_TIMEOUT)
3230bf14
JN
6767#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6768
4ad83e94
SS
6769#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
6770#define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
a2560a66
SS
6771#define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
6772 _MIPIB_LP_RX_TIMEOUT)
3230bf14
JN
6773#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6774
4ad83e94
SS
6775#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
6776#define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
a2560a66
SS
6777#define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \
6778 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
3230bf14
JN
6779#define TURN_AROUND_TIMEOUT_MASK 0x3f
6780
4ad83e94
SS
6781#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
6782#define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
a2560a66
SS
6783#define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \
6784 _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
3230bf14
JN
6785#define DEVICE_RESET_TIMER_MASK 0xffff
6786
4ad83e94
SS
6787#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
6788#define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
a2560a66
SS
6789#define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
6790 _MIPIB_DPI_RESOLUTION)
3230bf14
JN
6791#define VERTICAL_ADDRESS_SHIFT 16
6792#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6793#define HORIZONTAL_ADDRESS_SHIFT 0
6794#define HORIZONTAL_ADDRESS_MASK 0xffff
6795
4ad83e94
SS
6796#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
6797#define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
a2560a66
SS
6798#define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \
6799 _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
3230bf14
JN
6800#define DBI_FIFO_EMPTY_HALF (0 << 0)
6801#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6802#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6803
6804/* regs below are bits 15:0 */
4ad83e94
SS
6805#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
6806#define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
a2560a66
SS
6807#define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6808 _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
3230bf14 6809
4ad83e94
SS
6810#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
6811#define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
a2560a66
SS
6812#define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \
6813 _MIPIB_HBP_COUNT)
3230bf14 6814
4ad83e94
SS
6815#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
6816#define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
a2560a66
SS
6817#define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \
6818 _MIPIB_HFP_COUNT)
3230bf14 6819
4ad83e94
SS
6820#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
6821#define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
a2560a66
SS
6822#define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \
6823 _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
3230bf14 6824
4ad83e94
SS
6825#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
6826#define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
a2560a66
SS
6827#define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6828 _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
3230bf14 6829
4ad83e94
SS
6830#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
6831#define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
a2560a66
SS
6832#define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \
6833 _MIPIB_VBP_COUNT)
3230bf14 6834
4ad83e94
SS
6835#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
6836#define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
a2560a66
SS
6837#define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \
6838 _MIPIB_VFP_COUNT)
3230bf14 6839
4ad83e94
SS
6840#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
6841#define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
a2560a66
SS
6842#define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \
6843 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
4ad83e94 6844
3230bf14
JN
6845/* regs above are bits 15:0 */
6846
4ad83e94
SS
6847#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
6848#define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
a2560a66
SS
6849#define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
6850 _MIPIB_DPI_CONTROL)
3230bf14
JN
6851#define DPI_LP_MODE (1 << 6)
6852#define BACKLIGHT_OFF (1 << 5)
6853#define BACKLIGHT_ON (1 << 4)
6854#define COLOR_MODE_OFF (1 << 3)
6855#define COLOR_MODE_ON (1 << 2)
6856#define TURN_ON (1 << 1)
6857#define SHUTDOWN (1 << 0)
6858
4ad83e94
SS
6859#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
6860#define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
a2560a66
SS
6861#define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \
6862 _MIPIB_DPI_DATA)
3230bf14
JN
6863#define COMMAND_BYTE_SHIFT 0
6864#define COMMAND_BYTE_MASK (0x3f << 0)
6865
4ad83e94
SS
6866#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
6867#define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
a2560a66
SS
6868#define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \
6869 _MIPIB_INIT_COUNT)
3230bf14
JN
6870#define MASTER_INIT_TIMER_SHIFT 0
6871#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6872
4ad83e94
SS
6873#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
6874#define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
a2560a66
SS
6875#define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \
6876 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
3230bf14
JN
6877#define MAX_RETURN_PKT_SIZE_SHIFT 0
6878#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6879
4ad83e94
SS
6880#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
6881#define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
a2560a66
SS
6882#define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \
6883 _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
3230bf14
JN
6884#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6885#define DISABLE_VIDEO_BTA (1 << 3)
6886#define IP_TG_CONFIG (1 << 2)
6887#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6888#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6889#define VIDEO_MODE_BURST (3 << 0)
6890
4ad83e94
SS
6891#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
6892#define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
a2560a66
SS
6893#define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
6894 _MIPIB_EOT_DISABLE)
3230bf14
JN
6895#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6896#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6897#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6898#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6899#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6900#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6901#define CLOCKSTOP (1 << 1)
6902#define EOT_DISABLE (1 << 0)
6903
4ad83e94
SS
6904#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
6905#define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
a2560a66
SS
6906#define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
6907 _MIPIB_LP_BYTECLK)
3230bf14
JN
6908#define LP_BYTECLK_SHIFT 0
6909#define LP_BYTECLK_MASK (0xffff << 0)
6910
6911/* bits 31:0 */
4ad83e94
SS
6912#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
6913#define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
a2560a66
SS
6914#define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
6915 _MIPIB_LP_GEN_DATA)
3230bf14
JN
6916
6917/* bits 31:0 */
4ad83e94
SS
6918#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
6919#define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
a2560a66
SS
6920#define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
6921 _MIPIB_HS_GEN_DATA)
3230bf14 6922
4ad83e94
SS
6923#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
6924#define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
a2560a66
SS
6925#define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
6926 _MIPIB_LP_GEN_CTRL)
4ad83e94
SS
6927#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
6928#define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
a2560a66
SS
6929#define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
6930 _MIPIB_HS_GEN_CTRL)
3230bf14
JN
6931#define LONG_PACKET_WORD_COUNT_SHIFT 8
6932#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6933#define SHORT_PACKET_PARAM_SHIFT 8
6934#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6935#define VIRTUAL_CHANNEL_SHIFT 6
6936#define VIRTUAL_CHANNEL_MASK (3 << 6)
6937#define DATA_TYPE_SHIFT 0
6938#define DATA_TYPE_MASK (3f << 0)
6939/* data type values, see include/video/mipi_display.h */
6940
4ad83e94
SS
6941#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
6942#define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
a2560a66
SS
6943#define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
6944 _MIPIB_GEN_FIFO_STAT)
3230bf14
JN
6945#define DPI_FIFO_EMPTY (1 << 28)
6946#define DBI_FIFO_EMPTY (1 << 27)
6947#define LP_CTRL_FIFO_EMPTY (1 << 26)
6948#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6949#define LP_CTRL_FIFO_FULL (1 << 24)
6950#define HS_CTRL_FIFO_EMPTY (1 << 18)
6951#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6952#define HS_CTRL_FIFO_FULL (1 << 16)
6953#define LP_DATA_FIFO_EMPTY (1 << 10)
6954#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6955#define LP_DATA_FIFO_FULL (1 << 8)
6956#define HS_DATA_FIFO_EMPTY (1 << 2)
6957#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6958#define HS_DATA_FIFO_FULL (1 << 0)
6959
4ad83e94
SS
6960#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
6961#define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
a2560a66
SS
6962#define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \
6963 _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
3230bf14
JN
6964#define DBI_HS_LP_MODE_MASK (1 << 0)
6965#define DBI_LP_MODE (1 << 0)
6966#define DBI_HS_MODE (0 << 0)
6967
4ad83e94
SS
6968#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
6969#define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
a2560a66
SS
6970#define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
6971 _MIPIB_DPHY_PARAM)
3230bf14
JN
6972#define EXIT_ZERO_COUNT_SHIFT 24
6973#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6974#define TRAIL_COUNT_SHIFT 16
6975#define TRAIL_COUNT_MASK (0x1f << 16)
6976#define CLK_ZERO_COUNT_SHIFT 8
6977#define CLK_ZERO_COUNT_MASK (0xff << 8)
6978#define PREPARE_COUNT_SHIFT 0
6979#define PREPARE_COUNT_MASK (0x3f << 0)
6980
6981/* bits 31:0 */
4ad83e94
SS
6982#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
6983#define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
a2560a66
SS
6984#define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
6985 _MIPIB_DBI_BW_CTRL)
3230bf14 6986
4ad83e94
SS
6987#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6988 + 0xb088)
6989#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6990 + 0xb888)
a2560a66
SS
6991#define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \
6992 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
6993#define LP_HS_SSW_CNT_SHIFT 16
6994#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6995#define HS_LP_PWR_SW_CNT_SHIFT 0
6996#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6997
4ad83e94
SS
6998#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
6999#define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
a2560a66
SS
7000#define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \
7001 _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
3230bf14
JN
7002#define STOP_STATE_STALL_COUNTER_SHIFT 0
7003#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7004
4ad83e94
SS
7005#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
7006#define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
a2560a66
SS
7007#define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \
7008 _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
4ad83e94
SS
7009#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
7010#define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
a2560a66
SS
7011#define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
7012 _MIPIB_INTR_EN_REG_1)
3230bf14
JN
7013#define RX_CONTENTION_DETECTED (1 << 0)
7014
7015/* XXX: only pipe A ?!? */
4ad83e94 7016#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
7017#define DBI_TYPEC_ENABLE (1 << 31)
7018#define DBI_TYPEC_WIP (1 << 30)
7019#define DBI_TYPEC_OPTION_SHIFT 28
7020#define DBI_TYPEC_OPTION_MASK (3 << 28)
7021#define DBI_TYPEC_FREQ_SHIFT 24
7022#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7023#define DBI_TYPEC_OVERRIDE (1 << 8)
7024#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7025#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7026
7027
7028/* MIPI adapter registers */
7029
4ad83e94
SS
7030#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
7031#define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904)
a2560a66
SS
7032#define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \
7033 _MIPIB_CTRL)
3230bf14
JN
7034#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7035#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7036#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7037#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7038#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7039#define READ_REQUEST_PRIORITY_SHIFT 3
7040#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7041#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7042#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7043#define RGB_FLIP_TO_BGR (1 << 2)
7044
4ad83e94
SS
7045#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
7046#define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
a2560a66
SS
7047#define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
7048 _MIPIB_DATA_ADDRESS)
3230bf14
JN
7049#define DATA_MEM_ADDRESS_SHIFT 5
7050#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7051#define DATA_VALID (1 << 0)
7052
4ad83e94
SS
7053#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
7054#define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
a2560a66
SS
7055#define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
7056 _MIPIB_DATA_LENGTH)
3230bf14
JN
7057#define DATA_LENGTH_SHIFT 0
7058#define DATA_LENGTH_MASK (0xfffff << 0)
7059
4ad83e94
SS
7060#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
7061#define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
a2560a66
SS
7062#define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \
7063 _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
3230bf14
JN
7064#define COMMAND_MEM_ADDRESS_SHIFT 5
7065#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7066#define AUTO_PWG_ENABLE (1 << 2)
7067#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7068#define COMMAND_VALID (1 << 0)
7069
4ad83e94
SS
7070#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
7071#define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
a2560a66
SS
7072#define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
7073 _MIPIB_COMMAND_LENGTH)
3230bf14
JN
7074#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7075#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7076
4ad83e94
SS
7077#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
7078#define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
a2560a66
SS
7079#define MIPI_READ_DATA_RETURN(tc, n) \
7080 (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
7081 + 4 * (n)) /* n: 0...7 */
3230bf14 7082
4ad83e94
SS
7083#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
7084#define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
a2560a66
SS
7085#define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \
7086 _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
3230bf14
JN
7087#define READ_DATA_VALID(n) (1 << (n))
7088
a57c774a 7089/* For UMS only (deprecated): */
5c969aa7
DL
7090#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7091#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 7092
585fb111 7093#endif /* _I915_REG_H_ */
This page took 1.033709 seconds and 5 git commands to generate.